xref: /aosp_15_r20/external/arm-trusted-firmware/plat/imx/imx8qm/imx8qm_psci.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <stdbool.h>
8*54fd6939SJiyong Park 
9*54fd6939SJiyong Park #include <arch.h>
10*54fd6939SJiyong Park #include <arch_helpers.h>
11*54fd6939SJiyong Park #include <common/debug.h>
12*54fd6939SJiyong Park #include <drivers/arm/cci.h>
13*54fd6939SJiyong Park #include <drivers/arm/gicv3.h>
14*54fd6939SJiyong Park #include <lib/mmio.h>
15*54fd6939SJiyong Park #include <lib/psci/psci.h>
16*54fd6939SJiyong Park 
17*54fd6939SJiyong Park #include <plat_imx8.h>
18*54fd6939SJiyong Park #include <sci/sci.h>
19*54fd6939SJiyong Park 
20*54fd6939SJiyong Park #include "../../common/sci/imx8_mu.h"
21*54fd6939SJiyong Park 
22*54fd6939SJiyong Park #define CORE_PWR_STATE(state) \
23*54fd6939SJiyong Park 	((state)->pwr_domain_state[MPIDR_AFFLVL0])
24*54fd6939SJiyong Park #define CLUSTER_PWR_STATE(state) \
25*54fd6939SJiyong Park 	((state)->pwr_domain_state[MPIDR_AFFLVL1])
26*54fd6939SJiyong Park #define SYSTEM_PWR_STATE(state) \
27*54fd6939SJiyong Park 	((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
28*54fd6939SJiyong Park 
29*54fd6939SJiyong Park const static int ap_core_index[PLATFORM_CORE_COUNT] = {
30*54fd6939SJiyong Park 	SC_R_A53_0, SC_R_A53_1, SC_R_A53_2,
31*54fd6939SJiyong Park 	SC_R_A53_3, SC_R_A72_0, SC_R_A72_1,
32*54fd6939SJiyong Park };
33*54fd6939SJiyong Park 
34*54fd6939SJiyong Park /* save gic dist/redist context when GIC is poewr down */
35*54fd6939SJiyong Park static struct plat_gic_ctx imx_gicv3_ctx;
36*54fd6939SJiyong Park static unsigned int gpt_lpcg, gpt_reg[2];
37*54fd6939SJiyong Park 
imx_enable_irqstr_wakeup(void)38*54fd6939SJiyong Park static void imx_enable_irqstr_wakeup(void)
39*54fd6939SJiyong Park {
40*54fd6939SJiyong Park 	uint32_t irq_mask;
41*54fd6939SJiyong Park 	gicv3_dist_ctx_t *dist_ctx = &imx_gicv3_ctx.dist_ctx;
42*54fd6939SJiyong Park 
43*54fd6939SJiyong Park 	/* put IRQSTR into ON mode */
44*54fd6939SJiyong Park 	sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_ON);
45*54fd6939SJiyong Park 
46*54fd6939SJiyong Park 	/* enable the irqsteer to handle wakeup irq */
47*54fd6939SJiyong Park 	mmio_write_32(IMX_WUP_IRQSTR_BASE, 0x1);
48*54fd6939SJiyong Park 	for (int i = 0; i < 15; i++) {
49*54fd6939SJiyong Park 		irq_mask = dist_ctx->gicd_isenabler[i];
50*54fd6939SJiyong Park 		mmio_write_32(IMX_WUP_IRQSTR_BASE + 0x3c - 0x4 * i, irq_mask);
51*54fd6939SJiyong Park 	}
52*54fd6939SJiyong Park 
53*54fd6939SJiyong Park 	/* set IRQSTR low power mode */
54*54fd6939SJiyong Park 	if (imx_is_wakeup_src_irqsteer())
55*54fd6939SJiyong Park 		sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_STBY);
56*54fd6939SJiyong Park 	else
57*54fd6939SJiyong Park 		sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_OFF);
58*54fd6939SJiyong Park }
59*54fd6939SJiyong Park 
imx_disable_irqstr_wakeup(void)60*54fd6939SJiyong Park static void imx_disable_irqstr_wakeup(void)
61*54fd6939SJiyong Park {
62*54fd6939SJiyong Park 	/* put IRQSTR into ON from STBY mode */
63*54fd6939SJiyong Park 	sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_ON);
64*54fd6939SJiyong Park 
65*54fd6939SJiyong Park 	/* disable the irqsteer */
66*54fd6939SJiyong Park 	mmio_write_32(IMX_WUP_IRQSTR_BASE, 0x0);
67*54fd6939SJiyong Park 	for (int i = 0; i < 16; i++)
68*54fd6939SJiyong Park 		mmio_write_32(IMX_WUP_IRQSTR_BASE + 0x4 + 0x4 * i, 0x0);
69*54fd6939SJiyong Park 
70*54fd6939SJiyong Park 	/* put IRQSTR into OFF mode */
71*54fd6939SJiyong Park 	sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_OFF);
72*54fd6939SJiyong Park }
73*54fd6939SJiyong Park 
imx_pwr_domain_on(u_register_t mpidr)74*54fd6939SJiyong Park int imx_pwr_domain_on(u_register_t mpidr)
75*54fd6939SJiyong Park {
76*54fd6939SJiyong Park 	int ret = PSCI_E_SUCCESS;
77*54fd6939SJiyong Park 	unsigned int cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
78*54fd6939SJiyong Park 	unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
79*54fd6939SJiyong Park 
80*54fd6939SJiyong Park 	sc_pm_set_resource_power_mode(ipc_handle, cluster_id == 0 ?
81*54fd6939SJiyong Park 		SC_R_A53 : SC_R_A72, SC_PM_PW_MODE_ON);
82*54fd6939SJiyong Park 
83*54fd6939SJiyong Park 	if (cluster_id == 1)
84*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_A72, SC_PM_PW_MODE_ON);
85*54fd6939SJiyong Park 
86*54fd6939SJiyong Park 	if (sc_pm_set_resource_power_mode(ipc_handle,
87*54fd6939SJiyong Park 		ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
88*54fd6939SJiyong Park 		SC_PM_PW_MODE_ON) != SC_ERR_NONE) {
89*54fd6939SJiyong Park 		ERROR("core %d power on failed!\n", cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id);
90*54fd6939SJiyong Park 		ret = PSCI_E_INTERN_FAIL;
91*54fd6939SJiyong Park 	}
92*54fd6939SJiyong Park 
93*54fd6939SJiyong Park 	if (sc_pm_cpu_start(ipc_handle,
94*54fd6939SJiyong Park 		ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
95*54fd6939SJiyong Park 		true, BL31_BASE) != SC_ERR_NONE) {
96*54fd6939SJiyong Park 		ERROR("boot core %d failed!\n", cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id);
97*54fd6939SJiyong Park 		ret = PSCI_E_INTERN_FAIL;
98*54fd6939SJiyong Park 	}
99*54fd6939SJiyong Park 
100*54fd6939SJiyong Park 	return ret;
101*54fd6939SJiyong Park }
102*54fd6939SJiyong Park 
imx_pwr_domain_on_finish(const psci_power_state_t * target_state)103*54fd6939SJiyong Park void imx_pwr_domain_on_finish(const psci_power_state_t *target_state)
104*54fd6939SJiyong Park {
105*54fd6939SJiyong Park 	uint64_t mpidr = read_mpidr_el1();
106*54fd6939SJiyong Park 
107*54fd6939SJiyong Park 	if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
108*54fd6939SJiyong Park 		cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
109*54fd6939SJiyong Park 
110*54fd6939SJiyong Park 	plat_gic_pcpu_init();
111*54fd6939SJiyong Park 	plat_gic_cpuif_enable();
112*54fd6939SJiyong Park }
113*54fd6939SJiyong Park 
imx_pwr_domain_off(const psci_power_state_t * target_state)114*54fd6939SJiyong Park void imx_pwr_domain_off(const psci_power_state_t *target_state)
115*54fd6939SJiyong Park {
116*54fd6939SJiyong Park 	u_register_t mpidr = read_mpidr_el1();
117*54fd6939SJiyong Park 	unsigned int cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
118*54fd6939SJiyong Park 	unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
119*54fd6939SJiyong Park 
120*54fd6939SJiyong Park 	plat_gic_cpuif_disable();
121*54fd6939SJiyong Park 	sc_pm_req_cpu_low_power_mode(ipc_handle,
122*54fd6939SJiyong Park 		ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
123*54fd6939SJiyong Park 		SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_NONE);
124*54fd6939SJiyong Park 
125*54fd6939SJiyong Park 	if (is_local_state_off(CLUSTER_PWR_STATE(target_state))) {
126*54fd6939SJiyong Park 		cci_disable_snoop_dvm_reqs(cluster_id);
127*54fd6939SJiyong Park 		if (cluster_id == 1)
128*54fd6939SJiyong Park 			sc_pm_req_low_power_mode(ipc_handle, SC_R_A72, SC_PM_PW_MODE_OFF);
129*54fd6939SJiyong Park 	}
130*54fd6939SJiyong Park 	printf("turn off cluster:%d core:%d\n", cluster_id, cpu_id);
131*54fd6939SJiyong Park }
132*54fd6939SJiyong Park 
imx_domain_suspend(const psci_power_state_t * target_state)133*54fd6939SJiyong Park void imx_domain_suspend(const psci_power_state_t *target_state)
134*54fd6939SJiyong Park {
135*54fd6939SJiyong Park 	u_register_t mpidr = read_mpidr_el1();
136*54fd6939SJiyong Park 	unsigned int cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
137*54fd6939SJiyong Park 	unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
138*54fd6939SJiyong Park 
139*54fd6939SJiyong Park 	if (is_local_state_off(CORE_PWR_STATE(target_state))) {
140*54fd6939SJiyong Park 		plat_gic_cpuif_disable();
141*54fd6939SJiyong Park 		sc_pm_set_cpu_resume(ipc_handle,
142*54fd6939SJiyong Park 			ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
143*54fd6939SJiyong Park 			true, BL31_BASE);
144*54fd6939SJiyong Park 		sc_pm_req_cpu_low_power_mode(ipc_handle,
145*54fd6939SJiyong Park 			ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
146*54fd6939SJiyong Park 			SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_GIC);
147*54fd6939SJiyong Park 	} else {
148*54fd6939SJiyong Park 		dsb();
149*54fd6939SJiyong Park 		write_scr_el3(read_scr_el3() | SCR_FIQ_BIT);
150*54fd6939SJiyong Park 		isb();
151*54fd6939SJiyong Park 	}
152*54fd6939SJiyong Park 
153*54fd6939SJiyong Park 	if (is_local_state_off(CLUSTER_PWR_STATE(target_state))) {
154*54fd6939SJiyong Park 		cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
155*54fd6939SJiyong Park 		if (cluster_id == 1)
156*54fd6939SJiyong Park 			sc_pm_req_low_power_mode(ipc_handle, SC_R_A72, SC_PM_PW_MODE_OFF);
157*54fd6939SJiyong Park 	}
158*54fd6939SJiyong Park 
159*54fd6939SJiyong Park 	if (is_local_state_retn(SYSTEM_PWR_STATE(target_state))) {
160*54fd6939SJiyong Park 		plat_gic_cpuif_disable();
161*54fd6939SJiyong Park 
162*54fd6939SJiyong Park 		/* save gic context */
163*54fd6939SJiyong Park 		plat_gic_save(cpu_id, &imx_gicv3_ctx);
164*54fd6939SJiyong Park 		/* enable the irqsteer for wakeup */
165*54fd6939SJiyong Park 		imx_enable_irqstr_wakeup();
166*54fd6939SJiyong Park 
167*54fd6939SJiyong Park 		cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
168*54fd6939SJiyong Park 
169*54fd6939SJiyong Park 		/* Put GIC in LP mode. */
170*54fd6939SJiyong Park 		sc_pm_set_resource_power_mode(ipc_handle, SC_R_GIC, SC_PM_PW_MODE_OFF);
171*54fd6939SJiyong Park 		/* Save GPT clock and registers, then turn off its power */
172*54fd6939SJiyong Park 		gpt_lpcg = mmio_read_32(IMX_GPT_LPCG_BASE);
173*54fd6939SJiyong Park 		gpt_reg[0] = mmio_read_32(IMX_GPT_BASE);
174*54fd6939SJiyong Park 		gpt_reg[1] = mmio_read_32(IMX_GPT_BASE + 0x4);
175*54fd6939SJiyong Park 		sc_pm_set_resource_power_mode(ipc_handle, SC_R_GPT_0, SC_PM_PW_MODE_OFF);
176*54fd6939SJiyong Park 
177*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_A53, SC_PM_PW_MODE_OFF);
178*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_A72, SC_PM_PW_MODE_OFF);
179*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_CCI, SC_PM_PW_MODE_OFF);
180*54fd6939SJiyong Park 
181*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_DDR,
182*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
183*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_DDR,
184*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
185*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_MU,
186*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
187*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_MU,
188*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
189*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_INTERCONNECT,
190*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
191*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_INTERCONNECT,
192*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
193*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_CCI, SC_PM_PW_MODE_OFF);
194*54fd6939SJiyong Park 
195*54fd6939SJiyong Park 		sc_pm_set_cpu_resume(ipc_handle,
196*54fd6939SJiyong Park 			ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
197*54fd6939SJiyong Park 			true, BL31_BASE);
198*54fd6939SJiyong Park 		if (imx_is_wakeup_src_irqsteer())
199*54fd6939SJiyong Park 			sc_pm_req_cpu_low_power_mode(ipc_handle,
200*54fd6939SJiyong Park 				ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
201*54fd6939SJiyong Park 				SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_IRQSTEER);
202*54fd6939SJiyong Park 		else
203*54fd6939SJiyong Park 			sc_pm_req_cpu_low_power_mode(ipc_handle,
204*54fd6939SJiyong Park 				ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
205*54fd6939SJiyong Park 				SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_SCU);
206*54fd6939SJiyong Park 	}
207*54fd6939SJiyong Park }
208*54fd6939SJiyong Park 
imx_domain_suspend_finish(const psci_power_state_t * target_state)209*54fd6939SJiyong Park void imx_domain_suspend_finish(const psci_power_state_t *target_state)
210*54fd6939SJiyong Park {
211*54fd6939SJiyong Park 	u_register_t mpidr = read_mpidr_el1();
212*54fd6939SJiyong Park 	unsigned int cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
213*54fd6939SJiyong Park 	unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
214*54fd6939SJiyong Park 
215*54fd6939SJiyong Park 	/* check the system level status */
216*54fd6939SJiyong Park 	if (is_local_state_retn(SYSTEM_PWR_STATE(target_state))) {
217*54fd6939SJiyong Park 		MU_Resume(SC_IPC_BASE);
218*54fd6939SJiyong Park 
219*54fd6939SJiyong Park 		sc_pm_req_cpu_low_power_mode(ipc_handle,
220*54fd6939SJiyong Park 			ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
221*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_WAKE_SRC_GIC);
222*54fd6939SJiyong Park 
223*54fd6939SJiyong Park 		/* Put GIC/IRQSTR back to high power mode. */
224*54fd6939SJiyong Park 		sc_pm_set_resource_power_mode(ipc_handle, SC_R_GIC, SC_PM_PW_MODE_ON);
225*54fd6939SJiyong Park 
226*54fd6939SJiyong Park 		/* Turn GPT power and restore its clock and registers */
227*54fd6939SJiyong Park 		sc_pm_set_resource_power_mode(ipc_handle, SC_R_GPT_0, SC_PM_PW_MODE_ON);
228*54fd6939SJiyong Park 		sc_pm_clock_enable(ipc_handle, SC_R_GPT_0, SC_PM_CLK_PER, true, 0);
229*54fd6939SJiyong Park 		mmio_write_32(IMX_GPT_BASE, gpt_reg[0]);
230*54fd6939SJiyong Park 		mmio_write_32(IMX_GPT_BASE + 0x4, gpt_reg[1]);
231*54fd6939SJiyong Park 		mmio_write_32(IMX_GPT_LPCG_BASE, gpt_lpcg);
232*54fd6939SJiyong Park 
233*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_A53, SC_PM_PW_MODE_ON);
234*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_A72, SC_PM_PW_MODE_ON);
235*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_CCI, SC_PM_PW_MODE_ON);
236*54fd6939SJiyong Park 
237*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_DDR,
238*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
239*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_DDR,
240*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
241*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_MU,
242*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
243*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_MU,
244*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
245*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_INTERCONNECT,
246*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
247*54fd6939SJiyong Park 		sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_INTERCONNECT,
248*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
249*54fd6939SJiyong Park 		sc_pm_req_low_power_mode(ipc_handle, SC_R_CCI, SC_PM_PW_MODE_ON);
250*54fd6939SJiyong Park 
251*54fd6939SJiyong Park 		cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
252*54fd6939SJiyong Park 
253*54fd6939SJiyong Park 		/* restore gic context */
254*54fd6939SJiyong Park 		plat_gic_restore(cpu_id, &imx_gicv3_ctx);
255*54fd6939SJiyong Park 		/* disable the irqsteer wakeup */
256*54fd6939SJiyong Park 		imx_disable_irqstr_wakeup();
257*54fd6939SJiyong Park 
258*54fd6939SJiyong Park 		plat_gic_cpuif_enable();
259*54fd6939SJiyong Park 	}
260*54fd6939SJiyong Park 
261*54fd6939SJiyong Park 	/* check the cluster level power status */
262*54fd6939SJiyong Park 	if (is_local_state_off(CLUSTER_PWR_STATE(target_state))) {
263*54fd6939SJiyong Park 		cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
264*54fd6939SJiyong Park 		if (cluster_id == 1)
265*54fd6939SJiyong Park 			sc_pm_req_low_power_mode(ipc_handle, SC_R_A72, SC_PM_PW_MODE_ON);
266*54fd6939SJiyong Park 	}
267*54fd6939SJiyong Park 
268*54fd6939SJiyong Park 	/* check the core level power status */
269*54fd6939SJiyong Park 	if (is_local_state_off(CORE_PWR_STATE(target_state))) {
270*54fd6939SJiyong Park 		sc_pm_set_cpu_resume(ipc_handle,
271*54fd6939SJiyong Park 			ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
272*54fd6939SJiyong Park 			false, BL31_BASE);
273*54fd6939SJiyong Park 		sc_pm_req_cpu_low_power_mode(ipc_handle,
274*54fd6939SJiyong Park 			ap_core_index[cpu_id + PLATFORM_CLUSTER0_CORE_COUNT * cluster_id],
275*54fd6939SJiyong Park 			SC_PM_PW_MODE_ON, SC_PM_WAKE_SRC_GIC);
276*54fd6939SJiyong Park 		plat_gic_cpuif_enable();
277*54fd6939SJiyong Park 	} else {
278*54fd6939SJiyong Park 		write_scr_el3(read_scr_el3() & (~SCR_FIQ_BIT));
279*54fd6939SJiyong Park 		isb();
280*54fd6939SJiyong Park 	}
281*54fd6939SJiyong Park }
282*54fd6939SJiyong Park 
imx_validate_ns_entrypoint(uintptr_t ns_entrypoint)283*54fd6939SJiyong Park int imx_validate_ns_entrypoint(uintptr_t ns_entrypoint)
284*54fd6939SJiyong Park {
285*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
286*54fd6939SJiyong Park }
287*54fd6939SJiyong Park 
288*54fd6939SJiyong Park static const plat_psci_ops_t imx_plat_psci_ops = {
289*54fd6939SJiyong Park 	.pwr_domain_on = imx_pwr_domain_on,
290*54fd6939SJiyong Park 	.pwr_domain_on_finish = imx_pwr_domain_on_finish,
291*54fd6939SJiyong Park 	.pwr_domain_off = imx_pwr_domain_off,
292*54fd6939SJiyong Park 	.pwr_domain_suspend = imx_domain_suspend,
293*54fd6939SJiyong Park 	.pwr_domain_suspend_finish = imx_domain_suspend_finish,
294*54fd6939SJiyong Park 	.get_sys_suspend_power_state = imx_get_sys_suspend_power_state,
295*54fd6939SJiyong Park 	.validate_power_state = imx_validate_power_state,
296*54fd6939SJiyong Park 	.validate_ns_entrypoint = imx_validate_ns_entrypoint,
297*54fd6939SJiyong Park 	.system_off = imx_system_off,
298*54fd6939SJiyong Park 	.system_reset = imx_system_reset,
299*54fd6939SJiyong Park };
300*54fd6939SJiyong Park 
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)301*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
302*54fd6939SJiyong Park 			const plat_psci_ops_t **psci_ops)
303*54fd6939SJiyong Park {
304*54fd6939SJiyong Park 	imx_mailbox_init(sec_entrypoint);
305*54fd6939SJiyong Park 	*psci_ops = &imx_plat_psci_ops;
306*54fd6939SJiyong Park 
307*54fd6939SJiyong Park 	/* make sure system sources power ON in low power mode by default */
308*54fd6939SJiyong Park 	sc_pm_req_low_power_mode(ipc_handle, SC_R_A53, SC_PM_PW_MODE_ON);
309*54fd6939SJiyong Park 	sc_pm_req_low_power_mode(ipc_handle, SC_R_A72, SC_PM_PW_MODE_ON);
310*54fd6939SJiyong Park 	sc_pm_req_low_power_mode(ipc_handle, SC_R_CCI, SC_PM_PW_MODE_ON);
311*54fd6939SJiyong Park 
312*54fd6939SJiyong Park 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_DDR,
313*54fd6939SJiyong Park 		SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
314*54fd6939SJiyong Park 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_DDR,
315*54fd6939SJiyong Park 		SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
316*54fd6939SJiyong Park 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_MU,
317*54fd6939SJiyong Park 		SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
318*54fd6939SJiyong Park 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_MU,
319*54fd6939SJiyong Park 		SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
320*54fd6939SJiyong Park 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53, SC_PM_SYS_IF_INTERCONNECT,
321*54fd6939SJiyong Park 		SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
322*54fd6939SJiyong Park 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72, SC_PM_SYS_IF_INTERCONNECT,
323*54fd6939SJiyong Park 		SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
324*54fd6939SJiyong Park 
325*54fd6939SJiyong Park 	return 0;
326*54fd6939SJiyong Park }
327