1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <stdbool.h>
8*54fd6939SJiyong Park
9*54fd6939SJiyong Park #include <arch.h>
10*54fd6939SJiyong Park #include <arch_helpers.h>
11*54fd6939SJiyong Park #include <common/debug.h>
12*54fd6939SJiyong Park #include <drivers/arm/gicv3.h>
13*54fd6939SJiyong Park #include <lib/mmio.h>
14*54fd6939SJiyong Park #include <lib/psci/psci.h>
15*54fd6939SJiyong Park
16*54fd6939SJiyong Park #include <plat_imx8.h>
17*54fd6939SJiyong Park #include <sci/sci.h>
18*54fd6939SJiyong Park
19*54fd6939SJiyong Park #include "../../common/sci/imx8_mu.h"
20*54fd6939SJiyong Park
21*54fd6939SJiyong Park const static int ap_core_index[PLATFORM_CORE_COUNT] = {
22*54fd6939SJiyong Park SC_R_A35_0, SC_R_A35_1, SC_R_A35_2, SC_R_A35_3
23*54fd6939SJiyong Park };
24*54fd6939SJiyong Park
25*54fd6939SJiyong Park /* save gic dist/redist context when GIC is power down */
26*54fd6939SJiyong Park static struct plat_gic_ctx imx_gicv3_ctx;
27*54fd6939SJiyong Park static unsigned int gpt_lpcg, gpt_reg[2];
28*54fd6939SJiyong Park
imx_enable_irqstr_wakeup(void)29*54fd6939SJiyong Park static void imx_enable_irqstr_wakeup(void)
30*54fd6939SJiyong Park {
31*54fd6939SJiyong Park uint32_t irq_mask;
32*54fd6939SJiyong Park gicv3_dist_ctx_t *dist_ctx = &imx_gicv3_ctx.dist_ctx;
33*54fd6939SJiyong Park
34*54fd6939SJiyong Park /* put IRQSTR into ON mode */
35*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_ON);
36*54fd6939SJiyong Park
37*54fd6939SJiyong Park /* enable the irqsteer to handle wakeup irq */
38*54fd6939SJiyong Park mmio_write_32(IMX_WUP_IRQSTR_BASE, 0x1);
39*54fd6939SJiyong Park for (int i = 0; i < 15; i++) {
40*54fd6939SJiyong Park irq_mask = dist_ctx->gicd_isenabler[i];
41*54fd6939SJiyong Park mmio_write_32(IMX_WUP_IRQSTR_BASE + 0x3c - 0x4 * i, irq_mask);
42*54fd6939SJiyong Park }
43*54fd6939SJiyong Park
44*54fd6939SJiyong Park /* set IRQSTR low power mode */
45*54fd6939SJiyong Park if (imx_is_wakeup_src_irqsteer())
46*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_STBY);
47*54fd6939SJiyong Park else
48*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_OFF);
49*54fd6939SJiyong Park }
50*54fd6939SJiyong Park
imx_disable_irqstr_wakeup(void)51*54fd6939SJiyong Park static void imx_disable_irqstr_wakeup(void)
52*54fd6939SJiyong Park {
53*54fd6939SJiyong Park /* Put IRQSTEER back to ON mode */
54*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_ON);
55*54fd6939SJiyong Park
56*54fd6939SJiyong Park /* disable the irqsteer */
57*54fd6939SJiyong Park mmio_write_32(IMX_WUP_IRQSTR_BASE, 0x0);
58*54fd6939SJiyong Park for (int i = 0; i < 16; i++)
59*54fd6939SJiyong Park mmio_write_32(IMX_WUP_IRQSTR_BASE + 0x4 + 0x4 * i, 0x0);
60*54fd6939SJiyong Park
61*54fd6939SJiyong Park /* Put IRQSTEER into OFF mode */
62*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_OFF);
63*54fd6939SJiyong Park }
64*54fd6939SJiyong Park
imx_pwr_domain_on(u_register_t mpidr)65*54fd6939SJiyong Park int imx_pwr_domain_on(u_register_t mpidr)
66*54fd6939SJiyong Park {
67*54fd6939SJiyong Park int ret = PSCI_E_SUCCESS;
68*54fd6939SJiyong Park unsigned int cpu_id;
69*54fd6939SJiyong Park
70*54fd6939SJiyong Park cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
71*54fd6939SJiyong Park
72*54fd6939SJiyong Park printf("imx_pwr_domain_on cpu_id %d\n", cpu_id);
73*54fd6939SJiyong Park
74*54fd6939SJiyong Park if (sc_pm_set_resource_power_mode(ipc_handle, ap_core_index[cpu_id],
75*54fd6939SJiyong Park SC_PM_PW_MODE_ON) != SC_ERR_NONE) {
76*54fd6939SJiyong Park ERROR("core %d power on failed!\n", cpu_id);
77*54fd6939SJiyong Park ret = PSCI_E_INTERN_FAIL;
78*54fd6939SJiyong Park }
79*54fd6939SJiyong Park
80*54fd6939SJiyong Park if (sc_pm_cpu_start(ipc_handle, ap_core_index[cpu_id],
81*54fd6939SJiyong Park true, BL31_BASE) != SC_ERR_NONE) {
82*54fd6939SJiyong Park ERROR("boot core %d failed!\n", cpu_id);
83*54fd6939SJiyong Park ret = PSCI_E_INTERN_FAIL;
84*54fd6939SJiyong Park }
85*54fd6939SJiyong Park
86*54fd6939SJiyong Park return ret;
87*54fd6939SJiyong Park }
88*54fd6939SJiyong Park
imx_pwr_domain_on_finish(const psci_power_state_t * target_state)89*54fd6939SJiyong Park void imx_pwr_domain_on_finish(const psci_power_state_t *target_state)
90*54fd6939SJiyong Park {
91*54fd6939SJiyong Park plat_gic_pcpu_init();
92*54fd6939SJiyong Park plat_gic_cpuif_enable();
93*54fd6939SJiyong Park }
94*54fd6939SJiyong Park
imx_validate_ns_entrypoint(uintptr_t ns_entrypoint)95*54fd6939SJiyong Park int imx_validate_ns_entrypoint(uintptr_t ns_entrypoint)
96*54fd6939SJiyong Park {
97*54fd6939SJiyong Park return PSCI_E_SUCCESS;
98*54fd6939SJiyong Park }
99*54fd6939SJiyong Park
imx_pwr_domain_off(const psci_power_state_t * target_state)100*54fd6939SJiyong Park void imx_pwr_domain_off(const psci_power_state_t *target_state)
101*54fd6939SJiyong Park {
102*54fd6939SJiyong Park u_register_t mpidr = read_mpidr_el1();
103*54fd6939SJiyong Park unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
104*54fd6939SJiyong Park
105*54fd6939SJiyong Park plat_gic_cpuif_disable();
106*54fd6939SJiyong Park sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id],
107*54fd6939SJiyong Park SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_NONE);
108*54fd6939SJiyong Park printf("turn off core:%d\n", cpu_id);
109*54fd6939SJiyong Park }
110*54fd6939SJiyong Park
imx_domain_suspend(const psci_power_state_t * target_state)111*54fd6939SJiyong Park void imx_domain_suspend(const psci_power_state_t *target_state)
112*54fd6939SJiyong Park {
113*54fd6939SJiyong Park u_register_t mpidr = read_mpidr_el1();
114*54fd6939SJiyong Park unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
115*54fd6939SJiyong Park
116*54fd6939SJiyong Park if (is_local_state_off(target_state->pwr_domain_state[MPIDR_AFFLVL0])) {
117*54fd6939SJiyong Park plat_gic_cpuif_disable();
118*54fd6939SJiyong Park sc_pm_set_cpu_resume(ipc_handle, ap_core_index[cpu_id], true, BL31_BASE);
119*54fd6939SJiyong Park sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id],
120*54fd6939SJiyong Park SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_GIC);
121*54fd6939SJiyong Park } else {
122*54fd6939SJiyong Park dsb();
123*54fd6939SJiyong Park write_scr_el3(read_scr_el3() | SCR_FIQ_BIT);
124*54fd6939SJiyong Park isb();
125*54fd6939SJiyong Park }
126*54fd6939SJiyong Park
127*54fd6939SJiyong Park if (is_local_state_off(target_state->pwr_domain_state[MPIDR_AFFLVL1]))
128*54fd6939SJiyong Park sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_OFF);
129*54fd6939SJiyong Park
130*54fd6939SJiyong Park if (is_local_state_retn(target_state->pwr_domain_state[PLAT_MAX_PWR_LVL])) {
131*54fd6939SJiyong Park plat_gic_cpuif_disable();
132*54fd6939SJiyong Park
133*54fd6939SJiyong Park /* save gic context */
134*54fd6939SJiyong Park plat_gic_save(cpu_id, &imx_gicv3_ctx);
135*54fd6939SJiyong Park /* enable the irqsteer for wakeup */
136*54fd6939SJiyong Park imx_enable_irqstr_wakeup();
137*54fd6939SJiyong Park
138*54fd6939SJiyong Park /* Save GPT clock and registers, then turn off its power */
139*54fd6939SJiyong Park gpt_lpcg = mmio_read_32(IMX_GPT0_LPCG_BASE);
140*54fd6939SJiyong Park gpt_reg[0] = mmio_read_32(IMX_GPT0_BASE);
141*54fd6939SJiyong Park gpt_reg[1] = mmio_read_32(IMX_GPT0_BASE + 0x4);
142*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_GPT_0, SC_PM_PW_MODE_OFF);
143*54fd6939SJiyong Park
144*54fd6939SJiyong Park sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_OFF);
145*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_DDR,
146*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
147*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_MU,
148*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
149*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_INTERCONNECT,
150*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF);
151*54fd6939SJiyong Park
152*54fd6939SJiyong Park /* Put GIC in OFF mode. */
153*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_GIC, SC_PM_PW_MODE_OFF);
154*54fd6939SJiyong Park sc_pm_set_cpu_resume(ipc_handle, ap_core_index[cpu_id], true, BL31_BASE);
155*54fd6939SJiyong Park if (imx_is_wakeup_src_irqsteer())
156*54fd6939SJiyong Park sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id],
157*54fd6939SJiyong Park SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_IRQSTEER);
158*54fd6939SJiyong Park else
159*54fd6939SJiyong Park sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id],
160*54fd6939SJiyong Park SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_SCU);
161*54fd6939SJiyong Park }
162*54fd6939SJiyong Park }
163*54fd6939SJiyong Park
imx_domain_suspend_finish(const psci_power_state_t * target_state)164*54fd6939SJiyong Park void imx_domain_suspend_finish(const psci_power_state_t *target_state)
165*54fd6939SJiyong Park {
166*54fd6939SJiyong Park u_register_t mpidr = read_mpidr_el1();
167*54fd6939SJiyong Park unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
168*54fd6939SJiyong Park
169*54fd6939SJiyong Park if (is_local_state_retn(target_state->pwr_domain_state[PLAT_MAX_PWR_LVL])) {
170*54fd6939SJiyong Park MU_Resume(SC_IPC_BASE);
171*54fd6939SJiyong Park
172*54fd6939SJiyong Park sc_pm_req_low_power_mode(ipc_handle, ap_core_index[cpu_id], SC_PM_PW_MODE_ON);
173*54fd6939SJiyong Park sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id],
174*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_WAKE_SRC_GIC);
175*54fd6939SJiyong Park
176*54fd6939SJiyong Park /* Put GIC back to high power mode. */
177*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_GIC, SC_PM_PW_MODE_ON);
178*54fd6939SJiyong Park
179*54fd6939SJiyong Park /* restore gic context */
180*54fd6939SJiyong Park plat_gic_restore(cpu_id, &imx_gicv3_ctx);
181*54fd6939SJiyong Park
182*54fd6939SJiyong Park /* Turn on GPT power and restore its clock and registers */
183*54fd6939SJiyong Park sc_pm_set_resource_power_mode(ipc_handle, SC_R_GPT_0, SC_PM_PW_MODE_ON);
184*54fd6939SJiyong Park sc_pm_clock_enable(ipc_handle, SC_R_GPT_0, SC_PM_CLK_PER, true, 0);
185*54fd6939SJiyong Park mmio_write_32(IMX_GPT0_BASE, gpt_reg[0]);
186*54fd6939SJiyong Park mmio_write_32(IMX_GPT0_BASE + 0x4, gpt_reg[1]);
187*54fd6939SJiyong Park mmio_write_32(IMX_GPT0_LPCG_BASE, gpt_lpcg);
188*54fd6939SJiyong Park
189*54fd6939SJiyong Park sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_ON);
190*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_DDR,
191*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
192*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_MU,
193*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
194*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_INTERCONNECT,
195*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
196*54fd6939SJiyong Park
197*54fd6939SJiyong Park /* disable the irqsteer wakeup */
198*54fd6939SJiyong Park imx_disable_irqstr_wakeup();
199*54fd6939SJiyong Park
200*54fd6939SJiyong Park plat_gic_cpuif_enable();
201*54fd6939SJiyong Park }
202*54fd6939SJiyong Park
203*54fd6939SJiyong Park if (is_local_state_off(target_state->pwr_domain_state[MPIDR_AFFLVL1]))
204*54fd6939SJiyong Park sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_ON);
205*54fd6939SJiyong Park
206*54fd6939SJiyong Park if (is_local_state_off(target_state->pwr_domain_state[MPIDR_AFFLVL0])) {
207*54fd6939SJiyong Park sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id],
208*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_WAKE_SRC_GIC);
209*54fd6939SJiyong Park plat_gic_cpuif_enable();
210*54fd6939SJiyong Park } else {
211*54fd6939SJiyong Park write_scr_el3(read_scr_el3() & (~SCR_FIQ_BIT));
212*54fd6939SJiyong Park isb();
213*54fd6939SJiyong Park }
214*54fd6939SJiyong Park }
215*54fd6939SJiyong Park
216*54fd6939SJiyong Park static const plat_psci_ops_t imx_plat_psci_ops = {
217*54fd6939SJiyong Park .pwr_domain_on = imx_pwr_domain_on,
218*54fd6939SJiyong Park .pwr_domain_on_finish = imx_pwr_domain_on_finish,
219*54fd6939SJiyong Park .validate_ns_entrypoint = imx_validate_ns_entrypoint,
220*54fd6939SJiyong Park .system_off = imx_system_off,
221*54fd6939SJiyong Park .system_reset = imx_system_reset,
222*54fd6939SJiyong Park .pwr_domain_off = imx_pwr_domain_off,
223*54fd6939SJiyong Park .pwr_domain_suspend = imx_domain_suspend,
224*54fd6939SJiyong Park .pwr_domain_suspend_finish = imx_domain_suspend_finish,
225*54fd6939SJiyong Park .get_sys_suspend_power_state = imx_get_sys_suspend_power_state,
226*54fd6939SJiyong Park .validate_power_state = imx_validate_power_state,
227*54fd6939SJiyong Park };
228*54fd6939SJiyong Park
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)229*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
230*54fd6939SJiyong Park const plat_psci_ops_t **psci_ops)
231*54fd6939SJiyong Park {
232*54fd6939SJiyong Park imx_mailbox_init(sec_entrypoint);
233*54fd6939SJiyong Park *psci_ops = &imx_plat_psci_ops;
234*54fd6939SJiyong Park
235*54fd6939SJiyong Park /* make sure system sources power ON in low power mode by default */
236*54fd6939SJiyong Park sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_ON);
237*54fd6939SJiyong Park
238*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_DDR,
239*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
240*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_MU,
241*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
242*54fd6939SJiyong Park sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_INTERCONNECT,
243*54fd6939SJiyong Park SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON);
244*54fd6939SJiyong Park
245*54fd6939SJiyong Park return 0;
246*54fd6939SJiyong Park }
247