xref: /aosp_15_r20/external/arm-trusted-firmware/plat/qemu/common/qemu_spm.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /* SPDX-License-Identifier: BSD-3-Clause
2*54fd6939SJiyong Park  *
3*54fd6939SJiyong Park  * Copyright (c) 2020, Linaro Limited and Contributors. All rights reserved.
4*54fd6939SJiyong Park  */
5*54fd6939SJiyong Park 
6*54fd6939SJiyong Park #include <libfdt.h>
7*54fd6939SJiyong Park 
8*54fd6939SJiyong Park #include <bl31/ehf.h>
9*54fd6939SJiyong Park #include <common/debug.h>
10*54fd6939SJiyong Park #include <common/fdt_fixup.h>
11*54fd6939SJiyong Park #include <common/fdt_wrappers.h>
12*54fd6939SJiyong Park #include <lib/xlat_tables/xlat_tables_compat.h>
13*54fd6939SJiyong Park #include <services/spm_mm_partition.h>
14*54fd6939SJiyong Park 
15*54fd6939SJiyong Park #include <platform_def.h>
16*54fd6939SJiyong Park 
17*54fd6939SJiyong Park /* Region equivalent to MAP_DEVICE1 suitable for mapping at EL0 */
18*54fd6939SJiyong Park #define MAP_DEVICE1_EL0	MAP_REGION_FLAT(DEVICE1_BASE,			\
19*54fd6939SJiyong Park 					DEVICE1_SIZE,			\
20*54fd6939SJiyong Park 					MT_DEVICE | MT_RW | MT_SECURE | MT_USER)
21*54fd6939SJiyong Park 
22*54fd6939SJiyong Park mmap_region_t plat_qemu_secure_partition_mmap[] = {
23*54fd6939SJiyong Park 	QEMU_SP_IMAGE_NS_BUF_MMAP,	/* must be placed at first entry */
24*54fd6939SJiyong Park 	MAP_DEVICE1_EL0,		/* for the UART */
25*54fd6939SJiyong Park 	QEMU_SP_IMAGE_MMAP,
26*54fd6939SJiyong Park 	QEMU_SPM_BUF_EL0_MMAP,
27*54fd6939SJiyong Park 	QEMU_SP_IMAGE_RW_MMAP,
28*54fd6939SJiyong Park 	MAP_SECURE_VARSTORE,
29*54fd6939SJiyong Park 	{0}
30*54fd6939SJiyong Park };
31*54fd6939SJiyong Park 
32*54fd6939SJiyong Park /* Boot information passed to a secure partition during initialisation. */
33*54fd6939SJiyong Park static spm_mm_mp_info_t sp_mp_info[PLATFORM_CORE_COUNT];
34*54fd6939SJiyong Park 
35*54fd6939SJiyong Park spm_mm_boot_info_t plat_qemu_secure_partition_boot_info = {
36*54fd6939SJiyong Park 	.h.type              = PARAM_SP_IMAGE_BOOT_INFO,
37*54fd6939SJiyong Park 	.h.version           = VERSION_1,
38*54fd6939SJiyong Park 	.h.size              = sizeof(spm_mm_boot_info_t),
39*54fd6939SJiyong Park 	.h.attr              = 0,
40*54fd6939SJiyong Park 	.sp_mem_base         = PLAT_QEMU_SP_IMAGE_BASE,
41*54fd6939SJiyong Park 	.sp_mem_limit        = BL32_LIMIT,
42*54fd6939SJiyong Park 	.sp_image_base       = PLAT_QEMU_SP_IMAGE_BASE,
43*54fd6939SJiyong Park 	.sp_stack_base       = PLAT_SP_IMAGE_STACK_BASE,
44*54fd6939SJiyong Park 	.sp_heap_base        = PLAT_QEMU_SP_IMAGE_HEAP_BASE,
45*54fd6939SJiyong Park 	.sp_ns_comm_buf_base = PLAT_QEMU_SP_IMAGE_NS_BUF_BASE,
46*54fd6939SJiyong Park 	.sp_shared_buf_base  = PLAT_SPM_BUF_BASE,
47*54fd6939SJiyong Park 	.sp_image_size       = PLAT_QEMU_SP_IMAGE_SIZE,
48*54fd6939SJiyong Park 	.sp_pcpu_stack_size  = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
49*54fd6939SJiyong Park 	.sp_heap_size        = PLAT_QEMU_SP_IMAGE_HEAP_SIZE,
50*54fd6939SJiyong Park 	.sp_ns_comm_buf_size = PLAT_QEMU_SP_IMAGE_NS_BUF_SIZE,
51*54fd6939SJiyong Park 	.sp_shared_buf_size  = PLAT_SPM_BUF_SIZE,
52*54fd6939SJiyong Park 	.num_sp_mem_regions  = PLAT_QEMU_SP_IMAGE_NUM_MEM_REGIONS,
53*54fd6939SJiyong Park 	.num_cpus            = PLATFORM_CORE_COUNT,
54*54fd6939SJiyong Park 	.mp_info             = sp_mp_info
55*54fd6939SJiyong Park };
56*54fd6939SJiyong Park 
57*54fd6939SJiyong Park /* Enumeration of priority levels on QEMU platforms. */
58*54fd6939SJiyong Park ehf_pri_desc_t qemu_exceptions[] = {
59*54fd6939SJiyong Park 	EHF_PRI_DESC(QEMU_PRI_BITS, PLAT_SP_PRI)
60*54fd6939SJiyong Park };
61*54fd6939SJiyong Park 
qemu_initialize_mp_info(spm_mm_mp_info_t * mp_info)62*54fd6939SJiyong Park static void qemu_initialize_mp_info(spm_mm_mp_info_t *mp_info)
63*54fd6939SJiyong Park {
64*54fd6939SJiyong Park 	unsigned int i, j;
65*54fd6939SJiyong Park 	spm_mm_mp_info_t *tmp = mp_info;
66*54fd6939SJiyong Park 
67*54fd6939SJiyong Park 	for (i = 0; i < PLATFORM_CLUSTER_COUNT; i++) {
68*54fd6939SJiyong Park 		for (j = 0; j < PLATFORM_MAX_CPUS_PER_CLUSTER; j++) {
69*54fd6939SJiyong Park 			tmp->mpidr = (0x80000000 | (i << MPIDR_AFF1_SHIFT)) + j;
70*54fd6939SJiyong Park 			/*
71*54fd6939SJiyong Park 			 * Linear indices and flags will be filled
72*54fd6939SJiyong Park 			 * in the spm_mm service.
73*54fd6939SJiyong Park 			 */
74*54fd6939SJiyong Park 			tmp->linear_id = 0;
75*54fd6939SJiyong Park 			tmp->flags = 0;
76*54fd6939SJiyong Park 			tmp++;
77*54fd6939SJiyong Park 		}
78*54fd6939SJiyong Park 	}
79*54fd6939SJiyong Park }
80*54fd6939SJiyong Park 
dt_add_ns_buf_node(uintptr_t * base)81*54fd6939SJiyong Park int dt_add_ns_buf_node(uintptr_t *base)
82*54fd6939SJiyong Park {
83*54fd6939SJiyong Park 	uintptr_t addr;
84*54fd6939SJiyong Park 	size_t size;
85*54fd6939SJiyong Park 	uintptr_t ns_buf_addr;
86*54fd6939SJiyong Park 	int node;
87*54fd6939SJiyong Park 	int err;
88*54fd6939SJiyong Park 	void *fdt = (void *)ARM_PRELOADED_DTB_BASE;
89*54fd6939SJiyong Park 
90*54fd6939SJiyong Park 	err = fdt_open_into(fdt, fdt, PLAT_QEMU_DT_MAX_SIZE);
91*54fd6939SJiyong Park 	if (err < 0) {
92*54fd6939SJiyong Park 		ERROR("Invalid Device Tree at %p: error %d\n", fdt, err);
93*54fd6939SJiyong Park 		return err;
94*54fd6939SJiyong Park 	}
95*54fd6939SJiyong Park 
96*54fd6939SJiyong Park 	/*
97*54fd6939SJiyong Park 	 * reserved-memory for standaloneMM non-secure buffer
98*54fd6939SJiyong Park 	 * is allocated at the top of the first system memory region.
99*54fd6939SJiyong Park 	 */
100*54fd6939SJiyong Park 	node = fdt_path_offset(fdt, "/memory");
101*54fd6939SJiyong Park 
102*54fd6939SJiyong Park 	err = fdt_get_reg_props_by_index(fdt, node, 0, &addr, &size);
103*54fd6939SJiyong Park 	if (err < 0) {
104*54fd6939SJiyong Park 		ERROR("Failed to get the memory node information\n");
105*54fd6939SJiyong Park 		return err;
106*54fd6939SJiyong Park 	}
107*54fd6939SJiyong Park 	INFO("System RAM @ 0x%lx - 0x%lx\n", addr, addr + size - 1);
108*54fd6939SJiyong Park 
109*54fd6939SJiyong Park 	ns_buf_addr = addr + (size - PLAT_QEMU_SP_IMAGE_NS_BUF_SIZE);
110*54fd6939SJiyong Park 	INFO("reserved-memory for spm-mm @ 0x%lx - 0x%llx\n", ns_buf_addr,
111*54fd6939SJiyong Park 	     ns_buf_addr + PLAT_QEMU_SP_IMAGE_NS_BUF_SIZE - 1);
112*54fd6939SJiyong Park 
113*54fd6939SJiyong Park 	err = fdt_add_reserved_memory(fdt, "ns-buf-spm-mm", ns_buf_addr,
114*54fd6939SJiyong Park 				      PLAT_QEMU_SP_IMAGE_NS_BUF_SIZE);
115*54fd6939SJiyong Park 	if (err < 0) {
116*54fd6939SJiyong Park 		ERROR("Failed to add the reserved-memory node\n");
117*54fd6939SJiyong Park 		return err;
118*54fd6939SJiyong Park 	}
119*54fd6939SJiyong Park 
120*54fd6939SJiyong Park 	*base = ns_buf_addr;
121*54fd6939SJiyong Park 	return 0;
122*54fd6939SJiyong Park }
123*54fd6939SJiyong Park 
124*54fd6939SJiyong Park /* Plug in QEMU exceptions to Exception Handling Framework. */
125*54fd6939SJiyong Park EHF_REGISTER_PRIORITIES(qemu_exceptions, ARRAY_SIZE(qemu_exceptions),
126*54fd6939SJiyong Park 			QEMU_PRI_BITS);
127*54fd6939SJiyong Park 
plat_get_secure_partition_mmap(void * cookie)128*54fd6939SJiyong Park const mmap_region_t *plat_get_secure_partition_mmap(void *cookie)
129*54fd6939SJiyong Park {
130*54fd6939SJiyong Park 	uintptr_t ns_buf_base;
131*54fd6939SJiyong Park 
132*54fd6939SJiyong Park 	dt_add_ns_buf_node(&ns_buf_base);
133*54fd6939SJiyong Park 
134*54fd6939SJiyong Park 	plat_qemu_secure_partition_mmap[0].base_pa = ns_buf_base;
135*54fd6939SJiyong Park 	plat_qemu_secure_partition_mmap[0].base_va = ns_buf_base;
136*54fd6939SJiyong Park 	plat_qemu_secure_partition_boot_info.sp_ns_comm_buf_base = ns_buf_base;
137*54fd6939SJiyong Park 
138*54fd6939SJiyong Park 	return plat_qemu_secure_partition_mmap;
139*54fd6939SJiyong Park }
140*54fd6939SJiyong Park 
141*54fd6939SJiyong Park const spm_mm_boot_info_t *
plat_get_secure_partition_boot_info(void * cookie)142*54fd6939SJiyong Park plat_get_secure_partition_boot_info(void *cookie)
143*54fd6939SJiyong Park {
144*54fd6939SJiyong Park 	qemu_initialize_mp_info(sp_mp_info);
145*54fd6939SJiyong Park 
146*54fd6939SJiyong Park 	return &plat_qemu_secure_partition_boot_info;
147*54fd6939SJiyong Park }
148