xref: /aosp_15_r20/external/arm-trusted-firmware/plat/xilinx/zynqmp/plat_psci.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park #include <errno.h>
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <arch_helpers.h>
11*54fd6939SJiyong Park #include <common/debug.h>
12*54fd6939SJiyong Park #include <drivers/arm/gicv2.h>
13*54fd6939SJiyong Park #include <lib/mmio.h>
14*54fd6939SJiyong Park #include <lib/psci/psci.h>
15*54fd6939SJiyong Park #include <plat/arm/common/plat_arm.h>
16*54fd6939SJiyong Park #include <plat/common/platform.h>
17*54fd6939SJiyong Park 
18*54fd6939SJiyong Park #include <plat_private.h>
19*54fd6939SJiyong Park #include "pm_api_sys.h"
20*54fd6939SJiyong Park #include "pm_client.h"
21*54fd6939SJiyong Park 
22*54fd6939SJiyong Park uintptr_t zynqmp_sec_entry;
23*54fd6939SJiyong Park 
zynqmp_cpu_standby(plat_local_state_t cpu_state)24*54fd6939SJiyong Park void zynqmp_cpu_standby(plat_local_state_t cpu_state)
25*54fd6939SJiyong Park {
26*54fd6939SJiyong Park 	VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state);
27*54fd6939SJiyong Park 
28*54fd6939SJiyong Park 	dsb();
29*54fd6939SJiyong Park 	wfi();
30*54fd6939SJiyong Park }
31*54fd6939SJiyong Park 
zynqmp_pwr_domain_on(u_register_t mpidr)32*54fd6939SJiyong Park static int zynqmp_pwr_domain_on(u_register_t mpidr)
33*54fd6939SJiyong Park {
34*54fd6939SJiyong Park 	unsigned int cpu_id = plat_core_pos_by_mpidr(mpidr);
35*54fd6939SJiyong Park 	const struct pm_proc *proc;
36*54fd6939SJiyong Park 
37*54fd6939SJiyong Park 	VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
38*54fd6939SJiyong Park 
39*54fd6939SJiyong Park 	if (cpu_id == -1)
40*54fd6939SJiyong Park 		return PSCI_E_INTERN_FAIL;
41*54fd6939SJiyong Park 
42*54fd6939SJiyong Park 	proc = pm_get_proc(cpu_id);
43*54fd6939SJiyong Park 	/* Clear power down request */
44*54fd6939SJiyong Park 	pm_client_wakeup(proc);
45*54fd6939SJiyong Park 
46*54fd6939SJiyong Park 	/* Send request to PMU to wake up selected APU CPU core */
47*54fd6939SJiyong Park 	pm_req_wakeup(proc->node_id, 1, zynqmp_sec_entry, REQ_ACK_BLOCKING);
48*54fd6939SJiyong Park 
49*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
50*54fd6939SJiyong Park }
51*54fd6939SJiyong Park 
zynqmp_pwr_domain_off(const psci_power_state_t * target_state)52*54fd6939SJiyong Park static void zynqmp_pwr_domain_off(const psci_power_state_t *target_state)
53*54fd6939SJiyong Park {
54*54fd6939SJiyong Park 	unsigned int cpu_id = plat_my_core_pos();
55*54fd6939SJiyong Park 	const struct pm_proc *proc = pm_get_proc(cpu_id);
56*54fd6939SJiyong Park 
57*54fd6939SJiyong Park 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
58*54fd6939SJiyong Park 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
59*54fd6939SJiyong Park 			__func__, i, target_state->pwr_domain_state[i]);
60*54fd6939SJiyong Park 
61*54fd6939SJiyong Park 	/* Prevent interrupts from spuriously waking up this cpu */
62*54fd6939SJiyong Park 	gicv2_cpuif_disable();
63*54fd6939SJiyong Park 
64*54fd6939SJiyong Park 	/*
65*54fd6939SJiyong Park 	 * Send request to PMU to power down the appropriate APU CPU
66*54fd6939SJiyong Park 	 * core.
67*54fd6939SJiyong Park 	 * According to PSCI specification, CPU_off function does not
68*54fd6939SJiyong Park 	 * have resume address and CPU core can only be woken up
69*54fd6939SJiyong Park 	 * invoking CPU_on function, during which resume address will
70*54fd6939SJiyong Park 	 * be set.
71*54fd6939SJiyong Park 	 */
72*54fd6939SJiyong Park 	pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0);
73*54fd6939SJiyong Park }
74*54fd6939SJiyong Park 
zynqmp_pwr_domain_suspend(const psci_power_state_t * target_state)75*54fd6939SJiyong Park static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state)
76*54fd6939SJiyong Park {
77*54fd6939SJiyong Park 	unsigned int state;
78*54fd6939SJiyong Park 	unsigned int cpu_id = plat_my_core_pos();
79*54fd6939SJiyong Park 	const struct pm_proc *proc = pm_get_proc(cpu_id);
80*54fd6939SJiyong Park 
81*54fd6939SJiyong Park 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
82*54fd6939SJiyong Park 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
83*54fd6939SJiyong Park 			__func__, i, target_state->pwr_domain_state[i]);
84*54fd6939SJiyong Park 
85*54fd6939SJiyong Park 	state = target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE ?
86*54fd6939SJiyong Park 		PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE;
87*54fd6939SJiyong Park 
88*54fd6939SJiyong Park 	/* Send request to PMU to suspend this core */
89*54fd6939SJiyong Park 	pm_self_suspend(proc->node_id, MAX_LATENCY, state, zynqmp_sec_entry);
90*54fd6939SJiyong Park 
91*54fd6939SJiyong Park 	/* APU is to be turned off */
92*54fd6939SJiyong Park 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
93*54fd6939SJiyong Park 		/* disable coherency */
94*54fd6939SJiyong Park 		plat_arm_interconnect_exit_coherency();
95*54fd6939SJiyong Park 	}
96*54fd6939SJiyong Park }
97*54fd6939SJiyong Park 
zynqmp_pwr_domain_on_finish(const psci_power_state_t * target_state)98*54fd6939SJiyong Park static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state)
99*54fd6939SJiyong Park {
100*54fd6939SJiyong Park 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
101*54fd6939SJiyong Park 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
102*54fd6939SJiyong Park 			__func__, i, target_state->pwr_domain_state[i]);
103*54fd6939SJiyong Park 	plat_arm_gic_pcpu_init();
104*54fd6939SJiyong Park 	gicv2_cpuif_enable();
105*54fd6939SJiyong Park }
106*54fd6939SJiyong Park 
zynqmp_pwr_domain_suspend_finish(const psci_power_state_t * target_state)107*54fd6939SJiyong Park static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
108*54fd6939SJiyong Park {
109*54fd6939SJiyong Park 	unsigned int cpu_id = plat_my_core_pos();
110*54fd6939SJiyong Park 	const struct pm_proc *proc = pm_get_proc(cpu_id);
111*54fd6939SJiyong Park 
112*54fd6939SJiyong Park 	for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
113*54fd6939SJiyong Park 		VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
114*54fd6939SJiyong Park 			__func__, i, target_state->pwr_domain_state[i]);
115*54fd6939SJiyong Park 
116*54fd6939SJiyong Park 	/* Clear the APU power control register for this cpu */
117*54fd6939SJiyong Park 	pm_client_wakeup(proc);
118*54fd6939SJiyong Park 
119*54fd6939SJiyong Park 	/* enable coherency */
120*54fd6939SJiyong Park 	plat_arm_interconnect_enter_coherency();
121*54fd6939SJiyong Park 	/* APU was turned off */
122*54fd6939SJiyong Park 	if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
123*54fd6939SJiyong Park 		plat_arm_gic_init();
124*54fd6939SJiyong Park 	} else {
125*54fd6939SJiyong Park 		gicv2_cpuif_enable();
126*54fd6939SJiyong Park 		gicv2_pcpu_distif_init();
127*54fd6939SJiyong Park 	}
128*54fd6939SJiyong Park }
129*54fd6939SJiyong Park 
130*54fd6939SJiyong Park /*******************************************************************************
131*54fd6939SJiyong Park  * ZynqMP handlers to shutdown/reboot the system
132*54fd6939SJiyong Park  ******************************************************************************/
133*54fd6939SJiyong Park 
zynqmp_system_off(void)134*54fd6939SJiyong Park static void __dead2 zynqmp_system_off(void)
135*54fd6939SJiyong Park {
136*54fd6939SJiyong Park 	/* disable coherency */
137*54fd6939SJiyong Park 	plat_arm_interconnect_exit_coherency();
138*54fd6939SJiyong Park 
139*54fd6939SJiyong Park 	/* Send the power down request to the PMU */
140*54fd6939SJiyong Park 	pm_system_shutdown(PMF_SHUTDOWN_TYPE_SHUTDOWN,
141*54fd6939SJiyong Park 			   pm_get_shutdown_scope());
142*54fd6939SJiyong Park 
143*54fd6939SJiyong Park 	while (1)
144*54fd6939SJiyong Park 		wfi();
145*54fd6939SJiyong Park }
146*54fd6939SJiyong Park 
zynqmp_system_reset(void)147*54fd6939SJiyong Park static void __dead2 zynqmp_system_reset(void)
148*54fd6939SJiyong Park {
149*54fd6939SJiyong Park 	/* disable coherency */
150*54fd6939SJiyong Park 	plat_arm_interconnect_exit_coherency();
151*54fd6939SJiyong Park 
152*54fd6939SJiyong Park 	/* Send the system reset request to the PMU */
153*54fd6939SJiyong Park 	pm_system_shutdown(PMF_SHUTDOWN_TYPE_RESET,
154*54fd6939SJiyong Park 			   pm_get_shutdown_scope());
155*54fd6939SJiyong Park 
156*54fd6939SJiyong Park 	while (1)
157*54fd6939SJiyong Park 		wfi();
158*54fd6939SJiyong Park }
159*54fd6939SJiyong Park 
zynqmp_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)160*54fd6939SJiyong Park int zynqmp_validate_power_state(unsigned int power_state,
161*54fd6939SJiyong Park 				psci_power_state_t *req_state)
162*54fd6939SJiyong Park {
163*54fd6939SJiyong Park 	VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
164*54fd6939SJiyong Park 
165*54fd6939SJiyong Park 	int pstate = psci_get_pstate_type(power_state);
166*54fd6939SJiyong Park 
167*54fd6939SJiyong Park 	assert(req_state);
168*54fd6939SJiyong Park 
169*54fd6939SJiyong Park 	/* Sanity check the requested state */
170*54fd6939SJiyong Park 	if (pstate == PSTATE_TYPE_STANDBY)
171*54fd6939SJiyong Park 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
172*54fd6939SJiyong Park 	else
173*54fd6939SJiyong Park 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
174*54fd6939SJiyong Park 
175*54fd6939SJiyong Park 	/* We expect the 'state id' to be zero */
176*54fd6939SJiyong Park 	if (psci_get_pstate_id(power_state))
177*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
178*54fd6939SJiyong Park 
179*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
180*54fd6939SJiyong Park }
181*54fd6939SJiyong Park 
zynqmp_get_sys_suspend_power_state(psci_power_state_t * req_state)182*54fd6939SJiyong Park void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state)
183*54fd6939SJiyong Park {
184*54fd6939SJiyong Park 	req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
185*54fd6939SJiyong Park 	req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
186*54fd6939SJiyong Park }
187*54fd6939SJiyong Park 
188*54fd6939SJiyong Park /*******************************************************************************
189*54fd6939SJiyong Park  * Export the platform handlers to enable psci to invoke them
190*54fd6939SJiyong Park  ******************************************************************************/
191*54fd6939SJiyong Park static const struct plat_psci_ops zynqmp_psci_ops = {
192*54fd6939SJiyong Park 	.cpu_standby			= zynqmp_cpu_standby,
193*54fd6939SJiyong Park 	.pwr_domain_on			= zynqmp_pwr_domain_on,
194*54fd6939SJiyong Park 	.pwr_domain_off			= zynqmp_pwr_domain_off,
195*54fd6939SJiyong Park 	.pwr_domain_suspend		= zynqmp_pwr_domain_suspend,
196*54fd6939SJiyong Park 	.pwr_domain_on_finish		= zynqmp_pwr_domain_on_finish,
197*54fd6939SJiyong Park 	.pwr_domain_suspend_finish	= zynqmp_pwr_domain_suspend_finish,
198*54fd6939SJiyong Park 	.system_off			= zynqmp_system_off,
199*54fd6939SJiyong Park 	.system_reset			= zynqmp_system_reset,
200*54fd6939SJiyong Park 	.validate_power_state		= zynqmp_validate_power_state,
201*54fd6939SJiyong Park 	.get_sys_suspend_power_state	= zynqmp_get_sys_suspend_power_state,
202*54fd6939SJiyong Park };
203*54fd6939SJiyong Park 
204*54fd6939SJiyong Park /*******************************************************************************
205*54fd6939SJiyong Park  * Export the platform specific power ops.
206*54fd6939SJiyong Park  ******************************************************************************/
plat_setup_psci_ops(uintptr_t sec_entrypoint,const struct plat_psci_ops ** psci_ops)207*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
208*54fd6939SJiyong Park 			const struct plat_psci_ops **psci_ops)
209*54fd6939SJiyong Park {
210*54fd6939SJiyong Park 	zynqmp_sec_entry = sec_entrypoint;
211*54fd6939SJiyong Park 
212*54fd6939SJiyong Park 	*psci_ops = &zynqmp_psci_ops;
213*54fd6939SJiyong Park 
214*54fd6939SJiyong Park 	return 0;
215*54fd6939SJiyong Park }
216