xref: /aosp_15_r20/external/capstone/arch/ARM/ARMDisassembler.c (revision 9a0e4156d50a75a99ec4f1653a0e9602a5d45c18)
1*9a0e4156SSadaf Ebrahimi //===-- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA --------------===//
2*9a0e4156SSadaf Ebrahimi //
3*9a0e4156SSadaf Ebrahimi //                     The LLVM Compiler Infrastructure
4*9a0e4156SSadaf Ebrahimi //
5*9a0e4156SSadaf Ebrahimi // This file is distributed under the University of Illinois Open Source
6*9a0e4156SSadaf Ebrahimi // License. See LICENSE.TXT for details.
7*9a0e4156SSadaf Ebrahimi //
8*9a0e4156SSadaf Ebrahimi //===----------------------------------------------------------------------===//
9*9a0e4156SSadaf Ebrahimi 
10*9a0e4156SSadaf Ebrahimi /* Capstone Disassembly Engine */
11*9a0e4156SSadaf Ebrahimi /* By Nguyen Anh Quynh <[email protected]>, 2013-2015 */
12*9a0e4156SSadaf Ebrahimi 
13*9a0e4156SSadaf Ebrahimi #ifdef CAPSTONE_HAS_ARM
14*9a0e4156SSadaf Ebrahimi 
15*9a0e4156SSadaf Ebrahimi #include <stdio.h>
16*9a0e4156SSadaf Ebrahimi #include <string.h>
17*9a0e4156SSadaf Ebrahimi #include <stdlib.h>
18*9a0e4156SSadaf Ebrahimi #include <capstone/platform.h>
19*9a0e4156SSadaf Ebrahimi 
20*9a0e4156SSadaf Ebrahimi #include "ARMAddressingModes.h"
21*9a0e4156SSadaf Ebrahimi #include "ARMBaseInfo.h"
22*9a0e4156SSadaf Ebrahimi #include "../../MCFixedLenDisassembler.h"
23*9a0e4156SSadaf Ebrahimi #include "../../MCInst.h"
24*9a0e4156SSadaf Ebrahimi #include "../../MCInstrDesc.h"
25*9a0e4156SSadaf Ebrahimi #include "../../MCRegisterInfo.h"
26*9a0e4156SSadaf Ebrahimi #include "../../LEB128.h"
27*9a0e4156SSadaf Ebrahimi #include "../../MCDisassembler.h"
28*9a0e4156SSadaf Ebrahimi #include "../../cs_priv.h"
29*9a0e4156SSadaf Ebrahimi #include "../../utils.h"
30*9a0e4156SSadaf Ebrahimi 
31*9a0e4156SSadaf Ebrahimi #include "ARMDisassembler.h"
32*9a0e4156SSadaf Ebrahimi 
33*9a0e4156SSadaf Ebrahimi //#define GET_REGINFO_ENUM
34*9a0e4156SSadaf Ebrahimi //#include "X86GenRegisterInfo.inc"
35*9a0e4156SSadaf Ebrahimi 
36*9a0e4156SSadaf Ebrahimi #define GET_SUBTARGETINFO_ENUM
37*9a0e4156SSadaf Ebrahimi #include "ARMGenSubtargetInfo.inc"
38*9a0e4156SSadaf Ebrahimi 
39*9a0e4156SSadaf Ebrahimi #define GET_INSTRINFO_MC_DESC
40*9a0e4156SSadaf Ebrahimi #include "ARMGenInstrInfo.inc"
41*9a0e4156SSadaf Ebrahimi 
42*9a0e4156SSadaf Ebrahimi #define GET_INSTRINFO_ENUM
43*9a0e4156SSadaf Ebrahimi #include "ARMGenInstrInfo.inc"
44*9a0e4156SSadaf Ebrahimi 
ITStatus_push_back(ARM_ITStatus * it,char v)45*9a0e4156SSadaf Ebrahimi static bool ITStatus_push_back(ARM_ITStatus *it, char v)
46*9a0e4156SSadaf Ebrahimi {
47*9a0e4156SSadaf Ebrahimi 	if (it->size >= sizeof(it->ITStates)) {
48*9a0e4156SSadaf Ebrahimi 		// TODO: consider warning user.
49*9a0e4156SSadaf Ebrahimi 		it->size = 0;
50*9a0e4156SSadaf Ebrahimi 	}
51*9a0e4156SSadaf Ebrahimi 	it->ITStates[it->size] = v;
52*9a0e4156SSadaf Ebrahimi 	it->size++;
53*9a0e4156SSadaf Ebrahimi 
54*9a0e4156SSadaf Ebrahimi 	return true;
55*9a0e4156SSadaf Ebrahimi }
56*9a0e4156SSadaf Ebrahimi 
57*9a0e4156SSadaf Ebrahimi // Returns true if the current instruction is in an IT block
ITStatus_instrInITBlock(ARM_ITStatus * it)58*9a0e4156SSadaf Ebrahimi static bool ITStatus_instrInITBlock(ARM_ITStatus *it)
59*9a0e4156SSadaf Ebrahimi {
60*9a0e4156SSadaf Ebrahimi 	//return !ITStates.empty();
61*9a0e4156SSadaf Ebrahimi 	return (it->size > 0);
62*9a0e4156SSadaf Ebrahimi }
63*9a0e4156SSadaf Ebrahimi 
64*9a0e4156SSadaf Ebrahimi // Returns true if current instruction is the last instruction in an IT block
ITStatus_instrLastInITBlock(ARM_ITStatus * it)65*9a0e4156SSadaf Ebrahimi static bool ITStatus_instrLastInITBlock(ARM_ITStatus *it)
66*9a0e4156SSadaf Ebrahimi {
67*9a0e4156SSadaf Ebrahimi 	return (it->size == 1);
68*9a0e4156SSadaf Ebrahimi }
69*9a0e4156SSadaf Ebrahimi 
70*9a0e4156SSadaf Ebrahimi // Handles the condition code status of instructions in IT blocks
71*9a0e4156SSadaf Ebrahimi 
72*9a0e4156SSadaf Ebrahimi // Returns the condition code for instruction in IT block
ITStatus_getITCC(ARM_ITStatus * it)73*9a0e4156SSadaf Ebrahimi static unsigned ITStatus_getITCC(ARM_ITStatus *it)
74*9a0e4156SSadaf Ebrahimi {
75*9a0e4156SSadaf Ebrahimi 	unsigned CC = ARMCC_AL;
76*9a0e4156SSadaf Ebrahimi 	if (ITStatus_instrInITBlock(it))
77*9a0e4156SSadaf Ebrahimi 		//CC = ITStates.back();
78*9a0e4156SSadaf Ebrahimi 		CC = it->ITStates[it->size-1];
79*9a0e4156SSadaf Ebrahimi 	return CC;
80*9a0e4156SSadaf Ebrahimi }
81*9a0e4156SSadaf Ebrahimi 
82*9a0e4156SSadaf Ebrahimi // Advances the IT block state to the next T or E
ITStatus_advanceITState(ARM_ITStatus * it)83*9a0e4156SSadaf Ebrahimi static void ITStatus_advanceITState(ARM_ITStatus *it)
84*9a0e4156SSadaf Ebrahimi {
85*9a0e4156SSadaf Ebrahimi 	//ITStates.pop_back();
86*9a0e4156SSadaf Ebrahimi 	it->size--;
87*9a0e4156SSadaf Ebrahimi }
88*9a0e4156SSadaf Ebrahimi 
89*9a0e4156SSadaf Ebrahimi // Called when decoding an IT instruction. Sets the IT state for the following
90*9a0e4156SSadaf Ebrahimi // instructions that for the IT block. Firstcond and Mask correspond to the
91*9a0e4156SSadaf Ebrahimi // fields in the IT instruction encoding.
ITStatus_setITState(ARM_ITStatus * it,char Firstcond,char Mask)92*9a0e4156SSadaf Ebrahimi static void ITStatus_setITState(ARM_ITStatus *it, char Firstcond, char Mask)
93*9a0e4156SSadaf Ebrahimi {
94*9a0e4156SSadaf Ebrahimi 	// (3 - the number of trailing zeros) is the number of then / else.
95*9a0e4156SSadaf Ebrahimi 	unsigned CondBit0 = Firstcond & 1;
96*9a0e4156SSadaf Ebrahimi 	unsigned NumTZ = CountTrailingZeros_32(Mask);
97*9a0e4156SSadaf Ebrahimi 	unsigned char CCBits = (unsigned char)Firstcond & 0xf;
98*9a0e4156SSadaf Ebrahimi 	unsigned Pos;
99*9a0e4156SSadaf Ebrahimi 	//assert(NumTZ <= 3 && "Invalid IT mask!");
100*9a0e4156SSadaf Ebrahimi 	// push condition codes onto the stack the correct order for the pops
101*9a0e4156SSadaf Ebrahimi 	for (Pos = NumTZ+1; Pos <= 3; ++Pos) {
102*9a0e4156SSadaf Ebrahimi 		bool T = ((Mask >> Pos) & 1) == (int)CondBit0;
103*9a0e4156SSadaf Ebrahimi 		if (T)
104*9a0e4156SSadaf Ebrahimi 			ITStatus_push_back(it, CCBits);
105*9a0e4156SSadaf Ebrahimi 		else
106*9a0e4156SSadaf Ebrahimi 			ITStatus_push_back(it, CCBits ^ 1);
107*9a0e4156SSadaf Ebrahimi 	}
108*9a0e4156SSadaf Ebrahimi 	ITStatus_push_back(it, CCBits);
109*9a0e4156SSadaf Ebrahimi }
110*9a0e4156SSadaf Ebrahimi 
111*9a0e4156SSadaf Ebrahimi /// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
112*9a0e4156SSadaf Ebrahimi 
Check(DecodeStatus * Out,DecodeStatus In)113*9a0e4156SSadaf Ebrahimi static bool Check(DecodeStatus *Out, DecodeStatus In)
114*9a0e4156SSadaf Ebrahimi {
115*9a0e4156SSadaf Ebrahimi 	switch (In) {
116*9a0e4156SSadaf Ebrahimi 		case MCDisassembler_Success:
117*9a0e4156SSadaf Ebrahimi 			// Out stays the same.
118*9a0e4156SSadaf Ebrahimi 			return true;
119*9a0e4156SSadaf Ebrahimi 		case MCDisassembler_SoftFail:
120*9a0e4156SSadaf Ebrahimi 			*Out = In;
121*9a0e4156SSadaf Ebrahimi 			return true;
122*9a0e4156SSadaf Ebrahimi 		case MCDisassembler_Fail:
123*9a0e4156SSadaf Ebrahimi 			*Out = In;
124*9a0e4156SSadaf Ebrahimi 			return false;
125*9a0e4156SSadaf Ebrahimi 		default:	// never reached
126*9a0e4156SSadaf Ebrahimi 			return false;
127*9a0e4156SSadaf Ebrahimi 	}
128*9a0e4156SSadaf Ebrahimi }
129*9a0e4156SSadaf Ebrahimi 
130*9a0e4156SSadaf Ebrahimi // Forward declare these because the autogenerated code will reference them.
131*9a0e4156SSadaf Ebrahimi // Definitions are further down.
132*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
133*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
134*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst,
135*9a0e4156SSadaf Ebrahimi 		unsigned RegNo, uint64_t Address, const void *Decoder);
136*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst,
137*9a0e4156SSadaf Ebrahimi 		unsigned RegNo, uint64_t Address, const void *Decoder);
138*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
139*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
140*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
141*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
142*9a0e4156SSadaf Ebrahimi static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
143*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
144*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
145*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
146*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
147*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
148*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
149*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
150*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
151*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
152*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst,
153*9a0e4156SSadaf Ebrahimi 		unsigned RegNo, uint64_t Address, const void *Decoder);
154*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
155*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
156*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
157*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
158*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst,
159*9a0e4156SSadaf Ebrahimi 		unsigned RegNo, uint64_t Address, const void *Decoder);
160*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
161*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
162*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
163*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
164*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
165*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
166*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
167*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
168*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
169*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
170*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
171*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
172*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
173*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
174*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst,
175*9a0e4156SSadaf Ebrahimi 		unsigned Insn, uint64_t Address, const void *Decoder);
176*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
177*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
178*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst,unsigned Insn,
179*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
180*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
181*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
182*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
183*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
184*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst * Inst,
185*9a0e4156SSadaf Ebrahimi 		unsigned Insn, uint64_t Adddress, const void *Decoder);
186*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
187*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
188*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
189*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
190*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
191*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
192*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
193*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
194*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
195*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
196*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
197*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
198*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
199*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
200*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
201*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
202*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
203*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
204*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst,unsigned Insn,
205*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
206*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
207*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
208*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
209*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
210*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
211*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
212*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
213*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
214*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
215*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
216*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
217*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
218*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
219*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
220*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
221*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
222*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
223*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
224*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
225*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
226*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
227*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
228*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeNEONModImmInstruction(MCInst *Inst,unsigned Val,
229*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
230*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
231*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
232*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
233*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
234*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
235*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
236*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
237*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
238*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
239*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
240*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
241*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
242*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
243*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
244*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
245*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
246*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
247*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
248*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
249*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
250*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn,
251*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
252*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
253*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
254*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
255*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
256*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
257*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
258*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
259*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
260*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
261*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
262*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
263*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
264*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
265*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
266*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn,
267*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
268*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn,
269*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
270*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn,
271*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
272*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn,
273*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
274*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn,
275*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
276*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn,
277*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
278*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn,
279*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
280*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn,
281*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
282*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn,
283*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
284*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn,
285*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
286*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn,
287*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
288*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn,
289*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
290*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn,
291*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
292*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
293*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
294*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
295*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
296*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
297*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
298*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
299*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
300*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
301*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
302*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
303*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
304*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
305*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
306*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
307*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
308*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
309*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
310*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
311*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
312*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
313*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void* Decoder);
314*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
315*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void* Decoder);
316*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn,
317*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void* Decoder);
318*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
319*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void* Decoder);
320*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val,
321*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
322*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
323*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
324*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst,unsigned Val,
325*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
326*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val,
327*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
328*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
329*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
330*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
331*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
332*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
333*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
334*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
335*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
336*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
337*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
338*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
339*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
340*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
341*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
342*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
343*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
344*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
345*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
346*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val,
347*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
348*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst,unsigned Val,
349*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
350*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
351*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
352*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val,
353*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
354*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst,unsigned Insn,
355*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
356*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst,unsigned Insn,
357*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
358*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Val,
359*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
360*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
361*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
362*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
363*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
364*9a0e4156SSadaf Ebrahimi 
365*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val,
366*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
367*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeMRRC2(MCInst *Inst, unsigned Val,
368*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder);
369*9a0e4156SSadaf Ebrahimi 
370*9a0e4156SSadaf Ebrahimi // Hacky: enable all features for disassembler
ARM_getFeatureBits(unsigned int mode)371*9a0e4156SSadaf Ebrahimi uint64_t ARM_getFeatureBits(unsigned int mode)
372*9a0e4156SSadaf Ebrahimi {
373*9a0e4156SSadaf Ebrahimi 	uint64_t Bits = (uint64_t)-1;	// everything by default
374*9a0e4156SSadaf Ebrahimi 
375*9a0e4156SSadaf Ebrahimi 	// FIXME: ARM_FeatureVFPOnlySP is conflicting with everything else??
376*9a0e4156SSadaf Ebrahimi 	Bits &= (~ARM_FeatureVFPOnlySP);
377*9a0e4156SSadaf Ebrahimi 
378*9a0e4156SSadaf Ebrahimi 	// FIXME: no Armv8 support?
379*9a0e4156SSadaf Ebrahimi 	//Bits -= ARM_HasV7Ops;
380*9a0e4156SSadaf Ebrahimi 	//Bits &= ~ARM_FeatureMP;
381*9a0e4156SSadaf Ebrahimi 	if ((mode & CS_MODE_V8) == 0)
382*9a0e4156SSadaf Ebrahimi 		Bits &= ~ARM_HasV8Ops;
383*9a0e4156SSadaf Ebrahimi 	//Bits &= ~ARM_HasV6Ops;
384*9a0e4156SSadaf Ebrahimi 
385*9a0e4156SSadaf Ebrahimi 	if ((mode & CS_MODE_MCLASS) == 0)
386*9a0e4156SSadaf Ebrahimi 		Bits &= (~ARM_FeatureMClass);
387*9a0e4156SSadaf Ebrahimi 
388*9a0e4156SSadaf Ebrahimi 	// some features are mutually exclusive
389*9a0e4156SSadaf Ebrahimi 	if (mode & CS_MODE_THUMB) {
390*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_HasV6Ops;
391*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_FeatureCRC;
392*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_HasV5TEOps;
393*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_HasV4TOps;
394*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_HasV6T2Ops;
395*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_FeatureDB;
396*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_FeatureHWDivARM;
397*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_FeatureNaClTrap;
398*9a0e4156SSadaf Ebrahimi 		//Bits &= ~ARM_FeatureMClass;
399*9a0e4156SSadaf Ebrahimi 		// ArmV8
400*9a0e4156SSadaf Ebrahimi 	} else {	// ARM mode
401*9a0e4156SSadaf Ebrahimi 		Bits &= ~ARM_ModeThumb;
402*9a0e4156SSadaf Ebrahimi 		Bits &= ~ARM_FeatureThumb2;
403*9a0e4156SSadaf Ebrahimi 	}
404*9a0e4156SSadaf Ebrahimi 
405*9a0e4156SSadaf Ebrahimi 	return Bits;
406*9a0e4156SSadaf Ebrahimi }
407*9a0e4156SSadaf Ebrahimi 
408*9a0e4156SSadaf Ebrahimi #include "ARMGenDisassemblerTables.inc"
409*9a0e4156SSadaf Ebrahimi 
DecodePredicateOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)410*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
411*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
412*9a0e4156SSadaf Ebrahimi {
413*9a0e4156SSadaf Ebrahimi 	if (Val == 0xF) return MCDisassembler_Fail;
414*9a0e4156SSadaf Ebrahimi 	// AL predicate is not allowed on Thumb1 branches.
415*9a0e4156SSadaf Ebrahimi 	if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
416*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
417*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val);
418*9a0e4156SSadaf Ebrahimi 	if (Val == ARMCC_AL) {
419*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, 0);
420*9a0e4156SSadaf Ebrahimi 	} else
421*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, ARM_CPSR);
422*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
423*9a0e4156SSadaf Ebrahimi }
424*9a0e4156SSadaf Ebrahimi 
425*9a0e4156SSadaf Ebrahimi #define GET_REGINFO_MC_DESC
426*9a0e4156SSadaf Ebrahimi #include "ARMGenRegisterInfo.inc"
ARM_init(MCRegisterInfo * MRI)427*9a0e4156SSadaf Ebrahimi void ARM_init(MCRegisterInfo *MRI)
428*9a0e4156SSadaf Ebrahimi {
429*9a0e4156SSadaf Ebrahimi 	/*
430*9a0e4156SSadaf Ebrahimi 	   InitMCRegisterInfo(ARMRegDesc, 289,
431*9a0e4156SSadaf Ebrahimi 	   RA, PC,
432*9a0e4156SSadaf Ebrahimi 	   ARMMCRegisterClasses, 100,
433*9a0e4156SSadaf Ebrahimi 	   ARMRegUnitRoots, 77, ARMRegDiffLists, ARMRegStrings,
434*9a0e4156SSadaf Ebrahimi 	   ARMSubRegIdxLists, 57,
435*9a0e4156SSadaf Ebrahimi 	   ARMSubRegIdxRanges, ARMRegEncodingTable);
436*9a0e4156SSadaf Ebrahimi 	 */
437*9a0e4156SSadaf Ebrahimi 
438*9a0e4156SSadaf Ebrahimi 	MCRegisterInfo_InitMCRegisterInfo(MRI, ARMRegDesc, 289,
439*9a0e4156SSadaf Ebrahimi 			0, 0,
440*9a0e4156SSadaf Ebrahimi 			ARMMCRegisterClasses, 100,
441*9a0e4156SSadaf Ebrahimi 			0, 0, ARMRegDiffLists, 0,
442*9a0e4156SSadaf Ebrahimi 			ARMSubRegIdxLists, 57,
443*9a0e4156SSadaf Ebrahimi 			0);
444*9a0e4156SSadaf Ebrahimi }
445*9a0e4156SSadaf Ebrahimi 
446*9a0e4156SSadaf Ebrahimi // Post-decoding checks
checkDecodedInstruction(MCInst * MI,uint32_t Insn,DecodeStatus Result)447*9a0e4156SSadaf Ebrahimi static DecodeStatus checkDecodedInstruction(MCInst *MI,
448*9a0e4156SSadaf Ebrahimi 		uint32_t Insn,
449*9a0e4156SSadaf Ebrahimi 		DecodeStatus Result)
450*9a0e4156SSadaf Ebrahimi {
451*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(MI)) {
452*9a0e4156SSadaf Ebrahimi 		case ARM_HVC: {
453*9a0e4156SSadaf Ebrahimi 			  // HVC is undefined if condition = 0xf otherwise upredictable
454*9a0e4156SSadaf Ebrahimi 			  // if condition != 0xe
455*9a0e4156SSadaf Ebrahimi 			  uint32_t Cond = (Insn >> 28) & 0xF;
456*9a0e4156SSadaf Ebrahimi 			  if (Cond == 0xF)
457*9a0e4156SSadaf Ebrahimi 				  return MCDisassembler_Fail;
458*9a0e4156SSadaf Ebrahimi 			  if (Cond != 0xE)
459*9a0e4156SSadaf Ebrahimi 				  return MCDisassembler_SoftFail;
460*9a0e4156SSadaf Ebrahimi 			  return Result;
461*9a0e4156SSadaf Ebrahimi 		  }
462*9a0e4156SSadaf Ebrahimi 		default:
463*9a0e4156SSadaf Ebrahimi 			   return Result;
464*9a0e4156SSadaf Ebrahimi 	}
465*9a0e4156SSadaf Ebrahimi }
466*9a0e4156SSadaf Ebrahimi 
_ARM_getInstruction(cs_struct * ud,MCInst * MI,const uint8_t * code,size_t code_len,uint16_t * Size,uint64_t Address)467*9a0e4156SSadaf Ebrahimi static DecodeStatus _ARM_getInstruction(cs_struct *ud, MCInst *MI, const uint8_t *code, size_t code_len,
468*9a0e4156SSadaf Ebrahimi 		uint16_t *Size, uint64_t Address)
469*9a0e4156SSadaf Ebrahimi {
470*9a0e4156SSadaf Ebrahimi 	uint32_t insn, i;
471*9a0e4156SSadaf Ebrahimi 	DecodeStatus result;
472*9a0e4156SSadaf Ebrahimi 
473*9a0e4156SSadaf Ebrahimi 	if (code_len < 4)
474*9a0e4156SSadaf Ebrahimi 		// not enough data
475*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
476*9a0e4156SSadaf Ebrahimi 
477*9a0e4156SSadaf Ebrahimi 	if (MI->flat_insn->detail) {
478*9a0e4156SSadaf Ebrahimi 		memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm)+sizeof(cs_arm));
479*9a0e4156SSadaf Ebrahimi 		for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm.operands); i++) {
480*9a0e4156SSadaf Ebrahimi 			MI->flat_insn->detail->arm.operands[i].vector_index = -1;
481*9a0e4156SSadaf Ebrahimi 			MI->flat_insn->detail->arm.operands[i].neon_lane = -1;
482*9a0e4156SSadaf Ebrahimi 		}
483*9a0e4156SSadaf Ebrahimi 	}
484*9a0e4156SSadaf Ebrahimi 
485*9a0e4156SSadaf Ebrahimi 	if (MODE_IS_BIG_ENDIAN(ud->mode))
486*9a0e4156SSadaf Ebrahimi 		insn = (code[3] << 0) |
487*9a0e4156SSadaf Ebrahimi 			(code[2] << 8) |
488*9a0e4156SSadaf Ebrahimi 			(code[1] <<  16) |
489*9a0e4156SSadaf Ebrahimi 			((uint32_t) code[0] << 24);
490*9a0e4156SSadaf Ebrahimi 	else
491*9a0e4156SSadaf Ebrahimi 		insn = ((uint32_t) code[3] << 24) |
492*9a0e4156SSadaf Ebrahimi 			(code[2] << 16) |
493*9a0e4156SSadaf Ebrahimi 			(code[1] <<  8) |
494*9a0e4156SSadaf Ebrahimi 			(code[0] <<  0);
495*9a0e4156SSadaf Ebrahimi 
496*9a0e4156SSadaf Ebrahimi 	// Calling the auto-generated decoder function.
497*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableARM32, MI, insn, Address, NULL, ud->mode);
498*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
499*9a0e4156SSadaf Ebrahimi 		result = checkDecodedInstruction(MI, insn, result);
500*9a0e4156SSadaf Ebrahimi 		if (result != MCDisassembler_Fail)
501*9a0e4156SSadaf Ebrahimi 			*Size = 4;
502*9a0e4156SSadaf Ebrahimi 		return result;
503*9a0e4156SSadaf Ebrahimi 	}
504*9a0e4156SSadaf Ebrahimi 
505*9a0e4156SSadaf Ebrahimi 	// VFP and NEON instructions, similarly, are shared between ARM
506*9a0e4156SSadaf Ebrahimi 	// and Thumb modes.
507*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
508*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableVFP32, MI, insn, Address, NULL, ud->mode);
509*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
510*9a0e4156SSadaf Ebrahimi 		*Size = 4;
511*9a0e4156SSadaf Ebrahimi 		return result;
512*9a0e4156SSadaf Ebrahimi 	}
513*9a0e4156SSadaf Ebrahimi 
514*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
515*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableVFPV832, MI, insn, Address, NULL, ud->mode);
516*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
517*9a0e4156SSadaf Ebrahimi 		*Size = 4;
518*9a0e4156SSadaf Ebrahimi 		return result;
519*9a0e4156SSadaf Ebrahimi 	}
520*9a0e4156SSadaf Ebrahimi 
521*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
522*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableNEONData32, MI, insn, Address, NULL, ud->mode);
523*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
524*9a0e4156SSadaf Ebrahimi 		*Size = 4;
525*9a0e4156SSadaf Ebrahimi 		// Add a fake predicate operand, because we share these instruction
526*9a0e4156SSadaf Ebrahimi 		// definitions with Thumb2 where these instructions are predicable.
527*9a0e4156SSadaf Ebrahimi 		if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
528*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
529*9a0e4156SSadaf Ebrahimi 		return result;
530*9a0e4156SSadaf Ebrahimi 	}
531*9a0e4156SSadaf Ebrahimi 
532*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
533*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI, insn, Address, NULL, ud->mode);
534*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
535*9a0e4156SSadaf Ebrahimi 		*Size = 4;
536*9a0e4156SSadaf Ebrahimi 		// Add a fake predicate operand, because we share these instruction
537*9a0e4156SSadaf Ebrahimi 		// definitions with Thumb2 where these instructions are predicable.
538*9a0e4156SSadaf Ebrahimi 		if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
539*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
540*9a0e4156SSadaf Ebrahimi 		return result;
541*9a0e4156SSadaf Ebrahimi 	}
542*9a0e4156SSadaf Ebrahimi 
543*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
544*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableNEONDup32, MI, insn, Address, NULL, ud->mode);
545*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
546*9a0e4156SSadaf Ebrahimi 		*Size = 4;
547*9a0e4156SSadaf Ebrahimi 		// Add a fake predicate operand, because we share these instruction
548*9a0e4156SSadaf Ebrahimi 		// definitions with Thumb2 where these instructions are predicable.
549*9a0e4156SSadaf Ebrahimi 		if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
550*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
551*9a0e4156SSadaf Ebrahimi 		return result;
552*9a0e4156SSadaf Ebrahimi 	}
553*9a0e4156SSadaf Ebrahimi 
554*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
555*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTablev8NEON32, MI, insn, Address, NULL, ud->mode);
556*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
557*9a0e4156SSadaf Ebrahimi 		*Size = 4;
558*9a0e4156SSadaf Ebrahimi 		return result;
559*9a0e4156SSadaf Ebrahimi 	}
560*9a0e4156SSadaf Ebrahimi 
561*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
562*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTablev8Crypto32, MI, insn, Address, NULL, ud->mode);
563*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
564*9a0e4156SSadaf Ebrahimi 		*Size = 4;
565*9a0e4156SSadaf Ebrahimi 		return result;
566*9a0e4156SSadaf Ebrahimi 	}
567*9a0e4156SSadaf Ebrahimi 
568*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
569*9a0e4156SSadaf Ebrahimi 	*Size = 0;
570*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Fail;
571*9a0e4156SSadaf Ebrahimi }
572*9a0e4156SSadaf Ebrahimi 
573*9a0e4156SSadaf Ebrahimi // Thumb1 instructions don't have explicit S bits.  Rather, they
574*9a0e4156SSadaf Ebrahimi // implicitly set CPSR.  Since it's not represented in the encoding, the
575*9a0e4156SSadaf Ebrahimi // auto-generated decoder won't inject the CPSR operand.  We need to fix
576*9a0e4156SSadaf Ebrahimi // that as a post-pass.
AddThumb1SBit(MCInst * MI,bool InITBlock)577*9a0e4156SSadaf Ebrahimi static void AddThumb1SBit(MCInst *MI, bool InITBlock)
578*9a0e4156SSadaf Ebrahimi {
579*9a0e4156SSadaf Ebrahimi 	const MCOperandInfo *OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
580*9a0e4156SSadaf Ebrahimi 	unsigned short NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
581*9a0e4156SSadaf Ebrahimi 	unsigned i;
582*9a0e4156SSadaf Ebrahimi 
583*9a0e4156SSadaf Ebrahimi 	for (i = 0; i < NumOps; ++i) {
584*9a0e4156SSadaf Ebrahimi 		if (i == MCInst_getNumOperands(MI)) break;
585*9a0e4156SSadaf Ebrahimi 		if (MCOperandInfo_isOptionalDef(&OpInfo[i]) && OpInfo[i].RegClass == ARM_CCRRegClassID) {
586*9a0e4156SSadaf Ebrahimi 			if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i-1])) continue;
587*9a0e4156SSadaf Ebrahimi 			MCInst_insert0(MI, i, MCOperand_CreateReg1(MI, InITBlock ? 0 : ARM_CPSR));
588*9a0e4156SSadaf Ebrahimi 			return;
589*9a0e4156SSadaf Ebrahimi 		}
590*9a0e4156SSadaf Ebrahimi 	}
591*9a0e4156SSadaf Ebrahimi 
592*9a0e4156SSadaf Ebrahimi 	//MI.insert(I, MCOperand_CreateReg0(Inst, InITBlock ? 0 : ARM_CPSR));
593*9a0e4156SSadaf Ebrahimi 	MCInst_insert0(MI, i, MCOperand_CreateReg1(MI, InITBlock ? 0 : ARM_CPSR));
594*9a0e4156SSadaf Ebrahimi }
595*9a0e4156SSadaf Ebrahimi 
596*9a0e4156SSadaf Ebrahimi // Most Thumb instructions don't have explicit predicates in the
597*9a0e4156SSadaf Ebrahimi // encoding, but rather get their predicates from IT context.  We need
598*9a0e4156SSadaf Ebrahimi // to fix up the predicate operands using this context information as a
599*9a0e4156SSadaf Ebrahimi // post-pass.
AddThumbPredicate(cs_struct * ud,MCInst * MI)600*9a0e4156SSadaf Ebrahimi static DecodeStatus AddThumbPredicate(cs_struct *ud, MCInst *MI)
601*9a0e4156SSadaf Ebrahimi {
602*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
603*9a0e4156SSadaf Ebrahimi 	const MCOperandInfo *OpInfo;
604*9a0e4156SSadaf Ebrahimi 	unsigned short NumOps;
605*9a0e4156SSadaf Ebrahimi 	unsigned int i;
606*9a0e4156SSadaf Ebrahimi 	unsigned CC;
607*9a0e4156SSadaf Ebrahimi 
608*9a0e4156SSadaf Ebrahimi 	// A few instructions actually have predicates encoded in them.  Don't
609*9a0e4156SSadaf Ebrahimi 	// try to overwrite it if we're seeing one of those.
610*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(MI)) {
611*9a0e4156SSadaf Ebrahimi 		case ARM_tBcc:
612*9a0e4156SSadaf Ebrahimi 		case ARM_t2Bcc:
613*9a0e4156SSadaf Ebrahimi 		case ARM_tCBZ:
614*9a0e4156SSadaf Ebrahimi 		case ARM_tCBNZ:
615*9a0e4156SSadaf Ebrahimi 		case ARM_tCPS:
616*9a0e4156SSadaf Ebrahimi 		case ARM_t2CPS3p:
617*9a0e4156SSadaf Ebrahimi 		case ARM_t2CPS2p:
618*9a0e4156SSadaf Ebrahimi 		case ARM_t2CPS1p:
619*9a0e4156SSadaf Ebrahimi 		case ARM_tMOVSr:
620*9a0e4156SSadaf Ebrahimi 		case ARM_tSETEND:
621*9a0e4156SSadaf Ebrahimi 			// Some instructions (mostly conditional branches) are not
622*9a0e4156SSadaf Ebrahimi 			// allowed in IT blocks.
623*9a0e4156SSadaf Ebrahimi 			if (ITStatus_instrInITBlock(&(ud->ITBlock)))
624*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
625*9a0e4156SSadaf Ebrahimi 			else
626*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Success;
627*9a0e4156SSadaf Ebrahimi 			break;
628*9a0e4156SSadaf Ebrahimi 		case ARM_tB:
629*9a0e4156SSadaf Ebrahimi 		case ARM_t2B:
630*9a0e4156SSadaf Ebrahimi 		case ARM_t2TBB:
631*9a0e4156SSadaf Ebrahimi 		case ARM_t2TBH:
632*9a0e4156SSadaf Ebrahimi 			// Some instructions (mostly unconditional branches) can
633*9a0e4156SSadaf Ebrahimi 			// only appears at the end of, or outside of, an IT.
634*9a0e4156SSadaf Ebrahimi 			//if (ITBlock.instrInITBlock() && !ITBlock.instrLastInITBlock())
635*9a0e4156SSadaf Ebrahimi 			if (ITStatus_instrInITBlock(&(ud->ITBlock)) && !ITStatus_instrLastInITBlock(&(ud->ITBlock)))
636*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
637*9a0e4156SSadaf Ebrahimi 			break;
638*9a0e4156SSadaf Ebrahimi 		default:
639*9a0e4156SSadaf Ebrahimi 			break;
640*9a0e4156SSadaf Ebrahimi 	}
641*9a0e4156SSadaf Ebrahimi 
642*9a0e4156SSadaf Ebrahimi 	// If we're in an IT block, base the predicate on that.  Otherwise,
643*9a0e4156SSadaf Ebrahimi 	// assume a predicate of AL.
644*9a0e4156SSadaf Ebrahimi 	CC = ITStatus_getITCC(&(ud->ITBlock));
645*9a0e4156SSadaf Ebrahimi 	if (CC == 0xF)
646*9a0e4156SSadaf Ebrahimi 		CC = ARMCC_AL;
647*9a0e4156SSadaf Ebrahimi 	if (ITStatus_instrInITBlock(&(ud->ITBlock)))
648*9a0e4156SSadaf Ebrahimi 		ITStatus_advanceITState(&(ud->ITBlock));
649*9a0e4156SSadaf Ebrahimi 
650*9a0e4156SSadaf Ebrahimi 	OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
651*9a0e4156SSadaf Ebrahimi 	NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
652*9a0e4156SSadaf Ebrahimi 
653*9a0e4156SSadaf Ebrahimi 	for (i = 0; i < NumOps; ++i) {
654*9a0e4156SSadaf Ebrahimi 		if (i == MCInst_getNumOperands(MI)) break;
655*9a0e4156SSadaf Ebrahimi 		if (MCOperandInfo_isPredicate(&OpInfo[i])) {
656*9a0e4156SSadaf Ebrahimi 			MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, CC));
657*9a0e4156SSadaf Ebrahimi 			if (CC == ARMCC_AL)
658*9a0e4156SSadaf Ebrahimi 				MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, 0));
659*9a0e4156SSadaf Ebrahimi 			else
660*9a0e4156SSadaf Ebrahimi 				MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, ARM_CPSR));
661*9a0e4156SSadaf Ebrahimi 			return S;
662*9a0e4156SSadaf Ebrahimi 		}
663*9a0e4156SSadaf Ebrahimi 	}
664*9a0e4156SSadaf Ebrahimi 
665*9a0e4156SSadaf Ebrahimi 	MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, CC));
666*9a0e4156SSadaf Ebrahimi 	if (CC == ARMCC_AL)
667*9a0e4156SSadaf Ebrahimi 		MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, 0));
668*9a0e4156SSadaf Ebrahimi 	else
669*9a0e4156SSadaf Ebrahimi 		MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, ARM_CPSR));
670*9a0e4156SSadaf Ebrahimi 
671*9a0e4156SSadaf Ebrahimi 	return S;
672*9a0e4156SSadaf Ebrahimi }
673*9a0e4156SSadaf Ebrahimi 
674*9a0e4156SSadaf Ebrahimi // Thumb VFP instructions are a special case.  Because we share their
675*9a0e4156SSadaf Ebrahimi // encodings between ARM and Thumb modes, and they are predicable in ARM
676*9a0e4156SSadaf Ebrahimi // mode, the auto-generated decoder will give them an (incorrect)
677*9a0e4156SSadaf Ebrahimi // predicate operand.  We need to rewrite these operands based on the IT
678*9a0e4156SSadaf Ebrahimi // context as a post-pass.
UpdateThumbVFPPredicate(cs_struct * ud,MCInst * MI)679*9a0e4156SSadaf Ebrahimi static void UpdateThumbVFPPredicate(cs_struct *ud, MCInst *MI)
680*9a0e4156SSadaf Ebrahimi {
681*9a0e4156SSadaf Ebrahimi 	unsigned CC;
682*9a0e4156SSadaf Ebrahimi 	unsigned short NumOps;
683*9a0e4156SSadaf Ebrahimi 	const MCOperandInfo *OpInfo;
684*9a0e4156SSadaf Ebrahimi 	unsigned i;
685*9a0e4156SSadaf Ebrahimi 
686*9a0e4156SSadaf Ebrahimi 	CC = ITStatus_getITCC(&(ud->ITBlock));
687*9a0e4156SSadaf Ebrahimi 	if (ITStatus_instrInITBlock(&(ud->ITBlock)))
688*9a0e4156SSadaf Ebrahimi 		ITStatus_advanceITState(&(ud->ITBlock));
689*9a0e4156SSadaf Ebrahimi 
690*9a0e4156SSadaf Ebrahimi 	OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
691*9a0e4156SSadaf Ebrahimi 	NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
692*9a0e4156SSadaf Ebrahimi 
693*9a0e4156SSadaf Ebrahimi 	for (i = 0; i < NumOps; ++i) {
694*9a0e4156SSadaf Ebrahimi 		if (MCOperandInfo_isPredicate(&OpInfo[i])) {
695*9a0e4156SSadaf Ebrahimi 			MCOperand_setImm(MCInst_getOperand(MI, i), CC);
696*9a0e4156SSadaf Ebrahimi 			if (CC == ARMCC_AL)
697*9a0e4156SSadaf Ebrahimi 				MCOperand_setReg(MCInst_getOperand(MI, i+1), 0);
698*9a0e4156SSadaf Ebrahimi 			else
699*9a0e4156SSadaf Ebrahimi 				MCOperand_setReg(MCInst_getOperand(MI, i+1), ARM_CPSR);
700*9a0e4156SSadaf Ebrahimi 			return;
701*9a0e4156SSadaf Ebrahimi 		}
702*9a0e4156SSadaf Ebrahimi 	}
703*9a0e4156SSadaf Ebrahimi }
704*9a0e4156SSadaf Ebrahimi 
_Thumb_getInstruction(cs_struct * ud,MCInst * MI,const uint8_t * code,size_t code_len,uint16_t * Size,uint64_t Address)705*9a0e4156SSadaf Ebrahimi static DecodeStatus _Thumb_getInstruction(cs_struct *ud, MCInst *MI, const uint8_t *code, size_t code_len,
706*9a0e4156SSadaf Ebrahimi 		uint16_t *Size, uint64_t Address)
707*9a0e4156SSadaf Ebrahimi {
708*9a0e4156SSadaf Ebrahimi 	uint16_t insn16;
709*9a0e4156SSadaf Ebrahimi 	DecodeStatus result;
710*9a0e4156SSadaf Ebrahimi 	bool InITBlock;
711*9a0e4156SSadaf Ebrahimi 	unsigned Firstcond, Mask;
712*9a0e4156SSadaf Ebrahimi 	uint32_t NEONLdStInsn, insn32, NEONDataInsn, NEONCryptoInsn, NEONv8Insn;
713*9a0e4156SSadaf Ebrahimi 	size_t i;
714*9a0e4156SSadaf Ebrahimi 
715*9a0e4156SSadaf Ebrahimi 	// We want to read exactly 2 bytes of data.
716*9a0e4156SSadaf Ebrahimi 	if (code_len < 2)
717*9a0e4156SSadaf Ebrahimi 		// not enough data
718*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
719*9a0e4156SSadaf Ebrahimi 
720*9a0e4156SSadaf Ebrahimi 	if (MI->flat_insn->detail) {
721*9a0e4156SSadaf Ebrahimi 		memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm)+sizeof(cs_arm));
722*9a0e4156SSadaf Ebrahimi 		for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm.operands); i++) {
723*9a0e4156SSadaf Ebrahimi 			MI->flat_insn->detail->arm.operands[i].vector_index = -1;
724*9a0e4156SSadaf Ebrahimi 			MI->flat_insn->detail->arm.operands[i].neon_lane = -1;
725*9a0e4156SSadaf Ebrahimi 		}
726*9a0e4156SSadaf Ebrahimi 	}
727*9a0e4156SSadaf Ebrahimi 
728*9a0e4156SSadaf Ebrahimi 	if (MODE_IS_BIG_ENDIAN(ud->mode))
729*9a0e4156SSadaf Ebrahimi 		insn16 = (code[0] << 8) | code[1];
730*9a0e4156SSadaf Ebrahimi 	else
731*9a0e4156SSadaf Ebrahimi 		insn16 = (code[1] << 8) | code[0];
732*9a0e4156SSadaf Ebrahimi 
733*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_2(DecoderTableThumb16, MI, insn16, Address, NULL, ud->mode);
734*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
735*9a0e4156SSadaf Ebrahimi 		*Size = 2;
736*9a0e4156SSadaf Ebrahimi 		Check(&result, AddThumbPredicate(ud, MI));
737*9a0e4156SSadaf Ebrahimi 		return result;
738*9a0e4156SSadaf Ebrahimi 	}
739*9a0e4156SSadaf Ebrahimi 
740*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
741*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_2(DecoderTableThumbSBit16, MI, insn16, Address, NULL, ud->mode);
742*9a0e4156SSadaf Ebrahimi 	if (result) {
743*9a0e4156SSadaf Ebrahimi 		*Size = 2;
744*9a0e4156SSadaf Ebrahimi 		InITBlock = ITStatus_instrInITBlock(&(ud->ITBlock));
745*9a0e4156SSadaf Ebrahimi 		Check(&result, AddThumbPredicate(ud, MI));
746*9a0e4156SSadaf Ebrahimi 		AddThumb1SBit(MI, InITBlock);
747*9a0e4156SSadaf Ebrahimi 		return result;
748*9a0e4156SSadaf Ebrahimi 	}
749*9a0e4156SSadaf Ebrahimi 
750*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
751*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_2(DecoderTableThumb216, MI, insn16, Address, NULL, ud->mode);
752*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
753*9a0e4156SSadaf Ebrahimi 		*Size = 2;
754*9a0e4156SSadaf Ebrahimi 
755*9a0e4156SSadaf Ebrahimi 		// Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
756*9a0e4156SSadaf Ebrahimi 		// the Thumb predicate.
757*9a0e4156SSadaf Ebrahimi 		if (MCInst_getOpcode(MI) == ARM_t2IT && ITStatus_instrInITBlock(&(ud->ITBlock)))
758*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_SoftFail;
759*9a0e4156SSadaf Ebrahimi 		Check(&result, AddThumbPredicate(ud, MI));
760*9a0e4156SSadaf Ebrahimi 
761*9a0e4156SSadaf Ebrahimi 		// If we find an IT instruction, we need to parse its condition
762*9a0e4156SSadaf Ebrahimi 		// code and mask operands so that we can apply them correctly
763*9a0e4156SSadaf Ebrahimi 		// to the subsequent instructions.
764*9a0e4156SSadaf Ebrahimi 		if (MCInst_getOpcode(MI) == ARM_t2IT) {
765*9a0e4156SSadaf Ebrahimi 
766*9a0e4156SSadaf Ebrahimi 			Firstcond = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, 0));
767*9a0e4156SSadaf Ebrahimi 			Mask = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, 1));
768*9a0e4156SSadaf Ebrahimi 			ITStatus_setITState(&(ud->ITBlock), (char)Firstcond, (char)Mask);
769*9a0e4156SSadaf Ebrahimi 		}
770*9a0e4156SSadaf Ebrahimi 
771*9a0e4156SSadaf Ebrahimi 		return result;
772*9a0e4156SSadaf Ebrahimi 	}
773*9a0e4156SSadaf Ebrahimi 
774*9a0e4156SSadaf Ebrahimi 	// We want to read exactly 4 bytes of data.
775*9a0e4156SSadaf Ebrahimi 	if (code_len < 4)
776*9a0e4156SSadaf Ebrahimi 		// not enough data
777*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
778*9a0e4156SSadaf Ebrahimi 
779*9a0e4156SSadaf Ebrahimi 	if (MODE_IS_BIG_ENDIAN(ud->mode))
780*9a0e4156SSadaf Ebrahimi 		insn32 = (code[3] <<  0) |
781*9a0e4156SSadaf Ebrahimi 			(code[2] <<  8) |
782*9a0e4156SSadaf Ebrahimi 			(code[1] << 16) |
783*9a0e4156SSadaf Ebrahimi 			((uint32_t) code[0] << 24);
784*9a0e4156SSadaf Ebrahimi 	else
785*9a0e4156SSadaf Ebrahimi 		insn32 = (code[3] <<  8) |
786*9a0e4156SSadaf Ebrahimi 			(code[2] <<  0) |
787*9a0e4156SSadaf Ebrahimi 			((uint32_t) code[1] << 24) |
788*9a0e4156SSadaf Ebrahimi 			(code[0] << 16);
789*9a0e4156SSadaf Ebrahimi 
790*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
791*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableThumb32, MI, insn32, Address, NULL, ud->mode);
792*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
793*9a0e4156SSadaf Ebrahimi 		*Size = 4;
794*9a0e4156SSadaf Ebrahimi 		InITBlock = ITStatus_instrInITBlock(&(ud->ITBlock));
795*9a0e4156SSadaf Ebrahimi 		Check(&result, AddThumbPredicate(ud, MI));
796*9a0e4156SSadaf Ebrahimi 		AddThumb1SBit(MI, InITBlock);
797*9a0e4156SSadaf Ebrahimi 		return result;
798*9a0e4156SSadaf Ebrahimi 	}
799*9a0e4156SSadaf Ebrahimi 
800*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
801*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableThumb232, MI, insn32, Address, NULL, ud->mode);
802*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
803*9a0e4156SSadaf Ebrahimi 		*Size = 4;
804*9a0e4156SSadaf Ebrahimi 		Check(&result, AddThumbPredicate(ud, MI));
805*9a0e4156SSadaf Ebrahimi 		return result;
806*9a0e4156SSadaf Ebrahimi 	}
807*9a0e4156SSadaf Ebrahimi 
808*9a0e4156SSadaf Ebrahimi 	if (fieldFromInstruction_4(insn32, 28, 4) == 0xE) {
809*9a0e4156SSadaf Ebrahimi 		MCInst_clear(MI);
810*9a0e4156SSadaf Ebrahimi 		result = decodeInstruction_4(DecoderTableVFP32, MI, insn32, Address, NULL, ud->mode);
811*9a0e4156SSadaf Ebrahimi 		if (result != MCDisassembler_Fail) {
812*9a0e4156SSadaf Ebrahimi 			*Size = 4;
813*9a0e4156SSadaf Ebrahimi 			UpdateThumbVFPPredicate(ud, MI);
814*9a0e4156SSadaf Ebrahimi 			return result;
815*9a0e4156SSadaf Ebrahimi 		}
816*9a0e4156SSadaf Ebrahimi 	}
817*9a0e4156SSadaf Ebrahimi 
818*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
819*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTableVFPV832, MI, insn32, Address, NULL, ud->mode);
820*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
821*9a0e4156SSadaf Ebrahimi 		*Size = 4;
822*9a0e4156SSadaf Ebrahimi 		return result;
823*9a0e4156SSadaf Ebrahimi 	}
824*9a0e4156SSadaf Ebrahimi 
825*9a0e4156SSadaf Ebrahimi 	if (fieldFromInstruction_4(insn32, 28, 4) == 0xE) {
826*9a0e4156SSadaf Ebrahimi 		MCInst_clear(MI);
827*9a0e4156SSadaf Ebrahimi 		result = decodeInstruction_4(DecoderTableNEONDup32, MI, insn32, Address, NULL, ud->mode);
828*9a0e4156SSadaf Ebrahimi 		if (result != MCDisassembler_Fail) {
829*9a0e4156SSadaf Ebrahimi 			*Size = 4;
830*9a0e4156SSadaf Ebrahimi 			Check(&result, AddThumbPredicate(ud, MI));
831*9a0e4156SSadaf Ebrahimi 			return result;
832*9a0e4156SSadaf Ebrahimi 		}
833*9a0e4156SSadaf Ebrahimi 	}
834*9a0e4156SSadaf Ebrahimi 
835*9a0e4156SSadaf Ebrahimi 	if (fieldFromInstruction_4(insn32, 24, 8) == 0xF9) {
836*9a0e4156SSadaf Ebrahimi 		MCInst_clear(MI);
837*9a0e4156SSadaf Ebrahimi 		NEONLdStInsn = insn32;
838*9a0e4156SSadaf Ebrahimi 		NEONLdStInsn &= 0xF0FFFFFF;
839*9a0e4156SSadaf Ebrahimi 		NEONLdStInsn |= 0x04000000;
840*9a0e4156SSadaf Ebrahimi 		result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI, NEONLdStInsn, Address, NULL, ud->mode);
841*9a0e4156SSadaf Ebrahimi 		if (result != MCDisassembler_Fail) {
842*9a0e4156SSadaf Ebrahimi 			*Size = 4;
843*9a0e4156SSadaf Ebrahimi 			Check(&result, AddThumbPredicate(ud, MI));
844*9a0e4156SSadaf Ebrahimi 			return result;
845*9a0e4156SSadaf Ebrahimi 		}
846*9a0e4156SSadaf Ebrahimi 	}
847*9a0e4156SSadaf Ebrahimi 
848*9a0e4156SSadaf Ebrahimi 	if (fieldFromInstruction_4(insn32, 24, 4) == 0xF) {
849*9a0e4156SSadaf Ebrahimi 		MCInst_clear(MI);
850*9a0e4156SSadaf Ebrahimi 		NEONDataInsn = insn32;
851*9a0e4156SSadaf Ebrahimi 		NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
852*9a0e4156SSadaf Ebrahimi 		NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
853*9a0e4156SSadaf Ebrahimi 		NEONDataInsn |= 0x12000000; // Set bits 28 and 25
854*9a0e4156SSadaf Ebrahimi 		result = decodeInstruction_4(DecoderTableNEONData32, MI, NEONDataInsn, Address, NULL, ud->mode);
855*9a0e4156SSadaf Ebrahimi 		if (result != MCDisassembler_Fail) {
856*9a0e4156SSadaf Ebrahimi 			*Size = 4;
857*9a0e4156SSadaf Ebrahimi 			Check(&result, AddThumbPredicate(ud, MI));
858*9a0e4156SSadaf Ebrahimi 			return result;
859*9a0e4156SSadaf Ebrahimi 		}
860*9a0e4156SSadaf Ebrahimi 	}
861*9a0e4156SSadaf Ebrahimi 
862*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
863*9a0e4156SSadaf Ebrahimi 	NEONCryptoInsn = insn32;
864*9a0e4156SSadaf Ebrahimi 	NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
865*9a0e4156SSadaf Ebrahimi 	NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
866*9a0e4156SSadaf Ebrahimi 	NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
867*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTablev8Crypto32, MI, NEONCryptoInsn,
868*9a0e4156SSadaf Ebrahimi 			Address, NULL, ud->mode);
869*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
870*9a0e4156SSadaf Ebrahimi 		*Size = 4;
871*9a0e4156SSadaf Ebrahimi 		return result;
872*9a0e4156SSadaf Ebrahimi 	}
873*9a0e4156SSadaf Ebrahimi 
874*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
875*9a0e4156SSadaf Ebrahimi 	NEONv8Insn = insn32;
876*9a0e4156SSadaf Ebrahimi 	NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
877*9a0e4156SSadaf Ebrahimi 	result = decodeInstruction_4(DecoderTablev8NEON32, MI, NEONv8Insn, Address, NULL, ud->mode);
878*9a0e4156SSadaf Ebrahimi 	if (result != MCDisassembler_Fail) {
879*9a0e4156SSadaf Ebrahimi 		*Size = 4;
880*9a0e4156SSadaf Ebrahimi 		return result;
881*9a0e4156SSadaf Ebrahimi 	}
882*9a0e4156SSadaf Ebrahimi 
883*9a0e4156SSadaf Ebrahimi 	MCInst_clear(MI);
884*9a0e4156SSadaf Ebrahimi 	*Size = 0;
885*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Fail;
886*9a0e4156SSadaf Ebrahimi }
887*9a0e4156SSadaf Ebrahimi 
Thumb_getInstruction(csh ud,const uint8_t * code,size_t code_len,MCInst * instr,uint16_t * size,uint64_t address,void * info)888*9a0e4156SSadaf Ebrahimi bool Thumb_getInstruction(csh ud, const uint8_t *code, size_t code_len, MCInst *instr,
889*9a0e4156SSadaf Ebrahimi 		uint16_t *size, uint64_t address, void *info)
890*9a0e4156SSadaf Ebrahimi {
891*9a0e4156SSadaf Ebrahimi 	DecodeStatus status = _Thumb_getInstruction((cs_struct *)ud, instr, code, code_len, size, address);
892*9a0e4156SSadaf Ebrahimi 
893*9a0e4156SSadaf Ebrahimi 	//return status == MCDisassembler_Success;
894*9a0e4156SSadaf Ebrahimi 	return status != MCDisassembler_Fail;
895*9a0e4156SSadaf Ebrahimi }
896*9a0e4156SSadaf Ebrahimi 
ARM_getInstruction(csh ud,const uint8_t * code,size_t code_len,MCInst * instr,uint16_t * size,uint64_t address,void * info)897*9a0e4156SSadaf Ebrahimi bool ARM_getInstruction(csh ud, const uint8_t *code, size_t code_len, MCInst *instr,
898*9a0e4156SSadaf Ebrahimi 		uint16_t *size, uint64_t address, void *info)
899*9a0e4156SSadaf Ebrahimi {
900*9a0e4156SSadaf Ebrahimi 	DecodeStatus status = _ARM_getInstruction((cs_struct *)ud, instr, code, code_len, size, address);
901*9a0e4156SSadaf Ebrahimi 
902*9a0e4156SSadaf Ebrahimi 	//return status == MCDisassembler_Success;
903*9a0e4156SSadaf Ebrahimi 	return status != MCDisassembler_Fail;
904*9a0e4156SSadaf Ebrahimi }
905*9a0e4156SSadaf Ebrahimi 
906*9a0e4156SSadaf Ebrahimi static const uint16_t GPRDecoderTable[] = {
907*9a0e4156SSadaf Ebrahimi 	ARM_R0, ARM_R1, ARM_R2, ARM_R3,
908*9a0e4156SSadaf Ebrahimi 	ARM_R4, ARM_R5, ARM_R6, ARM_R7,
909*9a0e4156SSadaf Ebrahimi 	ARM_R8, ARM_R9, ARM_R10, ARM_R11,
910*9a0e4156SSadaf Ebrahimi 	ARM_R12, ARM_SP, ARM_LR, ARM_PC
911*9a0e4156SSadaf Ebrahimi };
912*9a0e4156SSadaf Ebrahimi 
DecodeGPRRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)913*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
914*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
915*9a0e4156SSadaf Ebrahimi {
916*9a0e4156SSadaf Ebrahimi 	unsigned Register;
917*9a0e4156SSadaf Ebrahimi 	if (RegNo > 15)
918*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
919*9a0e4156SSadaf Ebrahimi 
920*9a0e4156SSadaf Ebrahimi 	Register = GPRDecoderTable[RegNo];
921*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, Register);
922*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
923*9a0e4156SSadaf Ebrahimi }
924*9a0e4156SSadaf Ebrahimi 
DecodeGPRnopcRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)925*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
926*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
927*9a0e4156SSadaf Ebrahimi {
928*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
929*9a0e4156SSadaf Ebrahimi 
930*9a0e4156SSadaf Ebrahimi 	if (RegNo == 15)
931*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
932*9a0e4156SSadaf Ebrahimi 
933*9a0e4156SSadaf Ebrahimi 	Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
934*9a0e4156SSadaf Ebrahimi 
935*9a0e4156SSadaf Ebrahimi 	return S;
936*9a0e4156SSadaf Ebrahimi }
937*9a0e4156SSadaf Ebrahimi 
DecodeGPRwithAPSRRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)938*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
939*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
940*9a0e4156SSadaf Ebrahimi {
941*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
942*9a0e4156SSadaf Ebrahimi 
943*9a0e4156SSadaf Ebrahimi 	if (RegNo == 15) {
944*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, ARM_APSR_NZCV);
945*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Success;
946*9a0e4156SSadaf Ebrahimi 	}
947*9a0e4156SSadaf Ebrahimi 
948*9a0e4156SSadaf Ebrahimi 	Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
949*9a0e4156SSadaf Ebrahimi 	return S;
950*9a0e4156SSadaf Ebrahimi }
951*9a0e4156SSadaf Ebrahimi 
DecodetGPRRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)952*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
953*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
954*9a0e4156SSadaf Ebrahimi {
955*9a0e4156SSadaf Ebrahimi 	if (RegNo > 7)
956*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
957*9a0e4156SSadaf Ebrahimi 	return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
958*9a0e4156SSadaf Ebrahimi }
959*9a0e4156SSadaf Ebrahimi 
960*9a0e4156SSadaf Ebrahimi static const uint16_t GPRPairDecoderTable[] = {
961*9a0e4156SSadaf Ebrahimi 	ARM_R0_R1, ARM_R2_R3,   ARM_R4_R5,  ARM_R6_R7,
962*9a0e4156SSadaf Ebrahimi 	ARM_R8_R9, ARM_R10_R11, ARM_R12_SP
963*9a0e4156SSadaf Ebrahimi };
964*9a0e4156SSadaf Ebrahimi 
DecodeGPRPairRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)965*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
966*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
967*9a0e4156SSadaf Ebrahimi {
968*9a0e4156SSadaf Ebrahimi 	unsigned RegisterPair;
969*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
970*9a0e4156SSadaf Ebrahimi 
971*9a0e4156SSadaf Ebrahimi 	if (RegNo > 13)
972*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
973*9a0e4156SSadaf Ebrahimi 
974*9a0e4156SSadaf Ebrahimi 	if ((RegNo & 1) || RegNo == 0xe)
975*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
976*9a0e4156SSadaf Ebrahimi 
977*9a0e4156SSadaf Ebrahimi 	RegisterPair = GPRPairDecoderTable[RegNo/2];
978*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, RegisterPair);
979*9a0e4156SSadaf Ebrahimi 	return S;
980*9a0e4156SSadaf Ebrahimi }
981*9a0e4156SSadaf Ebrahimi 
DecodetcGPRRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)982*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
983*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
984*9a0e4156SSadaf Ebrahimi {
985*9a0e4156SSadaf Ebrahimi 	unsigned Register = 0;
986*9a0e4156SSadaf Ebrahimi 	switch (RegNo) {
987*9a0e4156SSadaf Ebrahimi 		case 0:
988*9a0e4156SSadaf Ebrahimi 			Register = ARM_R0;
989*9a0e4156SSadaf Ebrahimi 			break;
990*9a0e4156SSadaf Ebrahimi 		case 1:
991*9a0e4156SSadaf Ebrahimi 			Register = ARM_R1;
992*9a0e4156SSadaf Ebrahimi 			break;
993*9a0e4156SSadaf Ebrahimi 		case 2:
994*9a0e4156SSadaf Ebrahimi 			Register = ARM_R2;
995*9a0e4156SSadaf Ebrahimi 			break;
996*9a0e4156SSadaf Ebrahimi 		case 3:
997*9a0e4156SSadaf Ebrahimi 			Register = ARM_R3;
998*9a0e4156SSadaf Ebrahimi 			break;
999*9a0e4156SSadaf Ebrahimi 		case 9:
1000*9a0e4156SSadaf Ebrahimi 			Register = ARM_R9;
1001*9a0e4156SSadaf Ebrahimi 			break;
1002*9a0e4156SSadaf Ebrahimi 		case 12:
1003*9a0e4156SSadaf Ebrahimi 			Register = ARM_R12;
1004*9a0e4156SSadaf Ebrahimi 			break;
1005*9a0e4156SSadaf Ebrahimi 		default:
1006*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
1007*9a0e4156SSadaf Ebrahimi 	}
1008*9a0e4156SSadaf Ebrahimi 
1009*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, Register);
1010*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
1011*9a0e4156SSadaf Ebrahimi }
1012*9a0e4156SSadaf Ebrahimi 
DecoderGPRRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)1013*9a0e4156SSadaf Ebrahimi static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1014*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1015*9a0e4156SSadaf Ebrahimi {
1016*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1017*9a0e4156SSadaf Ebrahimi 	if (RegNo == 13 || RegNo == 15)
1018*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
1019*9a0e4156SSadaf Ebrahimi 	Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1020*9a0e4156SSadaf Ebrahimi 	return S;
1021*9a0e4156SSadaf Ebrahimi }
1022*9a0e4156SSadaf Ebrahimi 
1023*9a0e4156SSadaf Ebrahimi static const uint16_t SPRDecoderTable[] = {
1024*9a0e4156SSadaf Ebrahimi 	ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,
1025*9a0e4156SSadaf Ebrahimi 	ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1026*9a0e4156SSadaf Ebrahimi 	ARM_S8,  ARM_S9, ARM_S10, ARM_S11,
1027*9a0e4156SSadaf Ebrahimi 	ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1028*9a0e4156SSadaf Ebrahimi 	ARM_S16, ARM_S17, ARM_S18, ARM_S19,
1029*9a0e4156SSadaf Ebrahimi 	ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1030*9a0e4156SSadaf Ebrahimi 	ARM_S24, ARM_S25, ARM_S26, ARM_S27,
1031*9a0e4156SSadaf Ebrahimi 	ARM_S28, ARM_S29, ARM_S30, ARM_S31
1032*9a0e4156SSadaf Ebrahimi };
1033*9a0e4156SSadaf Ebrahimi 
DecodeSPRRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)1034*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1035*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1036*9a0e4156SSadaf Ebrahimi {
1037*9a0e4156SSadaf Ebrahimi 	unsigned Register;
1038*9a0e4156SSadaf Ebrahimi 	if (RegNo > 31)
1039*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1040*9a0e4156SSadaf Ebrahimi 
1041*9a0e4156SSadaf Ebrahimi 	Register = SPRDecoderTable[RegNo];
1042*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, Register);
1043*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
1044*9a0e4156SSadaf Ebrahimi }
1045*9a0e4156SSadaf Ebrahimi 
1046*9a0e4156SSadaf Ebrahimi static const uint16_t DPRDecoderTable[] = {
1047*9a0e4156SSadaf Ebrahimi 	ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,
1048*9a0e4156SSadaf Ebrahimi 	ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1049*9a0e4156SSadaf Ebrahimi 	ARM_D8,  ARM_D9, ARM_D10, ARM_D11,
1050*9a0e4156SSadaf Ebrahimi 	ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1051*9a0e4156SSadaf Ebrahimi 	ARM_D16, ARM_D17, ARM_D18, ARM_D19,
1052*9a0e4156SSadaf Ebrahimi 	ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1053*9a0e4156SSadaf Ebrahimi 	ARM_D24, ARM_D25, ARM_D26, ARM_D27,
1054*9a0e4156SSadaf Ebrahimi 	ARM_D28, ARM_D29, ARM_D30, ARM_D31
1055*9a0e4156SSadaf Ebrahimi };
1056*9a0e4156SSadaf Ebrahimi 
DecodeDPRRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)1057*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1058*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1059*9a0e4156SSadaf Ebrahimi {
1060*9a0e4156SSadaf Ebrahimi 	unsigned Register;
1061*9a0e4156SSadaf Ebrahimi 
1062*9a0e4156SSadaf Ebrahimi 	//uint64_t featureBits = ARM_getFeatureBits(Inst->csh->mode);
1063*9a0e4156SSadaf Ebrahimi 	//bool hasD16 = featureBits & ARM_FeatureD16;
1064*9a0e4156SSadaf Ebrahimi 
1065*9a0e4156SSadaf Ebrahimi 	//if (RegNo > 31 || (hasD16 && RegNo > 15))	// FIXME
1066*9a0e4156SSadaf Ebrahimi 	if (RegNo > 31)
1067*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1068*9a0e4156SSadaf Ebrahimi 
1069*9a0e4156SSadaf Ebrahimi 	Register = DPRDecoderTable[RegNo];
1070*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, Register);
1071*9a0e4156SSadaf Ebrahimi 
1072*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
1073*9a0e4156SSadaf Ebrahimi }
1074*9a0e4156SSadaf Ebrahimi 
DecodeDPR_8RegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)1075*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1076*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1077*9a0e4156SSadaf Ebrahimi {
1078*9a0e4156SSadaf Ebrahimi 	if (RegNo > 7)
1079*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1080*9a0e4156SSadaf Ebrahimi 	return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1081*9a0e4156SSadaf Ebrahimi }
1082*9a0e4156SSadaf Ebrahimi 
1083*9a0e4156SSadaf Ebrahimi 	static DecodeStatus
DecodeDPR_VFP2RegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)1084*9a0e4156SSadaf Ebrahimi DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1085*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1086*9a0e4156SSadaf Ebrahimi {
1087*9a0e4156SSadaf Ebrahimi 	if (RegNo > 15)
1088*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1089*9a0e4156SSadaf Ebrahimi 	return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1090*9a0e4156SSadaf Ebrahimi }
1091*9a0e4156SSadaf Ebrahimi 
1092*9a0e4156SSadaf Ebrahimi static const uint16_t QPRDecoderTable[] = {
1093*9a0e4156SSadaf Ebrahimi 	ARM_Q0,  ARM_Q1,  ARM_Q2,  ARM_Q3,
1094*9a0e4156SSadaf Ebrahimi 	ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1095*9a0e4156SSadaf Ebrahimi 	ARM_Q8,  ARM_Q9, ARM_Q10, ARM_Q11,
1096*9a0e4156SSadaf Ebrahimi 	ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1097*9a0e4156SSadaf Ebrahimi };
1098*9a0e4156SSadaf Ebrahimi 
DecodeQPRRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)1099*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1100*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1101*9a0e4156SSadaf Ebrahimi {
1102*9a0e4156SSadaf Ebrahimi 	unsigned Register;
1103*9a0e4156SSadaf Ebrahimi 	if (RegNo > 31 || (RegNo & 1) != 0)
1104*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1105*9a0e4156SSadaf Ebrahimi 	RegNo >>= 1;
1106*9a0e4156SSadaf Ebrahimi 
1107*9a0e4156SSadaf Ebrahimi 	Register = QPRDecoderTable[RegNo];
1108*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, Register);
1109*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
1110*9a0e4156SSadaf Ebrahimi }
1111*9a0e4156SSadaf Ebrahimi 
1112*9a0e4156SSadaf Ebrahimi static const uint16_t DPairDecoderTable[] = {
1113*9a0e4156SSadaf Ebrahimi 	ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1114*9a0e4156SSadaf Ebrahimi 	ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1115*9a0e4156SSadaf Ebrahimi 	ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1116*9a0e4156SSadaf Ebrahimi 	ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1117*9a0e4156SSadaf Ebrahimi 	ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1118*9a0e4156SSadaf Ebrahimi 	ARM_Q15
1119*9a0e4156SSadaf Ebrahimi };
1120*9a0e4156SSadaf Ebrahimi 
DecodeDPairRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)1121*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1122*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1123*9a0e4156SSadaf Ebrahimi {
1124*9a0e4156SSadaf Ebrahimi 	unsigned Register;
1125*9a0e4156SSadaf Ebrahimi 	if (RegNo > 30)
1126*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1127*9a0e4156SSadaf Ebrahimi 
1128*9a0e4156SSadaf Ebrahimi 	Register = DPairDecoderTable[RegNo];
1129*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, Register);
1130*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
1131*9a0e4156SSadaf Ebrahimi }
1132*9a0e4156SSadaf Ebrahimi 
1133*9a0e4156SSadaf Ebrahimi static const uint16_t DPairSpacedDecoderTable[] = {
1134*9a0e4156SSadaf Ebrahimi 	ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,
1135*9a0e4156SSadaf Ebrahimi 	ARM_D4_D6,   ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,
1136*9a0e4156SSadaf Ebrahimi 	ARM_D8_D10,  ARM_D9_D11,  ARM_D10_D12, ARM_D11_D13,
1137*9a0e4156SSadaf Ebrahimi 	ARM_D12_D14, ARM_D13_D15, ARM_D14_D16, ARM_D15_D17,
1138*9a0e4156SSadaf Ebrahimi 	ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1139*9a0e4156SSadaf Ebrahimi 	ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25,
1140*9a0e4156SSadaf Ebrahimi 	ARM_D24_D26, ARM_D25_D27, ARM_D26_D28, ARM_D27_D29,
1141*9a0e4156SSadaf Ebrahimi 	ARM_D28_D30, ARM_D29_D31
1142*9a0e4156SSadaf Ebrahimi };
1143*9a0e4156SSadaf Ebrahimi 
DecodeDPairSpacedRegisterClass(MCInst * Inst,unsigned RegNo,uint64_t Address,const void * Decoder)1144*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst,
1145*9a0e4156SSadaf Ebrahimi 		unsigned RegNo, uint64_t Address, const void *Decoder)
1146*9a0e4156SSadaf Ebrahimi {
1147*9a0e4156SSadaf Ebrahimi 	unsigned Register;
1148*9a0e4156SSadaf Ebrahimi 	if (RegNo > 29)
1149*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1150*9a0e4156SSadaf Ebrahimi 
1151*9a0e4156SSadaf Ebrahimi 	Register = DPairSpacedDecoderTable[RegNo];
1152*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, Register);
1153*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
1154*9a0e4156SSadaf Ebrahimi }
1155*9a0e4156SSadaf Ebrahimi 
DecodeCCOutOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)1156*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1157*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1158*9a0e4156SSadaf Ebrahimi {
1159*9a0e4156SSadaf Ebrahimi 	if (Val)
1160*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, ARM_CPSR);
1161*9a0e4156SSadaf Ebrahimi 	else
1162*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, 0);
1163*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
1164*9a0e4156SSadaf Ebrahimi }
1165*9a0e4156SSadaf Ebrahimi 
DecodeSORegImmOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)1166*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1167*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1168*9a0e4156SSadaf Ebrahimi {
1169*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1170*9a0e4156SSadaf Ebrahimi 	ARM_AM_ShiftOpc Shift;
1171*9a0e4156SSadaf Ebrahimi 	unsigned Op;
1172*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1173*9a0e4156SSadaf Ebrahimi 	unsigned type = fieldFromInstruction_4(Val, 5, 2);
1174*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1175*9a0e4156SSadaf Ebrahimi 
1176*9a0e4156SSadaf Ebrahimi 	// Register-immediate
1177*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1178*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1179*9a0e4156SSadaf Ebrahimi 
1180*9a0e4156SSadaf Ebrahimi 	Shift = ARM_AM_lsl;
1181*9a0e4156SSadaf Ebrahimi 	switch (type) {
1182*9a0e4156SSadaf Ebrahimi 		case 0:
1183*9a0e4156SSadaf Ebrahimi 			Shift = ARM_AM_lsl;
1184*9a0e4156SSadaf Ebrahimi 			break;
1185*9a0e4156SSadaf Ebrahimi 		case 1:
1186*9a0e4156SSadaf Ebrahimi 			Shift = ARM_AM_lsr;
1187*9a0e4156SSadaf Ebrahimi 			break;
1188*9a0e4156SSadaf Ebrahimi 		case 2:
1189*9a0e4156SSadaf Ebrahimi 			Shift = ARM_AM_asr;
1190*9a0e4156SSadaf Ebrahimi 			break;
1191*9a0e4156SSadaf Ebrahimi 		case 3:
1192*9a0e4156SSadaf Ebrahimi 			Shift = ARM_AM_ror;
1193*9a0e4156SSadaf Ebrahimi 			break;
1194*9a0e4156SSadaf Ebrahimi 	}
1195*9a0e4156SSadaf Ebrahimi 
1196*9a0e4156SSadaf Ebrahimi 	if (Shift == ARM_AM_ror && imm == 0)
1197*9a0e4156SSadaf Ebrahimi 		Shift = ARM_AM_rrx;
1198*9a0e4156SSadaf Ebrahimi 
1199*9a0e4156SSadaf Ebrahimi 	Op = Shift | (imm << 3);
1200*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Op);
1201*9a0e4156SSadaf Ebrahimi 
1202*9a0e4156SSadaf Ebrahimi 	return S;
1203*9a0e4156SSadaf Ebrahimi }
1204*9a0e4156SSadaf Ebrahimi 
DecodeSORegRegOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)1205*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1206*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1207*9a0e4156SSadaf Ebrahimi {
1208*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1209*9a0e4156SSadaf Ebrahimi 	ARM_AM_ShiftOpc Shift;
1210*9a0e4156SSadaf Ebrahimi 
1211*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1212*9a0e4156SSadaf Ebrahimi 	unsigned type = fieldFromInstruction_4(Val, 5, 2);
1213*9a0e4156SSadaf Ebrahimi 	unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1214*9a0e4156SSadaf Ebrahimi 
1215*9a0e4156SSadaf Ebrahimi 	// Register-register
1216*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1217*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1218*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1219*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1220*9a0e4156SSadaf Ebrahimi 
1221*9a0e4156SSadaf Ebrahimi 	Shift = ARM_AM_lsl;
1222*9a0e4156SSadaf Ebrahimi 	switch (type) {
1223*9a0e4156SSadaf Ebrahimi 		case 0:
1224*9a0e4156SSadaf Ebrahimi 			Shift = ARM_AM_lsl;
1225*9a0e4156SSadaf Ebrahimi 			break;
1226*9a0e4156SSadaf Ebrahimi 		case 1:
1227*9a0e4156SSadaf Ebrahimi 			Shift = ARM_AM_lsr;
1228*9a0e4156SSadaf Ebrahimi 			break;
1229*9a0e4156SSadaf Ebrahimi 		case 2:
1230*9a0e4156SSadaf Ebrahimi 			Shift = ARM_AM_asr;
1231*9a0e4156SSadaf Ebrahimi 			break;
1232*9a0e4156SSadaf Ebrahimi 		case 3:
1233*9a0e4156SSadaf Ebrahimi 			Shift = ARM_AM_ror;
1234*9a0e4156SSadaf Ebrahimi 			break;
1235*9a0e4156SSadaf Ebrahimi 	}
1236*9a0e4156SSadaf Ebrahimi 
1237*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Shift);
1238*9a0e4156SSadaf Ebrahimi 
1239*9a0e4156SSadaf Ebrahimi 	return S;
1240*9a0e4156SSadaf Ebrahimi }
1241*9a0e4156SSadaf Ebrahimi 
DecodeRegListOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)1242*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1243*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1244*9a0e4156SSadaf Ebrahimi {
1245*9a0e4156SSadaf Ebrahimi 	unsigned i;
1246*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1247*9a0e4156SSadaf Ebrahimi 	unsigned opcode;
1248*9a0e4156SSadaf Ebrahimi 
1249*9a0e4156SSadaf Ebrahimi 	bool NeedDisjointWriteback = false;
1250*9a0e4156SSadaf Ebrahimi 	unsigned WritebackReg = 0;
1251*9a0e4156SSadaf Ebrahimi 
1252*9a0e4156SSadaf Ebrahimi 	opcode = MCInst_getOpcode(Inst);
1253*9a0e4156SSadaf Ebrahimi 	switch (opcode) {
1254*9a0e4156SSadaf Ebrahimi 		default:
1255*9a0e4156SSadaf Ebrahimi 			break;
1256*9a0e4156SSadaf Ebrahimi 		case ARM_LDMIA_UPD:
1257*9a0e4156SSadaf Ebrahimi 		case ARM_LDMDB_UPD:
1258*9a0e4156SSadaf Ebrahimi 		case ARM_LDMIB_UPD:
1259*9a0e4156SSadaf Ebrahimi 		case ARM_LDMDA_UPD:
1260*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDMIA_UPD:
1261*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDMDB_UPD:
1262*9a0e4156SSadaf Ebrahimi 		case ARM_t2STMIA_UPD:
1263*9a0e4156SSadaf Ebrahimi 		case ARM_t2STMDB_UPD:
1264*9a0e4156SSadaf Ebrahimi 			NeedDisjointWriteback = true;
1265*9a0e4156SSadaf Ebrahimi 			WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, 0));
1266*9a0e4156SSadaf Ebrahimi 			break;
1267*9a0e4156SSadaf Ebrahimi 	}
1268*9a0e4156SSadaf Ebrahimi 
1269*9a0e4156SSadaf Ebrahimi 	// Empty register lists are not allowed.
1270*9a0e4156SSadaf Ebrahimi 	if (Val == 0) return MCDisassembler_Fail;
1271*9a0e4156SSadaf Ebrahimi 	for (i = 0; i < 16; ++i) {
1272*9a0e4156SSadaf Ebrahimi 		if (Val & (1 << i)) {
1273*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
1274*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1275*9a0e4156SSadaf Ebrahimi 			// Writeback not allowed if Rn is in the target list.
1276*9a0e4156SSadaf Ebrahimi 			if (NeedDisjointWriteback && WritebackReg == MCOperand_getReg(&(Inst->Operands[Inst->size-1])))
1277*9a0e4156SSadaf Ebrahimi 				Check(&S, MCDisassembler_SoftFail);
1278*9a0e4156SSadaf Ebrahimi 		}
1279*9a0e4156SSadaf Ebrahimi 	}
1280*9a0e4156SSadaf Ebrahimi 
1281*9a0e4156SSadaf Ebrahimi 	if (opcode == ARM_t2LDMIA_UPD && WritebackReg == ARM_SP) {
1282*9a0e4156SSadaf Ebrahimi 		if (Val & (1 << 13) || ((Val & (1 << 15)) && (Val & (1 << 14)))) {
1283*9a0e4156SSadaf Ebrahimi 			// invalid thumb2 pop
1284*9a0e4156SSadaf Ebrahimi 			// needs no sp in reglist and not both pc and lr set at the same time
1285*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
1286*9a0e4156SSadaf Ebrahimi 		}
1287*9a0e4156SSadaf Ebrahimi 	}
1288*9a0e4156SSadaf Ebrahimi 
1289*9a0e4156SSadaf Ebrahimi 	return S;
1290*9a0e4156SSadaf Ebrahimi }
1291*9a0e4156SSadaf Ebrahimi 
DecodeSPRRegListOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)1292*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1293*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1294*9a0e4156SSadaf Ebrahimi {
1295*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1296*9a0e4156SSadaf Ebrahimi 	unsigned i;
1297*9a0e4156SSadaf Ebrahimi 	unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1298*9a0e4156SSadaf Ebrahimi 	unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1299*9a0e4156SSadaf Ebrahimi 
1300*9a0e4156SSadaf Ebrahimi 	// In case of unpredictable encoding, tweak the operands.
1301*9a0e4156SSadaf Ebrahimi 	if (regs == 0 || (Vd + regs) > 32) {
1302*9a0e4156SSadaf Ebrahimi 		regs = Vd + regs > 32 ? 32 - Vd : regs;
1303*9a0e4156SSadaf Ebrahimi 		regs = (1u > regs? 1u : regs);
1304*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
1305*9a0e4156SSadaf Ebrahimi 	}
1306*9a0e4156SSadaf Ebrahimi 
1307*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1308*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1309*9a0e4156SSadaf Ebrahimi 	for (i = 0; i < (regs - 1); ++i) {
1310*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1311*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
1312*9a0e4156SSadaf Ebrahimi 	}
1313*9a0e4156SSadaf Ebrahimi 
1314*9a0e4156SSadaf Ebrahimi 	return S;
1315*9a0e4156SSadaf Ebrahimi }
1316*9a0e4156SSadaf Ebrahimi 
DecodeDPRRegListOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)1317*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1318*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1319*9a0e4156SSadaf Ebrahimi {
1320*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1321*9a0e4156SSadaf Ebrahimi 	unsigned i;
1322*9a0e4156SSadaf Ebrahimi 	unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1323*9a0e4156SSadaf Ebrahimi 	unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1324*9a0e4156SSadaf Ebrahimi 
1325*9a0e4156SSadaf Ebrahimi 	// In case of unpredictable encoding, tweak the operands.
1326*9a0e4156SSadaf Ebrahimi 	if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1327*9a0e4156SSadaf Ebrahimi 		regs = Vd + regs > 32 ? 32 - Vd : regs;
1328*9a0e4156SSadaf Ebrahimi 		regs = (1u > regs? 1u : regs);
1329*9a0e4156SSadaf Ebrahimi 		regs = (16u > regs? regs : 16u);
1330*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
1331*9a0e4156SSadaf Ebrahimi 	}
1332*9a0e4156SSadaf Ebrahimi 
1333*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1334*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1335*9a0e4156SSadaf Ebrahimi 
1336*9a0e4156SSadaf Ebrahimi 	for (i = 0; i < (regs - 1); ++i) {
1337*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1338*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
1339*9a0e4156SSadaf Ebrahimi 	}
1340*9a0e4156SSadaf Ebrahimi 
1341*9a0e4156SSadaf Ebrahimi 	return S;
1342*9a0e4156SSadaf Ebrahimi }
1343*9a0e4156SSadaf Ebrahimi 
DecodeBitfieldMaskOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)1344*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1345*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1346*9a0e4156SSadaf Ebrahimi {
1347*9a0e4156SSadaf Ebrahimi 	// This operand encodes a mask of contiguous zeros between a specified MSB
1348*9a0e4156SSadaf Ebrahimi 	// and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1349*9a0e4156SSadaf Ebrahimi 	// the mask of all bits LSB-and-lower, and then xor them to create
1350*9a0e4156SSadaf Ebrahimi 	// the mask of that's all ones on [msb, lsb].  Finally we not it to
1351*9a0e4156SSadaf Ebrahimi 	// create the final mask.
1352*9a0e4156SSadaf Ebrahimi 	unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1353*9a0e4156SSadaf Ebrahimi 	unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1354*9a0e4156SSadaf Ebrahimi 	uint32_t lsb_mask, msb_mask;
1355*9a0e4156SSadaf Ebrahimi 
1356*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1357*9a0e4156SSadaf Ebrahimi 	if (lsb > msb) {
1358*9a0e4156SSadaf Ebrahimi 		Check(&S, MCDisassembler_SoftFail);
1359*9a0e4156SSadaf Ebrahimi 		// The check above will cause the warning for the "potentially undefined
1360*9a0e4156SSadaf Ebrahimi 		// instruction encoding" but we can't build a bad MCOperand value here
1361*9a0e4156SSadaf Ebrahimi 		// with a lsb > msb or else printing the MCInst will cause a crash.
1362*9a0e4156SSadaf Ebrahimi 		lsb = msb;
1363*9a0e4156SSadaf Ebrahimi 	}
1364*9a0e4156SSadaf Ebrahimi 
1365*9a0e4156SSadaf Ebrahimi 	msb_mask = 0xFFFFFFFF;
1366*9a0e4156SSadaf Ebrahimi 	if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
1367*9a0e4156SSadaf Ebrahimi 	lsb_mask = (1U << lsb) - 1;
1368*9a0e4156SSadaf Ebrahimi 
1369*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, ~(msb_mask ^ lsb_mask));
1370*9a0e4156SSadaf Ebrahimi 	return S;
1371*9a0e4156SSadaf Ebrahimi }
1372*9a0e4156SSadaf Ebrahimi 
DecodeCopMemInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)1373*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1374*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1375*9a0e4156SSadaf Ebrahimi {
1376*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1377*9a0e4156SSadaf Ebrahimi 
1378*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1379*9a0e4156SSadaf Ebrahimi 	unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1380*9a0e4156SSadaf Ebrahimi 	unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1381*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1382*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1383*9a0e4156SSadaf Ebrahimi 	unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1384*9a0e4156SSadaf Ebrahimi 
1385*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
1386*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_OFFSET:
1387*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_PRE:
1388*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_POST:
1389*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_OPTION:
1390*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_OFFSET:
1391*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_PRE:
1392*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_POST:
1393*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_OPTION:
1394*9a0e4156SSadaf Ebrahimi 		case ARM_STC_OFFSET:
1395*9a0e4156SSadaf Ebrahimi 		case ARM_STC_PRE:
1396*9a0e4156SSadaf Ebrahimi 		case ARM_STC_POST:
1397*9a0e4156SSadaf Ebrahimi 		case ARM_STC_OPTION:
1398*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_OFFSET:
1399*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_PRE:
1400*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_POST:
1401*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_OPTION:
1402*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC_OFFSET:
1403*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC_PRE:
1404*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC_POST:
1405*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC_OPTION:
1406*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDCL_OFFSET:
1407*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDCL_PRE:
1408*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDCL_POST:
1409*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDCL_OPTION:
1410*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC_OFFSET:
1411*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC_PRE:
1412*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC_POST:
1413*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC_OPTION:
1414*9a0e4156SSadaf Ebrahimi 		case ARM_t2STCL_OFFSET:
1415*9a0e4156SSadaf Ebrahimi 		case ARM_t2STCL_PRE:
1416*9a0e4156SSadaf Ebrahimi 		case ARM_t2STCL_POST:
1417*9a0e4156SSadaf Ebrahimi 		case ARM_t2STCL_OPTION:
1418*9a0e4156SSadaf Ebrahimi 			if (coproc == 0xA || coproc == 0xB)
1419*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1420*9a0e4156SSadaf Ebrahimi 			break;
1421*9a0e4156SSadaf Ebrahimi 		default:
1422*9a0e4156SSadaf Ebrahimi 			break;
1423*9a0e4156SSadaf Ebrahimi 	}
1424*9a0e4156SSadaf Ebrahimi 
1425*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, coproc);
1426*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, CRd);
1427*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1428*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1429*9a0e4156SSadaf Ebrahimi 
1430*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
1431*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC2_OFFSET:
1432*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC2L_OFFSET:
1433*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC2_PRE:
1434*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC2L_PRE:
1435*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC2_OFFSET:
1436*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC2L_OFFSET:
1437*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC2_PRE:
1438*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC2L_PRE:
1439*9a0e4156SSadaf Ebrahimi 		case ARM_LDC2_OFFSET:
1440*9a0e4156SSadaf Ebrahimi 		case ARM_LDC2L_OFFSET:
1441*9a0e4156SSadaf Ebrahimi 		case ARM_LDC2_PRE:
1442*9a0e4156SSadaf Ebrahimi 		case ARM_LDC2L_PRE:
1443*9a0e4156SSadaf Ebrahimi 		case ARM_STC2_OFFSET:
1444*9a0e4156SSadaf Ebrahimi 		case ARM_STC2L_OFFSET:
1445*9a0e4156SSadaf Ebrahimi 		case ARM_STC2_PRE:
1446*9a0e4156SSadaf Ebrahimi 		case ARM_STC2L_PRE:
1447*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC_OFFSET:
1448*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDCL_OFFSET:
1449*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC_PRE:
1450*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDCL_PRE:
1451*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC_OFFSET:
1452*9a0e4156SSadaf Ebrahimi 		case ARM_t2STCL_OFFSET:
1453*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC_PRE:
1454*9a0e4156SSadaf Ebrahimi 		case ARM_t2STCL_PRE:
1455*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_OFFSET:
1456*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_OFFSET:
1457*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_PRE:
1458*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_PRE:
1459*9a0e4156SSadaf Ebrahimi 		case ARM_STC_OFFSET:
1460*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_OFFSET:
1461*9a0e4156SSadaf Ebrahimi 		case ARM_STC_PRE:
1462*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_PRE:
1463*9a0e4156SSadaf Ebrahimi 			imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, (unsigned char)imm);
1464*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateImm0(Inst, imm);
1465*9a0e4156SSadaf Ebrahimi 			break;
1466*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC2_POST:
1467*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC2L_POST:
1468*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC2_POST:
1469*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC2L_POST:
1470*9a0e4156SSadaf Ebrahimi 		case ARM_LDC2_POST:
1471*9a0e4156SSadaf Ebrahimi 		case ARM_LDC2L_POST:
1472*9a0e4156SSadaf Ebrahimi 		case ARM_STC2_POST:
1473*9a0e4156SSadaf Ebrahimi 		case ARM_STC2L_POST:
1474*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDC_POST:
1475*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDCL_POST:
1476*9a0e4156SSadaf Ebrahimi 		case ARM_t2STC_POST:
1477*9a0e4156SSadaf Ebrahimi 		case ARM_t2STCL_POST:
1478*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_POST:
1479*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_POST:
1480*9a0e4156SSadaf Ebrahimi 		case ARM_STC_POST:
1481*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_POST:
1482*9a0e4156SSadaf Ebrahimi 			imm |= U << 8;
1483*9a0e4156SSadaf Ebrahimi 			// fall through.
1484*9a0e4156SSadaf Ebrahimi 		default:
1485*9a0e4156SSadaf Ebrahimi 			// The 'option' variant doesn't encode 'U' in the immediate since
1486*9a0e4156SSadaf Ebrahimi 			// the immediate is unsigned [0,255].
1487*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateImm0(Inst, imm);
1488*9a0e4156SSadaf Ebrahimi 			break;
1489*9a0e4156SSadaf Ebrahimi 	}
1490*9a0e4156SSadaf Ebrahimi 
1491*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
1492*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_OFFSET:
1493*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_PRE:
1494*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_POST:
1495*9a0e4156SSadaf Ebrahimi 		case ARM_LDC_OPTION:
1496*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_OFFSET:
1497*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_PRE:
1498*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_POST:
1499*9a0e4156SSadaf Ebrahimi 		case ARM_LDCL_OPTION:
1500*9a0e4156SSadaf Ebrahimi 		case ARM_STC_OFFSET:
1501*9a0e4156SSadaf Ebrahimi 		case ARM_STC_PRE:
1502*9a0e4156SSadaf Ebrahimi 		case ARM_STC_POST:
1503*9a0e4156SSadaf Ebrahimi 		case ARM_STC_OPTION:
1504*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_OFFSET:
1505*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_PRE:
1506*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_POST:
1507*9a0e4156SSadaf Ebrahimi 		case ARM_STCL_OPTION:
1508*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1509*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1510*9a0e4156SSadaf Ebrahimi 			break;
1511*9a0e4156SSadaf Ebrahimi 		default:
1512*9a0e4156SSadaf Ebrahimi 			break;
1513*9a0e4156SSadaf Ebrahimi 	}
1514*9a0e4156SSadaf Ebrahimi 
1515*9a0e4156SSadaf Ebrahimi 	return S;
1516*9a0e4156SSadaf Ebrahimi }
1517*9a0e4156SSadaf Ebrahimi 
DecodeAddrMode2IdxInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)1518*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1519*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1520*9a0e4156SSadaf Ebrahimi {
1521*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1522*9a0e4156SSadaf Ebrahimi 	ARM_AM_AddrOpc Op;
1523*9a0e4156SSadaf Ebrahimi 	ARM_AM_ShiftOpc Opc;
1524*9a0e4156SSadaf Ebrahimi 	bool writeback;
1525*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1526*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1527*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1528*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1529*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1530*9a0e4156SSadaf Ebrahimi 	unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1531*9a0e4156SSadaf Ebrahimi 	unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1532*9a0e4156SSadaf Ebrahimi 	unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1533*9a0e4156SSadaf Ebrahimi 	unsigned idx_mode = 0, amt, tmp;
1534*9a0e4156SSadaf Ebrahimi 
1535*9a0e4156SSadaf Ebrahimi 	// On stores, the writeback operand precedes Rt.
1536*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
1537*9a0e4156SSadaf Ebrahimi 		case ARM_STR_POST_IMM:
1538*9a0e4156SSadaf Ebrahimi 		case ARM_STR_POST_REG:
1539*9a0e4156SSadaf Ebrahimi 		case ARM_STRB_POST_IMM:
1540*9a0e4156SSadaf Ebrahimi 		case ARM_STRB_POST_REG:
1541*9a0e4156SSadaf Ebrahimi 		case ARM_STRT_POST_REG:
1542*9a0e4156SSadaf Ebrahimi 		case ARM_STRT_POST_IMM:
1543*9a0e4156SSadaf Ebrahimi 		case ARM_STRBT_POST_REG:
1544*9a0e4156SSadaf Ebrahimi 		case ARM_STRBT_POST_IMM:
1545*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1546*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1547*9a0e4156SSadaf Ebrahimi 			break;
1548*9a0e4156SSadaf Ebrahimi 		default:
1549*9a0e4156SSadaf Ebrahimi 			break;
1550*9a0e4156SSadaf Ebrahimi 	}
1551*9a0e4156SSadaf Ebrahimi 
1552*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1553*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1554*9a0e4156SSadaf Ebrahimi 
1555*9a0e4156SSadaf Ebrahimi 	// On loads, the writeback operand comes after Rt.
1556*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
1557*9a0e4156SSadaf Ebrahimi 		case ARM_LDR_POST_IMM:
1558*9a0e4156SSadaf Ebrahimi 		case ARM_LDR_POST_REG:
1559*9a0e4156SSadaf Ebrahimi 		case ARM_LDRB_POST_IMM:
1560*9a0e4156SSadaf Ebrahimi 		case ARM_LDRB_POST_REG:
1561*9a0e4156SSadaf Ebrahimi 		case ARM_LDRBT_POST_REG:
1562*9a0e4156SSadaf Ebrahimi 		case ARM_LDRBT_POST_IMM:
1563*9a0e4156SSadaf Ebrahimi 		case ARM_LDRT_POST_REG:
1564*9a0e4156SSadaf Ebrahimi 		case ARM_LDRT_POST_IMM:
1565*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1566*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1567*9a0e4156SSadaf Ebrahimi 			break;
1568*9a0e4156SSadaf Ebrahimi 		default:
1569*9a0e4156SSadaf Ebrahimi 			break;
1570*9a0e4156SSadaf Ebrahimi 	}
1571*9a0e4156SSadaf Ebrahimi 
1572*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1573*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1574*9a0e4156SSadaf Ebrahimi 
1575*9a0e4156SSadaf Ebrahimi 	Op = ARM_AM_add;
1576*9a0e4156SSadaf Ebrahimi 	if (!fieldFromInstruction_4(Insn, 23, 1))
1577*9a0e4156SSadaf Ebrahimi 		Op = ARM_AM_sub;
1578*9a0e4156SSadaf Ebrahimi 
1579*9a0e4156SSadaf Ebrahimi 	writeback = (P == 0) || (W == 1);
1580*9a0e4156SSadaf Ebrahimi 	if (P && writeback)
1581*9a0e4156SSadaf Ebrahimi 		idx_mode = ARMII_IndexModePre;
1582*9a0e4156SSadaf Ebrahimi 	else if (!P && writeback)
1583*9a0e4156SSadaf Ebrahimi 		idx_mode = ARMII_IndexModePost;
1584*9a0e4156SSadaf Ebrahimi 
1585*9a0e4156SSadaf Ebrahimi 	if (writeback && (Rn == 15 || Rn == Rt))
1586*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail; // UNPREDICTABLE
1587*9a0e4156SSadaf Ebrahimi 
1588*9a0e4156SSadaf Ebrahimi 	if (reg) {
1589*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1590*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
1591*9a0e4156SSadaf Ebrahimi 		Opc = ARM_AM_lsl;
1592*9a0e4156SSadaf Ebrahimi 		switch( fieldFromInstruction_4(Insn, 5, 2)) {
1593*9a0e4156SSadaf Ebrahimi 			case 0:
1594*9a0e4156SSadaf Ebrahimi 				Opc = ARM_AM_lsl;
1595*9a0e4156SSadaf Ebrahimi 				break;
1596*9a0e4156SSadaf Ebrahimi 			case 1:
1597*9a0e4156SSadaf Ebrahimi 				Opc = ARM_AM_lsr;
1598*9a0e4156SSadaf Ebrahimi 				break;
1599*9a0e4156SSadaf Ebrahimi 			case 2:
1600*9a0e4156SSadaf Ebrahimi 				Opc = ARM_AM_asr;
1601*9a0e4156SSadaf Ebrahimi 				break;
1602*9a0e4156SSadaf Ebrahimi 			case 3:
1603*9a0e4156SSadaf Ebrahimi 				Opc = ARM_AM_ror;
1604*9a0e4156SSadaf Ebrahimi 				break;
1605*9a0e4156SSadaf Ebrahimi 			default:
1606*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1607*9a0e4156SSadaf Ebrahimi 		}
1608*9a0e4156SSadaf Ebrahimi 		amt = fieldFromInstruction_4(Insn, 7, 5);
1609*9a0e4156SSadaf Ebrahimi 		if (Opc == ARM_AM_ror && amt == 0)
1610*9a0e4156SSadaf Ebrahimi 			Opc = ARM_AM_rrx;
1611*9a0e4156SSadaf Ebrahimi 		imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
1612*9a0e4156SSadaf Ebrahimi 
1613*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, imm);
1614*9a0e4156SSadaf Ebrahimi 	} else {
1615*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, 0);
1616*9a0e4156SSadaf Ebrahimi 		tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
1617*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, tmp);
1618*9a0e4156SSadaf Ebrahimi 	}
1619*9a0e4156SSadaf Ebrahimi 
1620*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1621*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1622*9a0e4156SSadaf Ebrahimi 
1623*9a0e4156SSadaf Ebrahimi 	return S;
1624*9a0e4156SSadaf Ebrahimi }
1625*9a0e4156SSadaf Ebrahimi 
DecodeSORegMemOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)1626*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
1627*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1628*9a0e4156SSadaf Ebrahimi {
1629*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1630*9a0e4156SSadaf Ebrahimi 	ARM_AM_ShiftOpc ShOp;
1631*9a0e4156SSadaf Ebrahimi 	unsigned shift;
1632*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
1633*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Val,  0, 4);
1634*9a0e4156SSadaf Ebrahimi 	unsigned type = fieldFromInstruction_4(Val, 5, 2);
1635*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1636*9a0e4156SSadaf Ebrahimi 	unsigned U = fieldFromInstruction_4(Val, 12, 1);
1637*9a0e4156SSadaf Ebrahimi 
1638*9a0e4156SSadaf Ebrahimi 	ShOp = ARM_AM_lsl;
1639*9a0e4156SSadaf Ebrahimi 	switch (type) {
1640*9a0e4156SSadaf Ebrahimi 		case 0:
1641*9a0e4156SSadaf Ebrahimi 			ShOp = ARM_AM_lsl;
1642*9a0e4156SSadaf Ebrahimi 			break;
1643*9a0e4156SSadaf Ebrahimi 		case 1:
1644*9a0e4156SSadaf Ebrahimi 			ShOp = ARM_AM_lsr;
1645*9a0e4156SSadaf Ebrahimi 			break;
1646*9a0e4156SSadaf Ebrahimi 		case 2:
1647*9a0e4156SSadaf Ebrahimi 			ShOp = ARM_AM_asr;
1648*9a0e4156SSadaf Ebrahimi 			break;
1649*9a0e4156SSadaf Ebrahimi 		case 3:
1650*9a0e4156SSadaf Ebrahimi 			ShOp = ARM_AM_ror;
1651*9a0e4156SSadaf Ebrahimi 			break;
1652*9a0e4156SSadaf Ebrahimi 	}
1653*9a0e4156SSadaf Ebrahimi 
1654*9a0e4156SSadaf Ebrahimi 	if (ShOp == ARM_AM_ror && imm == 0)
1655*9a0e4156SSadaf Ebrahimi 		ShOp = ARM_AM_rrx;
1656*9a0e4156SSadaf Ebrahimi 
1657*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1658*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1659*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1660*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1661*9a0e4156SSadaf Ebrahimi 	if (U)
1662*9a0e4156SSadaf Ebrahimi 		shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
1663*9a0e4156SSadaf Ebrahimi 	else
1664*9a0e4156SSadaf Ebrahimi 		shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
1665*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, shift);
1666*9a0e4156SSadaf Ebrahimi 
1667*9a0e4156SSadaf Ebrahimi 	return S;
1668*9a0e4156SSadaf Ebrahimi }
1669*9a0e4156SSadaf Ebrahimi 
DecodeAddrMode3Instruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)1670*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
1671*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1672*9a0e4156SSadaf Ebrahimi {
1673*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1674*9a0e4156SSadaf Ebrahimi 
1675*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1676*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1677*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1678*9a0e4156SSadaf Ebrahimi 	unsigned type = fieldFromInstruction_4(Insn, 22, 1);
1679*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
1680*9a0e4156SSadaf Ebrahimi 	unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
1681*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1682*9a0e4156SSadaf Ebrahimi 	unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1683*9a0e4156SSadaf Ebrahimi 	unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1684*9a0e4156SSadaf Ebrahimi 	unsigned Rt2 = Rt + 1;
1685*9a0e4156SSadaf Ebrahimi 
1686*9a0e4156SSadaf Ebrahimi 	bool writeback = (W == 1) | (P == 0);
1687*9a0e4156SSadaf Ebrahimi 
1688*9a0e4156SSadaf Ebrahimi 	// For {LD,ST}RD, Rt must be even, else undefined.
1689*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
1690*9a0e4156SSadaf Ebrahimi 		case ARM_STRD:
1691*9a0e4156SSadaf Ebrahimi 		case ARM_STRD_PRE:
1692*9a0e4156SSadaf Ebrahimi 		case ARM_STRD_POST:
1693*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD:
1694*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD_PRE:
1695*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD_POST:
1696*9a0e4156SSadaf Ebrahimi 			if (Rt & 0x1) S = MCDisassembler_SoftFail;
1697*9a0e4156SSadaf Ebrahimi 			break;
1698*9a0e4156SSadaf Ebrahimi 		default:
1699*9a0e4156SSadaf Ebrahimi 			break;
1700*9a0e4156SSadaf Ebrahimi 	}
1701*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
1702*9a0e4156SSadaf Ebrahimi 		case ARM_STRD:
1703*9a0e4156SSadaf Ebrahimi 		case ARM_STRD_PRE:
1704*9a0e4156SSadaf Ebrahimi 		case ARM_STRD_POST:
1705*9a0e4156SSadaf Ebrahimi 			if (P == 0 && W == 1)
1706*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1707*9a0e4156SSadaf Ebrahimi 
1708*9a0e4156SSadaf Ebrahimi 			if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
1709*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1710*9a0e4156SSadaf Ebrahimi 			if (type && Rm == 15)
1711*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1712*9a0e4156SSadaf Ebrahimi 			if (Rt2 == 15)
1713*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1714*9a0e4156SSadaf Ebrahimi 			if (!type && fieldFromInstruction_4(Insn, 8, 4))
1715*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1716*9a0e4156SSadaf Ebrahimi 			break;
1717*9a0e4156SSadaf Ebrahimi 		case ARM_STRH:
1718*9a0e4156SSadaf Ebrahimi 		case ARM_STRH_PRE:
1719*9a0e4156SSadaf Ebrahimi 		case ARM_STRH_POST:
1720*9a0e4156SSadaf Ebrahimi 			if (Rt == 15)
1721*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1722*9a0e4156SSadaf Ebrahimi 			if (writeback && (Rn == 15 || Rn == Rt))
1723*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1724*9a0e4156SSadaf Ebrahimi 			if (!type && Rm == 15)
1725*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1726*9a0e4156SSadaf Ebrahimi 			break;
1727*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD:
1728*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD_PRE:
1729*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD_POST:
1730*9a0e4156SSadaf Ebrahimi 			if (type && Rn == 15){
1731*9a0e4156SSadaf Ebrahimi 				if (Rt2 == 15)
1732*9a0e4156SSadaf Ebrahimi 					S = MCDisassembler_SoftFail;
1733*9a0e4156SSadaf Ebrahimi 				break;
1734*9a0e4156SSadaf Ebrahimi 			}
1735*9a0e4156SSadaf Ebrahimi 			if (P == 0 && W == 1)
1736*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1737*9a0e4156SSadaf Ebrahimi 			if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
1738*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1739*9a0e4156SSadaf Ebrahimi 			if (!type && writeback && Rn == 15)
1740*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1741*9a0e4156SSadaf Ebrahimi 			if (writeback && (Rn == Rt || Rn == Rt2))
1742*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1743*9a0e4156SSadaf Ebrahimi 			break;
1744*9a0e4156SSadaf Ebrahimi 		case ARM_LDRH:
1745*9a0e4156SSadaf Ebrahimi 		case ARM_LDRH_PRE:
1746*9a0e4156SSadaf Ebrahimi 		case ARM_LDRH_POST:
1747*9a0e4156SSadaf Ebrahimi 			if (type && Rn == 15){
1748*9a0e4156SSadaf Ebrahimi 				if (Rt == 15)
1749*9a0e4156SSadaf Ebrahimi 					S = MCDisassembler_SoftFail;
1750*9a0e4156SSadaf Ebrahimi 				break;
1751*9a0e4156SSadaf Ebrahimi 			}
1752*9a0e4156SSadaf Ebrahimi 			if (Rt == 15)
1753*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1754*9a0e4156SSadaf Ebrahimi 			if (!type && Rm == 15)
1755*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1756*9a0e4156SSadaf Ebrahimi 			if (!type && writeback && (Rn == 15 || Rn == Rt))
1757*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1758*9a0e4156SSadaf Ebrahimi 			break;
1759*9a0e4156SSadaf Ebrahimi 		case ARM_LDRSH:
1760*9a0e4156SSadaf Ebrahimi 		case ARM_LDRSH_PRE:
1761*9a0e4156SSadaf Ebrahimi 		case ARM_LDRSH_POST:
1762*9a0e4156SSadaf Ebrahimi 		case ARM_LDRSB:
1763*9a0e4156SSadaf Ebrahimi 		case ARM_LDRSB_PRE:
1764*9a0e4156SSadaf Ebrahimi 		case ARM_LDRSB_POST:
1765*9a0e4156SSadaf Ebrahimi 			if (type && Rn == 15){
1766*9a0e4156SSadaf Ebrahimi 				if (Rt == 15)
1767*9a0e4156SSadaf Ebrahimi 					S = MCDisassembler_SoftFail;
1768*9a0e4156SSadaf Ebrahimi 				break;
1769*9a0e4156SSadaf Ebrahimi 			}
1770*9a0e4156SSadaf Ebrahimi 			if (type && (Rt == 15 || (writeback && Rn == Rt)))
1771*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1772*9a0e4156SSadaf Ebrahimi 			if (!type && (Rt == 15 || Rm == 15))
1773*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1774*9a0e4156SSadaf Ebrahimi 			if (!type && writeback && (Rn == 15 || Rn == Rt))
1775*9a0e4156SSadaf Ebrahimi 				S = MCDisassembler_SoftFail;
1776*9a0e4156SSadaf Ebrahimi 			break;
1777*9a0e4156SSadaf Ebrahimi 		default:
1778*9a0e4156SSadaf Ebrahimi 			break;
1779*9a0e4156SSadaf Ebrahimi 	}
1780*9a0e4156SSadaf Ebrahimi 
1781*9a0e4156SSadaf Ebrahimi 	if (writeback) { // Writeback
1782*9a0e4156SSadaf Ebrahimi 		Inst->writeback = true;
1783*9a0e4156SSadaf Ebrahimi 		if (P)
1784*9a0e4156SSadaf Ebrahimi 			U |= ARMII_IndexModePre << 9;
1785*9a0e4156SSadaf Ebrahimi 		else
1786*9a0e4156SSadaf Ebrahimi 			U |= ARMII_IndexModePost << 9;
1787*9a0e4156SSadaf Ebrahimi 
1788*9a0e4156SSadaf Ebrahimi 		// On stores, the writeback operand precedes Rt.
1789*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
1790*9a0e4156SSadaf Ebrahimi 			case ARM_STRD:
1791*9a0e4156SSadaf Ebrahimi 			case ARM_STRD_PRE:
1792*9a0e4156SSadaf Ebrahimi 			case ARM_STRD_POST:
1793*9a0e4156SSadaf Ebrahimi 			case ARM_STRH:
1794*9a0e4156SSadaf Ebrahimi 			case ARM_STRH_PRE:
1795*9a0e4156SSadaf Ebrahimi 			case ARM_STRH_POST:
1796*9a0e4156SSadaf Ebrahimi 				if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1797*9a0e4156SSadaf Ebrahimi 					return MCDisassembler_Fail;
1798*9a0e4156SSadaf Ebrahimi 				break;
1799*9a0e4156SSadaf Ebrahimi 			default:
1800*9a0e4156SSadaf Ebrahimi 				break;
1801*9a0e4156SSadaf Ebrahimi 		}
1802*9a0e4156SSadaf Ebrahimi 	}
1803*9a0e4156SSadaf Ebrahimi 
1804*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1805*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1806*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
1807*9a0e4156SSadaf Ebrahimi 		case ARM_STRD:
1808*9a0e4156SSadaf Ebrahimi 		case ARM_STRD_PRE:
1809*9a0e4156SSadaf Ebrahimi 		case ARM_STRD_POST:
1810*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD:
1811*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD_PRE:
1812*9a0e4156SSadaf Ebrahimi 		case ARM_LDRD_POST:
1813*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1814*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1815*9a0e4156SSadaf Ebrahimi 			break;
1816*9a0e4156SSadaf Ebrahimi 		default:
1817*9a0e4156SSadaf Ebrahimi 			break;
1818*9a0e4156SSadaf Ebrahimi 	}
1819*9a0e4156SSadaf Ebrahimi 
1820*9a0e4156SSadaf Ebrahimi 	if (writeback) {
1821*9a0e4156SSadaf Ebrahimi 		// On loads, the writeback operand comes after Rt.
1822*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
1823*9a0e4156SSadaf Ebrahimi 			case ARM_LDRD:
1824*9a0e4156SSadaf Ebrahimi 			case ARM_LDRD_PRE:
1825*9a0e4156SSadaf Ebrahimi 			case ARM_LDRD_POST:
1826*9a0e4156SSadaf Ebrahimi 			case ARM_LDRH:
1827*9a0e4156SSadaf Ebrahimi 			case ARM_LDRH_PRE:
1828*9a0e4156SSadaf Ebrahimi 			case ARM_LDRH_POST:
1829*9a0e4156SSadaf Ebrahimi 			case ARM_LDRSH:
1830*9a0e4156SSadaf Ebrahimi 			case ARM_LDRSH_PRE:
1831*9a0e4156SSadaf Ebrahimi 			case ARM_LDRSH_POST:
1832*9a0e4156SSadaf Ebrahimi 			case ARM_LDRSB:
1833*9a0e4156SSadaf Ebrahimi 			case ARM_LDRSB_PRE:
1834*9a0e4156SSadaf Ebrahimi 			case ARM_LDRSB_POST:
1835*9a0e4156SSadaf Ebrahimi 			case ARM_LDRHTr:
1836*9a0e4156SSadaf Ebrahimi 			case ARM_LDRSBTr:
1837*9a0e4156SSadaf Ebrahimi 				if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1838*9a0e4156SSadaf Ebrahimi 					return MCDisassembler_Fail;
1839*9a0e4156SSadaf Ebrahimi 				break;
1840*9a0e4156SSadaf Ebrahimi 			default:
1841*9a0e4156SSadaf Ebrahimi 				break;
1842*9a0e4156SSadaf Ebrahimi 		}
1843*9a0e4156SSadaf Ebrahimi 	}
1844*9a0e4156SSadaf Ebrahimi 
1845*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1846*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1847*9a0e4156SSadaf Ebrahimi 
1848*9a0e4156SSadaf Ebrahimi 	if (type) {
1849*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, 0);
1850*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, U | (imm << 4) | Rm);
1851*9a0e4156SSadaf Ebrahimi 	} else {
1852*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1853*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
1854*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, U);
1855*9a0e4156SSadaf Ebrahimi 	}
1856*9a0e4156SSadaf Ebrahimi 
1857*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1858*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1859*9a0e4156SSadaf Ebrahimi 
1860*9a0e4156SSadaf Ebrahimi 	return S;
1861*9a0e4156SSadaf Ebrahimi }
1862*9a0e4156SSadaf Ebrahimi 
DecodeRFEInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)1863*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
1864*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1865*9a0e4156SSadaf Ebrahimi {
1866*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1867*9a0e4156SSadaf Ebrahimi 
1868*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1869*9a0e4156SSadaf Ebrahimi 	unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
1870*9a0e4156SSadaf Ebrahimi 
1871*9a0e4156SSadaf Ebrahimi 	switch (mode) {
1872*9a0e4156SSadaf Ebrahimi 		case 0:
1873*9a0e4156SSadaf Ebrahimi 			mode = ARM_AM_da;
1874*9a0e4156SSadaf Ebrahimi 			break;
1875*9a0e4156SSadaf Ebrahimi 		case 1:
1876*9a0e4156SSadaf Ebrahimi 			mode = ARM_AM_ia;
1877*9a0e4156SSadaf Ebrahimi 			break;
1878*9a0e4156SSadaf Ebrahimi 		case 2:
1879*9a0e4156SSadaf Ebrahimi 			mode = ARM_AM_db;
1880*9a0e4156SSadaf Ebrahimi 			break;
1881*9a0e4156SSadaf Ebrahimi 		case 3:
1882*9a0e4156SSadaf Ebrahimi 			mode = ARM_AM_ib;
1883*9a0e4156SSadaf Ebrahimi 			break;
1884*9a0e4156SSadaf Ebrahimi 	}
1885*9a0e4156SSadaf Ebrahimi 
1886*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, mode);
1887*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1888*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1889*9a0e4156SSadaf Ebrahimi 
1890*9a0e4156SSadaf Ebrahimi 	return S;
1891*9a0e4156SSadaf Ebrahimi }
1892*9a0e4156SSadaf Ebrahimi 
DecodeQADDInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)1893*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
1894*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
1895*9a0e4156SSadaf Ebrahimi {
1896*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1897*9a0e4156SSadaf Ebrahimi 
1898*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
1899*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1900*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1901*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1902*9a0e4156SSadaf Ebrahimi 
1903*9a0e4156SSadaf Ebrahimi 	if (pred == 0xF)
1904*9a0e4156SSadaf Ebrahimi 		return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1905*9a0e4156SSadaf Ebrahimi 
1906*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1907*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1908*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1909*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1910*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1911*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1912*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1913*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1914*9a0e4156SSadaf Ebrahimi 	return S;
1915*9a0e4156SSadaf Ebrahimi }
1916*9a0e4156SSadaf Ebrahimi 
DecodeMemMultipleWritebackInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)1917*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
1918*9a0e4156SSadaf Ebrahimi 		unsigned Insn, uint64_t Address, const void *Decoder)
1919*9a0e4156SSadaf Ebrahimi {
1920*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
1921*9a0e4156SSadaf Ebrahimi 
1922*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1923*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1924*9a0e4156SSadaf Ebrahimi 	unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
1925*9a0e4156SSadaf Ebrahimi 
1926*9a0e4156SSadaf Ebrahimi 	if (pred == 0xF) {
1927*9a0e4156SSadaf Ebrahimi 		// Ambiguous with RFE and SRS
1928*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
1929*9a0e4156SSadaf Ebrahimi 			case ARM_LDMDA:
1930*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_RFEDA);
1931*9a0e4156SSadaf Ebrahimi 				break;
1932*9a0e4156SSadaf Ebrahimi 			case ARM_LDMDA_UPD:
1933*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_RFEDA_UPD);
1934*9a0e4156SSadaf Ebrahimi 				break;
1935*9a0e4156SSadaf Ebrahimi 			case ARM_LDMDB:
1936*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_RFEDB);
1937*9a0e4156SSadaf Ebrahimi 				break;
1938*9a0e4156SSadaf Ebrahimi 			case ARM_LDMDB_UPD:
1939*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_RFEDB_UPD);
1940*9a0e4156SSadaf Ebrahimi 				break;
1941*9a0e4156SSadaf Ebrahimi 			case ARM_LDMIA:
1942*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_RFEIA);
1943*9a0e4156SSadaf Ebrahimi 				break;
1944*9a0e4156SSadaf Ebrahimi 			case ARM_LDMIA_UPD:
1945*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_RFEIA_UPD);
1946*9a0e4156SSadaf Ebrahimi 				break;
1947*9a0e4156SSadaf Ebrahimi 			case ARM_LDMIB:
1948*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_RFEIB);
1949*9a0e4156SSadaf Ebrahimi 				break;
1950*9a0e4156SSadaf Ebrahimi 			case ARM_LDMIB_UPD:
1951*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_RFEIB_UPD);
1952*9a0e4156SSadaf Ebrahimi 				break;
1953*9a0e4156SSadaf Ebrahimi 			case ARM_STMDA:
1954*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_SRSDA);
1955*9a0e4156SSadaf Ebrahimi 				break;
1956*9a0e4156SSadaf Ebrahimi 			case ARM_STMDA_UPD:
1957*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_SRSDA_UPD);
1958*9a0e4156SSadaf Ebrahimi 				break;
1959*9a0e4156SSadaf Ebrahimi 			case ARM_STMDB:
1960*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_SRSDB);
1961*9a0e4156SSadaf Ebrahimi 				break;
1962*9a0e4156SSadaf Ebrahimi 			case ARM_STMDB_UPD:
1963*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_SRSDB_UPD);
1964*9a0e4156SSadaf Ebrahimi 				break;
1965*9a0e4156SSadaf Ebrahimi 			case ARM_STMIA:
1966*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_SRSIA);
1967*9a0e4156SSadaf Ebrahimi 				break;
1968*9a0e4156SSadaf Ebrahimi 			case ARM_STMIA_UPD:
1969*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_SRSIA_UPD);
1970*9a0e4156SSadaf Ebrahimi 				break;
1971*9a0e4156SSadaf Ebrahimi 			case ARM_STMIB:
1972*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_SRSIB);
1973*9a0e4156SSadaf Ebrahimi 				break;
1974*9a0e4156SSadaf Ebrahimi 			case ARM_STMIB_UPD:
1975*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_SRSIB_UPD);
1976*9a0e4156SSadaf Ebrahimi 				break;
1977*9a0e4156SSadaf Ebrahimi 			default:
1978*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1979*9a0e4156SSadaf Ebrahimi 		}
1980*9a0e4156SSadaf Ebrahimi 
1981*9a0e4156SSadaf Ebrahimi 		// For stores (which become SRS's, the only operand is the mode.
1982*9a0e4156SSadaf Ebrahimi 		if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
1983*9a0e4156SSadaf Ebrahimi 			// Check SRS encoding constraints
1984*9a0e4156SSadaf Ebrahimi 			if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
1985*9a0e4156SSadaf Ebrahimi 						fieldFromInstruction_4(Insn, 20, 1) == 0))
1986*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
1987*9a0e4156SSadaf Ebrahimi 
1988*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateImm0(Inst, fieldFromInstruction_4(Insn, 0, 4));
1989*9a0e4156SSadaf Ebrahimi 			return S;
1990*9a0e4156SSadaf Ebrahimi 		}
1991*9a0e4156SSadaf Ebrahimi 
1992*9a0e4156SSadaf Ebrahimi 		return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1993*9a0e4156SSadaf Ebrahimi 	}
1994*9a0e4156SSadaf Ebrahimi 
1995*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1996*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
1997*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1998*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail; // Tied
1999*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2000*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2001*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2002*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2003*9a0e4156SSadaf Ebrahimi 
2004*9a0e4156SSadaf Ebrahimi 	return S;
2005*9a0e4156SSadaf Ebrahimi }
2006*9a0e4156SSadaf Ebrahimi 
DecodeCPSInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2007*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2008*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2009*9a0e4156SSadaf Ebrahimi {
2010*9a0e4156SSadaf Ebrahimi 	unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2011*9a0e4156SSadaf Ebrahimi 	unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2012*9a0e4156SSadaf Ebrahimi 	unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2013*9a0e4156SSadaf Ebrahimi 	unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2014*9a0e4156SSadaf Ebrahimi 
2015*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2016*9a0e4156SSadaf Ebrahimi 
2017*9a0e4156SSadaf Ebrahimi 	// This decoder is called from multiple location that do not check
2018*9a0e4156SSadaf Ebrahimi 	// the full encoding is valid before they do.
2019*9a0e4156SSadaf Ebrahimi 	if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2020*9a0e4156SSadaf Ebrahimi 			fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2021*9a0e4156SSadaf Ebrahimi 			fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2022*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2023*9a0e4156SSadaf Ebrahimi 
2024*9a0e4156SSadaf Ebrahimi 	// imod == '01' --> UNPREDICTABLE
2025*9a0e4156SSadaf Ebrahimi 	// NOTE: Even though this is technically UNPREDICTABLE, we choose to
2026*9a0e4156SSadaf Ebrahimi 	// return failure here.  The '01' imod value is unprintable, so there's
2027*9a0e4156SSadaf Ebrahimi 	// nothing useful we could do even if we returned UNPREDICTABLE.
2028*9a0e4156SSadaf Ebrahimi 
2029*9a0e4156SSadaf Ebrahimi 	if (imod == 1) return MCDisassembler_Fail;
2030*9a0e4156SSadaf Ebrahimi 
2031*9a0e4156SSadaf Ebrahimi 	if (imod && M) {
2032*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_CPS3p);
2033*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, imod);
2034*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, iflags);
2035*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, mode);
2036*9a0e4156SSadaf Ebrahimi 	} else if (imod && !M) {
2037*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_CPS2p);
2038*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, imod);
2039*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, iflags);
2040*9a0e4156SSadaf Ebrahimi 		if (mode) S = MCDisassembler_SoftFail;
2041*9a0e4156SSadaf Ebrahimi 	} else if (!imod && M) {
2042*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_CPS1p);
2043*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, mode);
2044*9a0e4156SSadaf Ebrahimi 		if (iflags) S = MCDisassembler_SoftFail;
2045*9a0e4156SSadaf Ebrahimi 	} else {
2046*9a0e4156SSadaf Ebrahimi 		// imod == '00' && M == '0' --> UNPREDICTABLE
2047*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_CPS1p);
2048*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, mode);
2049*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
2050*9a0e4156SSadaf Ebrahimi 	}
2051*9a0e4156SSadaf Ebrahimi 
2052*9a0e4156SSadaf Ebrahimi 	return S;
2053*9a0e4156SSadaf Ebrahimi }
2054*9a0e4156SSadaf Ebrahimi 
DecodeT2CPSInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2055*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2056*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2057*9a0e4156SSadaf Ebrahimi {
2058*9a0e4156SSadaf Ebrahimi 	unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2059*9a0e4156SSadaf Ebrahimi 	unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2060*9a0e4156SSadaf Ebrahimi 	unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2061*9a0e4156SSadaf Ebrahimi 	unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2062*9a0e4156SSadaf Ebrahimi 
2063*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2064*9a0e4156SSadaf Ebrahimi 
2065*9a0e4156SSadaf Ebrahimi 	// imod == '01' --> UNPREDICTABLE
2066*9a0e4156SSadaf Ebrahimi 	// NOTE: Even though this is technically UNPREDICTABLE, we choose to
2067*9a0e4156SSadaf Ebrahimi 	// return failure here.  The '01' imod value is unprintable, so there's
2068*9a0e4156SSadaf Ebrahimi 	// nothing useful we could do even if we returned UNPREDICTABLE.
2069*9a0e4156SSadaf Ebrahimi 
2070*9a0e4156SSadaf Ebrahimi 	if (imod == 1) return MCDisassembler_Fail;
2071*9a0e4156SSadaf Ebrahimi 
2072*9a0e4156SSadaf Ebrahimi 	if (imod && M) {
2073*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_t2CPS3p);
2074*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, imod);
2075*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, iflags);
2076*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, mode);
2077*9a0e4156SSadaf Ebrahimi 	} else if (imod && !M) {
2078*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_t2CPS2p);
2079*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, imod);
2080*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, iflags);
2081*9a0e4156SSadaf Ebrahimi 		if (mode) S = MCDisassembler_SoftFail;
2082*9a0e4156SSadaf Ebrahimi 	} else if (!imod && M) {
2083*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_t2CPS1p);
2084*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, mode);
2085*9a0e4156SSadaf Ebrahimi 		if (iflags) S = MCDisassembler_SoftFail;
2086*9a0e4156SSadaf Ebrahimi 	} else {
2087*9a0e4156SSadaf Ebrahimi 		// imod == '00' && M == '0' --> this is a HINT instruction
2088*9a0e4156SSadaf Ebrahimi 		int imm = fieldFromInstruction_4(Insn, 0, 8);
2089*9a0e4156SSadaf Ebrahimi 		// HINT are defined only for immediate in [0..4]
2090*9a0e4156SSadaf Ebrahimi 		if(imm > 4) return MCDisassembler_Fail;
2091*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_t2HINT);
2092*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, imm);
2093*9a0e4156SSadaf Ebrahimi 	}
2094*9a0e4156SSadaf Ebrahimi 
2095*9a0e4156SSadaf Ebrahimi 	return S;
2096*9a0e4156SSadaf Ebrahimi }
2097*9a0e4156SSadaf Ebrahimi 
DecodeT2MOVTWInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2098*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2099*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2100*9a0e4156SSadaf Ebrahimi {
2101*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2102*9a0e4156SSadaf Ebrahimi 
2103*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2104*9a0e4156SSadaf Ebrahimi 	unsigned imm = 0;
2105*9a0e4156SSadaf Ebrahimi 
2106*9a0e4156SSadaf Ebrahimi 	imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2107*9a0e4156SSadaf Ebrahimi 	imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2108*9a0e4156SSadaf Ebrahimi 	imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2109*9a0e4156SSadaf Ebrahimi 	imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2110*9a0e4156SSadaf Ebrahimi 
2111*9a0e4156SSadaf Ebrahimi 	if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2112*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2113*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
2114*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2115*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2116*9a0e4156SSadaf Ebrahimi 
2117*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
2118*9a0e4156SSadaf Ebrahimi 
2119*9a0e4156SSadaf Ebrahimi 	return S;
2120*9a0e4156SSadaf Ebrahimi }
2121*9a0e4156SSadaf Ebrahimi 
DecodeArmMOVTWInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2122*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2123*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2124*9a0e4156SSadaf Ebrahimi {
2125*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2126*9a0e4156SSadaf Ebrahimi 
2127*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2128*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2129*9a0e4156SSadaf Ebrahimi 	unsigned imm = 0;
2130*9a0e4156SSadaf Ebrahimi 
2131*9a0e4156SSadaf Ebrahimi 	imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2132*9a0e4156SSadaf Ebrahimi 	imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2133*9a0e4156SSadaf Ebrahimi 
2134*9a0e4156SSadaf Ebrahimi 	if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2135*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2136*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
2137*9a0e4156SSadaf Ebrahimi 
2138*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2139*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2140*9a0e4156SSadaf Ebrahimi 
2141*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
2142*9a0e4156SSadaf Ebrahimi 
2143*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2144*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2145*9a0e4156SSadaf Ebrahimi 
2146*9a0e4156SSadaf Ebrahimi 	return S;
2147*9a0e4156SSadaf Ebrahimi }
2148*9a0e4156SSadaf Ebrahimi 
DecodeSMLAInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2149*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2150*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2151*9a0e4156SSadaf Ebrahimi {
2152*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2153*9a0e4156SSadaf Ebrahimi 
2154*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2155*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2156*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2157*9a0e4156SSadaf Ebrahimi 	unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2158*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2159*9a0e4156SSadaf Ebrahimi 
2160*9a0e4156SSadaf Ebrahimi 	if (pred == 0xF)
2161*9a0e4156SSadaf Ebrahimi 		return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2162*9a0e4156SSadaf Ebrahimi 
2163*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2164*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2165*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2166*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2167*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2168*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2169*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2170*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2171*9a0e4156SSadaf Ebrahimi 
2172*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2173*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2174*9a0e4156SSadaf Ebrahimi 
2175*9a0e4156SSadaf Ebrahimi 	return S;
2176*9a0e4156SSadaf Ebrahimi }
2177*9a0e4156SSadaf Ebrahimi 
DecodeAddrModeImm12Operand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)2178*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2179*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2180*9a0e4156SSadaf Ebrahimi {
2181*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2182*9a0e4156SSadaf Ebrahimi 
2183*9a0e4156SSadaf Ebrahimi 	unsigned add = fieldFromInstruction_4(Val, 12, 1);
2184*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2185*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2186*9a0e4156SSadaf Ebrahimi 
2187*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2188*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2189*9a0e4156SSadaf Ebrahimi 
2190*9a0e4156SSadaf Ebrahimi 	if (!add) imm *= (unsigned int)-1;
2191*9a0e4156SSadaf Ebrahimi 	if (imm == 0 && !add) imm = (unsigned int)INT32_MIN;
2192*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
2193*9a0e4156SSadaf Ebrahimi 	//if (Rn == 15)
2194*9a0e4156SSadaf Ebrahimi 	//  tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
2195*9a0e4156SSadaf Ebrahimi 
2196*9a0e4156SSadaf Ebrahimi 	return S;
2197*9a0e4156SSadaf Ebrahimi }
2198*9a0e4156SSadaf Ebrahimi 
DecodeAddrMode5Operand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)2199*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2200*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2201*9a0e4156SSadaf Ebrahimi {
2202*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2203*9a0e4156SSadaf Ebrahimi 
2204*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2205*9a0e4156SSadaf Ebrahimi 	unsigned U = fieldFromInstruction_4(Val, 8, 1);
2206*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2207*9a0e4156SSadaf Ebrahimi 
2208*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2209*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2210*9a0e4156SSadaf Ebrahimi 
2211*9a0e4156SSadaf Ebrahimi 	if (U)
2212*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, ARM_AM_getAM5Opc(ARM_AM_add, (unsigned char)imm));
2213*9a0e4156SSadaf Ebrahimi 	else
2214*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, ARM_AM_getAM5Opc(ARM_AM_sub, (unsigned char)imm));
2215*9a0e4156SSadaf Ebrahimi 
2216*9a0e4156SSadaf Ebrahimi 	return S;
2217*9a0e4156SSadaf Ebrahimi }
2218*9a0e4156SSadaf Ebrahimi 
DecodeAddrMode7Operand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)2219*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2220*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2221*9a0e4156SSadaf Ebrahimi {
2222*9a0e4156SSadaf Ebrahimi 	return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2223*9a0e4156SSadaf Ebrahimi }
2224*9a0e4156SSadaf Ebrahimi 
DecodeT2BInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2225*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2226*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2227*9a0e4156SSadaf Ebrahimi {
2228*9a0e4156SSadaf Ebrahimi 	DecodeStatus Status = MCDisassembler_Success;
2229*9a0e4156SSadaf Ebrahimi 
2230*9a0e4156SSadaf Ebrahimi 	// Note the J1 and J2 values are from the encoded instruction.  So here
2231*9a0e4156SSadaf Ebrahimi 	// change them to I1 and I2 values via as documented:
2232*9a0e4156SSadaf Ebrahimi 	// I1 = NOT(J1 EOR S);
2233*9a0e4156SSadaf Ebrahimi 	// I2 = NOT(J2 EOR S);
2234*9a0e4156SSadaf Ebrahimi 	// and build the imm32 with one trailing zero as documented:
2235*9a0e4156SSadaf Ebrahimi 	// imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2236*9a0e4156SSadaf Ebrahimi 	unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2237*9a0e4156SSadaf Ebrahimi 	unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2238*9a0e4156SSadaf Ebrahimi 	unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2239*9a0e4156SSadaf Ebrahimi 	unsigned I1 = !(J1 ^ S);
2240*9a0e4156SSadaf Ebrahimi 	unsigned I2 = !(J2 ^ S);
2241*9a0e4156SSadaf Ebrahimi 	unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2242*9a0e4156SSadaf Ebrahimi 	unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2243*9a0e4156SSadaf Ebrahimi 	unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) | imm11;
2244*9a0e4156SSadaf Ebrahimi 	int imm32 = SignExtend32(tmp << 1, 25);
2245*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm32);
2246*9a0e4156SSadaf Ebrahimi 
2247*9a0e4156SSadaf Ebrahimi 	return Status;
2248*9a0e4156SSadaf Ebrahimi }
2249*9a0e4156SSadaf Ebrahimi 
DecodeBranchImmInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2250*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2251*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2252*9a0e4156SSadaf Ebrahimi {
2253*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2254*9a0e4156SSadaf Ebrahimi 
2255*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2256*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2257*9a0e4156SSadaf Ebrahimi 
2258*9a0e4156SSadaf Ebrahimi 	if (pred == 0xF) {
2259*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_BLXi);
2260*9a0e4156SSadaf Ebrahimi 		imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2261*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, SignExtend32(imm, 26));
2262*9a0e4156SSadaf Ebrahimi 		return S;
2263*9a0e4156SSadaf Ebrahimi 	}
2264*9a0e4156SSadaf Ebrahimi 
2265*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, SignExtend32(imm, 26));
2266*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2267*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2268*9a0e4156SSadaf Ebrahimi 
2269*9a0e4156SSadaf Ebrahimi 	return S;
2270*9a0e4156SSadaf Ebrahimi }
2271*9a0e4156SSadaf Ebrahimi 
2272*9a0e4156SSadaf Ebrahimi 
DecodeAddrMode6Operand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)2273*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2274*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2275*9a0e4156SSadaf Ebrahimi {
2276*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2277*9a0e4156SSadaf Ebrahimi 
2278*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2279*9a0e4156SSadaf Ebrahimi 	unsigned align = fieldFromInstruction_4(Val, 4, 2);
2280*9a0e4156SSadaf Ebrahimi 
2281*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2282*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2283*9a0e4156SSadaf Ebrahimi 	if (!align)
2284*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, 0);
2285*9a0e4156SSadaf Ebrahimi 	else
2286*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, 4 << align);
2287*9a0e4156SSadaf Ebrahimi 
2288*9a0e4156SSadaf Ebrahimi 	return S;
2289*9a0e4156SSadaf Ebrahimi }
2290*9a0e4156SSadaf Ebrahimi 
DecodeVLDInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2291*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2292*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2293*9a0e4156SSadaf Ebrahimi {
2294*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2295*9a0e4156SSadaf Ebrahimi 	unsigned wb, Rn, Rm;
2296*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2297*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2298*9a0e4156SSadaf Ebrahimi 	wb = fieldFromInstruction_4(Insn, 16, 4);
2299*9a0e4156SSadaf Ebrahimi 	Rn = fieldFromInstruction_4(Insn, 16, 4);
2300*9a0e4156SSadaf Ebrahimi 	Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2301*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
2302*9a0e4156SSadaf Ebrahimi 
2303*9a0e4156SSadaf Ebrahimi 	// First output register
2304*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2305*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q16: case ARM_VLD1q32: case ARM_VLD1q64: case ARM_VLD1q8:
2306*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q16wb_fixed: case ARM_VLD1q16wb_register:
2307*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q32wb_fixed: case ARM_VLD1q32wb_register:
2308*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q64wb_fixed: case ARM_VLD1q64wb_register:
2309*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q8wb_fixed: case ARM_VLD1q8wb_register:
2310*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d16: case ARM_VLD2d32: case ARM_VLD2d8:
2311*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d16wb_fixed: case ARM_VLD2d16wb_register:
2312*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d32wb_fixed: case ARM_VLD2d32wb_register:
2313*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d8wb_fixed: case ARM_VLD2d8wb_register:
2314*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2315*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2316*9a0e4156SSadaf Ebrahimi 			break;
2317*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b16:
2318*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b32:
2319*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b8:
2320*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b16wb_fixed:
2321*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b16wb_register:
2322*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b32wb_fixed:
2323*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b32wb_register:
2324*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b8wb_fixed:
2325*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b8wb_register:
2326*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2327*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2328*9a0e4156SSadaf Ebrahimi 			break;
2329*9a0e4156SSadaf Ebrahimi 		default:
2330*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2331*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2332*9a0e4156SSadaf Ebrahimi 	}
2333*9a0e4156SSadaf Ebrahimi 
2334*9a0e4156SSadaf Ebrahimi 	// Second output register
2335*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2336*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d8:
2337*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d16:
2338*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d32:
2339*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d8_UPD:
2340*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d16_UPD:
2341*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d32_UPD:
2342*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d8:
2343*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d16:
2344*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d32:
2345*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d8_UPD:
2346*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d16_UPD:
2347*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d32_UPD:
2348*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2349*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2350*9a0e4156SSadaf Ebrahimi 			break;
2351*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q8:
2352*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q16:
2353*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q32:
2354*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q8_UPD:
2355*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q16_UPD:
2356*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q32_UPD:
2357*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q8:
2358*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q16:
2359*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q32:
2360*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q8_UPD:
2361*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q16_UPD:
2362*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q32_UPD:
2363*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2364*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2365*9a0e4156SSadaf Ebrahimi 		default:
2366*9a0e4156SSadaf Ebrahimi 			break;
2367*9a0e4156SSadaf Ebrahimi 	}
2368*9a0e4156SSadaf Ebrahimi 
2369*9a0e4156SSadaf Ebrahimi 	// Third output register
2370*9a0e4156SSadaf Ebrahimi 	switch(MCInst_getOpcode(Inst)) {
2371*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d8:
2372*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d16:
2373*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d32:
2374*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d8_UPD:
2375*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d16_UPD:
2376*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d32_UPD:
2377*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d8:
2378*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d16:
2379*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d32:
2380*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d8_UPD:
2381*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d16_UPD:
2382*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d32_UPD:
2383*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2384*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2385*9a0e4156SSadaf Ebrahimi 			break;
2386*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q8:
2387*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q16:
2388*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q32:
2389*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q8_UPD:
2390*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q16_UPD:
2391*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q32_UPD:
2392*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q8:
2393*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q16:
2394*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q32:
2395*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q8_UPD:
2396*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q16_UPD:
2397*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q32_UPD:
2398*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2399*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2400*9a0e4156SSadaf Ebrahimi 			break;
2401*9a0e4156SSadaf Ebrahimi 		default:
2402*9a0e4156SSadaf Ebrahimi 			break;
2403*9a0e4156SSadaf Ebrahimi 	}
2404*9a0e4156SSadaf Ebrahimi 
2405*9a0e4156SSadaf Ebrahimi 	// Fourth output register
2406*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2407*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d8:
2408*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d16:
2409*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d32:
2410*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d8_UPD:
2411*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d16_UPD:
2412*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d32_UPD:
2413*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2414*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2415*9a0e4156SSadaf Ebrahimi 			break;
2416*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q8:
2417*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q16:
2418*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q32:
2419*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q8_UPD:
2420*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q16_UPD:
2421*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q32_UPD:
2422*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2423*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2424*9a0e4156SSadaf Ebrahimi 			break;
2425*9a0e4156SSadaf Ebrahimi 		default:
2426*9a0e4156SSadaf Ebrahimi 			break;
2427*9a0e4156SSadaf Ebrahimi 	}
2428*9a0e4156SSadaf Ebrahimi 
2429*9a0e4156SSadaf Ebrahimi 	// Writeback operand
2430*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2431*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8wb_fixed:
2432*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16wb_fixed:
2433*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32wb_fixed:
2434*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64wb_fixed:
2435*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8wb_register:
2436*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16wb_register:
2437*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32wb_register:
2438*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64wb_register:
2439*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q8wb_fixed:
2440*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q16wb_fixed:
2441*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q32wb_fixed:
2442*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q64wb_fixed:
2443*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q8wb_register:
2444*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q16wb_register:
2445*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q32wb_register:
2446*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q64wb_register:
2447*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8Twb_fixed:
2448*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8Twb_register:
2449*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16Twb_fixed:
2450*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16Twb_register:
2451*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32Twb_fixed:
2452*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32Twb_register:
2453*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64Twb_fixed:
2454*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64Twb_register:
2455*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8Qwb_fixed:
2456*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8Qwb_register:
2457*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16Qwb_fixed:
2458*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16Qwb_register:
2459*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32Qwb_fixed:
2460*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32Qwb_register:
2461*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64Qwb_fixed:
2462*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64Qwb_register:
2463*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d8wb_fixed:
2464*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d16wb_fixed:
2465*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d32wb_fixed:
2466*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q8wb_fixed:
2467*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q16wb_fixed:
2468*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q32wb_fixed:
2469*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d8wb_register:
2470*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d16wb_register:
2471*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d32wb_register:
2472*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q8wb_register:
2473*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q16wb_register:
2474*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q32wb_register:
2475*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b8wb_fixed:
2476*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b16wb_fixed:
2477*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b32wb_fixed:
2478*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b8wb_register:
2479*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b16wb_register:
2480*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b32wb_register:
2481*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateImm0(Inst, 0);
2482*9a0e4156SSadaf Ebrahimi 			break;
2483*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d8_UPD:
2484*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d16_UPD:
2485*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3d32_UPD:
2486*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q8_UPD:
2487*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q16_UPD:
2488*9a0e4156SSadaf Ebrahimi 		case ARM_VLD3q32_UPD:
2489*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d8_UPD:
2490*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d16_UPD:
2491*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4d32_UPD:
2492*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q8_UPD:
2493*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q16_UPD:
2494*9a0e4156SSadaf Ebrahimi 		case ARM_VLD4q32_UPD:
2495*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2496*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2497*9a0e4156SSadaf Ebrahimi 			break;
2498*9a0e4156SSadaf Ebrahimi 		default:
2499*9a0e4156SSadaf Ebrahimi 			break;
2500*9a0e4156SSadaf Ebrahimi 	}
2501*9a0e4156SSadaf Ebrahimi 
2502*9a0e4156SSadaf Ebrahimi 	// AddrMode6 Base (register+alignment)
2503*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2504*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2505*9a0e4156SSadaf Ebrahimi 
2506*9a0e4156SSadaf Ebrahimi 	// AddrMode6 Offset (register)
2507*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2508*9a0e4156SSadaf Ebrahimi 		default:
2509*9a0e4156SSadaf Ebrahimi 			// The below have been updated to have explicit am6offset split
2510*9a0e4156SSadaf Ebrahimi 			// between fixed and register offset. For those instructions not
2511*9a0e4156SSadaf Ebrahimi 			// yet updated, we need to add an additional reg0 operand for the
2512*9a0e4156SSadaf Ebrahimi 			// fixed variant.
2513*9a0e4156SSadaf Ebrahimi 			//
2514*9a0e4156SSadaf Ebrahimi 			// The fixed offset encodes as Rm == 0xd, so we check for that.
2515*9a0e4156SSadaf Ebrahimi 			if (Rm == 0xd) {
2516*9a0e4156SSadaf Ebrahimi 				MCOperand_CreateReg0(Inst, 0);
2517*9a0e4156SSadaf Ebrahimi 				break;
2518*9a0e4156SSadaf Ebrahimi 			}
2519*9a0e4156SSadaf Ebrahimi 			// Fall through to handle the register offset variant.
2520*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8wb_fixed:
2521*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16wb_fixed:
2522*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32wb_fixed:
2523*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64wb_fixed:
2524*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8Twb_fixed:
2525*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16Twb_fixed:
2526*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32Twb_fixed:
2527*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64Twb_fixed:
2528*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8Qwb_fixed:
2529*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16Qwb_fixed:
2530*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32Qwb_fixed:
2531*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64Qwb_fixed:
2532*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d8wb_register:
2533*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d16wb_register:
2534*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d32wb_register:
2535*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1d64wb_register:
2536*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q8wb_fixed:
2537*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q16wb_fixed:
2538*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q32wb_fixed:
2539*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q64wb_fixed:
2540*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q8wb_register:
2541*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q16wb_register:
2542*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q32wb_register:
2543*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1q64wb_register:
2544*9a0e4156SSadaf Ebrahimi 			// The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2545*9a0e4156SSadaf Ebrahimi 			// variant encodes Rm == 0xf. Anything else is a register offset post-
2546*9a0e4156SSadaf Ebrahimi 			// increment and we need to add the register operand to the instruction.
2547*9a0e4156SSadaf Ebrahimi 			if (Rm != 0xD && Rm != 0xF &&
2548*9a0e4156SSadaf Ebrahimi 					!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2549*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2550*9a0e4156SSadaf Ebrahimi 			break;
2551*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d8wb_fixed:
2552*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d16wb_fixed:
2553*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2d32wb_fixed:
2554*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b8wb_fixed:
2555*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b16wb_fixed:
2556*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2b32wb_fixed:
2557*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q8wb_fixed:
2558*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q16wb_fixed:
2559*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2q32wb_fixed:
2560*9a0e4156SSadaf Ebrahimi 			break;
2561*9a0e4156SSadaf Ebrahimi 	}
2562*9a0e4156SSadaf Ebrahimi 
2563*9a0e4156SSadaf Ebrahimi 	return S;
2564*9a0e4156SSadaf Ebrahimi }
2565*9a0e4156SSadaf Ebrahimi 
DecodeVLDST1Instruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2566*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
2567*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2568*9a0e4156SSadaf Ebrahimi {
2569*9a0e4156SSadaf Ebrahimi 	unsigned load;
2570*9a0e4156SSadaf Ebrahimi 	unsigned type = fieldFromInstruction_4(Insn, 8, 4);
2571*9a0e4156SSadaf Ebrahimi 	unsigned align = fieldFromInstruction_4(Insn, 4, 2);
2572*9a0e4156SSadaf Ebrahimi 	if (type == 6 && (align & 2)) return MCDisassembler_Fail;
2573*9a0e4156SSadaf Ebrahimi 	if (type == 7 && (align & 2)) return MCDisassembler_Fail;
2574*9a0e4156SSadaf Ebrahimi 	if (type == 10 && align == 3) return MCDisassembler_Fail;
2575*9a0e4156SSadaf Ebrahimi 
2576*9a0e4156SSadaf Ebrahimi 	load = fieldFromInstruction_4(Insn, 21, 1);
2577*9a0e4156SSadaf Ebrahimi 	return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2578*9a0e4156SSadaf Ebrahimi 		: DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2579*9a0e4156SSadaf Ebrahimi }
2580*9a0e4156SSadaf Ebrahimi 
DecodeVLDST2Instruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2581*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
2582*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2583*9a0e4156SSadaf Ebrahimi {
2584*9a0e4156SSadaf Ebrahimi 	unsigned type, align, load;
2585*9a0e4156SSadaf Ebrahimi 	unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2586*9a0e4156SSadaf Ebrahimi 	if (size == 3) return MCDisassembler_Fail;
2587*9a0e4156SSadaf Ebrahimi 
2588*9a0e4156SSadaf Ebrahimi 	type = fieldFromInstruction_4(Insn, 8, 4);
2589*9a0e4156SSadaf Ebrahimi 	align = fieldFromInstruction_4(Insn, 4, 2);
2590*9a0e4156SSadaf Ebrahimi 	if (type == 8 && align == 3) return MCDisassembler_Fail;
2591*9a0e4156SSadaf Ebrahimi 	if (type == 9 && align == 3) return MCDisassembler_Fail;
2592*9a0e4156SSadaf Ebrahimi 
2593*9a0e4156SSadaf Ebrahimi 	load = fieldFromInstruction_4(Insn, 21, 1);
2594*9a0e4156SSadaf Ebrahimi 	return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2595*9a0e4156SSadaf Ebrahimi 		: DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2596*9a0e4156SSadaf Ebrahimi }
2597*9a0e4156SSadaf Ebrahimi 
DecodeVLDST3Instruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2598*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
2599*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2600*9a0e4156SSadaf Ebrahimi {
2601*9a0e4156SSadaf Ebrahimi 	unsigned align, load;
2602*9a0e4156SSadaf Ebrahimi 	unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2603*9a0e4156SSadaf Ebrahimi 	if (size == 3) return MCDisassembler_Fail;
2604*9a0e4156SSadaf Ebrahimi 
2605*9a0e4156SSadaf Ebrahimi 	align = fieldFromInstruction_4(Insn, 4, 2);
2606*9a0e4156SSadaf Ebrahimi 	if (align & 2) return MCDisassembler_Fail;
2607*9a0e4156SSadaf Ebrahimi 
2608*9a0e4156SSadaf Ebrahimi 	load = fieldFromInstruction_4(Insn, 21, 1);
2609*9a0e4156SSadaf Ebrahimi 	return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2610*9a0e4156SSadaf Ebrahimi 		: DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2611*9a0e4156SSadaf Ebrahimi }
2612*9a0e4156SSadaf Ebrahimi 
DecodeVLDST4Instruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2613*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
2614*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2615*9a0e4156SSadaf Ebrahimi {
2616*9a0e4156SSadaf Ebrahimi 	unsigned load;
2617*9a0e4156SSadaf Ebrahimi 	unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2618*9a0e4156SSadaf Ebrahimi 	if (size == 3) return MCDisassembler_Fail;
2619*9a0e4156SSadaf Ebrahimi 
2620*9a0e4156SSadaf Ebrahimi 	load = fieldFromInstruction_4(Insn, 21, 1);
2621*9a0e4156SSadaf Ebrahimi 	return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2622*9a0e4156SSadaf Ebrahimi 		: DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2623*9a0e4156SSadaf Ebrahimi }
2624*9a0e4156SSadaf Ebrahimi 
DecodeVSTInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2625*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
2626*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2627*9a0e4156SSadaf Ebrahimi {
2628*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2629*9a0e4156SSadaf Ebrahimi 	unsigned wb, Rn, Rm;
2630*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2631*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2632*9a0e4156SSadaf Ebrahimi 	wb = fieldFromInstruction_4(Insn, 16, 4);
2633*9a0e4156SSadaf Ebrahimi 	Rn = fieldFromInstruction_4(Insn, 16, 4);
2634*9a0e4156SSadaf Ebrahimi 	Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2635*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
2636*9a0e4156SSadaf Ebrahimi 
2637*9a0e4156SSadaf Ebrahimi 	// Writeback Operand
2638*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2639*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8wb_fixed:
2640*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16wb_fixed:
2641*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32wb_fixed:
2642*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64wb_fixed:
2643*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8wb_register:
2644*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16wb_register:
2645*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32wb_register:
2646*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64wb_register:
2647*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q8wb_fixed:
2648*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q16wb_fixed:
2649*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q32wb_fixed:
2650*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q64wb_fixed:
2651*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q8wb_register:
2652*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q16wb_register:
2653*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q32wb_register:
2654*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q64wb_register:
2655*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8Twb_fixed:
2656*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16Twb_fixed:
2657*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32Twb_fixed:
2658*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64Twb_fixed:
2659*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8Twb_register:
2660*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16Twb_register:
2661*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32Twb_register:
2662*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64Twb_register:
2663*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8Qwb_fixed:
2664*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16Qwb_fixed:
2665*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32Qwb_fixed:
2666*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64Qwb_fixed:
2667*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8Qwb_register:
2668*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16Qwb_register:
2669*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32Qwb_register:
2670*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64Qwb_register:
2671*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d8wb_fixed:
2672*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d16wb_fixed:
2673*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d32wb_fixed:
2674*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d8wb_register:
2675*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d16wb_register:
2676*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d32wb_register:
2677*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q8wb_fixed:
2678*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q16wb_fixed:
2679*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q32wb_fixed:
2680*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q8wb_register:
2681*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q16wb_register:
2682*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q32wb_register:
2683*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b8wb_fixed:
2684*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b16wb_fixed:
2685*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b32wb_fixed:
2686*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b8wb_register:
2687*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b16wb_register:
2688*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b32wb_register:
2689*9a0e4156SSadaf Ebrahimi 			if (Rm == 0xF)
2690*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2691*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateImm0(Inst, 0);
2692*9a0e4156SSadaf Ebrahimi 			break;
2693*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d8_UPD:
2694*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d16_UPD:
2695*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d32_UPD:
2696*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q8_UPD:
2697*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q16_UPD:
2698*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q32_UPD:
2699*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d8_UPD:
2700*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d16_UPD:
2701*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d32_UPD:
2702*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q8_UPD:
2703*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q16_UPD:
2704*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q32_UPD:
2705*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2706*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2707*9a0e4156SSadaf Ebrahimi 			break;
2708*9a0e4156SSadaf Ebrahimi 		default:
2709*9a0e4156SSadaf Ebrahimi 			break;
2710*9a0e4156SSadaf Ebrahimi 	}
2711*9a0e4156SSadaf Ebrahimi 
2712*9a0e4156SSadaf Ebrahimi 	// AddrMode6 Base (register+alignment)
2713*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2714*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2715*9a0e4156SSadaf Ebrahimi 
2716*9a0e4156SSadaf Ebrahimi 	// AddrMode6 Offset (register)
2717*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2718*9a0e4156SSadaf Ebrahimi 		default:
2719*9a0e4156SSadaf Ebrahimi 			if (Rm == 0xD)
2720*9a0e4156SSadaf Ebrahimi 				MCOperand_CreateReg0(Inst, 0);
2721*9a0e4156SSadaf Ebrahimi 			else if (Rm != 0xF) {
2722*9a0e4156SSadaf Ebrahimi 				if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2723*9a0e4156SSadaf Ebrahimi 					return MCDisassembler_Fail;
2724*9a0e4156SSadaf Ebrahimi 			}
2725*9a0e4156SSadaf Ebrahimi 			break;
2726*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8wb_fixed:
2727*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16wb_fixed:
2728*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32wb_fixed:
2729*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64wb_fixed:
2730*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q8wb_fixed:
2731*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q16wb_fixed:
2732*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q32wb_fixed:
2733*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q64wb_fixed:
2734*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8Twb_fixed:
2735*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16Twb_fixed:
2736*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32Twb_fixed:
2737*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64Twb_fixed:
2738*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d8Qwb_fixed:
2739*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d16Qwb_fixed:
2740*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d32Qwb_fixed:
2741*9a0e4156SSadaf Ebrahimi 		case ARM_VST1d64Qwb_fixed:
2742*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d8wb_fixed:
2743*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d16wb_fixed:
2744*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d32wb_fixed:
2745*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q8wb_fixed:
2746*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q16wb_fixed:
2747*9a0e4156SSadaf Ebrahimi 		case ARM_VST2q32wb_fixed:
2748*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b8wb_fixed:
2749*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b16wb_fixed:
2750*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b32wb_fixed:
2751*9a0e4156SSadaf Ebrahimi 			break;
2752*9a0e4156SSadaf Ebrahimi 	}
2753*9a0e4156SSadaf Ebrahimi 
2754*9a0e4156SSadaf Ebrahimi 
2755*9a0e4156SSadaf Ebrahimi 	// First input register
2756*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2757*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q16:
2758*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q32:
2759*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q64:
2760*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q8:
2761*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q16wb_fixed:
2762*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q16wb_register:
2763*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q32wb_fixed:
2764*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q32wb_register:
2765*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q64wb_fixed:
2766*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q64wb_register:
2767*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q8wb_fixed:
2768*9a0e4156SSadaf Ebrahimi 		case ARM_VST1q8wb_register:
2769*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d16:
2770*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d32:
2771*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d8:
2772*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d16wb_fixed:
2773*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d16wb_register:
2774*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d32wb_fixed:
2775*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d32wb_register:
2776*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d8wb_fixed:
2777*9a0e4156SSadaf Ebrahimi 		case ARM_VST2d8wb_register:
2778*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2779*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2780*9a0e4156SSadaf Ebrahimi 			break;
2781*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b16:
2782*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b32:
2783*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b8:
2784*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b16wb_fixed:
2785*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b16wb_register:
2786*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b32wb_fixed:
2787*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b32wb_register:
2788*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b8wb_fixed:
2789*9a0e4156SSadaf Ebrahimi 		case ARM_VST2b8wb_register:
2790*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2791*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2792*9a0e4156SSadaf Ebrahimi 			break;
2793*9a0e4156SSadaf Ebrahimi 		default:
2794*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2795*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2796*9a0e4156SSadaf Ebrahimi 	}
2797*9a0e4156SSadaf Ebrahimi 
2798*9a0e4156SSadaf Ebrahimi 	// Second input register
2799*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2800*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d8:
2801*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d16:
2802*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d32:
2803*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d8_UPD:
2804*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d16_UPD:
2805*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d32_UPD:
2806*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d8:
2807*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d16:
2808*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d32:
2809*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d8_UPD:
2810*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d16_UPD:
2811*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d32_UPD:
2812*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2813*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2814*9a0e4156SSadaf Ebrahimi 			break;
2815*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q8:
2816*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q16:
2817*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q32:
2818*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q8_UPD:
2819*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q16_UPD:
2820*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q32_UPD:
2821*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q8:
2822*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q16:
2823*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q32:
2824*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q8_UPD:
2825*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q16_UPD:
2826*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q32_UPD:
2827*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2828*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2829*9a0e4156SSadaf Ebrahimi 			break;
2830*9a0e4156SSadaf Ebrahimi 		default:
2831*9a0e4156SSadaf Ebrahimi 			break;
2832*9a0e4156SSadaf Ebrahimi 	}
2833*9a0e4156SSadaf Ebrahimi 
2834*9a0e4156SSadaf Ebrahimi 	// Third input register
2835*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2836*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d8:
2837*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d16:
2838*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d32:
2839*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d8_UPD:
2840*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d16_UPD:
2841*9a0e4156SSadaf Ebrahimi 		case ARM_VST3d32_UPD:
2842*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d8:
2843*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d16:
2844*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d32:
2845*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d8_UPD:
2846*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d16_UPD:
2847*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d32_UPD:
2848*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2849*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2850*9a0e4156SSadaf Ebrahimi 			break;
2851*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q8:
2852*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q16:
2853*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q32:
2854*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q8_UPD:
2855*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q16_UPD:
2856*9a0e4156SSadaf Ebrahimi 		case ARM_VST3q32_UPD:
2857*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q8:
2858*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q16:
2859*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q32:
2860*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q8_UPD:
2861*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q16_UPD:
2862*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q32_UPD:
2863*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2864*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2865*9a0e4156SSadaf Ebrahimi 			break;
2866*9a0e4156SSadaf Ebrahimi 		default:
2867*9a0e4156SSadaf Ebrahimi 			break;
2868*9a0e4156SSadaf Ebrahimi 	}
2869*9a0e4156SSadaf Ebrahimi 
2870*9a0e4156SSadaf Ebrahimi 	// Fourth input register
2871*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2872*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d8:
2873*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d16:
2874*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d32:
2875*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d8_UPD:
2876*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d16_UPD:
2877*9a0e4156SSadaf Ebrahimi 		case ARM_VST4d32_UPD:
2878*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2879*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2880*9a0e4156SSadaf Ebrahimi 			break;
2881*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q8:
2882*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q16:
2883*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q32:
2884*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q8_UPD:
2885*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q16_UPD:
2886*9a0e4156SSadaf Ebrahimi 		case ARM_VST4q32_UPD:
2887*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2888*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2889*9a0e4156SSadaf Ebrahimi 			break;
2890*9a0e4156SSadaf Ebrahimi 		default:
2891*9a0e4156SSadaf Ebrahimi 			break;
2892*9a0e4156SSadaf Ebrahimi 	}
2893*9a0e4156SSadaf Ebrahimi 
2894*9a0e4156SSadaf Ebrahimi 	return S;
2895*9a0e4156SSadaf Ebrahimi }
2896*9a0e4156SSadaf Ebrahimi 
DecodeVLD1DupInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2897*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
2898*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2899*9a0e4156SSadaf Ebrahimi {
2900*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2901*9a0e4156SSadaf Ebrahimi 	unsigned Rn, Rm, align, size;
2902*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2903*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2904*9a0e4156SSadaf Ebrahimi 	Rn = fieldFromInstruction_4(Insn, 16, 4);
2905*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
2906*9a0e4156SSadaf Ebrahimi 	align = fieldFromInstruction_4(Insn, 4, 1);
2907*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 6, 2);
2908*9a0e4156SSadaf Ebrahimi 
2909*9a0e4156SSadaf Ebrahimi 	if (size == 0 && align == 1)
2910*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2911*9a0e4156SSadaf Ebrahimi 	align *= (1 << size);
2912*9a0e4156SSadaf Ebrahimi 
2913*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2914*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1DUPq16: case ARM_VLD1DUPq32: case ARM_VLD1DUPq8:
2915*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1DUPq16wb_fixed: case ARM_VLD1DUPq16wb_register:
2916*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1DUPq32wb_fixed: case ARM_VLD1DUPq32wb_register:
2917*9a0e4156SSadaf Ebrahimi 		case ARM_VLD1DUPq8wb_fixed: case ARM_VLD1DUPq8wb_register:
2918*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2919*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2920*9a0e4156SSadaf Ebrahimi 			break;
2921*9a0e4156SSadaf Ebrahimi 		default:
2922*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2923*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2924*9a0e4156SSadaf Ebrahimi 			break;
2925*9a0e4156SSadaf Ebrahimi 	}
2926*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
2927*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2928*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
2929*9a0e4156SSadaf Ebrahimi 	}
2930*9a0e4156SSadaf Ebrahimi 
2931*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2932*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2933*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
2934*9a0e4156SSadaf Ebrahimi 
2935*9a0e4156SSadaf Ebrahimi 	// The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2936*9a0e4156SSadaf Ebrahimi 	// variant encodes Rm == 0xf. Anything else is a register offset post-
2937*9a0e4156SSadaf Ebrahimi 	// increment and we need to add the register operand to the instruction.
2938*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xD && Rm != 0xF &&
2939*9a0e4156SSadaf Ebrahimi 			!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2940*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2941*9a0e4156SSadaf Ebrahimi 
2942*9a0e4156SSadaf Ebrahimi 	return S;
2943*9a0e4156SSadaf Ebrahimi }
2944*9a0e4156SSadaf Ebrahimi 
DecodeVLD2DupInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2945*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
2946*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2947*9a0e4156SSadaf Ebrahimi {
2948*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2949*9a0e4156SSadaf Ebrahimi 	unsigned Rn, Rm, align, size;
2950*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2951*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2952*9a0e4156SSadaf Ebrahimi 	Rn = fieldFromInstruction_4(Insn, 16, 4);
2953*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
2954*9a0e4156SSadaf Ebrahimi 	align = fieldFromInstruction_4(Insn, 4, 1);
2955*9a0e4156SSadaf Ebrahimi 	size = 1 << fieldFromInstruction_4(Insn, 6, 2);
2956*9a0e4156SSadaf Ebrahimi 	align *= 2*size;
2957*9a0e4156SSadaf Ebrahimi 
2958*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
2959*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2DUPd16: case ARM_VLD2DUPd32: case ARM_VLD2DUPd8:
2960*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2DUPd16wb_fixed: case ARM_VLD2DUPd16wb_register:
2961*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2DUPd32wb_fixed: case ARM_VLD2DUPd32wb_register:
2962*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2DUPd8wb_fixed: case ARM_VLD2DUPd8wb_register:
2963*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2964*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2965*9a0e4156SSadaf Ebrahimi 			break;
2966*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2DUPd16x2: case ARM_VLD2DUPd32x2: case ARM_VLD2DUPd8x2:
2967*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2DUPd16x2wb_fixed: case ARM_VLD2DUPd16x2wb_register:
2968*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2DUPd32x2wb_fixed: case ARM_VLD2DUPd32x2wb_register:
2969*9a0e4156SSadaf Ebrahimi 		case ARM_VLD2DUPd8x2wb_fixed: case ARM_VLD2DUPd8x2wb_register:
2970*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2971*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2972*9a0e4156SSadaf Ebrahimi 			break;
2973*9a0e4156SSadaf Ebrahimi 		default:
2974*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2975*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
2976*9a0e4156SSadaf Ebrahimi 			break;
2977*9a0e4156SSadaf Ebrahimi 	}
2978*9a0e4156SSadaf Ebrahimi 
2979*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF)
2980*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, 0);
2981*9a0e4156SSadaf Ebrahimi 
2982*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2983*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
2984*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
2985*9a0e4156SSadaf Ebrahimi 
2986*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xD && Rm != 0xF) {
2987*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2988*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
2989*9a0e4156SSadaf Ebrahimi 	}
2990*9a0e4156SSadaf Ebrahimi 
2991*9a0e4156SSadaf Ebrahimi 	return S;
2992*9a0e4156SSadaf Ebrahimi }
2993*9a0e4156SSadaf Ebrahimi 
DecodeVLD3DupInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)2994*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
2995*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
2996*9a0e4156SSadaf Ebrahimi {
2997*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
2998*9a0e4156SSadaf Ebrahimi 	unsigned Rn, Rm, inc;
2999*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3000*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3001*9a0e4156SSadaf Ebrahimi 	Rn = fieldFromInstruction_4(Insn, 16, 4);
3002*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
3003*9a0e4156SSadaf Ebrahimi 	inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3004*9a0e4156SSadaf Ebrahimi 
3005*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3006*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3007*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
3008*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3009*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
3010*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3011*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
3012*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3013*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3014*9a0e4156SSadaf Ebrahimi 	}
3015*9a0e4156SSadaf Ebrahimi 
3016*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3017*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3018*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, 0);
3019*9a0e4156SSadaf Ebrahimi 
3020*9a0e4156SSadaf Ebrahimi 	if (Rm == 0xD)
3021*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, 0);
3022*9a0e4156SSadaf Ebrahimi 	else if (Rm != 0xF) {
3023*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3024*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3025*9a0e4156SSadaf Ebrahimi 	}
3026*9a0e4156SSadaf Ebrahimi 
3027*9a0e4156SSadaf Ebrahimi 	return S;
3028*9a0e4156SSadaf Ebrahimi }
3029*9a0e4156SSadaf Ebrahimi 
DecodeVLD4DupInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3030*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3031*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3032*9a0e4156SSadaf Ebrahimi {
3033*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3034*9a0e4156SSadaf Ebrahimi 	unsigned Rn, Rm, size, inc, align;
3035*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3036*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3037*9a0e4156SSadaf Ebrahimi 	Rn = fieldFromInstruction_4(Insn, 16, 4);
3038*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
3039*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 6, 2);
3040*9a0e4156SSadaf Ebrahimi 	inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3041*9a0e4156SSadaf Ebrahimi 	align = fieldFromInstruction_4(Insn, 4, 1);
3042*9a0e4156SSadaf Ebrahimi 
3043*9a0e4156SSadaf Ebrahimi 	if (size == 0x3) {
3044*9a0e4156SSadaf Ebrahimi 		if (align == 0)
3045*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3046*9a0e4156SSadaf Ebrahimi 		align = 16;
3047*9a0e4156SSadaf Ebrahimi 	} else {
3048*9a0e4156SSadaf Ebrahimi 		if (size == 2) {
3049*9a0e4156SSadaf Ebrahimi 			align *= 8;
3050*9a0e4156SSadaf Ebrahimi 		} else {
3051*9a0e4156SSadaf Ebrahimi 			size = 1 << size;
3052*9a0e4156SSadaf Ebrahimi 			align *= 4 * size;
3053*9a0e4156SSadaf Ebrahimi 		}
3054*9a0e4156SSadaf Ebrahimi 	}
3055*9a0e4156SSadaf Ebrahimi 
3056*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3057*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3058*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
3059*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3060*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
3061*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3062*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
3063*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3064*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
3065*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3066*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3067*9a0e4156SSadaf Ebrahimi 	}
3068*9a0e4156SSadaf Ebrahimi 
3069*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3070*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3071*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
3072*9a0e4156SSadaf Ebrahimi 
3073*9a0e4156SSadaf Ebrahimi 	if (Rm == 0xD)
3074*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, 0);
3075*9a0e4156SSadaf Ebrahimi 	else if (Rm != 0xF) {
3076*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3077*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3078*9a0e4156SSadaf Ebrahimi 	}
3079*9a0e4156SSadaf Ebrahimi 
3080*9a0e4156SSadaf Ebrahimi 	return S;
3081*9a0e4156SSadaf Ebrahimi }
3082*9a0e4156SSadaf Ebrahimi 
DecodeNEONModImmInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3083*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeNEONModImmInstruction(MCInst *Inst, unsigned Insn,
3084*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3085*9a0e4156SSadaf Ebrahimi {
3086*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3087*9a0e4156SSadaf Ebrahimi 	unsigned imm, Q;
3088*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3089*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3090*9a0e4156SSadaf Ebrahimi 	imm = fieldFromInstruction_4(Insn, 0, 4);
3091*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3092*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3093*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3094*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3095*9a0e4156SSadaf Ebrahimi 	Q = fieldFromInstruction_4(Insn, 6, 1);
3096*9a0e4156SSadaf Ebrahimi 
3097*9a0e4156SSadaf Ebrahimi 	if (Q) {
3098*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3099*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3100*9a0e4156SSadaf Ebrahimi 	} else {
3101*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3102*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3103*9a0e4156SSadaf Ebrahimi 	}
3104*9a0e4156SSadaf Ebrahimi 
3105*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3106*9a0e4156SSadaf Ebrahimi 
3107*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3108*9a0e4156SSadaf Ebrahimi 		case ARM_VORRiv4i16:
3109*9a0e4156SSadaf Ebrahimi 		case ARM_VORRiv2i32:
3110*9a0e4156SSadaf Ebrahimi 		case ARM_VBICiv4i16:
3111*9a0e4156SSadaf Ebrahimi 		case ARM_VBICiv2i32:
3112*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3113*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3114*9a0e4156SSadaf Ebrahimi 			break;
3115*9a0e4156SSadaf Ebrahimi 		case ARM_VORRiv8i16:
3116*9a0e4156SSadaf Ebrahimi 		case ARM_VORRiv4i32:
3117*9a0e4156SSadaf Ebrahimi 		case ARM_VBICiv8i16:
3118*9a0e4156SSadaf Ebrahimi 		case ARM_VBICiv4i32:
3119*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3120*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3121*9a0e4156SSadaf Ebrahimi 			break;
3122*9a0e4156SSadaf Ebrahimi 		default:
3123*9a0e4156SSadaf Ebrahimi 			break;
3124*9a0e4156SSadaf Ebrahimi 	}
3125*9a0e4156SSadaf Ebrahimi 
3126*9a0e4156SSadaf Ebrahimi 	return S;
3127*9a0e4156SSadaf Ebrahimi }
3128*9a0e4156SSadaf Ebrahimi 
DecodeVSHLMaxInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3129*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3130*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3131*9a0e4156SSadaf Ebrahimi {
3132*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3133*9a0e4156SSadaf Ebrahimi 	unsigned Rm, size;
3134*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3135*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3136*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
3137*9a0e4156SSadaf Ebrahimi 	Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3138*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 18, 2);
3139*9a0e4156SSadaf Ebrahimi 
3140*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3141*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3142*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3143*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3144*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, 8 << size);
3145*9a0e4156SSadaf Ebrahimi 
3146*9a0e4156SSadaf Ebrahimi 	return S;
3147*9a0e4156SSadaf Ebrahimi }
3148*9a0e4156SSadaf Ebrahimi 
DecodeShiftRight8Imm(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3149*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3150*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3151*9a0e4156SSadaf Ebrahimi {
3152*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, 8 - Val);
3153*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3154*9a0e4156SSadaf Ebrahimi }
3155*9a0e4156SSadaf Ebrahimi 
DecodeShiftRight16Imm(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3156*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3157*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3158*9a0e4156SSadaf Ebrahimi {
3159*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, 16 - Val);
3160*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3161*9a0e4156SSadaf Ebrahimi }
3162*9a0e4156SSadaf Ebrahimi 
DecodeShiftRight32Imm(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3163*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3164*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3165*9a0e4156SSadaf Ebrahimi {
3166*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, 32 - Val);
3167*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3168*9a0e4156SSadaf Ebrahimi }
3169*9a0e4156SSadaf Ebrahimi 
DecodeShiftRight64Imm(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3170*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3171*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3172*9a0e4156SSadaf Ebrahimi {
3173*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, 64 - Val);
3174*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3175*9a0e4156SSadaf Ebrahimi }
3176*9a0e4156SSadaf Ebrahimi 
DecodeTBLInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3177*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3178*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3179*9a0e4156SSadaf Ebrahimi {
3180*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3181*9a0e4156SSadaf Ebrahimi 	unsigned Rn, Rm, op;
3182*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3183*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3184*9a0e4156SSadaf Ebrahimi 	Rn = fieldFromInstruction_4(Insn, 16, 4);
3185*9a0e4156SSadaf Ebrahimi 	Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3186*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
3187*9a0e4156SSadaf Ebrahimi 	Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3188*9a0e4156SSadaf Ebrahimi 	op = fieldFromInstruction_4(Insn, 6, 1);
3189*9a0e4156SSadaf Ebrahimi 
3190*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3191*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3192*9a0e4156SSadaf Ebrahimi 	if (op) {
3193*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3194*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail; // Writeback
3195*9a0e4156SSadaf Ebrahimi 	}
3196*9a0e4156SSadaf Ebrahimi 
3197*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3198*9a0e4156SSadaf Ebrahimi 		case ARM_VTBL2:
3199*9a0e4156SSadaf Ebrahimi 		case ARM_VTBX2:
3200*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
3201*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3202*9a0e4156SSadaf Ebrahimi 			break;
3203*9a0e4156SSadaf Ebrahimi 		default:
3204*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3205*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3206*9a0e4156SSadaf Ebrahimi 	}
3207*9a0e4156SSadaf Ebrahimi 
3208*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3209*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3210*9a0e4156SSadaf Ebrahimi 
3211*9a0e4156SSadaf Ebrahimi 	return S;
3212*9a0e4156SSadaf Ebrahimi }
3213*9a0e4156SSadaf Ebrahimi 
DecodeThumbAddSpecialReg(MCInst * Inst,uint16_t Insn,uint64_t Address,const void * Decoder)3214*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3215*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3216*9a0e4156SSadaf Ebrahimi {
3217*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3218*9a0e4156SSadaf Ebrahimi 
3219*9a0e4156SSadaf Ebrahimi 	unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3220*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3221*9a0e4156SSadaf Ebrahimi 
3222*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3223*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3224*9a0e4156SSadaf Ebrahimi 
3225*9a0e4156SSadaf Ebrahimi 	switch(MCInst_getOpcode(Inst)) {
3226*9a0e4156SSadaf Ebrahimi 		default:
3227*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3228*9a0e4156SSadaf Ebrahimi 		case ARM_tADR:
3229*9a0e4156SSadaf Ebrahimi 			break; // tADR does not explicitly represent the PC as an operand.
3230*9a0e4156SSadaf Ebrahimi 		case ARM_tADDrSPi:
3231*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, ARM_SP);
3232*9a0e4156SSadaf Ebrahimi 			break;
3233*9a0e4156SSadaf Ebrahimi 	}
3234*9a0e4156SSadaf Ebrahimi 
3235*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3236*9a0e4156SSadaf Ebrahimi 	return S;
3237*9a0e4156SSadaf Ebrahimi }
3238*9a0e4156SSadaf Ebrahimi 
DecodeThumbBROperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3239*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
3240*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3241*9a0e4156SSadaf Ebrahimi {
3242*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, SignExtend32(Val << 1, 12));
3243*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3244*9a0e4156SSadaf Ebrahimi }
3245*9a0e4156SSadaf Ebrahimi 
DecodeT2BROperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3246*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
3247*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3248*9a0e4156SSadaf Ebrahimi {
3249*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, SignExtend32(Val, 21));
3250*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3251*9a0e4156SSadaf Ebrahimi }
3252*9a0e4156SSadaf Ebrahimi 
DecodeThumbCmpBROperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3253*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
3254*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3255*9a0e4156SSadaf Ebrahimi {
3256*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val << 1);
3257*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3258*9a0e4156SSadaf Ebrahimi }
3259*9a0e4156SSadaf Ebrahimi 
DecodeThumbAddrModeRR(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3260*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
3261*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3262*9a0e4156SSadaf Ebrahimi {
3263*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3264*9a0e4156SSadaf Ebrahimi 
3265*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
3266*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
3267*9a0e4156SSadaf Ebrahimi 
3268*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3269*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3270*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
3271*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3272*9a0e4156SSadaf Ebrahimi 
3273*9a0e4156SSadaf Ebrahimi 	return S;
3274*9a0e4156SSadaf Ebrahimi }
3275*9a0e4156SSadaf Ebrahimi 
DecodeThumbAddrModeIS(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3276*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
3277*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3278*9a0e4156SSadaf Ebrahimi {
3279*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3280*9a0e4156SSadaf Ebrahimi 
3281*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
3282*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 3, 5);
3283*9a0e4156SSadaf Ebrahimi 
3284*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3285*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3286*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3287*9a0e4156SSadaf Ebrahimi 
3288*9a0e4156SSadaf Ebrahimi 	return S;
3289*9a0e4156SSadaf Ebrahimi }
3290*9a0e4156SSadaf Ebrahimi 
DecodeThumbAddrModePC(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3291*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
3292*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3293*9a0e4156SSadaf Ebrahimi {
3294*9a0e4156SSadaf Ebrahimi 	unsigned imm = Val << 2;
3295*9a0e4156SSadaf Ebrahimi 
3296*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3297*9a0e4156SSadaf Ebrahimi 	//tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
3298*9a0e4156SSadaf Ebrahimi 
3299*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3300*9a0e4156SSadaf Ebrahimi }
3301*9a0e4156SSadaf Ebrahimi 
DecodeThumbAddrModeSP(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3302*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
3303*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3304*9a0e4156SSadaf Ebrahimi {
3305*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, ARM_SP);
3306*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val);
3307*9a0e4156SSadaf Ebrahimi 
3308*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3309*9a0e4156SSadaf Ebrahimi }
3310*9a0e4156SSadaf Ebrahimi 
DecodeT2AddrModeSOReg(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3311*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
3312*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3313*9a0e4156SSadaf Ebrahimi {
3314*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3315*9a0e4156SSadaf Ebrahimi 
3316*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
3317*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
3318*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 0, 2);
3319*9a0e4156SSadaf Ebrahimi 
3320*9a0e4156SSadaf Ebrahimi 	// Thumb stores cannot use PC as dest register.
3321*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3322*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRHs:
3323*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRBs:
3324*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRs:
3325*9a0e4156SSadaf Ebrahimi 			if (Rn == 15)
3326*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3327*9a0e4156SSadaf Ebrahimi 		default:
3328*9a0e4156SSadaf Ebrahimi 			break;
3329*9a0e4156SSadaf Ebrahimi 	}
3330*9a0e4156SSadaf Ebrahimi 
3331*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3332*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3333*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3334*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3335*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3336*9a0e4156SSadaf Ebrahimi 
3337*9a0e4156SSadaf Ebrahimi 	return S;
3338*9a0e4156SSadaf Ebrahimi }
3339*9a0e4156SSadaf Ebrahimi 
DecodeT2LoadShift(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3340*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
3341*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3342*9a0e4156SSadaf Ebrahimi {
3343*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3344*9a0e4156SSadaf Ebrahimi 	unsigned addrmode;
3345*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3346*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3347*9a0e4156SSadaf Ebrahimi 	uint64_t featureBits = ARM_getFeatureBits(Inst->csh->mode);
3348*9a0e4156SSadaf Ebrahimi 	bool hasMP = ((featureBits & ARM_FeatureMP) != 0);
3349*9a0e4156SSadaf Ebrahimi 	bool hasV7Ops = ((featureBits & ARM_HasV7Ops) != 0);
3350*9a0e4156SSadaf Ebrahimi 
3351*9a0e4156SSadaf Ebrahimi 	if (Rn == 15) {
3352*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3353*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRBs:
3354*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3355*9a0e4156SSadaf Ebrahimi 				break;
3356*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRHs:
3357*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3358*9a0e4156SSadaf Ebrahimi 				break;
3359*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSHs:
3360*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3361*9a0e4156SSadaf Ebrahimi 				break;
3362*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSBs:
3363*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3364*9a0e4156SSadaf Ebrahimi 				break;
3365*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRs:
3366*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRpci);
3367*9a0e4156SSadaf Ebrahimi 				break;
3368*9a0e4156SSadaf Ebrahimi 			case ARM_t2PLDs:
3369*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLDpci);
3370*9a0e4156SSadaf Ebrahimi 				break;
3371*9a0e4156SSadaf Ebrahimi 			case ARM_t2PLIs:
3372*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLIpci);
3373*9a0e4156SSadaf Ebrahimi 				break;
3374*9a0e4156SSadaf Ebrahimi 			default:
3375*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3376*9a0e4156SSadaf Ebrahimi 		}
3377*9a0e4156SSadaf Ebrahimi 
3378*9a0e4156SSadaf Ebrahimi 		return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3379*9a0e4156SSadaf Ebrahimi 	}
3380*9a0e4156SSadaf Ebrahimi 
3381*9a0e4156SSadaf Ebrahimi 	if (Rt == 15) {
3382*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3383*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSHs:
3384*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3385*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRHs:
3386*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLDWs);
3387*9a0e4156SSadaf Ebrahimi 				break;
3388*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSBs:
3389*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLIs);
3390*9a0e4156SSadaf Ebrahimi 			default:
3391*9a0e4156SSadaf Ebrahimi 				break;
3392*9a0e4156SSadaf Ebrahimi 		}
3393*9a0e4156SSadaf Ebrahimi 	}
3394*9a0e4156SSadaf Ebrahimi 
3395*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3396*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLDs:
3397*9a0e4156SSadaf Ebrahimi 			break;
3398*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLIs:
3399*9a0e4156SSadaf Ebrahimi 			if (!hasV7Ops)
3400*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3401*9a0e4156SSadaf Ebrahimi 			break;
3402*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLDWs:
3403*9a0e4156SSadaf Ebrahimi 			if (!hasV7Ops || !hasMP)
3404*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3405*9a0e4156SSadaf Ebrahimi 			break;
3406*9a0e4156SSadaf Ebrahimi 		default:
3407*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3408*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3409*9a0e4156SSadaf Ebrahimi 	}
3410*9a0e4156SSadaf Ebrahimi 
3411*9a0e4156SSadaf Ebrahimi 	addrmode = fieldFromInstruction_4(Insn, 4, 2);
3412*9a0e4156SSadaf Ebrahimi 	addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
3413*9a0e4156SSadaf Ebrahimi 	addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
3414*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
3415*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3416*9a0e4156SSadaf Ebrahimi 
3417*9a0e4156SSadaf Ebrahimi 	return S;
3418*9a0e4156SSadaf Ebrahimi }
3419*9a0e4156SSadaf Ebrahimi 
DecodeT2LoadImm8(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3420*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
3421*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void* Decoder)
3422*9a0e4156SSadaf Ebrahimi {
3423*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3424*9a0e4156SSadaf Ebrahimi 
3425*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3426*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3427*9a0e4156SSadaf Ebrahimi 	unsigned U = fieldFromInstruction_4(Insn, 9, 1);
3428*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
3429*9a0e4156SSadaf Ebrahimi 	unsigned add = fieldFromInstruction_4(Insn, 9, 1);
3430*9a0e4156SSadaf Ebrahimi 
3431*9a0e4156SSadaf Ebrahimi 	uint64_t featureBits = ARM_getFeatureBits(Inst->csh->mode);
3432*9a0e4156SSadaf Ebrahimi 	bool hasMP = ((featureBits & ARM_FeatureMP) != 0);
3433*9a0e4156SSadaf Ebrahimi 	bool hasV7Ops = ((featureBits & ARM_HasV7Ops) != 0);
3434*9a0e4156SSadaf Ebrahimi 
3435*9a0e4156SSadaf Ebrahimi 	imm |= (U << 8);
3436*9a0e4156SSadaf Ebrahimi 	imm |= (Rn << 9);
3437*9a0e4156SSadaf Ebrahimi 	if (Rn == 15) {
3438*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3439*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRi8:
3440*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRpci);
3441*9a0e4156SSadaf Ebrahimi 				break;
3442*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRBi8:
3443*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3444*9a0e4156SSadaf Ebrahimi 				break;
3445*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSBi8:
3446*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3447*9a0e4156SSadaf Ebrahimi 				break;
3448*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRHi8:
3449*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3450*9a0e4156SSadaf Ebrahimi 				break;
3451*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSHi8:
3452*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3453*9a0e4156SSadaf Ebrahimi 				break;
3454*9a0e4156SSadaf Ebrahimi 			case ARM_t2PLDi8:
3455*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLDpci);
3456*9a0e4156SSadaf Ebrahimi 				break;
3457*9a0e4156SSadaf Ebrahimi 			case ARM_t2PLIi8:
3458*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLIpci);
3459*9a0e4156SSadaf Ebrahimi 				break;
3460*9a0e4156SSadaf Ebrahimi 			default:
3461*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3462*9a0e4156SSadaf Ebrahimi 		}
3463*9a0e4156SSadaf Ebrahimi 		return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3464*9a0e4156SSadaf Ebrahimi 	}
3465*9a0e4156SSadaf Ebrahimi 
3466*9a0e4156SSadaf Ebrahimi 	if (Rt == 15) {
3467*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3468*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSHi8:
3469*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3470*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRHi8:
3471*9a0e4156SSadaf Ebrahimi 				if (!add)
3472*9a0e4156SSadaf Ebrahimi 					MCInst_setOpcode(Inst, ARM_t2PLDWi8);
3473*9a0e4156SSadaf Ebrahimi 				break;
3474*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSBi8:
3475*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLIi8);
3476*9a0e4156SSadaf Ebrahimi 				break;
3477*9a0e4156SSadaf Ebrahimi 			default:
3478*9a0e4156SSadaf Ebrahimi 				break;
3479*9a0e4156SSadaf Ebrahimi 		}
3480*9a0e4156SSadaf Ebrahimi 	}
3481*9a0e4156SSadaf Ebrahimi 
3482*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3483*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLDi8:
3484*9a0e4156SSadaf Ebrahimi 			break;
3485*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLIi8:
3486*9a0e4156SSadaf Ebrahimi 			if (!hasV7Ops)
3487*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3488*9a0e4156SSadaf Ebrahimi 			break;
3489*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLDWi8:
3490*9a0e4156SSadaf Ebrahimi 			if (!hasV7Ops || !hasMP)
3491*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3492*9a0e4156SSadaf Ebrahimi 			break;
3493*9a0e4156SSadaf Ebrahimi 		default:
3494*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3495*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3496*9a0e4156SSadaf Ebrahimi 	}
3497*9a0e4156SSadaf Ebrahimi 
3498*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3499*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3500*9a0e4156SSadaf Ebrahimi 	return S;
3501*9a0e4156SSadaf Ebrahimi }
3502*9a0e4156SSadaf Ebrahimi 
DecodeT2LoadImm12(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3503*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
3504*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void* Decoder)
3505*9a0e4156SSadaf Ebrahimi {
3506*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3507*9a0e4156SSadaf Ebrahimi 
3508*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3509*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3510*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
3511*9a0e4156SSadaf Ebrahimi 	uint64_t featureBits = ARM_getFeatureBits(Inst->csh->mode);
3512*9a0e4156SSadaf Ebrahimi 	bool hasMP = ((featureBits & ARM_FeatureMP) != 0);
3513*9a0e4156SSadaf Ebrahimi 	bool hasV7Ops = ((featureBits & ARM_HasV7Ops) != 0);
3514*9a0e4156SSadaf Ebrahimi 
3515*9a0e4156SSadaf Ebrahimi 	imm |= (Rn << 13);
3516*9a0e4156SSadaf Ebrahimi 
3517*9a0e4156SSadaf Ebrahimi 	if (Rn == 15) {
3518*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3519*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRi12:
3520*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRpci);
3521*9a0e4156SSadaf Ebrahimi 				break;
3522*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRHi12:
3523*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3524*9a0e4156SSadaf Ebrahimi 				break;
3525*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSHi12:
3526*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3527*9a0e4156SSadaf Ebrahimi 				break;
3528*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRBi12:
3529*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3530*9a0e4156SSadaf Ebrahimi 				break;
3531*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSBi12:
3532*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3533*9a0e4156SSadaf Ebrahimi 				break;
3534*9a0e4156SSadaf Ebrahimi 			case ARM_t2PLDi12:
3535*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLDpci);
3536*9a0e4156SSadaf Ebrahimi 				break;
3537*9a0e4156SSadaf Ebrahimi 			case ARM_t2PLIi12:
3538*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLIpci);
3539*9a0e4156SSadaf Ebrahimi 				break;
3540*9a0e4156SSadaf Ebrahimi 			default:
3541*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3542*9a0e4156SSadaf Ebrahimi 		}
3543*9a0e4156SSadaf Ebrahimi 		return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3544*9a0e4156SSadaf Ebrahimi 	}
3545*9a0e4156SSadaf Ebrahimi 
3546*9a0e4156SSadaf Ebrahimi 	if (Rt == 15) {
3547*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3548*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSHi12:
3549*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3550*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRHi12:
3551*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLDWi12);
3552*9a0e4156SSadaf Ebrahimi 				break;
3553*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSBi12:
3554*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLIi12);
3555*9a0e4156SSadaf Ebrahimi 				break;
3556*9a0e4156SSadaf Ebrahimi 			default:
3557*9a0e4156SSadaf Ebrahimi 				break;
3558*9a0e4156SSadaf Ebrahimi 		}
3559*9a0e4156SSadaf Ebrahimi 	}
3560*9a0e4156SSadaf Ebrahimi 
3561*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3562*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLDi12:
3563*9a0e4156SSadaf Ebrahimi 			break;
3564*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLIi12:
3565*9a0e4156SSadaf Ebrahimi 			if (!hasV7Ops)
3566*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3567*9a0e4156SSadaf Ebrahimi 			break;
3568*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLDWi12:
3569*9a0e4156SSadaf Ebrahimi 			if (!hasV7Ops || !hasMP)
3570*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3571*9a0e4156SSadaf Ebrahimi 			break;
3572*9a0e4156SSadaf Ebrahimi 		default:
3573*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3574*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3575*9a0e4156SSadaf Ebrahimi 	}
3576*9a0e4156SSadaf Ebrahimi 
3577*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
3578*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3579*9a0e4156SSadaf Ebrahimi 	return S;
3580*9a0e4156SSadaf Ebrahimi }
3581*9a0e4156SSadaf Ebrahimi 
DecodeT2LoadT(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3582*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn,
3583*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void* Decoder)
3584*9a0e4156SSadaf Ebrahimi {
3585*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3586*9a0e4156SSadaf Ebrahimi 
3587*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3588*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3589*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
3590*9a0e4156SSadaf Ebrahimi 	imm |= (Rn << 9);
3591*9a0e4156SSadaf Ebrahimi 
3592*9a0e4156SSadaf Ebrahimi 	if (Rn == 15) {
3593*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3594*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRT:
3595*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRpci);
3596*9a0e4156SSadaf Ebrahimi 				break;
3597*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRBT:
3598*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3599*9a0e4156SSadaf Ebrahimi 				break;
3600*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRHT:
3601*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3602*9a0e4156SSadaf Ebrahimi 				break;
3603*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSBT:
3604*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3605*9a0e4156SSadaf Ebrahimi 				break;
3606*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSHT:
3607*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3608*9a0e4156SSadaf Ebrahimi 				break;
3609*9a0e4156SSadaf Ebrahimi 			default:
3610*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3611*9a0e4156SSadaf Ebrahimi 		}
3612*9a0e4156SSadaf Ebrahimi 		return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3613*9a0e4156SSadaf Ebrahimi 	}
3614*9a0e4156SSadaf Ebrahimi 
3615*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3616*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3617*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3618*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3619*9a0e4156SSadaf Ebrahimi 	return S;
3620*9a0e4156SSadaf Ebrahimi }
3621*9a0e4156SSadaf Ebrahimi 
DecodeT2LoadLabel(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3622*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
3623*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void* Decoder)
3624*9a0e4156SSadaf Ebrahimi {
3625*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3626*9a0e4156SSadaf Ebrahimi 
3627*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3628*9a0e4156SSadaf Ebrahimi 	unsigned U = fieldFromInstruction_4(Insn, 23, 1);
3629*9a0e4156SSadaf Ebrahimi 	int imm = fieldFromInstruction_4(Insn, 0, 12);
3630*9a0e4156SSadaf Ebrahimi 	uint64_t featureBits = ARM_getFeatureBits(Inst->csh->mode);
3631*9a0e4156SSadaf Ebrahimi 	bool hasV7Ops = ((featureBits & ARM_HasV7Ops) != 0);
3632*9a0e4156SSadaf Ebrahimi 
3633*9a0e4156SSadaf Ebrahimi 	if (Rt == 15) {
3634*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3635*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRBpci:
3636*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRHpci:
3637*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLDpci);
3638*9a0e4156SSadaf Ebrahimi 				break;
3639*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSBpci:
3640*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2PLIpci);
3641*9a0e4156SSadaf Ebrahimi 				break;
3642*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSHpci:
3643*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3644*9a0e4156SSadaf Ebrahimi 			default:
3645*9a0e4156SSadaf Ebrahimi 				break;
3646*9a0e4156SSadaf Ebrahimi 		}
3647*9a0e4156SSadaf Ebrahimi 	}
3648*9a0e4156SSadaf Ebrahimi 
3649*9a0e4156SSadaf Ebrahimi 	switch(MCInst_getOpcode(Inst)) {
3650*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLDpci:
3651*9a0e4156SSadaf Ebrahimi 			break;
3652*9a0e4156SSadaf Ebrahimi 		case ARM_t2PLIpci:
3653*9a0e4156SSadaf Ebrahimi 			if (!hasV7Ops)
3654*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3655*9a0e4156SSadaf Ebrahimi 			break;
3656*9a0e4156SSadaf Ebrahimi 		default:
3657*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3658*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3659*9a0e4156SSadaf Ebrahimi 	}
3660*9a0e4156SSadaf Ebrahimi 
3661*9a0e4156SSadaf Ebrahimi 	if (!U) {
3662*9a0e4156SSadaf Ebrahimi 		// Special case for #-0.
3663*9a0e4156SSadaf Ebrahimi 		if (imm == 0)
3664*9a0e4156SSadaf Ebrahimi 			imm = INT32_MIN;
3665*9a0e4156SSadaf Ebrahimi 		else
3666*9a0e4156SSadaf Ebrahimi 			imm = -imm;
3667*9a0e4156SSadaf Ebrahimi 	}
3668*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3669*9a0e4156SSadaf Ebrahimi 
3670*9a0e4156SSadaf Ebrahimi 	return S;
3671*9a0e4156SSadaf Ebrahimi }
3672*9a0e4156SSadaf Ebrahimi 
DecodeT2Imm8S4(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3673*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val,
3674*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3675*9a0e4156SSadaf Ebrahimi {
3676*9a0e4156SSadaf Ebrahimi 	if (Val == 0)
3677*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, INT32_MIN);
3678*9a0e4156SSadaf Ebrahimi 	else {
3679*9a0e4156SSadaf Ebrahimi 		int imm = Val & 0xFF;
3680*9a0e4156SSadaf Ebrahimi 
3681*9a0e4156SSadaf Ebrahimi 		if (!(Val & 0x100)) imm *= -1;
3682*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, imm * 4);
3683*9a0e4156SSadaf Ebrahimi 	}
3684*9a0e4156SSadaf Ebrahimi 
3685*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3686*9a0e4156SSadaf Ebrahimi }
3687*9a0e4156SSadaf Ebrahimi 
DecodeT2AddrModeImm8s4(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3688*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
3689*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3690*9a0e4156SSadaf Ebrahimi {
3691*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3692*9a0e4156SSadaf Ebrahimi 
3693*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
3694*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 0, 9);
3695*9a0e4156SSadaf Ebrahimi 
3696*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3697*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3698*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
3699*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3700*9a0e4156SSadaf Ebrahimi 
3701*9a0e4156SSadaf Ebrahimi 	return S;
3702*9a0e4156SSadaf Ebrahimi }
3703*9a0e4156SSadaf Ebrahimi 
DecodeT2AddrModeImm0_1020s4(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3704*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst,unsigned Val,
3705*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3706*9a0e4156SSadaf Ebrahimi {
3707*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3708*9a0e4156SSadaf Ebrahimi 
3709*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
3710*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 0, 8);
3711*9a0e4156SSadaf Ebrahimi 
3712*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3713*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3714*9a0e4156SSadaf Ebrahimi 
3715*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3716*9a0e4156SSadaf Ebrahimi 
3717*9a0e4156SSadaf Ebrahimi 	return S;
3718*9a0e4156SSadaf Ebrahimi }
3719*9a0e4156SSadaf Ebrahimi 
DecodeT2Imm8(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3720*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val,
3721*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3722*9a0e4156SSadaf Ebrahimi {
3723*9a0e4156SSadaf Ebrahimi 	int imm = Val & 0xFF;
3724*9a0e4156SSadaf Ebrahimi 	if (Val == 0)
3725*9a0e4156SSadaf Ebrahimi 		imm = INT32_MIN;
3726*9a0e4156SSadaf Ebrahimi 	else if (!(Val & 0x100))
3727*9a0e4156SSadaf Ebrahimi 		imm *= -1;
3728*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3729*9a0e4156SSadaf Ebrahimi 
3730*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3731*9a0e4156SSadaf Ebrahimi }
3732*9a0e4156SSadaf Ebrahimi 
DecodeT2AddrModeImm8(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3733*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
3734*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3735*9a0e4156SSadaf Ebrahimi {
3736*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3737*9a0e4156SSadaf Ebrahimi 
3738*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
3739*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 0, 9);
3740*9a0e4156SSadaf Ebrahimi 
3741*9a0e4156SSadaf Ebrahimi 	// Thumb stores cannot use PC as dest register.
3742*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3743*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRT:
3744*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRBT:
3745*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRHT:
3746*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRi8:
3747*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRHi8:
3748*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRBi8:
3749*9a0e4156SSadaf Ebrahimi 			if (Rn == 15)
3750*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3751*9a0e4156SSadaf Ebrahimi 			break;
3752*9a0e4156SSadaf Ebrahimi 		default:
3753*9a0e4156SSadaf Ebrahimi 			break;
3754*9a0e4156SSadaf Ebrahimi 	}
3755*9a0e4156SSadaf Ebrahimi 
3756*9a0e4156SSadaf Ebrahimi 	// Some instructions always use an additive offset.
3757*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3758*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDRT:
3759*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDRBT:
3760*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDRHT:
3761*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDRSBT:
3762*9a0e4156SSadaf Ebrahimi 		case ARM_t2LDRSHT:
3763*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRT:
3764*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRBT:
3765*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRHT:
3766*9a0e4156SSadaf Ebrahimi 			imm |= 0x100;
3767*9a0e4156SSadaf Ebrahimi 			break;
3768*9a0e4156SSadaf Ebrahimi 		default:
3769*9a0e4156SSadaf Ebrahimi 			break;
3770*9a0e4156SSadaf Ebrahimi 	}
3771*9a0e4156SSadaf Ebrahimi 
3772*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3773*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3774*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
3775*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3776*9a0e4156SSadaf Ebrahimi 
3777*9a0e4156SSadaf Ebrahimi 	return S;
3778*9a0e4156SSadaf Ebrahimi }
3779*9a0e4156SSadaf Ebrahimi 
DecodeT2LdStPre(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3780*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
3781*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3782*9a0e4156SSadaf Ebrahimi {
3783*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3784*9a0e4156SSadaf Ebrahimi 	unsigned load;
3785*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3786*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3787*9a0e4156SSadaf Ebrahimi 	unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
3788*9a0e4156SSadaf Ebrahimi 	addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
3789*9a0e4156SSadaf Ebrahimi 	addr |= Rn << 9;
3790*9a0e4156SSadaf Ebrahimi 	load = fieldFromInstruction_4(Insn, 20, 1);
3791*9a0e4156SSadaf Ebrahimi 
3792*9a0e4156SSadaf Ebrahimi 	if (Rn == 15) {
3793*9a0e4156SSadaf Ebrahimi 		switch (MCInst_getOpcode(Inst)) {
3794*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDR_PRE:
3795*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDR_POST:
3796*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRpci);
3797*9a0e4156SSadaf Ebrahimi 				break;
3798*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRB_PRE:
3799*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRB_POST:
3800*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3801*9a0e4156SSadaf Ebrahimi 				break;
3802*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRH_PRE:
3803*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRH_POST:
3804*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3805*9a0e4156SSadaf Ebrahimi 				break;
3806*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSB_PRE:
3807*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSB_POST:
3808*9a0e4156SSadaf Ebrahimi 				if (Rt == 15)
3809*9a0e4156SSadaf Ebrahimi 					MCInst_setOpcode(Inst, ARM_t2PLIpci);
3810*9a0e4156SSadaf Ebrahimi 				else
3811*9a0e4156SSadaf Ebrahimi 					MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3812*9a0e4156SSadaf Ebrahimi 				break;
3813*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSH_PRE:
3814*9a0e4156SSadaf Ebrahimi 			case ARM_t2LDRSH_POST:
3815*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3816*9a0e4156SSadaf Ebrahimi 				break;
3817*9a0e4156SSadaf Ebrahimi 			default:
3818*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3819*9a0e4156SSadaf Ebrahimi 		}
3820*9a0e4156SSadaf Ebrahimi 		return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3821*9a0e4156SSadaf Ebrahimi 	}
3822*9a0e4156SSadaf Ebrahimi 
3823*9a0e4156SSadaf Ebrahimi 	if (!load) {
3824*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3825*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3826*9a0e4156SSadaf Ebrahimi 	}
3827*9a0e4156SSadaf Ebrahimi 
3828*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3829*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3830*9a0e4156SSadaf Ebrahimi 
3831*9a0e4156SSadaf Ebrahimi 	if (load) {
3832*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3833*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3834*9a0e4156SSadaf Ebrahimi 	}
3835*9a0e4156SSadaf Ebrahimi 
3836*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
3837*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3838*9a0e4156SSadaf Ebrahimi 
3839*9a0e4156SSadaf Ebrahimi 	return S;
3840*9a0e4156SSadaf Ebrahimi }
3841*9a0e4156SSadaf Ebrahimi 
DecodeT2AddrModeImm12(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3842*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
3843*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3844*9a0e4156SSadaf Ebrahimi {
3845*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3846*9a0e4156SSadaf Ebrahimi 
3847*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
3848*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Val, 0, 12);
3849*9a0e4156SSadaf Ebrahimi 
3850*9a0e4156SSadaf Ebrahimi 	// Thumb stores cannot use PC as dest register.
3851*9a0e4156SSadaf Ebrahimi 	switch (MCInst_getOpcode(Inst)) {
3852*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRi12:
3853*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRBi12:
3854*9a0e4156SSadaf Ebrahimi 		case ARM_t2STRHi12:
3855*9a0e4156SSadaf Ebrahimi 			if (Rn == 15)
3856*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3857*9a0e4156SSadaf Ebrahimi 		default:
3858*9a0e4156SSadaf Ebrahimi 			break;
3859*9a0e4156SSadaf Ebrahimi 	}
3860*9a0e4156SSadaf Ebrahimi 
3861*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3862*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3863*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3864*9a0e4156SSadaf Ebrahimi 
3865*9a0e4156SSadaf Ebrahimi 	return S;
3866*9a0e4156SSadaf Ebrahimi }
3867*9a0e4156SSadaf Ebrahimi 
DecodeThumbAddSPImm(MCInst * Inst,uint16_t Insn,uint64_t Address,const void * Decoder)3868*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
3869*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3870*9a0e4156SSadaf Ebrahimi {
3871*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
3872*9a0e4156SSadaf Ebrahimi 
3873*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, ARM_SP);
3874*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateReg0(Inst, ARM_SP);
3875*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm);
3876*9a0e4156SSadaf Ebrahimi 
3877*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3878*9a0e4156SSadaf Ebrahimi }
3879*9a0e4156SSadaf Ebrahimi 
DecodeThumbAddSPReg(MCInst * Inst,uint16_t Insn,uint64_t Address,const void * Decoder)3880*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
3881*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3882*9a0e4156SSadaf Ebrahimi {
3883*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3884*9a0e4156SSadaf Ebrahimi 
3885*9a0e4156SSadaf Ebrahimi 	if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
3886*9a0e4156SSadaf Ebrahimi 		unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
3887*9a0e4156SSadaf Ebrahimi 		Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
3888*9a0e4156SSadaf Ebrahimi 
3889*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3890*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3891*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, ARM_SP);
3892*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3893*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3894*9a0e4156SSadaf Ebrahimi 	} else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
3895*9a0e4156SSadaf Ebrahimi 		unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
3896*9a0e4156SSadaf Ebrahimi 
3897*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, ARM_SP);
3898*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateReg0(Inst, ARM_SP);
3899*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3900*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
3901*9a0e4156SSadaf Ebrahimi 	}
3902*9a0e4156SSadaf Ebrahimi 
3903*9a0e4156SSadaf Ebrahimi 	return S;
3904*9a0e4156SSadaf Ebrahimi }
3905*9a0e4156SSadaf Ebrahimi 
DecodeThumbCPS(MCInst * Inst,uint16_t Insn,uint64_t Address,const void * Decoder)3906*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
3907*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3908*9a0e4156SSadaf Ebrahimi {
3909*9a0e4156SSadaf Ebrahimi 	unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
3910*9a0e4156SSadaf Ebrahimi 	unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
3911*9a0e4156SSadaf Ebrahimi 
3912*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imod);
3913*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, flags);
3914*9a0e4156SSadaf Ebrahimi 
3915*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3916*9a0e4156SSadaf Ebrahimi }
3917*9a0e4156SSadaf Ebrahimi 
DecodePostIdxReg(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3918*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
3919*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3920*9a0e4156SSadaf Ebrahimi {
3921*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3922*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3923*9a0e4156SSadaf Ebrahimi 	unsigned add = fieldFromInstruction_4(Insn, 4, 1);
3924*9a0e4156SSadaf Ebrahimi 
3925*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
3926*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3927*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, add);
3928*9a0e4156SSadaf Ebrahimi 
3929*9a0e4156SSadaf Ebrahimi 	return S;
3930*9a0e4156SSadaf Ebrahimi }
3931*9a0e4156SSadaf Ebrahimi 
DecodeThumbBLXOffset(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3932*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
3933*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3934*9a0e4156SSadaf Ebrahimi {
3935*9a0e4156SSadaf Ebrahimi 	// Val is passed in as S:J1:J2:imm10H:imm10L:'0'
3936*9a0e4156SSadaf Ebrahimi 	// Note only one trailing zero not two.  Also the J1 and J2 values are from
3937*9a0e4156SSadaf Ebrahimi 	// the encoded instruction.  So here change to I1 and I2 values via:
3938*9a0e4156SSadaf Ebrahimi 	// I1 = NOT(J1 EOR S);
3939*9a0e4156SSadaf Ebrahimi 	// I2 = NOT(J2 EOR S);
3940*9a0e4156SSadaf Ebrahimi 	// and build the imm32 with two trailing zeros as documented:
3941*9a0e4156SSadaf Ebrahimi 	// imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
3942*9a0e4156SSadaf Ebrahimi 	unsigned S = (Val >> 23) & 1;
3943*9a0e4156SSadaf Ebrahimi 	unsigned J1 = (Val >> 22) & 1;
3944*9a0e4156SSadaf Ebrahimi 	unsigned J2 = (Val >> 21) & 1;
3945*9a0e4156SSadaf Ebrahimi 	unsigned I1 = !(J1 ^ S);
3946*9a0e4156SSadaf Ebrahimi 	unsigned I2 = !(J2 ^ S);
3947*9a0e4156SSadaf Ebrahimi 	unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
3948*9a0e4156SSadaf Ebrahimi 	int imm32 = SignExtend32(tmp << 1, 25);
3949*9a0e4156SSadaf Ebrahimi 
3950*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm32);
3951*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3952*9a0e4156SSadaf Ebrahimi }
3953*9a0e4156SSadaf Ebrahimi 
DecodeCoprocessor(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)3954*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
3955*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3956*9a0e4156SSadaf Ebrahimi {
3957*9a0e4156SSadaf Ebrahimi 	if (Val == 0xA || Val == 0xB)
3958*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3959*9a0e4156SSadaf Ebrahimi 
3960*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val);
3961*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
3962*9a0e4156SSadaf Ebrahimi }
3963*9a0e4156SSadaf Ebrahimi 
DecodeThumbTableBranch(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3964*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
3965*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3966*9a0e4156SSadaf Ebrahimi {
3967*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3968*9a0e4156SSadaf Ebrahimi 
3969*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3970*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3971*9a0e4156SSadaf Ebrahimi 
3972*9a0e4156SSadaf Ebrahimi 	if (Rn == ARM_SP) S = MCDisassembler_SoftFail;
3973*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3974*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3975*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3976*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
3977*9a0e4156SSadaf Ebrahimi 	return S;
3978*9a0e4156SSadaf Ebrahimi }
3979*9a0e4156SSadaf Ebrahimi 
DecodeThumb2BCCInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)3980*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
3981*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
3982*9a0e4156SSadaf Ebrahimi {
3983*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
3984*9a0e4156SSadaf Ebrahimi 	unsigned brtarget;
3985*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
3986*9a0e4156SSadaf Ebrahimi 	if (pred == 0xE || pred == 0xF) {
3987*9a0e4156SSadaf Ebrahimi 		unsigned imm;
3988*9a0e4156SSadaf Ebrahimi 		unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
3989*9a0e4156SSadaf Ebrahimi 		switch (opc) {
3990*9a0e4156SSadaf Ebrahimi 			default:
3991*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
3992*9a0e4156SSadaf Ebrahimi 			case 0xf3bf8f4:
3993*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2DSB);
3994*9a0e4156SSadaf Ebrahimi 				break;
3995*9a0e4156SSadaf Ebrahimi 			case 0xf3bf8f5:
3996*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2DMB);
3997*9a0e4156SSadaf Ebrahimi 				break;
3998*9a0e4156SSadaf Ebrahimi 			case 0xf3bf8f6:
3999*9a0e4156SSadaf Ebrahimi 				MCInst_setOpcode(Inst, ARM_t2ISB);
4000*9a0e4156SSadaf Ebrahimi 				break;
4001*9a0e4156SSadaf Ebrahimi 		}
4002*9a0e4156SSadaf Ebrahimi 
4003*9a0e4156SSadaf Ebrahimi 		imm = fieldFromInstruction_4(Insn, 0, 4);
4004*9a0e4156SSadaf Ebrahimi 		return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4005*9a0e4156SSadaf Ebrahimi 	}
4006*9a0e4156SSadaf Ebrahimi 
4007*9a0e4156SSadaf Ebrahimi 	brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4008*9a0e4156SSadaf Ebrahimi 	brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4009*9a0e4156SSadaf Ebrahimi 	brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4010*9a0e4156SSadaf Ebrahimi 	brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4011*9a0e4156SSadaf Ebrahimi 	brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4012*9a0e4156SSadaf Ebrahimi 
4013*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4014*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4015*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4016*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4017*9a0e4156SSadaf Ebrahimi 
4018*9a0e4156SSadaf Ebrahimi 	return S;
4019*9a0e4156SSadaf Ebrahimi }
4020*9a0e4156SSadaf Ebrahimi 
4021*9a0e4156SSadaf Ebrahimi // Decode a shifted immediate operand.  These basically consist
4022*9a0e4156SSadaf Ebrahimi // of an 8-bit value, and a 4-bit directive that specifies either
4023*9a0e4156SSadaf Ebrahimi // a splat operation or a rotation.
DecodeT2SOImm(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)4024*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val,
4025*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4026*9a0e4156SSadaf Ebrahimi {
4027*9a0e4156SSadaf Ebrahimi 	unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4028*9a0e4156SSadaf Ebrahimi 	if (ctrl == 0) {
4029*9a0e4156SSadaf Ebrahimi 		unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4030*9a0e4156SSadaf Ebrahimi 		unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4031*9a0e4156SSadaf Ebrahimi 		switch (byte) {
4032*9a0e4156SSadaf Ebrahimi 			case 0:
4033*9a0e4156SSadaf Ebrahimi 				MCOperand_CreateImm0(Inst, imm);
4034*9a0e4156SSadaf Ebrahimi 				break;
4035*9a0e4156SSadaf Ebrahimi 			case 1:
4036*9a0e4156SSadaf Ebrahimi 				MCOperand_CreateImm0(Inst, (imm << 16) | imm);
4037*9a0e4156SSadaf Ebrahimi 				break;
4038*9a0e4156SSadaf Ebrahimi 			case 2:
4039*9a0e4156SSadaf Ebrahimi 				MCOperand_CreateImm0(Inst, (imm << 24) | (imm << 8));
4040*9a0e4156SSadaf Ebrahimi 				break;
4041*9a0e4156SSadaf Ebrahimi 			case 3:
4042*9a0e4156SSadaf Ebrahimi 				MCOperand_CreateImm0(Inst, (imm << 24) | (imm << 16) | (imm << 8)  |  imm);
4043*9a0e4156SSadaf Ebrahimi 				break;
4044*9a0e4156SSadaf Ebrahimi 		}
4045*9a0e4156SSadaf Ebrahimi 	} else {
4046*9a0e4156SSadaf Ebrahimi 		unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4047*9a0e4156SSadaf Ebrahimi 		unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4048*9a0e4156SSadaf Ebrahimi 		unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
4049*9a0e4156SSadaf Ebrahimi 		MCOperand_CreateImm0(Inst, imm);
4050*9a0e4156SSadaf Ebrahimi 	}
4051*9a0e4156SSadaf Ebrahimi 
4052*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
4053*9a0e4156SSadaf Ebrahimi }
4054*9a0e4156SSadaf Ebrahimi 
DecodeThumbBCCTargetOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)4055*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4056*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4057*9a0e4156SSadaf Ebrahimi {
4058*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, SignExtend32(Val << 1, 9));
4059*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
4060*9a0e4156SSadaf Ebrahimi }
4061*9a0e4156SSadaf Ebrahimi 
DecodeThumbBLTargetOperand(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)4062*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
4063*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4064*9a0e4156SSadaf Ebrahimi {
4065*9a0e4156SSadaf Ebrahimi 	// Val is passed in as S:J1:J2:imm10:imm11
4066*9a0e4156SSadaf Ebrahimi 	// Note no trailing zero after imm11.  Also the J1 and J2 values are from
4067*9a0e4156SSadaf Ebrahimi 	// the encoded instruction.  So here change to I1 and I2 values via:
4068*9a0e4156SSadaf Ebrahimi 	// I1 = NOT(J1 EOR S);
4069*9a0e4156SSadaf Ebrahimi 	// I2 = NOT(J2 EOR S);
4070*9a0e4156SSadaf Ebrahimi 	// and build the imm32 with one trailing zero as documented:
4071*9a0e4156SSadaf Ebrahimi 	// imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
4072*9a0e4156SSadaf Ebrahimi 	unsigned S = (Val >> 23) & 1;
4073*9a0e4156SSadaf Ebrahimi 	unsigned J1 = (Val >> 22) & 1;
4074*9a0e4156SSadaf Ebrahimi 	unsigned J2 = (Val >> 21) & 1;
4075*9a0e4156SSadaf Ebrahimi 	unsigned I1 = !(J1 ^ S);
4076*9a0e4156SSadaf Ebrahimi 	unsigned I2 = !(J2 ^ S);
4077*9a0e4156SSadaf Ebrahimi 	unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4078*9a0e4156SSadaf Ebrahimi 	int imm32 = SignExtend32(tmp << 1, 25);
4079*9a0e4156SSadaf Ebrahimi 
4080*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, imm32);
4081*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
4082*9a0e4156SSadaf Ebrahimi }
4083*9a0e4156SSadaf Ebrahimi 
DecodeMemBarrierOption(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)4084*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
4085*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4086*9a0e4156SSadaf Ebrahimi {
4087*9a0e4156SSadaf Ebrahimi 	if (Val & ~0xf)
4088*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4089*9a0e4156SSadaf Ebrahimi 
4090*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val);
4091*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
4092*9a0e4156SSadaf Ebrahimi }
4093*9a0e4156SSadaf Ebrahimi 
DecodeInstSyncBarrierOption(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)4094*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
4095*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4096*9a0e4156SSadaf Ebrahimi {
4097*9a0e4156SSadaf Ebrahimi 	if (Val & ~0xf)
4098*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4099*9a0e4156SSadaf Ebrahimi 
4100*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val);
4101*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
4102*9a0e4156SSadaf Ebrahimi }
4103*9a0e4156SSadaf Ebrahimi 
DecodeMSRMask(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)4104*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val,
4105*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4106*9a0e4156SSadaf Ebrahimi {
4107*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4108*9a0e4156SSadaf Ebrahimi 	uint64_t FeatureBits = ARM_getFeatureBits(Inst->csh->mode);
4109*9a0e4156SSadaf Ebrahimi 	if (FeatureBits & ARM_FeatureMClass) {
4110*9a0e4156SSadaf Ebrahimi 		unsigned ValLow = Val & 0xff;
4111*9a0e4156SSadaf Ebrahimi 
4112*9a0e4156SSadaf Ebrahimi 		// Validate the SYSm value first.
4113*9a0e4156SSadaf Ebrahimi 		switch (ValLow) {
4114*9a0e4156SSadaf Ebrahimi 			case  0: // apsr
4115*9a0e4156SSadaf Ebrahimi 			case  1: // iapsr
4116*9a0e4156SSadaf Ebrahimi 			case  2: // eapsr
4117*9a0e4156SSadaf Ebrahimi 			case  3: // xpsr
4118*9a0e4156SSadaf Ebrahimi 			case  5: // ipsr
4119*9a0e4156SSadaf Ebrahimi 			case  6: // epsr
4120*9a0e4156SSadaf Ebrahimi 			case  7: // iepsr
4121*9a0e4156SSadaf Ebrahimi 			case  8: // msp
4122*9a0e4156SSadaf Ebrahimi 			case  9: // psp
4123*9a0e4156SSadaf Ebrahimi 			case 16: // primask
4124*9a0e4156SSadaf Ebrahimi 			case 20: // control
4125*9a0e4156SSadaf Ebrahimi 				break;
4126*9a0e4156SSadaf Ebrahimi 			case 17: // basepri
4127*9a0e4156SSadaf Ebrahimi 			case 18: // basepri_max
4128*9a0e4156SSadaf Ebrahimi 			case 19: // faultmask
4129*9a0e4156SSadaf Ebrahimi 				if (!(FeatureBits & ARM_HasV7Ops))
4130*9a0e4156SSadaf Ebrahimi 					// Values basepri, basepri_max and faultmask are only valid for v7m.
4131*9a0e4156SSadaf Ebrahimi 					return MCDisassembler_Fail;
4132*9a0e4156SSadaf Ebrahimi 				break;
4133*9a0e4156SSadaf Ebrahimi 			default:
4134*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4135*9a0e4156SSadaf Ebrahimi 		}
4136*9a0e4156SSadaf Ebrahimi 
4137*9a0e4156SSadaf Ebrahimi 		if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
4138*9a0e4156SSadaf Ebrahimi 			unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
4139*9a0e4156SSadaf Ebrahimi 			if (!(FeatureBits & ARM_HasV7Ops)) {
4140*9a0e4156SSadaf Ebrahimi 				// The ARMv6-M MSR bits {11-10} can be only 0b10, other values are
4141*9a0e4156SSadaf Ebrahimi 				// unpredictable.
4142*9a0e4156SSadaf Ebrahimi 				if (Mask != 2)
4143*9a0e4156SSadaf Ebrahimi 					S = MCDisassembler_SoftFail;
4144*9a0e4156SSadaf Ebrahimi 			}
4145*9a0e4156SSadaf Ebrahimi 			else {
4146*9a0e4156SSadaf Ebrahimi 				// The ARMv7-M architecture stores an additional 2-bit mask value in
4147*9a0e4156SSadaf Ebrahimi 				// MSR bits {11-10}. The mask is used only with apsr, iapsr, eapsr and
4148*9a0e4156SSadaf Ebrahimi 				// xpsr, it has to be 0b10 in other cases. Bit mask{1} indicates if
4149*9a0e4156SSadaf Ebrahimi 				// the NZCVQ bits should be moved by the instruction. Bit mask{0}
4150*9a0e4156SSadaf Ebrahimi 				// indicates the move for the GE{3:0} bits, the mask{0} bit can be set
4151*9a0e4156SSadaf Ebrahimi 				// only if the processor includes the DSP extension.
4152*9a0e4156SSadaf Ebrahimi 				if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
4153*9a0e4156SSadaf Ebrahimi 						(!(FeatureBits & ARM_FeatureDSPThumb2) && (Mask & 1)))
4154*9a0e4156SSadaf Ebrahimi 					S = MCDisassembler_SoftFail;
4155*9a0e4156SSadaf Ebrahimi 			}
4156*9a0e4156SSadaf Ebrahimi 		}
4157*9a0e4156SSadaf Ebrahimi 	} else {
4158*9a0e4156SSadaf Ebrahimi 		// A/R class
4159*9a0e4156SSadaf Ebrahimi 		if (Val == 0)
4160*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4161*9a0e4156SSadaf Ebrahimi 	}
4162*9a0e4156SSadaf Ebrahimi 
4163*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val);
4164*9a0e4156SSadaf Ebrahimi 	return S;
4165*9a0e4156SSadaf Ebrahimi }
4166*9a0e4156SSadaf Ebrahimi 
DecodeBankedReg(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)4167*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
4168*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4169*9a0e4156SSadaf Ebrahimi {
4170*9a0e4156SSadaf Ebrahimi 
4171*9a0e4156SSadaf Ebrahimi 	unsigned R = fieldFromInstruction_4(Val, 5, 1);
4172*9a0e4156SSadaf Ebrahimi 	unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
4173*9a0e4156SSadaf Ebrahimi 
4174*9a0e4156SSadaf Ebrahimi 	// The table of encodings for these banked registers comes from B9.2.3 of the
4175*9a0e4156SSadaf Ebrahimi 	// ARM ARM. There are patterns, but nothing regular enough to make this logic
4176*9a0e4156SSadaf Ebrahimi 	// neater. So by fiat, these values are UNPREDICTABLE:
4177*9a0e4156SSadaf Ebrahimi 	if (!R) {
4178*9a0e4156SSadaf Ebrahimi 		if (SysM == 0x7 || SysM == 0xf || SysM == 0x18 || SysM == 0x19 ||
4179*9a0e4156SSadaf Ebrahimi 				SysM == 0x1a || SysM == 0x1b)
4180*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_SoftFail;
4181*9a0e4156SSadaf Ebrahimi 	} else {
4182*9a0e4156SSadaf Ebrahimi 		if (SysM != 0xe && SysM != 0x10 && SysM != 0x12 && SysM != 0x14 &&
4183*9a0e4156SSadaf Ebrahimi 				SysM != 0x16 && SysM != 0x1c && SysM != 0x1e)
4184*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_SoftFail;
4185*9a0e4156SSadaf Ebrahimi 	}
4186*9a0e4156SSadaf Ebrahimi 
4187*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val);
4188*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
4189*9a0e4156SSadaf Ebrahimi }
4190*9a0e4156SSadaf Ebrahimi 
DecodeDoubleRegLoad(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4191*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
4192*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4193*9a0e4156SSadaf Ebrahimi {
4194*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4195*9a0e4156SSadaf Ebrahimi 
4196*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4197*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4198*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4199*9a0e4156SSadaf Ebrahimi 
4200*9a0e4156SSadaf Ebrahimi 	if (Rn == 0xF)
4201*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
4202*9a0e4156SSadaf Ebrahimi 
4203*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4204*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4205*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4206*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4207*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4208*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4209*9a0e4156SSadaf Ebrahimi 
4210*9a0e4156SSadaf Ebrahimi 	return S;
4211*9a0e4156SSadaf Ebrahimi }
4212*9a0e4156SSadaf Ebrahimi 
DecodeDoubleRegStore(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4213*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
4214*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4215*9a0e4156SSadaf Ebrahimi {
4216*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4217*9a0e4156SSadaf Ebrahimi 
4218*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4219*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
4220*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4221*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4222*9a0e4156SSadaf Ebrahimi 
4223*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
4224*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4225*9a0e4156SSadaf Ebrahimi 
4226*9a0e4156SSadaf Ebrahimi 	if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt+1)
4227*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
4228*9a0e4156SSadaf Ebrahimi 
4229*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4230*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4231*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4232*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4233*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4234*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4235*9a0e4156SSadaf Ebrahimi 
4236*9a0e4156SSadaf Ebrahimi 	return S;
4237*9a0e4156SSadaf Ebrahimi }
4238*9a0e4156SSadaf Ebrahimi 
DecodeLDRPreImm(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4239*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
4240*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4241*9a0e4156SSadaf Ebrahimi {
4242*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4243*9a0e4156SSadaf Ebrahimi 	unsigned pred;
4244*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4245*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4246*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4247*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4248*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4249*9a0e4156SSadaf Ebrahimi 	pred = fieldFromInstruction_4(Insn, 28, 4);
4250*9a0e4156SSadaf Ebrahimi 
4251*9a0e4156SSadaf Ebrahimi 	if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4252*9a0e4156SSadaf Ebrahimi 
4253*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4254*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4255*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4256*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4257*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4258*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4259*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4260*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4261*9a0e4156SSadaf Ebrahimi 
4262*9a0e4156SSadaf Ebrahimi 	return S;
4263*9a0e4156SSadaf Ebrahimi }
4264*9a0e4156SSadaf Ebrahimi 
DecodeLDRPreReg(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4265*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
4266*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4267*9a0e4156SSadaf Ebrahimi {
4268*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4269*9a0e4156SSadaf Ebrahimi 	unsigned pred, Rm;
4270*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4271*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4272*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4273*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4274*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4275*9a0e4156SSadaf Ebrahimi 	pred = fieldFromInstruction_4(Insn, 28, 4);
4276*9a0e4156SSadaf Ebrahimi 	Rm = fieldFromInstruction_4(Insn, 0, 4);
4277*9a0e4156SSadaf Ebrahimi 
4278*9a0e4156SSadaf Ebrahimi 	if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4279*9a0e4156SSadaf Ebrahimi 	if (Rm == 0xF) S = MCDisassembler_SoftFail;
4280*9a0e4156SSadaf Ebrahimi 
4281*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4282*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4283*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4284*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4285*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4286*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4287*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4288*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4289*9a0e4156SSadaf Ebrahimi 
4290*9a0e4156SSadaf Ebrahimi 	return S;
4291*9a0e4156SSadaf Ebrahimi }
4292*9a0e4156SSadaf Ebrahimi 
DecodeSTRPreImm(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4293*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
4294*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4295*9a0e4156SSadaf Ebrahimi {
4296*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4297*9a0e4156SSadaf Ebrahimi 	unsigned pred;
4298*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4299*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4300*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4301*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4302*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4303*9a0e4156SSadaf Ebrahimi 	pred = fieldFromInstruction_4(Insn, 28, 4);
4304*9a0e4156SSadaf Ebrahimi 
4305*9a0e4156SSadaf Ebrahimi 	if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4306*9a0e4156SSadaf Ebrahimi 
4307*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4308*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4309*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4310*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4311*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4312*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4313*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4314*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4315*9a0e4156SSadaf Ebrahimi 
4316*9a0e4156SSadaf Ebrahimi 	return S;
4317*9a0e4156SSadaf Ebrahimi }
4318*9a0e4156SSadaf Ebrahimi 
DecodeSTRPreReg(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4319*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
4320*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4321*9a0e4156SSadaf Ebrahimi {
4322*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4323*9a0e4156SSadaf Ebrahimi 	unsigned pred;
4324*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4325*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4326*9a0e4156SSadaf Ebrahimi 	unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4327*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4328*9a0e4156SSadaf Ebrahimi 	imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4329*9a0e4156SSadaf Ebrahimi 	pred = fieldFromInstruction_4(Insn, 28, 4);
4330*9a0e4156SSadaf Ebrahimi 
4331*9a0e4156SSadaf Ebrahimi 	if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4332*9a0e4156SSadaf Ebrahimi 
4333*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4334*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4335*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4336*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4337*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4338*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4339*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4340*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4341*9a0e4156SSadaf Ebrahimi 
4342*9a0e4156SSadaf Ebrahimi 	return S;
4343*9a0e4156SSadaf Ebrahimi }
4344*9a0e4156SSadaf Ebrahimi 
DecodeVLD1LN(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4345*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn,
4346*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4347*9a0e4156SSadaf Ebrahimi {
4348*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4349*9a0e4156SSadaf Ebrahimi 	unsigned size, align = 0, index = 0;
4350*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4351*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4352*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4353*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4354*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 10, 2);
4355*9a0e4156SSadaf Ebrahimi 
4356*9a0e4156SSadaf Ebrahimi 	switch (size) {
4357*9a0e4156SSadaf Ebrahimi 		default:
4358*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4359*9a0e4156SSadaf Ebrahimi 		case 0:
4360*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4361*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4362*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 5, 3);
4363*9a0e4156SSadaf Ebrahimi 			break;
4364*9a0e4156SSadaf Ebrahimi 		case 1:
4365*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4366*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4367*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 6, 2);
4368*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4369*9a0e4156SSadaf Ebrahimi 				align = 2;
4370*9a0e4156SSadaf Ebrahimi 			break;
4371*9a0e4156SSadaf Ebrahimi 		case 2:
4372*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 6, 1))
4373*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4374*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 7, 1);
4375*9a0e4156SSadaf Ebrahimi 
4376*9a0e4156SSadaf Ebrahimi 			switch (fieldFromInstruction_4(Insn, 4, 2)) {
4377*9a0e4156SSadaf Ebrahimi 				case 0 :
4378*9a0e4156SSadaf Ebrahimi 					align = 0; break;
4379*9a0e4156SSadaf Ebrahimi 				case 3:
4380*9a0e4156SSadaf Ebrahimi 					align = 4; break;
4381*9a0e4156SSadaf Ebrahimi 				default:
4382*9a0e4156SSadaf Ebrahimi 					return MCDisassembler_Fail;
4383*9a0e4156SSadaf Ebrahimi 			}
4384*9a0e4156SSadaf Ebrahimi 			break;
4385*9a0e4156SSadaf Ebrahimi 	}
4386*9a0e4156SSadaf Ebrahimi 
4387*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4388*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4389*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) { // Writeback
4390*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4391*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4392*9a0e4156SSadaf Ebrahimi 	}
4393*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4394*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4395*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
4396*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
4397*9a0e4156SSadaf Ebrahimi 		if (Rm != 0xD) {
4398*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4399*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4400*9a0e4156SSadaf Ebrahimi 		} else
4401*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, 0);
4402*9a0e4156SSadaf Ebrahimi 	}
4403*9a0e4156SSadaf Ebrahimi 
4404*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4405*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4406*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, index);
4407*9a0e4156SSadaf Ebrahimi 
4408*9a0e4156SSadaf Ebrahimi 	return S;
4409*9a0e4156SSadaf Ebrahimi }
4410*9a0e4156SSadaf Ebrahimi 
DecodeVST1LN(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4411*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn,
4412*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4413*9a0e4156SSadaf Ebrahimi {
4414*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4415*9a0e4156SSadaf Ebrahimi 	unsigned size, align = 0, index = 0;
4416*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4417*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4418*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4419*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4420*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 10, 2);
4421*9a0e4156SSadaf Ebrahimi 
4422*9a0e4156SSadaf Ebrahimi 	switch (size) {
4423*9a0e4156SSadaf Ebrahimi 		default:
4424*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4425*9a0e4156SSadaf Ebrahimi 		case 0:
4426*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4427*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4428*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 5, 3);
4429*9a0e4156SSadaf Ebrahimi 			break;
4430*9a0e4156SSadaf Ebrahimi 		case 1:
4431*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4432*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4433*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 6, 2);
4434*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4435*9a0e4156SSadaf Ebrahimi 				align = 2;
4436*9a0e4156SSadaf Ebrahimi 			break;
4437*9a0e4156SSadaf Ebrahimi 		case 2:
4438*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 6, 1))
4439*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4440*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 7, 1);
4441*9a0e4156SSadaf Ebrahimi 
4442*9a0e4156SSadaf Ebrahimi 			switch (fieldFromInstruction_4(Insn, 4, 2)) {
4443*9a0e4156SSadaf Ebrahimi 				case 0:
4444*9a0e4156SSadaf Ebrahimi 					align = 0; break;
4445*9a0e4156SSadaf Ebrahimi 				case 3:
4446*9a0e4156SSadaf Ebrahimi 					align = 4; break;
4447*9a0e4156SSadaf Ebrahimi 				default:
4448*9a0e4156SSadaf Ebrahimi 					return MCDisassembler_Fail;
4449*9a0e4156SSadaf Ebrahimi 			}
4450*9a0e4156SSadaf Ebrahimi 			break;
4451*9a0e4156SSadaf Ebrahimi 	}
4452*9a0e4156SSadaf Ebrahimi 
4453*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) { // Writeback
4454*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4455*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4456*9a0e4156SSadaf Ebrahimi 	}
4457*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4458*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4459*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
4460*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
4461*9a0e4156SSadaf Ebrahimi 		if (Rm != 0xD) {
4462*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4463*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4464*9a0e4156SSadaf Ebrahimi 		} else
4465*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, 0);
4466*9a0e4156SSadaf Ebrahimi 	}
4467*9a0e4156SSadaf Ebrahimi 
4468*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4469*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4470*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, index);
4471*9a0e4156SSadaf Ebrahimi 
4472*9a0e4156SSadaf Ebrahimi 	return S;
4473*9a0e4156SSadaf Ebrahimi }
4474*9a0e4156SSadaf Ebrahimi 
DecodeVLD2LN(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4475*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn,
4476*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4477*9a0e4156SSadaf Ebrahimi {
4478*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4479*9a0e4156SSadaf Ebrahimi 	unsigned size, align = 0, index = 0, inc = 1;
4480*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4481*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4482*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4483*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4484*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 10, 2);
4485*9a0e4156SSadaf Ebrahimi 
4486*9a0e4156SSadaf Ebrahimi 	switch (size) {
4487*9a0e4156SSadaf Ebrahimi 		default:
4488*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4489*9a0e4156SSadaf Ebrahimi 		case 0:
4490*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 5, 3);
4491*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4492*9a0e4156SSadaf Ebrahimi 				align = 2;
4493*9a0e4156SSadaf Ebrahimi 			break;
4494*9a0e4156SSadaf Ebrahimi 		case 1:
4495*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 6, 2);
4496*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4497*9a0e4156SSadaf Ebrahimi 				align = 4;
4498*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4499*9a0e4156SSadaf Ebrahimi 				inc = 2;
4500*9a0e4156SSadaf Ebrahimi 			break;
4501*9a0e4156SSadaf Ebrahimi 		case 2:
4502*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4503*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4504*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 7, 1);
4505*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1) != 0)
4506*9a0e4156SSadaf Ebrahimi 				align = 8;
4507*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 6, 1))
4508*9a0e4156SSadaf Ebrahimi 				inc = 2;
4509*9a0e4156SSadaf Ebrahimi 			break;
4510*9a0e4156SSadaf Ebrahimi 	}
4511*9a0e4156SSadaf Ebrahimi 
4512*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4513*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4514*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4515*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4516*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) { // Writeback
4517*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4518*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4519*9a0e4156SSadaf Ebrahimi 	}
4520*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4521*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4522*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
4523*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
4524*9a0e4156SSadaf Ebrahimi 		if (Rm != 0xD) {
4525*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4526*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4527*9a0e4156SSadaf Ebrahimi 		} else
4528*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, 0);
4529*9a0e4156SSadaf Ebrahimi 	}
4530*9a0e4156SSadaf Ebrahimi 
4531*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4532*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4533*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4534*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4535*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, index);
4536*9a0e4156SSadaf Ebrahimi 
4537*9a0e4156SSadaf Ebrahimi 	return S;
4538*9a0e4156SSadaf Ebrahimi }
4539*9a0e4156SSadaf Ebrahimi 
DecodeVST2LN(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4540*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn,
4541*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4542*9a0e4156SSadaf Ebrahimi {
4543*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4544*9a0e4156SSadaf Ebrahimi 	unsigned size, align = 0, index = 0, inc = 1;
4545*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4546*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4547*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4548*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4549*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 10, 2);
4550*9a0e4156SSadaf Ebrahimi 
4551*9a0e4156SSadaf Ebrahimi 	switch (size) {
4552*9a0e4156SSadaf Ebrahimi 		default:
4553*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4554*9a0e4156SSadaf Ebrahimi 		case 0:
4555*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 5, 3);
4556*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4557*9a0e4156SSadaf Ebrahimi 				align = 2;
4558*9a0e4156SSadaf Ebrahimi 			break;
4559*9a0e4156SSadaf Ebrahimi 		case 1:
4560*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 6, 2);
4561*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4562*9a0e4156SSadaf Ebrahimi 				align = 4;
4563*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4564*9a0e4156SSadaf Ebrahimi 				inc = 2;
4565*9a0e4156SSadaf Ebrahimi 			break;
4566*9a0e4156SSadaf Ebrahimi 		case 2:
4567*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4568*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4569*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 7, 1);
4570*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1) != 0)
4571*9a0e4156SSadaf Ebrahimi 				align = 8;
4572*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 6, 1))
4573*9a0e4156SSadaf Ebrahimi 				inc = 2;
4574*9a0e4156SSadaf Ebrahimi 			break;
4575*9a0e4156SSadaf Ebrahimi 	}
4576*9a0e4156SSadaf Ebrahimi 
4577*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) { // Writeback
4578*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4579*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4580*9a0e4156SSadaf Ebrahimi 	}
4581*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4582*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4583*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
4584*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
4585*9a0e4156SSadaf Ebrahimi 		if (Rm != 0xD) {
4586*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4587*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4588*9a0e4156SSadaf Ebrahimi 		} else
4589*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, 0);
4590*9a0e4156SSadaf Ebrahimi 	}
4591*9a0e4156SSadaf Ebrahimi 
4592*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4593*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4594*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4595*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4596*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, index);
4597*9a0e4156SSadaf Ebrahimi 
4598*9a0e4156SSadaf Ebrahimi 	return S;
4599*9a0e4156SSadaf Ebrahimi }
4600*9a0e4156SSadaf Ebrahimi 
DecodeVLD3LN(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4601*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn,
4602*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4603*9a0e4156SSadaf Ebrahimi {
4604*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4605*9a0e4156SSadaf Ebrahimi 	unsigned size, align = 0, index = 0, inc = 1;
4606*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4607*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4608*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4609*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4610*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 10, 2);
4611*9a0e4156SSadaf Ebrahimi 
4612*9a0e4156SSadaf Ebrahimi 	switch (size) {
4613*9a0e4156SSadaf Ebrahimi 		default:
4614*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4615*9a0e4156SSadaf Ebrahimi 		case 0:
4616*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4617*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4618*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 5, 3);
4619*9a0e4156SSadaf Ebrahimi 			break;
4620*9a0e4156SSadaf Ebrahimi 		case 1:
4621*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4622*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4623*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 6, 2);
4624*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4625*9a0e4156SSadaf Ebrahimi 				inc = 2;
4626*9a0e4156SSadaf Ebrahimi 			break;
4627*9a0e4156SSadaf Ebrahimi 		case 2:
4628*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 2))
4629*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4630*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 7, 1);
4631*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 6, 1))
4632*9a0e4156SSadaf Ebrahimi 				inc = 2;
4633*9a0e4156SSadaf Ebrahimi 			break;
4634*9a0e4156SSadaf Ebrahimi 	}
4635*9a0e4156SSadaf Ebrahimi 
4636*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4637*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4638*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4639*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4640*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4641*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4642*9a0e4156SSadaf Ebrahimi 
4643*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) { // Writeback
4644*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4645*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4646*9a0e4156SSadaf Ebrahimi 	}
4647*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4648*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4649*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
4650*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
4651*9a0e4156SSadaf Ebrahimi 		if (Rm != 0xD) {
4652*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4653*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4654*9a0e4156SSadaf Ebrahimi 		} else
4655*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, 0);
4656*9a0e4156SSadaf Ebrahimi 	}
4657*9a0e4156SSadaf Ebrahimi 
4658*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4659*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4660*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4661*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4662*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4663*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4664*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, index);
4665*9a0e4156SSadaf Ebrahimi 
4666*9a0e4156SSadaf Ebrahimi 	return S;
4667*9a0e4156SSadaf Ebrahimi }
4668*9a0e4156SSadaf Ebrahimi 
DecodeVST3LN(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4669*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn,
4670*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4671*9a0e4156SSadaf Ebrahimi {
4672*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4673*9a0e4156SSadaf Ebrahimi 	unsigned size, align = 0, index = 0, inc = 1;
4674*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4675*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4676*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4677*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4678*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 10, 2);
4679*9a0e4156SSadaf Ebrahimi 
4680*9a0e4156SSadaf Ebrahimi 	switch (size) {
4681*9a0e4156SSadaf Ebrahimi 		default:
4682*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4683*9a0e4156SSadaf Ebrahimi 		case 0:
4684*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4685*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4686*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 5, 3);
4687*9a0e4156SSadaf Ebrahimi 			break;
4688*9a0e4156SSadaf Ebrahimi 		case 1:
4689*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4690*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4691*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 6, 2);
4692*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4693*9a0e4156SSadaf Ebrahimi 				inc = 2;
4694*9a0e4156SSadaf Ebrahimi 			break;
4695*9a0e4156SSadaf Ebrahimi 		case 2:
4696*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 2))
4697*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail; // UNDEFINED
4698*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 7, 1);
4699*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 6, 1))
4700*9a0e4156SSadaf Ebrahimi 				inc = 2;
4701*9a0e4156SSadaf Ebrahimi 			break;
4702*9a0e4156SSadaf Ebrahimi 	}
4703*9a0e4156SSadaf Ebrahimi 
4704*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) { // Writeback
4705*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4706*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4707*9a0e4156SSadaf Ebrahimi 	}
4708*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4709*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4710*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
4711*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
4712*9a0e4156SSadaf Ebrahimi 		if (Rm != 0xD) {
4713*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4714*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4715*9a0e4156SSadaf Ebrahimi 		} else
4716*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, 0);
4717*9a0e4156SSadaf Ebrahimi 	}
4718*9a0e4156SSadaf Ebrahimi 
4719*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4720*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4721*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4722*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4723*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4724*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4725*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, index);
4726*9a0e4156SSadaf Ebrahimi 
4727*9a0e4156SSadaf Ebrahimi 	return S;
4728*9a0e4156SSadaf Ebrahimi }
4729*9a0e4156SSadaf Ebrahimi 
DecodeVLD4LN(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4730*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn,
4731*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4732*9a0e4156SSadaf Ebrahimi {
4733*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4734*9a0e4156SSadaf Ebrahimi 	unsigned size, align = 0, index = 0, inc = 1;
4735*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4736*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4737*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4738*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4739*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 10, 2);
4740*9a0e4156SSadaf Ebrahimi 
4741*9a0e4156SSadaf Ebrahimi 	switch (size) {
4742*9a0e4156SSadaf Ebrahimi 		default:
4743*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4744*9a0e4156SSadaf Ebrahimi 		case 0:
4745*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4746*9a0e4156SSadaf Ebrahimi 				align = 4;
4747*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 5, 3);
4748*9a0e4156SSadaf Ebrahimi 			break;
4749*9a0e4156SSadaf Ebrahimi 		case 1:
4750*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4751*9a0e4156SSadaf Ebrahimi 				align = 8;
4752*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 6, 2);
4753*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4754*9a0e4156SSadaf Ebrahimi 				inc = 2;
4755*9a0e4156SSadaf Ebrahimi 			break;
4756*9a0e4156SSadaf Ebrahimi 		case 2:
4757*9a0e4156SSadaf Ebrahimi 			switch (fieldFromInstruction_4(Insn, 4, 2)) {
4758*9a0e4156SSadaf Ebrahimi 				case 0:
4759*9a0e4156SSadaf Ebrahimi 					align = 0; break;
4760*9a0e4156SSadaf Ebrahimi 				case 3:
4761*9a0e4156SSadaf Ebrahimi 					return MCDisassembler_Fail;
4762*9a0e4156SSadaf Ebrahimi 				default:
4763*9a0e4156SSadaf Ebrahimi 					align = 4 << fieldFromInstruction_4(Insn, 4, 2); break;
4764*9a0e4156SSadaf Ebrahimi 			}
4765*9a0e4156SSadaf Ebrahimi 
4766*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 7, 1);
4767*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 6, 1))
4768*9a0e4156SSadaf Ebrahimi 				inc = 2;
4769*9a0e4156SSadaf Ebrahimi 			break;
4770*9a0e4156SSadaf Ebrahimi 	}
4771*9a0e4156SSadaf Ebrahimi 
4772*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4773*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4774*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4775*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4776*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4777*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4778*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4779*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4780*9a0e4156SSadaf Ebrahimi 
4781*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) { // Writeback
4782*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4783*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4784*9a0e4156SSadaf Ebrahimi 	}
4785*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4786*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4787*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
4788*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
4789*9a0e4156SSadaf Ebrahimi 		if (Rm != 0xD) {
4790*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4791*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4792*9a0e4156SSadaf Ebrahimi 		} else
4793*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, 0);
4794*9a0e4156SSadaf Ebrahimi 	}
4795*9a0e4156SSadaf Ebrahimi 
4796*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4797*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4798*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4799*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4800*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4801*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4802*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4803*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4804*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, index);
4805*9a0e4156SSadaf Ebrahimi 
4806*9a0e4156SSadaf Ebrahimi 	return S;
4807*9a0e4156SSadaf Ebrahimi }
4808*9a0e4156SSadaf Ebrahimi 
DecodeVST4LN(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4809*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn,
4810*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4811*9a0e4156SSadaf Ebrahimi {
4812*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4813*9a0e4156SSadaf Ebrahimi 	unsigned size, align = 0, index = 0, inc = 1;
4814*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4815*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4816*9a0e4156SSadaf Ebrahimi 	unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4817*9a0e4156SSadaf Ebrahimi 	Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4818*9a0e4156SSadaf Ebrahimi 	size = fieldFromInstruction_4(Insn, 10, 2);
4819*9a0e4156SSadaf Ebrahimi 
4820*9a0e4156SSadaf Ebrahimi 	switch (size) {
4821*9a0e4156SSadaf Ebrahimi 		default:
4822*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4823*9a0e4156SSadaf Ebrahimi 		case 0:
4824*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4825*9a0e4156SSadaf Ebrahimi 				align = 4;
4826*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 5, 3);
4827*9a0e4156SSadaf Ebrahimi 			break;
4828*9a0e4156SSadaf Ebrahimi 		case 1:
4829*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 4, 1))
4830*9a0e4156SSadaf Ebrahimi 				align = 8;
4831*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 6, 2);
4832*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 5, 1))
4833*9a0e4156SSadaf Ebrahimi 				inc = 2;
4834*9a0e4156SSadaf Ebrahimi 			break;
4835*9a0e4156SSadaf Ebrahimi 		case 2:
4836*9a0e4156SSadaf Ebrahimi 			switch (fieldFromInstruction_4(Insn, 4, 2)) {
4837*9a0e4156SSadaf Ebrahimi 				case 0:
4838*9a0e4156SSadaf Ebrahimi 					align = 0; break;
4839*9a0e4156SSadaf Ebrahimi 				case 3:
4840*9a0e4156SSadaf Ebrahimi 					return MCDisassembler_Fail;
4841*9a0e4156SSadaf Ebrahimi 				default:
4842*9a0e4156SSadaf Ebrahimi 					align = 4 << fieldFromInstruction_4(Insn, 4, 2); break;
4843*9a0e4156SSadaf Ebrahimi 			}
4844*9a0e4156SSadaf Ebrahimi 
4845*9a0e4156SSadaf Ebrahimi 			index = fieldFromInstruction_4(Insn, 7, 1);
4846*9a0e4156SSadaf Ebrahimi 			if (fieldFromInstruction_4(Insn, 6, 1))
4847*9a0e4156SSadaf Ebrahimi 				inc = 2;
4848*9a0e4156SSadaf Ebrahimi 			break;
4849*9a0e4156SSadaf Ebrahimi 	}
4850*9a0e4156SSadaf Ebrahimi 
4851*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) { // Writeback
4852*9a0e4156SSadaf Ebrahimi 		if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4853*9a0e4156SSadaf Ebrahimi 			return MCDisassembler_Fail;
4854*9a0e4156SSadaf Ebrahimi 	}
4855*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4856*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4857*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, align);
4858*9a0e4156SSadaf Ebrahimi 	if (Rm != 0xF) {
4859*9a0e4156SSadaf Ebrahimi 		if (Rm != 0xD) {
4860*9a0e4156SSadaf Ebrahimi 			if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4861*9a0e4156SSadaf Ebrahimi 				return MCDisassembler_Fail;
4862*9a0e4156SSadaf Ebrahimi 		} else
4863*9a0e4156SSadaf Ebrahimi 			MCOperand_CreateReg0(Inst, 0);
4864*9a0e4156SSadaf Ebrahimi 	}
4865*9a0e4156SSadaf Ebrahimi 
4866*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4867*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4868*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4869*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4870*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4871*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4872*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4873*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4874*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, index);
4875*9a0e4156SSadaf Ebrahimi 
4876*9a0e4156SSadaf Ebrahimi 	return S;
4877*9a0e4156SSadaf Ebrahimi }
4878*9a0e4156SSadaf Ebrahimi 
DecodeVMOVSRR(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4879*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn,
4880*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4881*9a0e4156SSadaf Ebrahimi {
4882*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4883*9a0e4156SSadaf Ebrahimi 	unsigned Rt  = fieldFromInstruction_4(Insn, 12, 4);
4884*9a0e4156SSadaf Ebrahimi 	unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
4885*9a0e4156SSadaf Ebrahimi 	unsigned Rm  = fieldFromInstruction_4(Insn,  5, 1);
4886*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4887*9a0e4156SSadaf Ebrahimi 	Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
4888*9a0e4156SSadaf Ebrahimi 
4889*9a0e4156SSadaf Ebrahimi 	if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
4890*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
4891*9a0e4156SSadaf Ebrahimi 
4892*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm  , Address, Decoder)))
4893*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4894*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
4895*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4896*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt  , Address, Decoder)))
4897*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4898*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
4899*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4900*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4901*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4902*9a0e4156SSadaf Ebrahimi 
4903*9a0e4156SSadaf Ebrahimi 	return S;
4904*9a0e4156SSadaf Ebrahimi }
4905*9a0e4156SSadaf Ebrahimi 
DecodeVMOVRRS(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4906*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn,
4907*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4908*9a0e4156SSadaf Ebrahimi {
4909*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4910*9a0e4156SSadaf Ebrahimi 	unsigned Rt  = fieldFromInstruction_4(Insn, 12, 4);
4911*9a0e4156SSadaf Ebrahimi 	unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
4912*9a0e4156SSadaf Ebrahimi 	unsigned Rm  = fieldFromInstruction_4(Insn,  5, 1);
4913*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4914*9a0e4156SSadaf Ebrahimi 	Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
4915*9a0e4156SSadaf Ebrahimi 
4916*9a0e4156SSadaf Ebrahimi 	if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
4917*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
4918*9a0e4156SSadaf Ebrahimi 
4919*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt  , Address, Decoder)))
4920*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4921*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
4922*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4923*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm  , Address, Decoder)))
4924*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4925*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
4926*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4927*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4928*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4929*9a0e4156SSadaf Ebrahimi 
4930*9a0e4156SSadaf Ebrahimi 	return S;
4931*9a0e4156SSadaf Ebrahimi }
4932*9a0e4156SSadaf Ebrahimi 
DecodeIT(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4933*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn,
4934*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4935*9a0e4156SSadaf Ebrahimi {
4936*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4937*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
4938*9a0e4156SSadaf Ebrahimi 	unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
4939*9a0e4156SSadaf Ebrahimi 
4940*9a0e4156SSadaf Ebrahimi 	if (pred == 0xF) {
4941*9a0e4156SSadaf Ebrahimi 		pred = 0xE;
4942*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
4943*9a0e4156SSadaf Ebrahimi 	}
4944*9a0e4156SSadaf Ebrahimi 
4945*9a0e4156SSadaf Ebrahimi 	if (mask == 0x0)
4946*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4947*9a0e4156SSadaf Ebrahimi 
4948*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, pred);
4949*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, mask);
4950*9a0e4156SSadaf Ebrahimi 	return S;
4951*9a0e4156SSadaf Ebrahimi }
4952*9a0e4156SSadaf Ebrahimi 
DecodeT2LDRDPreInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4953*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
4954*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4955*9a0e4156SSadaf Ebrahimi {
4956*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4957*9a0e4156SSadaf Ebrahimi 
4958*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4959*9a0e4156SSadaf Ebrahimi 	unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
4960*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4961*9a0e4156SSadaf Ebrahimi 	unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4962*9a0e4156SSadaf Ebrahimi 	unsigned W = fieldFromInstruction_4(Insn, 21, 1);
4963*9a0e4156SSadaf Ebrahimi 	unsigned U = fieldFromInstruction_4(Insn, 23, 1);
4964*9a0e4156SSadaf Ebrahimi 	unsigned P = fieldFromInstruction_4(Insn, 24, 1);
4965*9a0e4156SSadaf Ebrahimi 	bool writeback = (W == 1) | (P == 0);
4966*9a0e4156SSadaf Ebrahimi 
4967*9a0e4156SSadaf Ebrahimi 	addr |= (U << 8) | (Rn << 9);
4968*9a0e4156SSadaf Ebrahimi 
4969*9a0e4156SSadaf Ebrahimi 	if (writeback && (Rn == Rt || Rn == Rt2))
4970*9a0e4156SSadaf Ebrahimi 		Check(&S, MCDisassembler_SoftFail);
4971*9a0e4156SSadaf Ebrahimi 	if (Rt == Rt2)
4972*9a0e4156SSadaf Ebrahimi 		Check(&S, MCDisassembler_SoftFail);
4973*9a0e4156SSadaf Ebrahimi 
4974*9a0e4156SSadaf Ebrahimi 	// Rt
4975*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4976*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4977*9a0e4156SSadaf Ebrahimi 	// Rt2
4978*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
4979*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4980*9a0e4156SSadaf Ebrahimi 	// Writeback operand
4981*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4982*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4983*9a0e4156SSadaf Ebrahimi 	// addr
4984*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4985*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
4986*9a0e4156SSadaf Ebrahimi 
4987*9a0e4156SSadaf Ebrahimi 	return S;
4988*9a0e4156SSadaf Ebrahimi }
4989*9a0e4156SSadaf Ebrahimi 
DecodeT2STRDPreInstruction(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)4990*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
4991*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
4992*9a0e4156SSadaf Ebrahimi {
4993*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
4994*9a0e4156SSadaf Ebrahimi 
4995*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4996*9a0e4156SSadaf Ebrahimi 	unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
4997*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4998*9a0e4156SSadaf Ebrahimi 	unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4999*9a0e4156SSadaf Ebrahimi 	unsigned W = fieldFromInstruction_4(Insn, 21, 1);
5000*9a0e4156SSadaf Ebrahimi 	unsigned U = fieldFromInstruction_4(Insn, 23, 1);
5001*9a0e4156SSadaf Ebrahimi 	unsigned P = fieldFromInstruction_4(Insn, 24, 1);
5002*9a0e4156SSadaf Ebrahimi 	bool writeback = (W == 1) | (P == 0);
5003*9a0e4156SSadaf Ebrahimi 
5004*9a0e4156SSadaf Ebrahimi 	addr |= (U << 8) | (Rn << 9);
5005*9a0e4156SSadaf Ebrahimi 
5006*9a0e4156SSadaf Ebrahimi 	if (writeback && (Rn == Rt || Rn == Rt2))
5007*9a0e4156SSadaf Ebrahimi 		Check(&S, MCDisassembler_SoftFail);
5008*9a0e4156SSadaf Ebrahimi 
5009*9a0e4156SSadaf Ebrahimi 	// Writeback operand
5010*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
5011*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5012*9a0e4156SSadaf Ebrahimi 	// Rt
5013*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
5014*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5015*9a0e4156SSadaf Ebrahimi 	// Rt2
5016*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5017*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5018*9a0e4156SSadaf Ebrahimi 	// addr
5019*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
5020*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5021*9a0e4156SSadaf Ebrahimi 
5022*9a0e4156SSadaf Ebrahimi 	return S;
5023*9a0e4156SSadaf Ebrahimi }
5024*9a0e4156SSadaf Ebrahimi 
DecodeT2Adr(MCInst * Inst,uint32_t Insn,uint64_t Address,const void * Decoder)5025*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn,
5026*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
5027*9a0e4156SSadaf Ebrahimi {
5028*9a0e4156SSadaf Ebrahimi 	unsigned Val;
5029*9a0e4156SSadaf Ebrahimi 	unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
5030*9a0e4156SSadaf Ebrahimi 	unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
5031*9a0e4156SSadaf Ebrahimi 	if (sign1 != sign2) return MCDisassembler_Fail;
5032*9a0e4156SSadaf Ebrahimi 
5033*9a0e4156SSadaf Ebrahimi 	Val = fieldFromInstruction_4(Insn, 0, 8);
5034*9a0e4156SSadaf Ebrahimi 	Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
5035*9a0e4156SSadaf Ebrahimi 	Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
5036*9a0e4156SSadaf Ebrahimi 	Val |= sign1 << 12;
5037*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, SignExtend32(Val, 13));
5038*9a0e4156SSadaf Ebrahimi 
5039*9a0e4156SSadaf Ebrahimi 	return MCDisassembler_Success;
5040*9a0e4156SSadaf Ebrahimi }
5041*9a0e4156SSadaf Ebrahimi 
DecodeT2ShifterImmOperand(MCInst * Inst,uint32_t Val,uint64_t Address,const void * Decoder)5042*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
5043*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
5044*9a0e4156SSadaf Ebrahimi {
5045*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
5046*9a0e4156SSadaf Ebrahimi 
5047*9a0e4156SSadaf Ebrahimi 	// Shift of "asr #32" is not allowed in Thumb2 mode.
5048*9a0e4156SSadaf Ebrahimi 	if (Val == 0x20)
5049*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_Fail;
5050*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, Val);
5051*9a0e4156SSadaf Ebrahimi 
5052*9a0e4156SSadaf Ebrahimi 	return S;
5053*9a0e4156SSadaf Ebrahimi }
5054*9a0e4156SSadaf Ebrahimi 
DecodeSwap(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)5055*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn,
5056*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
5057*9a0e4156SSadaf Ebrahimi {
5058*9a0e4156SSadaf Ebrahimi 	DecodeStatus S;
5059*9a0e4156SSadaf Ebrahimi 
5060*9a0e4156SSadaf Ebrahimi 	unsigned Rt   = fieldFromInstruction_4(Insn, 12, 4);
5061*9a0e4156SSadaf Ebrahimi 	unsigned Rt2  = fieldFromInstruction_4(Insn, 0,  4);
5062*9a0e4156SSadaf Ebrahimi 	unsigned Rn   = fieldFromInstruction_4(Insn, 16, 4);
5063*9a0e4156SSadaf Ebrahimi 	unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5064*9a0e4156SSadaf Ebrahimi 
5065*9a0e4156SSadaf Ebrahimi 	if (pred == 0xF)
5066*9a0e4156SSadaf Ebrahimi 		return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
5067*9a0e4156SSadaf Ebrahimi 
5068*9a0e4156SSadaf Ebrahimi 	S = MCDisassembler_Success;
5069*9a0e4156SSadaf Ebrahimi 
5070*9a0e4156SSadaf Ebrahimi 	if (Rt == Rn || Rn == Rt2)
5071*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
5072*9a0e4156SSadaf Ebrahimi 
5073*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5074*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5075*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5076*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5077*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5078*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5079*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5080*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5081*9a0e4156SSadaf Ebrahimi 
5082*9a0e4156SSadaf Ebrahimi 	return S;
5083*9a0e4156SSadaf Ebrahimi }
5084*9a0e4156SSadaf Ebrahimi 
DecodeVCVTD(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)5085*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn,
5086*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
5087*9a0e4156SSadaf Ebrahimi {
5088*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
5089*9a0e4156SSadaf Ebrahimi 	unsigned Vm, imm, cmode, op;
5090*9a0e4156SSadaf Ebrahimi 	unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5091*9a0e4156SSadaf Ebrahimi 	Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5092*9a0e4156SSadaf Ebrahimi 	Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5093*9a0e4156SSadaf Ebrahimi 	Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5094*9a0e4156SSadaf Ebrahimi 	imm = fieldFromInstruction_4(Insn, 16, 6);
5095*9a0e4156SSadaf Ebrahimi 	cmode = fieldFromInstruction_4(Insn, 8, 4);
5096*9a0e4156SSadaf Ebrahimi 	op = fieldFromInstruction_4(Insn, 5, 1);
5097*9a0e4156SSadaf Ebrahimi 
5098*9a0e4156SSadaf Ebrahimi 	// VMOVv2f32 is ambiguous with these decodings.
5099*9a0e4156SSadaf Ebrahimi 	if (!(imm & 0x38) && cmode == 0xF) {
5100*9a0e4156SSadaf Ebrahimi 		if (op == 1) return MCDisassembler_Fail;
5101*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_VMOVv2f32);
5102*9a0e4156SSadaf Ebrahimi 		return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5103*9a0e4156SSadaf Ebrahimi 	}
5104*9a0e4156SSadaf Ebrahimi 
5105*9a0e4156SSadaf Ebrahimi 	if (!(imm & 0x20)) return MCDisassembler_Fail;
5106*9a0e4156SSadaf Ebrahimi 
5107*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5108*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5109*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5110*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5111*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, 64 - imm);
5112*9a0e4156SSadaf Ebrahimi 
5113*9a0e4156SSadaf Ebrahimi 	return S;
5114*9a0e4156SSadaf Ebrahimi }
5115*9a0e4156SSadaf Ebrahimi 
DecodeVCVTQ(MCInst * Inst,unsigned Insn,uint64_t Address,const void * Decoder)5116*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn,
5117*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
5118*9a0e4156SSadaf Ebrahimi {
5119*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
5120*9a0e4156SSadaf Ebrahimi 	unsigned Vm, imm, cmode, op;
5121*9a0e4156SSadaf Ebrahimi 	unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5122*9a0e4156SSadaf Ebrahimi 	Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5123*9a0e4156SSadaf Ebrahimi 	Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5124*9a0e4156SSadaf Ebrahimi 	Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5125*9a0e4156SSadaf Ebrahimi 	imm = fieldFromInstruction_4(Insn, 16, 6);
5126*9a0e4156SSadaf Ebrahimi 	cmode = fieldFromInstruction_4(Insn, 8, 4);
5127*9a0e4156SSadaf Ebrahimi 	op = fieldFromInstruction_4(Insn, 5, 1);
5128*9a0e4156SSadaf Ebrahimi 
5129*9a0e4156SSadaf Ebrahimi 	// VMOVv4f32 is ambiguous with these decodings.
5130*9a0e4156SSadaf Ebrahimi 	if (!(imm & 0x38) && cmode == 0xF) {
5131*9a0e4156SSadaf Ebrahimi 		if (op == 1) return MCDisassembler_Fail;
5132*9a0e4156SSadaf Ebrahimi 		MCInst_setOpcode(Inst, ARM_VMOVv4f32);
5133*9a0e4156SSadaf Ebrahimi 		return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5134*9a0e4156SSadaf Ebrahimi 	}
5135*9a0e4156SSadaf Ebrahimi 
5136*9a0e4156SSadaf Ebrahimi 	if (!(imm & 0x20)) return MCDisassembler_Fail;
5137*9a0e4156SSadaf Ebrahimi 
5138*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5139*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5140*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
5141*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5142*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, 64 - imm);
5143*9a0e4156SSadaf Ebrahimi 
5144*9a0e4156SSadaf Ebrahimi 	return S;
5145*9a0e4156SSadaf Ebrahimi }
5146*9a0e4156SSadaf Ebrahimi 
DecodeLDR(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)5147*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val,
5148*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
5149*9a0e4156SSadaf Ebrahimi {
5150*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
5151*9a0e4156SSadaf Ebrahimi 	unsigned Cond;
5152*9a0e4156SSadaf Ebrahimi 	unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
5153*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5154*9a0e4156SSadaf Ebrahimi 	unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
5155*9a0e4156SSadaf Ebrahimi 	Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
5156*9a0e4156SSadaf Ebrahimi 	Cond = fieldFromInstruction_4(Val, 28, 4);
5157*9a0e4156SSadaf Ebrahimi 
5158*9a0e4156SSadaf Ebrahimi 	if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
5159*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
5160*9a0e4156SSadaf Ebrahimi 
5161*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5162*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5163*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5164*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5165*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
5166*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5167*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
5168*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5169*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
5170*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5171*9a0e4156SSadaf Ebrahimi 
5172*9a0e4156SSadaf Ebrahimi 	return S;
5173*9a0e4156SSadaf Ebrahimi }
5174*9a0e4156SSadaf Ebrahimi 
DecodeMRRC2(MCInst * Inst,unsigned Val,uint64_t Address,const void * Decoder)5175*9a0e4156SSadaf Ebrahimi static DecodeStatus DecodeMRRC2(MCInst *Inst, unsigned Val,
5176*9a0e4156SSadaf Ebrahimi 		uint64_t Address, const void *Decoder)
5177*9a0e4156SSadaf Ebrahimi {
5178*9a0e4156SSadaf Ebrahimi 
5179*9a0e4156SSadaf Ebrahimi 	DecodeStatus S = MCDisassembler_Success;
5180*9a0e4156SSadaf Ebrahimi 
5181*9a0e4156SSadaf Ebrahimi 	unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
5182*9a0e4156SSadaf Ebrahimi 	unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
5183*9a0e4156SSadaf Ebrahimi 	unsigned cop = fieldFromInstruction_4(Val, 8, 4);
5184*9a0e4156SSadaf Ebrahimi 	unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5185*9a0e4156SSadaf Ebrahimi 	unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
5186*9a0e4156SSadaf Ebrahimi 
5187*9a0e4156SSadaf Ebrahimi 	if ((cop & ~0x1) == 0xa)
5188*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5189*9a0e4156SSadaf Ebrahimi 
5190*9a0e4156SSadaf Ebrahimi 	if (Rt == Rt2)
5191*9a0e4156SSadaf Ebrahimi 		S = MCDisassembler_SoftFail;
5192*9a0e4156SSadaf Ebrahimi 
5193*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, cop);
5194*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, opc1);
5195*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5196*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5197*9a0e4156SSadaf Ebrahimi 	if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5198*9a0e4156SSadaf Ebrahimi 		return MCDisassembler_Fail;
5199*9a0e4156SSadaf Ebrahimi 	MCOperand_CreateImm0(Inst, CRm);
5200*9a0e4156SSadaf Ebrahimi 
5201*9a0e4156SSadaf Ebrahimi 	return S;
5202*9a0e4156SSadaf Ebrahimi }
5203*9a0e4156SSadaf Ebrahimi 
5204*9a0e4156SSadaf Ebrahimi #endif
5205