1*67e74705SXin Li /*===---- cpuid.h - X86 cpu model detection --------------------------------===
2*67e74705SXin Li *
3*67e74705SXin Li * Permission is hereby granted, free of charge, to any person obtaining a copy
4*67e74705SXin Li * of this software and associated documentation files (the "Software"), to deal
5*67e74705SXin Li * in the Software without restriction, including without limitation the rights
6*67e74705SXin Li * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
7*67e74705SXin Li * copies of the Software, and to permit persons to whom the Software is
8*67e74705SXin Li * furnished to do so, subject to the following conditions:
9*67e74705SXin Li *
10*67e74705SXin Li * The above copyright notice and this permission notice shall be included in
11*67e74705SXin Li * all copies or substantial portions of the Software.
12*67e74705SXin Li *
13*67e74705SXin Li * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14*67e74705SXin Li * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15*67e74705SXin Li * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
16*67e74705SXin Li * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
17*67e74705SXin Li * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
18*67e74705SXin Li * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
19*67e74705SXin Li * THE SOFTWARE.
20*67e74705SXin Li *
21*67e74705SXin Li *===-----------------------------------------------------------------------===
22*67e74705SXin Li */
23*67e74705SXin Li
24*67e74705SXin Li #if !(__x86_64__ || __i386__)
25*67e74705SXin Li #error this header is for x86 only
26*67e74705SXin Li #endif
27*67e74705SXin Li
28*67e74705SXin Li /* Responses identification request with %eax 0 */
29*67e74705SXin Li /* AMD: "AuthenticAMD" */
30*67e74705SXin Li #define signature_AMD_ebx 0x68747541
31*67e74705SXin Li #define signature_AMD_edx 0x69746e65
32*67e74705SXin Li #define signature_AMD_ecx 0x444d4163
33*67e74705SXin Li /* CENTAUR: "CentaurHauls" */
34*67e74705SXin Li #define signature_CENTAUR_ebx 0x746e6543
35*67e74705SXin Li #define signature_CENTAUR_edx 0x48727561
36*67e74705SXin Li #define signature_CENTAUR_ecx 0x736c7561
37*67e74705SXin Li /* CYRIX: "CyrixInstead" */
38*67e74705SXin Li #define signature_CYRIX_ebx 0x69727943
39*67e74705SXin Li #define signature_CYRIX_edx 0x736e4978
40*67e74705SXin Li #define signature_CYRIX_ecx 0x64616574
41*67e74705SXin Li /* INTEL: "GenuineIntel" */
42*67e74705SXin Li #define signature_INTEL_ebx 0x756e6547
43*67e74705SXin Li #define signature_INTEL_edx 0x49656e69
44*67e74705SXin Li #define signature_INTEL_ecx 0x6c65746e
45*67e74705SXin Li /* TM1: "TransmetaCPU" */
46*67e74705SXin Li #define signature_TM1_ebx 0x6e617254
47*67e74705SXin Li #define signature_TM1_edx 0x74656d73
48*67e74705SXin Li #define signature_TM1_ecx 0x55504361
49*67e74705SXin Li /* TM2: "GenuineTMx86" */
50*67e74705SXin Li #define signature_TM2_ebx 0x756e6547
51*67e74705SXin Li #define signature_TM2_edx 0x54656e69
52*67e74705SXin Li #define signature_TM2_ecx 0x3638784d
53*67e74705SXin Li /* NSC: "Geode by NSC" */
54*67e74705SXin Li #define signature_NSC_ebx 0x646f6547
55*67e74705SXin Li #define signature_NSC_edx 0x43534e20
56*67e74705SXin Li #define signature_NSC_ecx 0x79622065
57*67e74705SXin Li /* NEXGEN: "NexGenDriven" */
58*67e74705SXin Li #define signature_NEXGEN_ebx 0x4778654e
59*67e74705SXin Li #define signature_NEXGEN_edx 0x72446e65
60*67e74705SXin Li #define signature_NEXGEN_ecx 0x6e657669
61*67e74705SXin Li /* RISE: "RiseRiseRise" */
62*67e74705SXin Li #define signature_RISE_ebx 0x65736952
63*67e74705SXin Li #define signature_RISE_edx 0x65736952
64*67e74705SXin Li #define signature_RISE_ecx 0x65736952
65*67e74705SXin Li /* SIS: "SiS SiS SiS " */
66*67e74705SXin Li #define signature_SIS_ebx 0x20536953
67*67e74705SXin Li #define signature_SIS_edx 0x20536953
68*67e74705SXin Li #define signature_SIS_ecx 0x20536953
69*67e74705SXin Li /* UMC: "UMC UMC UMC " */
70*67e74705SXin Li #define signature_UMC_ebx 0x20434d55
71*67e74705SXin Li #define signature_UMC_edx 0x20434d55
72*67e74705SXin Li #define signature_UMC_ecx 0x20434d55
73*67e74705SXin Li /* VIA: "VIA VIA VIA " */
74*67e74705SXin Li #define signature_VIA_ebx 0x20414956
75*67e74705SXin Li #define signature_VIA_edx 0x20414956
76*67e74705SXin Li #define signature_VIA_ecx 0x20414956
77*67e74705SXin Li /* VORTEX: "Vortex86 SoC" */
78*67e74705SXin Li #define signature_VORTEX_ebx 0x74726f56
79*67e74705SXin Li #define signature_VORTEX_edx 0x36387865
80*67e74705SXin Li #define signature_VORTEX_ecx 0x436f5320
81*67e74705SXin Li
82*67e74705SXin Li /* Features in %ecx for level 1 */
83*67e74705SXin Li #define bit_SSE3 0x00000001
84*67e74705SXin Li #define bit_PCLMULQDQ 0x00000002
85*67e74705SXin Li #define bit_DTES64 0x00000004
86*67e74705SXin Li #define bit_MONITOR 0x00000008
87*67e74705SXin Li #define bit_DSCPL 0x00000010
88*67e74705SXin Li #define bit_VMX 0x00000020
89*67e74705SXin Li #define bit_SMX 0x00000040
90*67e74705SXin Li #define bit_EIST 0x00000080
91*67e74705SXin Li #define bit_TM2 0x00000100
92*67e74705SXin Li #define bit_SSSE3 0x00000200
93*67e74705SXin Li #define bit_CNXTID 0x00000400
94*67e74705SXin Li #define bit_FMA 0x00001000
95*67e74705SXin Li #define bit_CMPXCHG16B 0x00002000
96*67e74705SXin Li #define bit_xTPR 0x00004000
97*67e74705SXin Li #define bit_PDCM 0x00008000
98*67e74705SXin Li #define bit_PCID 0x00020000
99*67e74705SXin Li #define bit_DCA 0x00040000
100*67e74705SXin Li #define bit_SSE41 0x00080000
101*67e74705SXin Li #define bit_SSE42 0x00100000
102*67e74705SXin Li #define bit_x2APIC 0x00200000
103*67e74705SXin Li #define bit_MOVBE 0x00400000
104*67e74705SXin Li #define bit_POPCNT 0x00800000
105*67e74705SXin Li #define bit_TSCDeadline 0x01000000
106*67e74705SXin Li #define bit_AESNI 0x02000000
107*67e74705SXin Li #define bit_XSAVE 0x04000000
108*67e74705SXin Li #define bit_OSXSAVE 0x08000000
109*67e74705SXin Li #define bit_AVX 0x10000000
110*67e74705SXin Li #define bit_RDRND 0x40000000
111*67e74705SXin Li
112*67e74705SXin Li /* Features in %edx for level 1 */
113*67e74705SXin Li #define bit_FPU 0x00000001
114*67e74705SXin Li #define bit_VME 0x00000002
115*67e74705SXin Li #define bit_DE 0x00000004
116*67e74705SXin Li #define bit_PSE 0x00000008
117*67e74705SXin Li #define bit_TSC 0x00000010
118*67e74705SXin Li #define bit_MSR 0x00000020
119*67e74705SXin Li #define bit_PAE 0x00000040
120*67e74705SXin Li #define bit_MCE 0x00000080
121*67e74705SXin Li #define bit_CX8 0x00000100
122*67e74705SXin Li #define bit_APIC 0x00000200
123*67e74705SXin Li #define bit_SEP 0x00000800
124*67e74705SXin Li #define bit_MTRR 0x00001000
125*67e74705SXin Li #define bit_PGE 0x00002000
126*67e74705SXin Li #define bit_MCA 0x00004000
127*67e74705SXin Li #define bit_CMOV 0x00008000
128*67e74705SXin Li #define bit_PAT 0x00010000
129*67e74705SXin Li #define bit_PSE36 0x00020000
130*67e74705SXin Li #define bit_PSN 0x00040000
131*67e74705SXin Li #define bit_CLFSH 0x00080000
132*67e74705SXin Li #define bit_DS 0x00200000
133*67e74705SXin Li #define bit_ACPI 0x00400000
134*67e74705SXin Li #define bit_MMX 0x00800000
135*67e74705SXin Li #define bit_FXSR 0x01000000
136*67e74705SXin Li #define bit_FXSAVE bit_FXSR /* for gcc compat */
137*67e74705SXin Li #define bit_SSE 0x02000000
138*67e74705SXin Li #define bit_SSE2 0x04000000
139*67e74705SXin Li #define bit_SS 0x08000000
140*67e74705SXin Li #define bit_HTT 0x10000000
141*67e74705SXin Li #define bit_TM 0x20000000
142*67e74705SXin Li #define bit_PBE 0x80000000
143*67e74705SXin Li
144*67e74705SXin Li /* Features in %ebx for level 7 sub-leaf 0 */
145*67e74705SXin Li #define bit_FSGSBASE 0x00000001
146*67e74705SXin Li #define bit_SMEP 0x00000080
147*67e74705SXin Li #define bit_ENH_MOVSB 0x00000200
148*67e74705SXin Li
149*67e74705SXin Li #if __i386__
150*67e74705SXin Li #define __cpuid(__level, __eax, __ebx, __ecx, __edx) \
151*67e74705SXin Li __asm("cpuid" : "=a"(__eax), "=b" (__ebx), "=c"(__ecx), "=d"(__edx) \
152*67e74705SXin Li : "0"(__level))
153*67e74705SXin Li
154*67e74705SXin Li #define __cpuid_count(__level, __count, __eax, __ebx, __ecx, __edx) \
155*67e74705SXin Li __asm("cpuid" : "=a"(__eax), "=b" (__ebx), "=c"(__ecx), "=d"(__edx) \
156*67e74705SXin Li : "0"(__level), "2"(__count))
157*67e74705SXin Li #else
158*67e74705SXin Li /* x86-64 uses %rbx as the base register, so preserve it. */
159*67e74705SXin Li #define __cpuid(__level, __eax, __ebx, __ecx, __edx) \
160*67e74705SXin Li __asm(" xchgq %%rbx,%q1\n" \
161*67e74705SXin Li " cpuid\n" \
162*67e74705SXin Li " xchgq %%rbx,%q1" \
163*67e74705SXin Li : "=a"(__eax), "=r" (__ebx), "=c"(__ecx), "=d"(__edx) \
164*67e74705SXin Li : "0"(__level))
165*67e74705SXin Li
166*67e74705SXin Li #define __cpuid_count(__level, __count, __eax, __ebx, __ecx, __edx) \
167*67e74705SXin Li __asm(" xchgq %%rbx,%q1\n" \
168*67e74705SXin Li " cpuid\n" \
169*67e74705SXin Li " xchgq %%rbx,%q1" \
170*67e74705SXin Li : "=a"(__eax), "=r" (__ebx), "=c"(__ecx), "=d"(__edx) \
171*67e74705SXin Li : "0"(__level), "2"(__count))
172*67e74705SXin Li #endif
173*67e74705SXin Li
__get_cpuid(unsigned int __level,unsigned int * __eax,unsigned int * __ebx,unsigned int * __ecx,unsigned int * __edx)174*67e74705SXin Li static __inline int __get_cpuid (unsigned int __level, unsigned int *__eax,
175*67e74705SXin Li unsigned int *__ebx, unsigned int *__ecx,
176*67e74705SXin Li unsigned int *__edx) {
177*67e74705SXin Li __cpuid(__level, *__eax, *__ebx, *__ecx, *__edx);
178*67e74705SXin Li return 1;
179*67e74705SXin Li }
180*67e74705SXin Li
__get_cpuid_max(unsigned int __level,unsigned int * __sig)181*67e74705SXin Li static __inline int __get_cpuid_max (unsigned int __level, unsigned int *__sig)
182*67e74705SXin Li {
183*67e74705SXin Li unsigned int __eax, __ebx, __ecx, __edx;
184*67e74705SXin Li #if __i386__
185*67e74705SXin Li int __cpuid_supported;
186*67e74705SXin Li
187*67e74705SXin Li __asm(" pushfl\n"
188*67e74705SXin Li " popl %%eax\n"
189*67e74705SXin Li " movl %%eax,%%ecx\n"
190*67e74705SXin Li " xorl $0x00200000,%%eax\n"
191*67e74705SXin Li " pushl %%eax\n"
192*67e74705SXin Li " popfl\n"
193*67e74705SXin Li " pushfl\n"
194*67e74705SXin Li " popl %%eax\n"
195*67e74705SXin Li " movl $0,%0\n"
196*67e74705SXin Li " cmpl %%eax,%%ecx\n"
197*67e74705SXin Li " je 1f\n"
198*67e74705SXin Li " movl $1,%0\n"
199*67e74705SXin Li "1:"
200*67e74705SXin Li : "=r" (__cpuid_supported) : : "eax", "ecx");
201*67e74705SXin Li if (!__cpuid_supported)
202*67e74705SXin Li return 0;
203*67e74705SXin Li #endif
204*67e74705SXin Li
205*67e74705SXin Li __cpuid(__level, __eax, __ebx, __ecx, __edx);
206*67e74705SXin Li if (__sig)
207*67e74705SXin Li *__sig = __ebx;
208*67e74705SXin Li return __eax;
209*67e74705SXin Li }
210