1*0d6140beSAndroid Build Coastguard Worker /*
2*0d6140beSAndroid Build Coastguard Worker * This file is part of the flashrom project.
3*0d6140beSAndroid Build Coastguard Worker *
4*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2005-2007 coresystems GmbH <[email protected]>
5*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2006 Uwe Hermann <[email protected]>
6*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2007-2009 Luc Verhaegen <[email protected]>
7*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2007 Carl-Daniel Hailfinger
8*0d6140beSAndroid Build Coastguard Worker *
9*0d6140beSAndroid Build Coastguard Worker * This program is free software; you can redistribute it and/or modify
10*0d6140beSAndroid Build Coastguard Worker * it under the terms of the GNU General Public License as published by
11*0d6140beSAndroid Build Coastguard Worker * the Free Software Foundation; version 2 of the License.
12*0d6140beSAndroid Build Coastguard Worker *
13*0d6140beSAndroid Build Coastguard Worker * This program is distributed in the hope that it will be useful,
14*0d6140beSAndroid Build Coastguard Worker * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*0d6140beSAndroid Build Coastguard Worker * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16*0d6140beSAndroid Build Coastguard Worker * GNU General Public License for more details.
17*0d6140beSAndroid Build Coastguard Worker */
18*0d6140beSAndroid Build Coastguard Worker
19*0d6140beSAndroid Build Coastguard Worker /*
20*0d6140beSAndroid Build Coastguard Worker * Contains the board specific flash enables.
21*0d6140beSAndroid Build Coastguard Worker */
22*0d6140beSAndroid Build Coastguard Worker
23*0d6140beSAndroid Build Coastguard Worker #include <strings.h>
24*0d6140beSAndroid Build Coastguard Worker #include <string.h>
25*0d6140beSAndroid Build Coastguard Worker #include <stdbool.h>
26*0d6140beSAndroid Build Coastguard Worker #include <stdlib.h>
27*0d6140beSAndroid Build Coastguard Worker #include "flash.h"
28*0d6140beSAndroid Build Coastguard Worker #include "programmer.h"
29*0d6140beSAndroid Build Coastguard Worker #include "platform/pci.h"
30*0d6140beSAndroid Build Coastguard Worker
31*0d6140beSAndroid Build Coastguard Worker #if defined(__i386__) || defined(__x86_64__)
32*0d6140beSAndroid Build Coastguard Worker
33*0d6140beSAndroid Build Coastguard Worker #include "hwaccess_x86_io.h"
34*0d6140beSAndroid Build Coastguard Worker #include "hwaccess_x86_msr.h"
35*0d6140beSAndroid Build Coastguard Worker
36*0d6140beSAndroid Build Coastguard Worker /*
37*0d6140beSAndroid Build Coastguard Worker * Helper functions for many Winbond Super I/Os of the W836xx range.
38*0d6140beSAndroid Build Coastguard Worker */
39*0d6140beSAndroid Build Coastguard Worker /* Enter extended functions */
w836xx_ext_enter(uint16_t port)40*0d6140beSAndroid Build Coastguard Worker void w836xx_ext_enter(uint16_t port)
41*0d6140beSAndroid Build Coastguard Worker {
42*0d6140beSAndroid Build Coastguard Worker OUTB(0x87, port);
43*0d6140beSAndroid Build Coastguard Worker OUTB(0x87, port);
44*0d6140beSAndroid Build Coastguard Worker }
45*0d6140beSAndroid Build Coastguard Worker
46*0d6140beSAndroid Build Coastguard Worker /* Leave extended functions */
w836xx_ext_leave(uint16_t port)47*0d6140beSAndroid Build Coastguard Worker void w836xx_ext_leave(uint16_t port)
48*0d6140beSAndroid Build Coastguard Worker {
49*0d6140beSAndroid Build Coastguard Worker OUTB(0xAA, port);
50*0d6140beSAndroid Build Coastguard Worker }
51*0d6140beSAndroid Build Coastguard Worker
52*0d6140beSAndroid Build Coastguard Worker /* Generic Super I/O helper functions */
sio_read(uint16_t port,uint8_t reg)53*0d6140beSAndroid Build Coastguard Worker uint8_t sio_read(uint16_t port, uint8_t reg)
54*0d6140beSAndroid Build Coastguard Worker {
55*0d6140beSAndroid Build Coastguard Worker OUTB(reg, port);
56*0d6140beSAndroid Build Coastguard Worker return INB(port + 1);
57*0d6140beSAndroid Build Coastguard Worker }
58*0d6140beSAndroid Build Coastguard Worker
sio_write(uint16_t port,uint8_t reg,uint8_t data)59*0d6140beSAndroid Build Coastguard Worker void sio_write(uint16_t port, uint8_t reg, uint8_t data)
60*0d6140beSAndroid Build Coastguard Worker {
61*0d6140beSAndroid Build Coastguard Worker OUTB(reg, port);
62*0d6140beSAndroid Build Coastguard Worker OUTB(data, port + 1);
63*0d6140beSAndroid Build Coastguard Worker }
64*0d6140beSAndroid Build Coastguard Worker
sio_mask(uint16_t port,uint8_t reg,uint8_t data,uint8_t mask)65*0d6140beSAndroid Build Coastguard Worker void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
66*0d6140beSAndroid Build Coastguard Worker {
67*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
68*0d6140beSAndroid Build Coastguard Worker
69*0d6140beSAndroid Build Coastguard Worker OUTB(reg, port);
70*0d6140beSAndroid Build Coastguard Worker tmp = INB(port + 1) & ~mask;
71*0d6140beSAndroid Build Coastguard Worker OUTB(tmp | (data & mask), port + 1);
72*0d6140beSAndroid Build Coastguard Worker }
73*0d6140beSAndroid Build Coastguard Worker
74*0d6140beSAndroid Build Coastguard Worker /* Winbond W83697 documentation indicates that the index register has to be written for each access. */
sio_mask_alzheimer(uint16_t port,uint8_t reg,uint8_t data,uint8_t mask)75*0d6140beSAndroid Build Coastguard Worker static void sio_mask_alzheimer(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
76*0d6140beSAndroid Build Coastguard Worker {
77*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
78*0d6140beSAndroid Build Coastguard Worker
79*0d6140beSAndroid Build Coastguard Worker OUTB(reg, port);
80*0d6140beSAndroid Build Coastguard Worker tmp = INB(port + 1) & ~mask;
81*0d6140beSAndroid Build Coastguard Worker OUTB(reg, port);
82*0d6140beSAndroid Build Coastguard Worker OUTB(tmp | (data & mask), port + 1);
83*0d6140beSAndroid Build Coastguard Worker }
84*0d6140beSAndroid Build Coastguard Worker
85*0d6140beSAndroid Build Coastguard Worker /* Not used yet. */
86*0d6140beSAndroid Build Coastguard Worker #if 0
87*0d6140beSAndroid Build Coastguard Worker static int enable_flash_decode_superio(void)
88*0d6140beSAndroid Build Coastguard Worker {
89*0d6140beSAndroid Build Coastguard Worker int ret;
90*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
91*0d6140beSAndroid Build Coastguard Worker
92*0d6140beSAndroid Build Coastguard Worker switch (superio.vendor) {
93*0d6140beSAndroid Build Coastguard Worker case SUPERIO_VENDOR_NONE:
94*0d6140beSAndroid Build Coastguard Worker ret = -1;
95*0d6140beSAndroid Build Coastguard Worker break;
96*0d6140beSAndroid Build Coastguard Worker case SUPERIO_VENDOR_ITE:
97*0d6140beSAndroid Build Coastguard Worker enter_conf_mode_ite(superio.port);
98*0d6140beSAndroid Build Coastguard Worker /* Enable flash mapping. Works for most old ITE style Super I/O. */
99*0d6140beSAndroid Build Coastguard Worker tmp = sio_read(superio.port, 0x24);
100*0d6140beSAndroid Build Coastguard Worker tmp |= 0xfc;
101*0d6140beSAndroid Build Coastguard Worker sio_write(superio.port, 0x24, tmp);
102*0d6140beSAndroid Build Coastguard Worker exit_conf_mode_ite(superio.port);
103*0d6140beSAndroid Build Coastguard Worker ret = 0;
104*0d6140beSAndroid Build Coastguard Worker break;
105*0d6140beSAndroid Build Coastguard Worker default:
106*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Unhandled Super I/O type!\n");
107*0d6140beSAndroid Build Coastguard Worker ret = -1;
108*0d6140beSAndroid Build Coastguard Worker break;
109*0d6140beSAndroid Build Coastguard Worker }
110*0d6140beSAndroid Build Coastguard Worker return ret;
111*0d6140beSAndroid Build Coastguard Worker }
112*0d6140beSAndroid Build Coastguard Worker #endif
113*0d6140beSAndroid Build Coastguard Worker
114*0d6140beSAndroid Build Coastguard Worker /*
115*0d6140beSAndroid Build Coastguard Worker * SMSC FDC37B787: Raise GPIO50
116*0d6140beSAndroid Build Coastguard Worker */
fdc37b787_gpio50_raise(uint16_t port)117*0d6140beSAndroid Build Coastguard Worker static int fdc37b787_gpio50_raise(uint16_t port)
118*0d6140beSAndroid Build Coastguard Worker {
119*0d6140beSAndroid Build Coastguard Worker uint8_t id, val;
120*0d6140beSAndroid Build Coastguard Worker
121*0d6140beSAndroid Build Coastguard Worker OUTB(0x55, port); /* enter conf mode */
122*0d6140beSAndroid Build Coastguard Worker id = sio_read(port, 0x20);
123*0d6140beSAndroid Build Coastguard Worker if (id != 0x44) {
124*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
125*0d6140beSAndroid Build Coastguard Worker OUTB(0xAA, port); /* leave conf mode */
126*0d6140beSAndroid Build Coastguard Worker return -1;
127*0d6140beSAndroid Build Coastguard Worker }
128*0d6140beSAndroid Build Coastguard Worker
129*0d6140beSAndroid Build Coastguard Worker sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
130*0d6140beSAndroid Build Coastguard Worker
131*0d6140beSAndroid Build Coastguard Worker val = sio_read(port, 0xC8); /* GP50 */
132*0d6140beSAndroid Build Coastguard Worker if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
133*0d6140beSAndroid Build Coastguard Worker {
134*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
135*0d6140beSAndroid Build Coastguard Worker OUTB(0xAA, port);
136*0d6140beSAndroid Build Coastguard Worker return -1;
137*0d6140beSAndroid Build Coastguard Worker }
138*0d6140beSAndroid Build Coastguard Worker
139*0d6140beSAndroid Build Coastguard Worker sio_mask(port, 0xF9, 0x01, 0x01);
140*0d6140beSAndroid Build Coastguard Worker
141*0d6140beSAndroid Build Coastguard Worker OUTB(0xAA, port); /* Leave conf mode */
142*0d6140beSAndroid Build Coastguard Worker return 0;
143*0d6140beSAndroid Build Coastguard Worker }
144*0d6140beSAndroid Build Coastguard Worker
145*0d6140beSAndroid Build Coastguard Worker /*
146*0d6140beSAndroid Build Coastguard Worker * Suited for:
147*0d6140beSAndroid Build Coastguard Worker * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
148*0d6140beSAndroid Build Coastguard Worker */
fdc37b787_gpio50_raise_3f0(struct board_cfg * cfg)149*0d6140beSAndroid Build Coastguard Worker static int fdc37b787_gpio50_raise_3f0(struct board_cfg *cfg)
150*0d6140beSAndroid Build Coastguard Worker {
151*0d6140beSAndroid Build Coastguard Worker return fdc37b787_gpio50_raise(0x3f0);
152*0d6140beSAndroid Build Coastguard Worker }
153*0d6140beSAndroid Build Coastguard Worker
154*0d6140beSAndroid Build Coastguard Worker struct winbond_mux {
155*0d6140beSAndroid Build Coastguard Worker uint8_t reg; /* 0 if the corresponding pin is not muxed */
156*0d6140beSAndroid Build Coastguard Worker uint8_t data; /* reg/data/mask may be directly ... */
157*0d6140beSAndroid Build Coastguard Worker uint8_t mask; /* ... passed to sio_mask */
158*0d6140beSAndroid Build Coastguard Worker };
159*0d6140beSAndroid Build Coastguard Worker
160*0d6140beSAndroid Build Coastguard Worker struct winbond_port {
161*0d6140beSAndroid Build Coastguard Worker const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
162*0d6140beSAndroid Build Coastguard Worker uint8_t ldn; /* LDN this GPIO register is located in */
163*0d6140beSAndroid Build Coastguard Worker uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
164*0d6140beSAndroid Build Coastguard Worker the GPIO port */
165*0d6140beSAndroid Build Coastguard Worker uint8_t base; /* base register in that LDN for the port */
166*0d6140beSAndroid Build Coastguard Worker };
167*0d6140beSAndroid Build Coastguard Worker
168*0d6140beSAndroid Build Coastguard Worker struct winbond_chip {
169*0d6140beSAndroid Build Coastguard Worker uint8_t device_id; /* reg 0x20 of the expected w83626x */
170*0d6140beSAndroid Build Coastguard Worker uint8_t gpio_port_count;
171*0d6140beSAndroid Build Coastguard Worker const struct winbond_port *port;
172*0d6140beSAndroid Build Coastguard Worker };
173*0d6140beSAndroid Build Coastguard Worker
174*0d6140beSAndroid Build Coastguard Worker
175*0d6140beSAndroid Build Coastguard Worker #define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
176*0d6140beSAndroid Build Coastguard Worker
177*0d6140beSAndroid Build Coastguard Worker enum winbond_id {
178*0d6140beSAndroid Build Coastguard Worker WINBOND_W83627HF_ID = 0x52,
179*0d6140beSAndroid Build Coastguard Worker WINBOND_W83627EHF_ID = 0x88,
180*0d6140beSAndroid Build Coastguard Worker WINBOND_W83627THF_ID = 0x82,
181*0d6140beSAndroid Build Coastguard Worker WINBOND_W83697HF_ID = 0x60,
182*0d6140beSAndroid Build Coastguard Worker };
183*0d6140beSAndroid Build Coastguard Worker
184*0d6140beSAndroid Build Coastguard Worker static const struct winbond_mux w83627hf_port2_mux[8] = {
185*0d6140beSAndroid Build Coastguard Worker {0x2A, 0x01, 0x01}, /* or MIDI */
186*0d6140beSAndroid Build Coastguard Worker {0x2B, 0x80, 0x80}, /* or SPI */
187*0d6140beSAndroid Build Coastguard Worker {0x2B, 0x40, 0x40}, /* or SPI */
188*0d6140beSAndroid Build Coastguard Worker {0x2B, 0x20, 0x20}, /* or power LED */
189*0d6140beSAndroid Build Coastguard Worker {0x2B, 0x10, 0x10}, /* or watchdog */
190*0d6140beSAndroid Build Coastguard Worker {0x2B, 0x08, 0x08}, /* or infra red */
191*0d6140beSAndroid Build Coastguard Worker {0x2B, 0x04, 0x04}, /* or infra red */
192*0d6140beSAndroid Build Coastguard Worker {0x2B, 0x03, 0x03} /* or IRQ1 input */
193*0d6140beSAndroid Build Coastguard Worker };
194*0d6140beSAndroid Build Coastguard Worker
195*0d6140beSAndroid Build Coastguard Worker static const struct winbond_port w83627hf[3] = {
196*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT,
197*0d6140beSAndroid Build Coastguard Worker {w83627hf_port2_mux, 0x08, 0, 0xF0},
198*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT,
199*0d6140beSAndroid Build Coastguard Worker };
200*0d6140beSAndroid Build Coastguard Worker
201*0d6140beSAndroid Build Coastguard Worker static const struct winbond_mux w83627ehf_port2_mux[8] = {
202*0d6140beSAndroid Build Coastguard Worker {0x29, 0x06, 0x02}, /* or MIDI */
203*0d6140beSAndroid Build Coastguard Worker {0x29, 0x06, 0x02},
204*0d6140beSAndroid Build Coastguard Worker {0x24, 0x02, 0x00}, /* or SPI ROM interface */
205*0d6140beSAndroid Build Coastguard Worker {0x24, 0x02, 0x00},
206*0d6140beSAndroid Build Coastguard Worker {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
207*0d6140beSAndroid Build Coastguard Worker {0x2A, 0x01, 0x01},
208*0d6140beSAndroid Build Coastguard Worker {0x2A, 0x01, 0x01},
209*0d6140beSAndroid Build Coastguard Worker {0x2A, 0x01, 0x01},
210*0d6140beSAndroid Build Coastguard Worker };
211*0d6140beSAndroid Build Coastguard Worker
212*0d6140beSAndroid Build Coastguard Worker static const struct winbond_port w83627ehf[6] = {
213*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT,
214*0d6140beSAndroid Build Coastguard Worker {w83627ehf_port2_mux, 0x09, 0, 0xE3},
215*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT,
216*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT,
217*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT,
218*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT,
219*0d6140beSAndroid Build Coastguard Worker };
220*0d6140beSAndroid Build Coastguard Worker
221*0d6140beSAndroid Build Coastguard Worker static const struct winbond_mux w83627thf_port4_mux[8] = {
222*0d6140beSAndroid Build Coastguard Worker {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
223*0d6140beSAndroid Build Coastguard Worker {0x2D, 0x02, 0x02}, /* or resume reset */
224*0d6140beSAndroid Build Coastguard Worker {0x2D, 0x04, 0x04}, /* or S3 input */
225*0d6140beSAndroid Build Coastguard Worker {0x2D, 0x08, 0x08}, /* or PSON# */
226*0d6140beSAndroid Build Coastguard Worker {0x2D, 0x10, 0x10}, /* or PWROK */
227*0d6140beSAndroid Build Coastguard Worker {0x2D, 0x20, 0x20}, /* or suspend LED */
228*0d6140beSAndroid Build Coastguard Worker {0x2D, 0x40, 0x40}, /* or panel switch input */
229*0d6140beSAndroid Build Coastguard Worker {0x2D, 0x80, 0x80}, /* or panel switch output */
230*0d6140beSAndroid Build Coastguard Worker };
231*0d6140beSAndroid Build Coastguard Worker
232*0d6140beSAndroid Build Coastguard Worker static const struct winbond_port w83627thf[5] = {
233*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT, /* GPIO1 */
234*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT, /* GPIO2 */
235*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT, /* GPIO3 */
236*0d6140beSAndroid Build Coastguard Worker {w83627thf_port4_mux, 0x09, 1, 0xF4},
237*0d6140beSAndroid Build Coastguard Worker UNIMPLEMENTED_PORT, /* GPIO5 */
238*0d6140beSAndroid Build Coastguard Worker };
239*0d6140beSAndroid Build Coastguard Worker
240*0d6140beSAndroid Build Coastguard Worker static const struct winbond_chip winbond_chips[] = {
241*0d6140beSAndroid Build Coastguard Worker {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
242*0d6140beSAndroid Build Coastguard Worker {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
243*0d6140beSAndroid Build Coastguard Worker {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
244*0d6140beSAndroid Build Coastguard Worker };
245*0d6140beSAndroid Build Coastguard Worker
246*0d6140beSAndroid Build Coastguard Worker #define WINBOND_SUPERIO_PORT1 0x2e
247*0d6140beSAndroid Build Coastguard Worker #define WINBOND_SUPERIO_PORT2 0x4e
248*0d6140beSAndroid Build Coastguard Worker
249*0d6140beSAndroid Build Coastguard Worker /* We don't really care about the hardware monitor, but it offers better (more specific) device ID info than
250*0d6140beSAndroid Build Coastguard Worker * the simple device ID in the normal configuration registers.
251*0d6140beSAndroid Build Coastguard Worker * Note: This function expects to be called while the Super I/O is in config mode.
252*0d6140beSAndroid Build Coastguard Worker */
w836xx_deviceid_hwmon(uint16_t sio_port)253*0d6140beSAndroid Build Coastguard Worker static uint8_t w836xx_deviceid_hwmon(uint16_t sio_port)
254*0d6140beSAndroid Build Coastguard Worker {
255*0d6140beSAndroid Build Coastguard Worker uint16_t hwmport;
256*0d6140beSAndroid Build Coastguard Worker uint16_t hwm_vendorid;
257*0d6140beSAndroid Build Coastguard Worker uint8_t hwm_deviceid;
258*0d6140beSAndroid Build Coastguard Worker
259*0d6140beSAndroid Build Coastguard Worker sio_write(sio_port, 0x07, 0x0b); /* Select LDN 0xb (HWM). */
260*0d6140beSAndroid Build Coastguard Worker if ((sio_read(sio_port, 0x30) & (1 << 0)) != (1 << 0)) {
261*0d6140beSAndroid Build Coastguard Worker msg_pinfo("W836xx hardware monitor disabled or does not exist.\n");
262*0d6140beSAndroid Build Coastguard Worker return 0;
263*0d6140beSAndroid Build Coastguard Worker }
264*0d6140beSAndroid Build Coastguard Worker /* Get HWM base address (stored in LDN 0xb, index 0x60/0x61). */
265*0d6140beSAndroid Build Coastguard Worker hwmport = sio_read(sio_port, 0x60) << 8;
266*0d6140beSAndroid Build Coastguard Worker hwmport |= sio_read(sio_port, 0x61);
267*0d6140beSAndroid Build Coastguard Worker /* HWM address register = HWM base address + 5. */
268*0d6140beSAndroid Build Coastguard Worker hwmport += 5;
269*0d6140beSAndroid Build Coastguard Worker msg_pdbg2("W836xx Hardware Monitor at port %04x\n", hwmport);
270*0d6140beSAndroid Build Coastguard Worker /* FIXME: This busy check should happen before each HWM access. */
271*0d6140beSAndroid Build Coastguard Worker if (INB(hwmport) & 0x80) {
272*0d6140beSAndroid Build Coastguard Worker msg_pinfo("W836xx hardware monitor busy, ignoring it.\n");
273*0d6140beSAndroid Build Coastguard Worker return 0;
274*0d6140beSAndroid Build Coastguard Worker }
275*0d6140beSAndroid Build Coastguard Worker /* Set HBACS=1. */
276*0d6140beSAndroid Build Coastguard Worker sio_mask_alzheimer(hwmport, 0x4e, 0x80, 0x80);
277*0d6140beSAndroid Build Coastguard Worker /* Read upper byte of vendor ID. */
278*0d6140beSAndroid Build Coastguard Worker hwm_vendorid = sio_read(hwmport, 0x4f) << 8;
279*0d6140beSAndroid Build Coastguard Worker /* Set HBACS=0. */
280*0d6140beSAndroid Build Coastguard Worker sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x80);
281*0d6140beSAndroid Build Coastguard Worker /* Read lower byte of vendor ID. */
282*0d6140beSAndroid Build Coastguard Worker hwm_vendorid |= sio_read(hwmport, 0x4f);
283*0d6140beSAndroid Build Coastguard Worker if (hwm_vendorid != 0x5ca3) {
284*0d6140beSAndroid Build Coastguard Worker msg_pinfo("W836xx hardware monitor vendor ID weirdness: expected 0x5ca3, got %04x\n",
285*0d6140beSAndroid Build Coastguard Worker hwm_vendorid);
286*0d6140beSAndroid Build Coastguard Worker return 0;
287*0d6140beSAndroid Build Coastguard Worker }
288*0d6140beSAndroid Build Coastguard Worker /* Set Bank=0. */
289*0d6140beSAndroid Build Coastguard Worker sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x07);
290*0d6140beSAndroid Build Coastguard Worker /* Read "chip" ID. We call this one the device ID. */
291*0d6140beSAndroid Build Coastguard Worker hwm_deviceid = sio_read(hwmport, 0x58);
292*0d6140beSAndroid Build Coastguard Worker return hwm_deviceid;
293*0d6140beSAndroid Build Coastguard Worker }
294*0d6140beSAndroid Build Coastguard Worker
probe_superio_winbond(void)295*0d6140beSAndroid Build Coastguard Worker void probe_superio_winbond(void)
296*0d6140beSAndroid Build Coastguard Worker {
297*0d6140beSAndroid Build Coastguard Worker struct superio s = {0};
298*0d6140beSAndroid Build Coastguard Worker uint16_t winbond_ports[] = {WINBOND_SUPERIO_PORT1, WINBOND_SUPERIO_PORT2, 0};
299*0d6140beSAndroid Build Coastguard Worker uint16_t *i = winbond_ports;
300*0d6140beSAndroid Build Coastguard Worker uint8_t model;
301*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
302*0d6140beSAndroid Build Coastguard Worker
303*0d6140beSAndroid Build Coastguard Worker s.vendor = SUPERIO_VENDOR_WINBOND;
304*0d6140beSAndroid Build Coastguard Worker for (; *i; i++) {
305*0d6140beSAndroid Build Coastguard Worker s.port = *i;
306*0d6140beSAndroid Build Coastguard Worker /* If we're already in Super I/O config more, the W836xx enter sequence won't hurt. */
307*0d6140beSAndroid Build Coastguard Worker w836xx_ext_enter(s.port);
308*0d6140beSAndroid Build Coastguard Worker model = sio_read(s.port, 0x20);
309*0d6140beSAndroid Build Coastguard Worker /* No response, no point leaving the config mode. */
310*0d6140beSAndroid Build Coastguard Worker if (model == 0xff)
311*0d6140beSAndroid Build Coastguard Worker continue;
312*0d6140beSAndroid Build Coastguard Worker /* Try to leave config mode. If the ID register is still readable, it's not a Winbond chip. */
313*0d6140beSAndroid Build Coastguard Worker w836xx_ext_leave(s.port);
314*0d6140beSAndroid Build Coastguard Worker if (model == sio_read(s.port, 0x20)) {
315*0d6140beSAndroid Build Coastguard Worker msg_pdbg("W836xx enter config mode worked or we were already in config mode. W836xx "
316*0d6140beSAndroid Build Coastguard Worker "leave config mode had no effect.\n");
317*0d6140beSAndroid Build Coastguard Worker if (model == 0x87) {
318*0d6140beSAndroid Build Coastguard Worker /* ITE IT8707F and IT8710F are special: They need the W837xx enter sequence,
319*0d6140beSAndroid Build Coastguard Worker * but they want the ITE exit sequence. Handle them here.
320*0d6140beSAndroid Build Coastguard Worker */
321*0d6140beSAndroid Build Coastguard Worker tmp = sio_read(s.port, 0x21);
322*0d6140beSAndroid Build Coastguard Worker switch (tmp) {
323*0d6140beSAndroid Build Coastguard Worker case 0x07:
324*0d6140beSAndroid Build Coastguard Worker case 0x10:
325*0d6140beSAndroid Build Coastguard Worker s.vendor = SUPERIO_VENDOR_ITE;
326*0d6140beSAndroid Build Coastguard Worker s.model = (0x87 << 8) | tmp ;
327*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port "
328*0d6140beSAndroid Build Coastguard Worker "0x%x\n", s.model, s.port);
329*0d6140beSAndroid Build Coastguard Worker register_superio(s);
330*0d6140beSAndroid Build Coastguard Worker /* Exit ITE config mode. */
331*0d6140beSAndroid Build Coastguard Worker exit_conf_mode_ite(s.port);
332*0d6140beSAndroid Build Coastguard Worker /* Restore vendor for next loop iteration. */
333*0d6140beSAndroid Build Coastguard Worker s.vendor = SUPERIO_VENDOR_WINBOND;
334*0d6140beSAndroid Build Coastguard Worker continue;
335*0d6140beSAndroid Build Coastguard Worker }
336*0d6140beSAndroid Build Coastguard Worker }
337*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Active config mode, unknown reg 0x20 ID: %02x.\n", model);
338*0d6140beSAndroid Build Coastguard Worker continue;
339*0d6140beSAndroid Build Coastguard Worker }
340*0d6140beSAndroid Build Coastguard Worker /* The Super I/O reacts to W836xx enter and exit config mode, it's probably Winbond. */
341*0d6140beSAndroid Build Coastguard Worker w836xx_ext_enter(s.port);
342*0d6140beSAndroid Build Coastguard Worker s.model = sio_read(s.port, 0x20);
343*0d6140beSAndroid Build Coastguard Worker switch (s.model) {
344*0d6140beSAndroid Build Coastguard Worker case WINBOND_W83627HF_ID:
345*0d6140beSAndroid Build Coastguard Worker case WINBOND_W83627EHF_ID:
346*0d6140beSAndroid Build Coastguard Worker case WINBOND_W83627THF_ID:
347*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Found Winbond Super I/O, id 0x%02hx\n", s.model);
348*0d6140beSAndroid Build Coastguard Worker register_superio(s);
349*0d6140beSAndroid Build Coastguard Worker break;
350*0d6140beSAndroid Build Coastguard Worker case WINBOND_W83697HF_ID:
351*0d6140beSAndroid Build Coastguard Worker /* This code is extremely paranoid. */
352*0d6140beSAndroid Build Coastguard Worker tmp = sio_read(s.port, 0x26) & 0x40;
353*0d6140beSAndroid Build Coastguard Worker if (((tmp == 0x00) && (s.port != WINBOND_SUPERIO_PORT1)) ||
354*0d6140beSAndroid Build Coastguard Worker ((tmp == 0x40) && (s.port != WINBOND_SUPERIO_PORT2))) {
355*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Winbond Super I/O probe weirdness: Port mismatch for ID "
356*0d6140beSAndroid Build Coastguard Worker "0x%02x at port 0x%04x\n", s.model, s.port);
357*0d6140beSAndroid Build Coastguard Worker break;
358*0d6140beSAndroid Build Coastguard Worker }
359*0d6140beSAndroid Build Coastguard Worker tmp = w836xx_deviceid_hwmon(s.port);
360*0d6140beSAndroid Build Coastguard Worker /* FIXME: This might be too paranoid... */
361*0d6140beSAndroid Build Coastguard Worker if (!tmp) {
362*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Probably not a Winbond Super I/O\n");
363*0d6140beSAndroid Build Coastguard Worker break;
364*0d6140beSAndroid Build Coastguard Worker }
365*0d6140beSAndroid Build Coastguard Worker if (tmp != s.model) {
366*0d6140beSAndroid Build Coastguard Worker msg_pinfo("W83 series hardware monitor device ID weirdness: expected 0x%02x, "
367*0d6140beSAndroid Build Coastguard Worker "got 0x%02x\n", WINBOND_W83697HF_ID, tmp);
368*0d6140beSAndroid Build Coastguard Worker break;
369*0d6140beSAndroid Build Coastguard Worker }
370*0d6140beSAndroid Build Coastguard Worker msg_pinfo("Found Winbond Super I/O, id 0x%02hx\n", s.model);
371*0d6140beSAndroid Build Coastguard Worker register_superio(s);
372*0d6140beSAndroid Build Coastguard Worker break;
373*0d6140beSAndroid Build Coastguard Worker }
374*0d6140beSAndroid Build Coastguard Worker w836xx_ext_leave(s.port);
375*0d6140beSAndroid Build Coastguard Worker }
376*0d6140beSAndroid Build Coastguard Worker return;
377*0d6140beSAndroid Build Coastguard Worker }
378*0d6140beSAndroid Build Coastguard Worker
winbond_superio_chipdef(void)379*0d6140beSAndroid Build Coastguard Worker static const struct winbond_chip *winbond_superio_chipdef(void)
380*0d6140beSAndroid Build Coastguard Worker {
381*0d6140beSAndroid Build Coastguard Worker int i;
382*0d6140beSAndroid Build Coastguard Worker unsigned int j;
383*0d6140beSAndroid Build Coastguard Worker
384*0d6140beSAndroid Build Coastguard Worker for (i = 0; i < superio_count; i++) {
385*0d6140beSAndroid Build Coastguard Worker if (superios[i].vendor != SUPERIO_VENDOR_WINBOND)
386*0d6140beSAndroid Build Coastguard Worker continue;
387*0d6140beSAndroid Build Coastguard Worker for (j = 0; j < ARRAY_SIZE(winbond_chips); j++)
388*0d6140beSAndroid Build Coastguard Worker if (winbond_chips[j].device_id == superios[i].model)
389*0d6140beSAndroid Build Coastguard Worker return &winbond_chips[j];
390*0d6140beSAndroid Build Coastguard Worker }
391*0d6140beSAndroid Build Coastguard Worker return NULL;
392*0d6140beSAndroid Build Coastguard Worker }
393*0d6140beSAndroid Build Coastguard Worker
394*0d6140beSAndroid Build Coastguard Worker /*
395*0d6140beSAndroid Build Coastguard Worker * The chipid parameter goes away as soon as we have Super I/O matching in the
396*0d6140beSAndroid Build Coastguard Worker * board enable table. The call to winbond_superio_detect() goes away as
397*0d6140beSAndroid Build Coastguard Worker * soon as we have generic Super I/O detection code.
398*0d6140beSAndroid Build Coastguard Worker */
winbond_gpio_set(uint16_t base,enum winbond_id chipid,int pin,int raise)399*0d6140beSAndroid Build Coastguard Worker static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
400*0d6140beSAndroid Build Coastguard Worker int pin, int raise)
401*0d6140beSAndroid Build Coastguard Worker {
402*0d6140beSAndroid Build Coastguard Worker const struct winbond_chip *chip = NULL;
403*0d6140beSAndroid Build Coastguard Worker const struct winbond_port *gpio;
404*0d6140beSAndroid Build Coastguard Worker int port = pin / 10;
405*0d6140beSAndroid Build Coastguard Worker int bit = pin % 10;
406*0d6140beSAndroid Build Coastguard Worker
407*0d6140beSAndroid Build Coastguard Worker chip = winbond_superio_chipdef();
408*0d6140beSAndroid Build Coastguard Worker if (!chip) {
409*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: No supported Winbond Super I/O found\n");
410*0d6140beSAndroid Build Coastguard Worker return -1;
411*0d6140beSAndroid Build Coastguard Worker }
412*0d6140beSAndroid Build Coastguard Worker if (chip->device_id != chipid) {
413*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
414*0d6140beSAndroid Build Coastguard Worker "expected %x\n", chip->device_id, chipid);
415*0d6140beSAndroid Build Coastguard Worker return -1;
416*0d6140beSAndroid Build Coastguard Worker }
417*0d6140beSAndroid Build Coastguard Worker if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
418*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
419*0d6140beSAndroid Build Coastguard Worker pin);
420*0d6140beSAndroid Build Coastguard Worker return -1;
421*0d6140beSAndroid Build Coastguard Worker }
422*0d6140beSAndroid Build Coastguard Worker
423*0d6140beSAndroid Build Coastguard Worker gpio = &chip->port[port - 1];
424*0d6140beSAndroid Build Coastguard Worker
425*0d6140beSAndroid Build Coastguard Worker if (gpio->ldn == 0) {
426*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: GPIO%d is not supported yet on this"
427*0d6140beSAndroid Build Coastguard Worker " winbond chip\n", port);
428*0d6140beSAndroid Build Coastguard Worker return -1;
429*0d6140beSAndroid Build Coastguard Worker }
430*0d6140beSAndroid Build Coastguard Worker
431*0d6140beSAndroid Build Coastguard Worker w836xx_ext_enter(base);
432*0d6140beSAndroid Build Coastguard Worker
433*0d6140beSAndroid Build Coastguard Worker /* Select logical device. */
434*0d6140beSAndroid Build Coastguard Worker sio_write(base, 0x07, gpio->ldn);
435*0d6140beSAndroid Build Coastguard Worker
436*0d6140beSAndroid Build Coastguard Worker /* Activate logical device. */
437*0d6140beSAndroid Build Coastguard Worker sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
438*0d6140beSAndroid Build Coastguard Worker
439*0d6140beSAndroid Build Coastguard Worker /* Select GPIO function of that pin. */
440*0d6140beSAndroid Build Coastguard Worker if (gpio->mux && gpio->mux[bit].reg)
441*0d6140beSAndroid Build Coastguard Worker sio_mask(base, gpio->mux[bit].reg,
442*0d6140beSAndroid Build Coastguard Worker gpio->mux[bit].data, gpio->mux[bit].mask);
443*0d6140beSAndroid Build Coastguard Worker
444*0d6140beSAndroid Build Coastguard Worker sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
445*0d6140beSAndroid Build Coastguard Worker sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
446*0d6140beSAndroid Build Coastguard Worker sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
447*0d6140beSAndroid Build Coastguard Worker
448*0d6140beSAndroid Build Coastguard Worker w836xx_ext_leave(base);
449*0d6140beSAndroid Build Coastguard Worker
450*0d6140beSAndroid Build Coastguard Worker return 0;
451*0d6140beSAndroid Build Coastguard Worker }
452*0d6140beSAndroid Build Coastguard Worker
453*0d6140beSAndroid Build Coastguard Worker /*
454*0d6140beSAndroid Build Coastguard Worker * Winbond W83627HF: Raise GPIO24.
455*0d6140beSAndroid Build Coastguard Worker *
456*0d6140beSAndroid Build Coastguard Worker * Suited for:
457*0d6140beSAndroid Build Coastguard Worker * - Agami Aruma
458*0d6140beSAndroid Build Coastguard Worker * - IWILL DK8-HTX
459*0d6140beSAndroid Build Coastguard Worker */
w83627hf_gpio24_raise_2e(struct board_cfg * cfg)460*0d6140beSAndroid Build Coastguard Worker static int w83627hf_gpio24_raise_2e(struct board_cfg *cfg)
461*0d6140beSAndroid Build Coastguard Worker {
462*0d6140beSAndroid Build Coastguard Worker return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
463*0d6140beSAndroid Build Coastguard Worker }
464*0d6140beSAndroid Build Coastguard Worker
465*0d6140beSAndroid Build Coastguard Worker /*
466*0d6140beSAndroid Build Coastguard Worker * Winbond W83627HF: Raise GPIO25.
467*0d6140beSAndroid Build Coastguard Worker *
468*0d6140beSAndroid Build Coastguard Worker * Suited for:
469*0d6140beSAndroid Build Coastguard Worker * - MSI MS-6577
470*0d6140beSAndroid Build Coastguard Worker */
w83627hf_gpio25_raise_2e(struct board_cfg * cfg)471*0d6140beSAndroid Build Coastguard Worker static int w83627hf_gpio25_raise_2e(struct board_cfg *cfg)
472*0d6140beSAndroid Build Coastguard Worker {
473*0d6140beSAndroid Build Coastguard Worker return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
474*0d6140beSAndroid Build Coastguard Worker }
475*0d6140beSAndroid Build Coastguard Worker
476*0d6140beSAndroid Build Coastguard Worker /*
477*0d6140beSAndroid Build Coastguard Worker * Winbond W83627EHF: Raise GPIO22.
478*0d6140beSAndroid Build Coastguard Worker *
479*0d6140beSAndroid Build Coastguard Worker * Suited for:
480*0d6140beSAndroid Build Coastguard Worker * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
481*0d6140beSAndroid Build Coastguard Worker */
w83627ehf_gpio22_raise_2e(struct board_cfg * cfg)482*0d6140beSAndroid Build Coastguard Worker static int w83627ehf_gpio22_raise_2e(struct board_cfg *cfg)
483*0d6140beSAndroid Build Coastguard Worker {
484*0d6140beSAndroid Build Coastguard Worker return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
485*0d6140beSAndroid Build Coastguard Worker }
486*0d6140beSAndroid Build Coastguard Worker
487*0d6140beSAndroid Build Coastguard Worker /*
488*0d6140beSAndroid Build Coastguard Worker * Winbond W83627THF: Raise GPIO 44.
489*0d6140beSAndroid Build Coastguard Worker *
490*0d6140beSAndroid Build Coastguard Worker * Suited for:
491*0d6140beSAndroid Build Coastguard Worker * - MSI K8T Neo2-F V2.0
492*0d6140beSAndroid Build Coastguard Worker */
w83627thf_gpio44_raise_2e(struct board_cfg * cfg)493*0d6140beSAndroid Build Coastguard Worker static int w83627thf_gpio44_raise_2e(struct board_cfg *cfg)
494*0d6140beSAndroid Build Coastguard Worker {
495*0d6140beSAndroid Build Coastguard Worker return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
496*0d6140beSAndroid Build Coastguard Worker }
497*0d6140beSAndroid Build Coastguard Worker
498*0d6140beSAndroid Build Coastguard Worker /*
499*0d6140beSAndroid Build Coastguard Worker * Winbond W83627THF: Raise GPIO 44.
500*0d6140beSAndroid Build Coastguard Worker *
501*0d6140beSAndroid Build Coastguard Worker * Suited for:
502*0d6140beSAndroid Build Coastguard Worker * - MSI K8N Neo3
503*0d6140beSAndroid Build Coastguard Worker */
w83627thf_gpio44_raise_4e(struct board_cfg * cfg)504*0d6140beSAndroid Build Coastguard Worker static int w83627thf_gpio44_raise_4e(struct board_cfg *cfg)
505*0d6140beSAndroid Build Coastguard Worker {
506*0d6140beSAndroid Build Coastguard Worker return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
507*0d6140beSAndroid Build Coastguard Worker }
508*0d6140beSAndroid Build Coastguard Worker
509*0d6140beSAndroid Build Coastguard Worker /*
510*0d6140beSAndroid Build Coastguard Worker * Enable MEMW# and set ROM size to max.
511*0d6140beSAndroid Build Coastguard Worker * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
512*0d6140beSAndroid Build Coastguard Worker */
w836xx_memw_enable(uint16_t port)513*0d6140beSAndroid Build Coastguard Worker static void w836xx_memw_enable(uint16_t port)
514*0d6140beSAndroid Build Coastguard Worker {
515*0d6140beSAndroid Build Coastguard Worker w836xx_ext_enter(port);
516*0d6140beSAndroid Build Coastguard Worker if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
517*0d6140beSAndroid Build Coastguard Worker /* Enable MEMW# and set ROM size select to max. (4M). */
518*0d6140beSAndroid Build Coastguard Worker sio_mask(port, 0x24, 0x28, 0x28);
519*0d6140beSAndroid Build Coastguard Worker }
520*0d6140beSAndroid Build Coastguard Worker w836xx_ext_leave(port);
521*0d6140beSAndroid Build Coastguard Worker }
522*0d6140beSAndroid Build Coastguard Worker
523*0d6140beSAndroid Build Coastguard Worker /**
524*0d6140beSAndroid Build Coastguard Worker * Enable MEMW# and set ROM size to max.
525*0d6140beSAndroid Build Coastguard Worker * Supported chips:
526*0d6140beSAndroid Build Coastguard Worker * W83697HF/F/HG, W83697SF/UF/UG
527*0d6140beSAndroid Build Coastguard Worker */
w83697xx_memw_enable(uint16_t port)528*0d6140beSAndroid Build Coastguard Worker static void w83697xx_memw_enable(uint16_t port)
529*0d6140beSAndroid Build Coastguard Worker {
530*0d6140beSAndroid Build Coastguard Worker w836xx_ext_enter(port);
531*0d6140beSAndroid Build Coastguard Worker if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
532*0d6140beSAndroid Build Coastguard Worker if((sio_read(port, 0x2A) & 0xF0) == 0xF0) {
533*0d6140beSAndroid Build Coastguard Worker
534*0d6140beSAndroid Build Coastguard Worker /* CR24 Bits 7 & 2 must be set to 0 enable the flash ROM */
535*0d6140beSAndroid Build Coastguard Worker /* address segments 000E0000h ~ 000FFFFFh on W83697SF/UF/UG */
536*0d6140beSAndroid Build Coastguard Worker /* These bits are reserved on W83697HF/F/HG */
537*0d6140beSAndroid Build Coastguard Worker /* Shouldn't be needed though. */
538*0d6140beSAndroid Build Coastguard Worker
539*0d6140beSAndroid Build Coastguard Worker /* CR28 Bit3 must be set to 1 to enable flash access to */
540*0d6140beSAndroid Build Coastguard Worker /* FFE80000h ~ FFEFFFFFh on W83697SF/UF/UG. */
541*0d6140beSAndroid Build Coastguard Worker /* This bit is reserved on W83697HF/F/HG which default to 0 */
542*0d6140beSAndroid Build Coastguard Worker sio_mask(port, 0x28, 0x08, 0x08);
543*0d6140beSAndroid Build Coastguard Worker
544*0d6140beSAndroid Build Coastguard Worker /* Enable MEMW# and set ROM size select to max. (4M)*/
545*0d6140beSAndroid Build Coastguard Worker sio_mask(port, 0x24, 0x28, 0x38);
546*0d6140beSAndroid Build Coastguard Worker
547*0d6140beSAndroid Build Coastguard Worker } else {
548*0d6140beSAndroid Build Coastguard Worker msg_pwarn("Warning: Flash interface in use by GPIO!\n");
549*0d6140beSAndroid Build Coastguard Worker }
550*0d6140beSAndroid Build Coastguard Worker } else {
551*0d6140beSAndroid Build Coastguard Worker msg_pinfo("BIOS ROM is disabled\n");
552*0d6140beSAndroid Build Coastguard Worker }
553*0d6140beSAndroid Build Coastguard Worker w836xx_ext_leave(port);
554*0d6140beSAndroid Build Coastguard Worker }
555*0d6140beSAndroid Build Coastguard Worker
556*0d6140beSAndroid Build Coastguard Worker /*
557*0d6140beSAndroid Build Coastguard Worker * Suited for:
558*0d6140beSAndroid Build Coastguard Worker * - Biostar M7VIQ: VIA KM266 + VT8235
559*0d6140beSAndroid Build Coastguard Worker */
w83697xx_memw_enable_2e(struct board_cfg * cfg)560*0d6140beSAndroid Build Coastguard Worker static int w83697xx_memw_enable_2e(struct board_cfg *cfg)
561*0d6140beSAndroid Build Coastguard Worker {
562*0d6140beSAndroid Build Coastguard Worker w83697xx_memw_enable(0x2E);
563*0d6140beSAndroid Build Coastguard Worker
564*0d6140beSAndroid Build Coastguard Worker return 0;
565*0d6140beSAndroid Build Coastguard Worker }
566*0d6140beSAndroid Build Coastguard Worker
567*0d6140beSAndroid Build Coastguard Worker
568*0d6140beSAndroid Build Coastguard Worker /*
569*0d6140beSAndroid Build Coastguard Worker * Suited for:
570*0d6140beSAndroid Build Coastguard Worker * - DFI AD77: VIA KT400 + VT8235 + W83697HF
571*0d6140beSAndroid Build Coastguard Worker * - EPoX EP-8K5A2: VIA KT333 + VT8235
572*0d6140beSAndroid Build Coastguard Worker * - Albatron PM266A Pro: VIA P4M266A + VT8235
573*0d6140beSAndroid Build Coastguard Worker * - Shuttle AK31 (all versions): VIA KT266 + VT8233
574*0d6140beSAndroid Build Coastguard Worker * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
575*0d6140beSAndroid Build Coastguard Worker * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
576*0d6140beSAndroid Build Coastguard Worker * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
577*0d6140beSAndroid Build Coastguard Worker * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
578*0d6140beSAndroid Build Coastguard Worker * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
579*0d6140beSAndroid Build Coastguard Worker * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
580*0d6140beSAndroid Build Coastguard Worker * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
581*0d6140beSAndroid Build Coastguard Worker */
w836xx_memw_enable_2e(struct board_cfg * cfg)582*0d6140beSAndroid Build Coastguard Worker static int w836xx_memw_enable_2e(struct board_cfg *cfg)
583*0d6140beSAndroid Build Coastguard Worker {
584*0d6140beSAndroid Build Coastguard Worker w836xx_memw_enable(0x2E);
585*0d6140beSAndroid Build Coastguard Worker
586*0d6140beSAndroid Build Coastguard Worker return 0;
587*0d6140beSAndroid Build Coastguard Worker }
588*0d6140beSAndroid Build Coastguard Worker
589*0d6140beSAndroid Build Coastguard Worker /*
590*0d6140beSAndroid Build Coastguard Worker * Suited for:
591*0d6140beSAndroid Build Coastguard Worker * - Termtek TK-3370 (rev. 2.5b)
592*0d6140beSAndroid Build Coastguard Worker */
w836xx_memw_enable_4e(struct board_cfg * cfg)593*0d6140beSAndroid Build Coastguard Worker static int w836xx_memw_enable_4e(struct board_cfg *cfg)
594*0d6140beSAndroid Build Coastguard Worker {
595*0d6140beSAndroid Build Coastguard Worker w836xx_memw_enable(0x4E);
596*0d6140beSAndroid Build Coastguard Worker
597*0d6140beSAndroid Build Coastguard Worker return 0;
598*0d6140beSAndroid Build Coastguard Worker }
599*0d6140beSAndroid Build Coastguard Worker
600*0d6140beSAndroid Build Coastguard Worker /*
601*0d6140beSAndroid Build Coastguard Worker * Suited for all boards with ITE IT8705F.
602*0d6140beSAndroid Build Coastguard Worker * The SIS950 Super I/O probably requires a similar flash write enable.
603*0d6140beSAndroid Build Coastguard Worker */
it8705f_write_enable(uint8_t port)604*0d6140beSAndroid Build Coastguard Worker int it8705f_write_enable(uint8_t port)
605*0d6140beSAndroid Build Coastguard Worker {
606*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
607*0d6140beSAndroid Build Coastguard Worker int ret = 0;
608*0d6140beSAndroid Build Coastguard Worker
609*0d6140beSAndroid Build Coastguard Worker if (!(internal_buses_supported & BUS_PARALLEL))
610*0d6140beSAndroid Build Coastguard Worker return 1;
611*0d6140beSAndroid Build Coastguard Worker
612*0d6140beSAndroid Build Coastguard Worker enter_conf_mode_ite(port);
613*0d6140beSAndroid Build Coastguard Worker tmp = sio_read(port, 0x24);
614*0d6140beSAndroid Build Coastguard Worker /* Check if at least one flash segment is enabled. */
615*0d6140beSAndroid Build Coastguard Worker if (tmp & 0xf0) {
616*0d6140beSAndroid Build Coastguard Worker /* The IT8705F will respond to LPC cycles and translate them. */
617*0d6140beSAndroid Build Coastguard Worker internal_buses_supported &= BUS_PARALLEL;
618*0d6140beSAndroid Build Coastguard Worker /* Flash ROM I/F Writes Enable */
619*0d6140beSAndroid Build Coastguard Worker tmp |= 0x04;
620*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
621*0d6140beSAndroid Build Coastguard Worker if (tmp & 0x02) {
622*0d6140beSAndroid Build Coastguard Worker /* The data sheet contradicts itself about max size. */
623*0d6140beSAndroid Build Coastguard Worker max_rom_decode.parallel = 1024 * 1024;
624*0d6140beSAndroid Build Coastguard Worker msg_pinfo("IT8705F with very unusual settings.\n"
625*0d6140beSAndroid Build Coastguard Worker "Please send the output of \"flashrom -V -p internal\" to [email protected]\n"
626*0d6140beSAndroid Build Coastguard Worker "with \"IT8705: your board name: flashrom -V\" as the subject to help us finish\n"
627*0d6140beSAndroid Build Coastguard Worker "support for your Super I/O. Thanks.\n");
628*0d6140beSAndroid Build Coastguard Worker ret = 1;
629*0d6140beSAndroid Build Coastguard Worker } else if (tmp & 0x08) {
630*0d6140beSAndroid Build Coastguard Worker max_rom_decode.parallel = 512 * 1024;
631*0d6140beSAndroid Build Coastguard Worker } else {
632*0d6140beSAndroid Build Coastguard Worker max_rom_decode.parallel = 256 * 1024;
633*0d6140beSAndroid Build Coastguard Worker }
634*0d6140beSAndroid Build Coastguard Worker /* Safety checks. The data sheet is unclear here: Segments 1+3
635*0d6140beSAndroid Build Coastguard Worker * overlap, no segment seems to cover top - 1MB to top - 512kB.
636*0d6140beSAndroid Build Coastguard Worker * We assume that certain combinations make no sense.
637*0d6140beSAndroid Build Coastguard Worker */
638*0d6140beSAndroid Build Coastguard Worker if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
639*0d6140beSAndroid Build Coastguard Worker (!(tmp & 0x10)) || /* 128 kB dis */
640*0d6140beSAndroid Build Coastguard Worker (!(tmp & 0x40))) { /* 256/512 kB dis */
641*0d6140beSAndroid Build Coastguard Worker msg_perr("Inconsistent IT8705F decode size!\n");
642*0d6140beSAndroid Build Coastguard Worker ret = 1;
643*0d6140beSAndroid Build Coastguard Worker }
644*0d6140beSAndroid Build Coastguard Worker if (sio_read(port, 0x25) != 0) {
645*0d6140beSAndroid Build Coastguard Worker msg_perr("IT8705F flash data pins disabled!\n");
646*0d6140beSAndroid Build Coastguard Worker ret = 1;
647*0d6140beSAndroid Build Coastguard Worker }
648*0d6140beSAndroid Build Coastguard Worker if (sio_read(port, 0x26) != 0) {
649*0d6140beSAndroid Build Coastguard Worker msg_perr("IT8705F flash address pins 0-7 disabled!\n");
650*0d6140beSAndroid Build Coastguard Worker ret = 1;
651*0d6140beSAndroid Build Coastguard Worker }
652*0d6140beSAndroid Build Coastguard Worker if (sio_read(port, 0x27) != 0) {
653*0d6140beSAndroid Build Coastguard Worker msg_perr("IT8705F flash address pins 8-15 disabled!\n");
654*0d6140beSAndroid Build Coastguard Worker ret = 1;
655*0d6140beSAndroid Build Coastguard Worker }
656*0d6140beSAndroid Build Coastguard Worker if ((sio_read(port, 0x29) & 0x10) != 0) {
657*0d6140beSAndroid Build Coastguard Worker msg_perr("IT8705F flash write enable pin disabled!\n");
658*0d6140beSAndroid Build Coastguard Worker ret = 1;
659*0d6140beSAndroid Build Coastguard Worker }
660*0d6140beSAndroid Build Coastguard Worker if ((sio_read(port, 0x29) & 0x08) != 0) {
661*0d6140beSAndroid Build Coastguard Worker msg_perr("IT8705F flash chip select pin disabled!\n");
662*0d6140beSAndroid Build Coastguard Worker ret = 1;
663*0d6140beSAndroid Build Coastguard Worker }
664*0d6140beSAndroid Build Coastguard Worker if ((sio_read(port, 0x29) & 0x04) != 0) {
665*0d6140beSAndroid Build Coastguard Worker msg_perr("IT8705F flash read strobe pin disabled!\n");
666*0d6140beSAndroid Build Coastguard Worker ret = 1;
667*0d6140beSAndroid Build Coastguard Worker }
668*0d6140beSAndroid Build Coastguard Worker if ((sio_read(port, 0x29) & 0x03) != 0) {
669*0d6140beSAndroid Build Coastguard Worker msg_perr("IT8705F flash address pins 16-17 disabled!\n");
670*0d6140beSAndroid Build Coastguard Worker /* Not really an error if you use flash chips smaller
671*0d6140beSAndroid Build Coastguard Worker * than 256 kByte, but such a configuration is unlikely.
672*0d6140beSAndroid Build Coastguard Worker */
673*0d6140beSAndroid Build Coastguard Worker ret = 1;
674*0d6140beSAndroid Build Coastguard Worker }
675*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Maximum IT8705F parallel flash decode size is %"PRIu32".\n",
676*0d6140beSAndroid Build Coastguard Worker max_rom_decode.parallel);
677*0d6140beSAndroid Build Coastguard Worker if (ret) {
678*0d6140beSAndroid Build Coastguard Worker msg_pinfo("Not enabling IT8705F flash write.\n");
679*0d6140beSAndroid Build Coastguard Worker } else {
680*0d6140beSAndroid Build Coastguard Worker sio_write(port, 0x24, tmp);
681*0d6140beSAndroid Build Coastguard Worker }
682*0d6140beSAndroid Build Coastguard Worker } else {
683*0d6140beSAndroid Build Coastguard Worker msg_pdbg("No IT8705F flash segment enabled.\n");
684*0d6140beSAndroid Build Coastguard Worker ret = 0;
685*0d6140beSAndroid Build Coastguard Worker }
686*0d6140beSAndroid Build Coastguard Worker exit_conf_mode_ite(port);
687*0d6140beSAndroid Build Coastguard Worker
688*0d6140beSAndroid Build Coastguard Worker return ret;
689*0d6140beSAndroid Build Coastguard Worker }
690*0d6140beSAndroid Build Coastguard Worker
691*0d6140beSAndroid Build Coastguard Worker /*
692*0d6140beSAndroid Build Coastguard Worker * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
693*0d6140beSAndroid Build Coastguard Worker * It uses the Winbond command sequence to enter extended configuration
694*0d6140beSAndroid Build Coastguard Worker * mode and the ITE sequence to exit.
695*0d6140beSAndroid Build Coastguard Worker *
696*0d6140beSAndroid Build Coastguard Worker * Registers seems similar to the ones on ITE IT8710F.
697*0d6140beSAndroid Build Coastguard Worker */
it8707f_write_enable(uint8_t port)698*0d6140beSAndroid Build Coastguard Worker static int it8707f_write_enable(uint8_t port)
699*0d6140beSAndroid Build Coastguard Worker {
700*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
701*0d6140beSAndroid Build Coastguard Worker
702*0d6140beSAndroid Build Coastguard Worker w836xx_ext_enter(port);
703*0d6140beSAndroid Build Coastguard Worker
704*0d6140beSAndroid Build Coastguard Worker /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
705*0d6140beSAndroid Build Coastguard Worker tmp = sio_read(port, 0x23);
706*0d6140beSAndroid Build Coastguard Worker tmp |= (1 << 3);
707*0d6140beSAndroid Build Coastguard Worker sio_write(port, 0x23, tmp);
708*0d6140beSAndroid Build Coastguard Worker
709*0d6140beSAndroid Build Coastguard Worker /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
710*0d6140beSAndroid Build Coastguard Worker tmp = sio_read(port, 0x24);
711*0d6140beSAndroid Build Coastguard Worker tmp |= (1 << 2) | (1 << 3);
712*0d6140beSAndroid Build Coastguard Worker sio_write(port, 0x24, tmp);
713*0d6140beSAndroid Build Coastguard Worker
714*0d6140beSAndroid Build Coastguard Worker /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
715*0d6140beSAndroid Build Coastguard Worker tmp = sio_read(port, 0x23);
716*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << 3);
717*0d6140beSAndroid Build Coastguard Worker sio_write(port, 0x23, tmp);
718*0d6140beSAndroid Build Coastguard Worker
719*0d6140beSAndroid Build Coastguard Worker exit_conf_mode_ite(port);
720*0d6140beSAndroid Build Coastguard Worker
721*0d6140beSAndroid Build Coastguard Worker return 0;
722*0d6140beSAndroid Build Coastguard Worker }
723*0d6140beSAndroid Build Coastguard Worker
724*0d6140beSAndroid Build Coastguard Worker /*
725*0d6140beSAndroid Build Coastguard Worker * Suited for:
726*0d6140beSAndroid Build Coastguard Worker * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
727*0d6140beSAndroid Build Coastguard Worker */
it8707f_write_enable_2e(struct board_cfg * cfg)728*0d6140beSAndroid Build Coastguard Worker static int it8707f_write_enable_2e(struct board_cfg *cfg)
729*0d6140beSAndroid Build Coastguard Worker {
730*0d6140beSAndroid Build Coastguard Worker return it8707f_write_enable(0x2e);
731*0d6140beSAndroid Build Coastguard Worker }
732*0d6140beSAndroid Build Coastguard Worker
733*0d6140beSAndroid Build Coastguard Worker #define PC87360_ID 0xE1
734*0d6140beSAndroid Build Coastguard Worker #define PC87364_ID 0xE4
735*0d6140beSAndroid Build Coastguard Worker
pc8736x_gpio_set(uint8_t chipid,uint8_t gpio,int raise)736*0d6140beSAndroid Build Coastguard Worker static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
737*0d6140beSAndroid Build Coastguard Worker {
738*0d6140beSAndroid Build Coastguard Worker static const int bankbase[] = {0, 4, 8, 10, 12};
739*0d6140beSAndroid Build Coastguard Worker int gpio_bank = gpio / 8;
740*0d6140beSAndroid Build Coastguard Worker int gpio_pin = gpio % 8;
741*0d6140beSAndroid Build Coastguard Worker uint16_t baseport;
742*0d6140beSAndroid Build Coastguard Worker uint8_t id, val;
743*0d6140beSAndroid Build Coastguard Worker
744*0d6140beSAndroid Build Coastguard Worker if (gpio_bank > 4) {
745*0d6140beSAndroid Build Coastguard Worker msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
746*0d6140beSAndroid Build Coastguard Worker return -1;
747*0d6140beSAndroid Build Coastguard Worker }
748*0d6140beSAndroid Build Coastguard Worker
749*0d6140beSAndroid Build Coastguard Worker id = sio_read(0x2E, 0x20);
750*0d6140beSAndroid Build Coastguard Worker if (id != chipid) {
751*0d6140beSAndroid Build Coastguard Worker msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
752*0d6140beSAndroid Build Coastguard Worker id, chipid);
753*0d6140beSAndroid Build Coastguard Worker return -1;
754*0d6140beSAndroid Build Coastguard Worker }
755*0d6140beSAndroid Build Coastguard Worker
756*0d6140beSAndroid Build Coastguard Worker sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
757*0d6140beSAndroid Build Coastguard Worker baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
758*0d6140beSAndroid Build Coastguard Worker if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
759*0d6140beSAndroid Build Coastguard Worker msg_perr("PC87360: invalid GPIO base address %04x\n",
760*0d6140beSAndroid Build Coastguard Worker baseport);
761*0d6140beSAndroid Build Coastguard Worker return -1;
762*0d6140beSAndroid Build Coastguard Worker }
763*0d6140beSAndroid Build Coastguard Worker sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
764*0d6140beSAndroid Build Coastguard Worker sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
765*0d6140beSAndroid Build Coastguard Worker sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
766*0d6140beSAndroid Build Coastguard Worker
767*0d6140beSAndroid Build Coastguard Worker val = INB(baseport + bankbase[gpio_bank]);
768*0d6140beSAndroid Build Coastguard Worker if (raise)
769*0d6140beSAndroid Build Coastguard Worker val |= 1 << gpio_pin;
770*0d6140beSAndroid Build Coastguard Worker else
771*0d6140beSAndroid Build Coastguard Worker val &= ~(1 << gpio_pin);
772*0d6140beSAndroid Build Coastguard Worker OUTB(val, baseport + bankbase[gpio_bank]);
773*0d6140beSAndroid Build Coastguard Worker
774*0d6140beSAndroid Build Coastguard Worker return 0;
775*0d6140beSAndroid Build Coastguard Worker }
776*0d6140beSAndroid Build Coastguard Worker
777*0d6140beSAndroid Build Coastguard Worker /*
778*0d6140beSAndroid Build Coastguard Worker * VIA VT823x: Set one of the GPIO pins.
779*0d6140beSAndroid Build Coastguard Worker */
via_vt823x_gpio_set(uint8_t gpio,int raise)780*0d6140beSAndroid Build Coastguard Worker static int via_vt823x_gpio_set(uint8_t gpio, int raise)
781*0d6140beSAndroid Build Coastguard Worker {
782*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
783*0d6140beSAndroid Build Coastguard Worker uint16_t base;
784*0d6140beSAndroid Build Coastguard Worker uint8_t val, bit, offset;
785*0d6140beSAndroid Build Coastguard Worker
786*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find_vendorclass(0x1106, 0x0601);
787*0d6140beSAndroid Build Coastguard Worker switch (dev->device_id) {
788*0d6140beSAndroid Build Coastguard Worker case 0x3177: /* VT8235 */
789*0d6140beSAndroid Build Coastguard Worker case 0x3227: /* VT8237/VT8237R */
790*0d6140beSAndroid Build Coastguard Worker case 0x3337: /* VT8237A */
791*0d6140beSAndroid Build Coastguard Worker break;
792*0d6140beSAndroid Build Coastguard Worker default:
793*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: VT823x ISA bridge not found.\n");
794*0d6140beSAndroid Build Coastguard Worker return -1;
795*0d6140beSAndroid Build Coastguard Worker }
796*0d6140beSAndroid Build Coastguard Worker
797*0d6140beSAndroid Build Coastguard Worker if ((gpio >= 12) && (gpio <= 15)) {
798*0d6140beSAndroid Build Coastguard Worker /* GPIO12-15 -> output */
799*0d6140beSAndroid Build Coastguard Worker val = pci_read_byte(dev, 0xE4);
800*0d6140beSAndroid Build Coastguard Worker val |= 0x10;
801*0d6140beSAndroid Build Coastguard Worker pci_write_byte(dev, 0xE4, val);
802*0d6140beSAndroid Build Coastguard Worker } else if (gpio == 9) {
803*0d6140beSAndroid Build Coastguard Worker /* GPIO9 -> Output */
804*0d6140beSAndroid Build Coastguard Worker val = pci_read_byte(dev, 0xE4);
805*0d6140beSAndroid Build Coastguard Worker val |= 0x20;
806*0d6140beSAndroid Build Coastguard Worker pci_write_byte(dev, 0xE4, val);
807*0d6140beSAndroid Build Coastguard Worker } else if (gpio == 5) {
808*0d6140beSAndroid Build Coastguard Worker val = pci_read_byte(dev, 0xE4);
809*0d6140beSAndroid Build Coastguard Worker val |= 0x01;
810*0d6140beSAndroid Build Coastguard Worker pci_write_byte(dev, 0xE4, val);
811*0d6140beSAndroid Build Coastguard Worker } else {
812*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: "
813*0d6140beSAndroid Build Coastguard Worker "VT823x GPIO%02d is not implemented.\n", gpio);
814*0d6140beSAndroid Build Coastguard Worker return -1;
815*0d6140beSAndroid Build Coastguard Worker }
816*0d6140beSAndroid Build Coastguard Worker
817*0d6140beSAndroid Build Coastguard Worker /* We need the I/O Base Address for this board's flash enable. */
818*0d6140beSAndroid Build Coastguard Worker base = pci_read_word(dev, 0x88) & 0xff80;
819*0d6140beSAndroid Build Coastguard Worker
820*0d6140beSAndroid Build Coastguard Worker offset = 0x4C + gpio / 8;
821*0d6140beSAndroid Build Coastguard Worker bit = 0x01 << (gpio % 8);
822*0d6140beSAndroid Build Coastguard Worker
823*0d6140beSAndroid Build Coastguard Worker val = INB(base + offset);
824*0d6140beSAndroid Build Coastguard Worker if (raise)
825*0d6140beSAndroid Build Coastguard Worker val |= bit;
826*0d6140beSAndroid Build Coastguard Worker else
827*0d6140beSAndroid Build Coastguard Worker val &= ~bit;
828*0d6140beSAndroid Build Coastguard Worker OUTB(val, base + offset);
829*0d6140beSAndroid Build Coastguard Worker
830*0d6140beSAndroid Build Coastguard Worker return 0;
831*0d6140beSAndroid Build Coastguard Worker }
832*0d6140beSAndroid Build Coastguard Worker
833*0d6140beSAndroid Build Coastguard Worker /*
834*0d6140beSAndroid Build Coastguard Worker * Suited for:
835*0d6140beSAndroid Build Coastguard Worker * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
836*0d6140beSAndroid Build Coastguard Worker */
via_vt823x_gpio5_raise(struct board_cfg * cfg)837*0d6140beSAndroid Build Coastguard Worker static int via_vt823x_gpio5_raise(struct board_cfg *cfg)
838*0d6140beSAndroid Build Coastguard Worker {
839*0d6140beSAndroid Build Coastguard Worker /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
840*0d6140beSAndroid Build Coastguard Worker return via_vt823x_gpio_set(5, 1);
841*0d6140beSAndroid Build Coastguard Worker }
842*0d6140beSAndroid Build Coastguard Worker
843*0d6140beSAndroid Build Coastguard Worker /*
844*0d6140beSAndroid Build Coastguard Worker * Suited for:
845*0d6140beSAndroid Build Coastguard Worker * - VIA EPIA EK & N & NL
846*0d6140beSAndroid Build Coastguard Worker */
via_vt823x_gpio9_raise(struct board_cfg * cfg)847*0d6140beSAndroid Build Coastguard Worker static int via_vt823x_gpio9_raise(struct board_cfg *cfg)
848*0d6140beSAndroid Build Coastguard Worker {
849*0d6140beSAndroid Build Coastguard Worker return via_vt823x_gpio_set(9, 1);
850*0d6140beSAndroid Build Coastguard Worker }
851*0d6140beSAndroid Build Coastguard Worker
852*0d6140beSAndroid Build Coastguard Worker /*
853*0d6140beSAndroid Build Coastguard Worker * Suited for:
854*0d6140beSAndroid Build Coastguard Worker * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
855*0d6140beSAndroid Build Coastguard Worker *
856*0d6140beSAndroid Build Coastguard Worker * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
857*0d6140beSAndroid Build Coastguard Worker * lowered there.
858*0d6140beSAndroid Build Coastguard Worker */
via_vt823x_gpio15_raise(struct board_cfg * cfg)859*0d6140beSAndroid Build Coastguard Worker static int via_vt823x_gpio15_raise(struct board_cfg *cfg)
860*0d6140beSAndroid Build Coastguard Worker {
861*0d6140beSAndroid Build Coastguard Worker return via_vt823x_gpio_set(15, 1);
862*0d6140beSAndroid Build Coastguard Worker }
863*0d6140beSAndroid Build Coastguard Worker
864*0d6140beSAndroid Build Coastguard Worker /*
865*0d6140beSAndroid Build Coastguard Worker * Winbond W83697HF Super I/O + VIA VT8235 southbridge
866*0d6140beSAndroid Build Coastguard Worker *
867*0d6140beSAndroid Build Coastguard Worker * Suited for:
868*0d6140beSAndroid Build Coastguard Worker * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
869*0d6140beSAndroid Build Coastguard Worker * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
870*0d6140beSAndroid Build Coastguard Worker */
board_msi_kt4v(struct board_cfg * cfg)871*0d6140beSAndroid Build Coastguard Worker static int board_msi_kt4v(struct board_cfg *cfg)
872*0d6140beSAndroid Build Coastguard Worker {
873*0d6140beSAndroid Build Coastguard Worker int ret;
874*0d6140beSAndroid Build Coastguard Worker
875*0d6140beSAndroid Build Coastguard Worker ret = via_vt823x_gpio_set(12, 1);
876*0d6140beSAndroid Build Coastguard Worker w836xx_memw_enable(0x2E);
877*0d6140beSAndroid Build Coastguard Worker
878*0d6140beSAndroid Build Coastguard Worker return ret;
879*0d6140beSAndroid Build Coastguard Worker }
880*0d6140beSAndroid Build Coastguard Worker
881*0d6140beSAndroid Build Coastguard Worker /*
882*0d6140beSAndroid Build Coastguard Worker * Suited for:
883*0d6140beSAndroid Build Coastguard Worker * - ASUS P3B-F
884*0d6140beSAndroid Build Coastguard Worker *
885*0d6140beSAndroid Build Coastguard Worker * We are talking to a proprietary device on SMBus: the AS99127F which does
886*0d6140beSAndroid Build Coastguard Worker * much more than the Winbond W83781D it tries to be compatible with.
887*0d6140beSAndroid Build Coastguard Worker */
board_asus_p3b_f(struct board_cfg * cfg)888*0d6140beSAndroid Build Coastguard Worker static int board_asus_p3b_f(struct board_cfg *cfg)
889*0d6140beSAndroid Build Coastguard Worker {
890*0d6140beSAndroid Build Coastguard Worker /*
891*0d6140beSAndroid Build Coastguard Worker * Find where the SMBus host is. ASUS sets it to 0xE800; coreboot sets it to 0x0F00.
892*0d6140beSAndroid Build Coastguard Worker */
893*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
894*0d6140beSAndroid Build Coastguard Worker uint16_t smbba;
895*0d6140beSAndroid Build Coastguard Worker uint8_t b;
896*0d6140beSAndroid Build Coastguard Worker
897*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x8086, 0x7113); /* Intel PIIX4, PM/SMBus function. */
898*0d6140beSAndroid Build Coastguard Worker if (!dev) {
899*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
900*0d6140beSAndroid Build Coastguard Worker return -1;
901*0d6140beSAndroid Build Coastguard Worker }
902*0d6140beSAndroid Build Coastguard Worker
903*0d6140beSAndroid Build Coastguard Worker smbba = pci_read_word(dev, 0x90) & 0xfff0;
904*0d6140beSAndroid Build Coastguard Worker
905*0d6140beSAndroid Build Coastguard Worker OUTB(0xFF, smbba); /* Clear previous SMBus status. */
906*0d6140beSAndroid Build Coastguard Worker OUTB(0x48 << 1, smbba + 4);
907*0d6140beSAndroid Build Coastguard Worker OUTB(0x80, smbba + 3);
908*0d6140beSAndroid Build Coastguard Worker OUTB(0x80, smbba + 5);
909*0d6140beSAndroid Build Coastguard Worker OUTB(0x48, smbba + 2);
910*0d6140beSAndroid Build Coastguard Worker
911*0d6140beSAndroid Build Coastguard Worker /* Wait until SMBus transaction is complete. */
912*0d6140beSAndroid Build Coastguard Worker b = 0x1;
913*0d6140beSAndroid Build Coastguard Worker while (b & 0x01) {
914*0d6140beSAndroid Build Coastguard Worker INB(0x80);
915*0d6140beSAndroid Build Coastguard Worker b = INB(smbba);
916*0d6140beSAndroid Build Coastguard Worker }
917*0d6140beSAndroid Build Coastguard Worker
918*0d6140beSAndroid Build Coastguard Worker /* Write failed if any status is set. */
919*0d6140beSAndroid Build Coastguard Worker if (b & 0x1e) {
920*0d6140beSAndroid Build Coastguard Worker msg_perr("Failed to write to device.\n");
921*0d6140beSAndroid Build Coastguard Worker return -1;
922*0d6140beSAndroid Build Coastguard Worker }
923*0d6140beSAndroid Build Coastguard Worker
924*0d6140beSAndroid Build Coastguard Worker return 0;
925*0d6140beSAndroid Build Coastguard Worker }
926*0d6140beSAndroid Build Coastguard Worker
927*0d6140beSAndroid Build Coastguard Worker /*
928*0d6140beSAndroid Build Coastguard Worker * Suited for:
929*0d6140beSAndroid Build Coastguard Worker * - ASUS P5A
930*0d6140beSAndroid Build Coastguard Worker *
931*0d6140beSAndroid Build Coastguard Worker * This is rather nasty code, but there's no way to do this cleanly.
932*0d6140beSAndroid Build Coastguard Worker * We're basically talking to some unknown device on SMBus, my guess
933*0d6140beSAndroid Build Coastguard Worker * is that it is the Winbond W83781D that lives near the DIP BIOS.
934*0d6140beSAndroid Build Coastguard Worker */
board_asus_p5a(struct board_cfg * cfg)935*0d6140beSAndroid Build Coastguard Worker static int board_asus_p5a(struct board_cfg *cfg)
936*0d6140beSAndroid Build Coastguard Worker {
937*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
938*0d6140beSAndroid Build Coastguard Worker int i;
939*0d6140beSAndroid Build Coastguard Worker
940*0d6140beSAndroid Build Coastguard Worker #define ASUSP5A_LOOP 5000
941*0d6140beSAndroid Build Coastguard Worker
942*0d6140beSAndroid Build Coastguard Worker OUTB(0x00, 0xE807);
943*0d6140beSAndroid Build Coastguard Worker OUTB(0xEF, 0xE803);
944*0d6140beSAndroid Build Coastguard Worker
945*0d6140beSAndroid Build Coastguard Worker OUTB(0xFF, 0xE800);
946*0d6140beSAndroid Build Coastguard Worker
947*0d6140beSAndroid Build Coastguard Worker for (i = 0; i < ASUSP5A_LOOP; i++) {
948*0d6140beSAndroid Build Coastguard Worker OUTB(0xE1, 0xFF);
949*0d6140beSAndroid Build Coastguard Worker if (INB(0xE800) & 0x04)
950*0d6140beSAndroid Build Coastguard Worker break;
951*0d6140beSAndroid Build Coastguard Worker }
952*0d6140beSAndroid Build Coastguard Worker
953*0d6140beSAndroid Build Coastguard Worker if (i == ASUSP5A_LOOP) {
954*0d6140beSAndroid Build Coastguard Worker msg_perr("Unable to contact device.\n");
955*0d6140beSAndroid Build Coastguard Worker return -1;
956*0d6140beSAndroid Build Coastguard Worker }
957*0d6140beSAndroid Build Coastguard Worker
958*0d6140beSAndroid Build Coastguard Worker OUTB(0x20, 0xE801);
959*0d6140beSAndroid Build Coastguard Worker OUTB(0x20, 0xE1);
960*0d6140beSAndroid Build Coastguard Worker
961*0d6140beSAndroid Build Coastguard Worker OUTB(0xFF, 0xE802);
962*0d6140beSAndroid Build Coastguard Worker
963*0d6140beSAndroid Build Coastguard Worker for (i = 0; i < ASUSP5A_LOOP; i++) {
964*0d6140beSAndroid Build Coastguard Worker tmp = INB(0xE800);
965*0d6140beSAndroid Build Coastguard Worker if (tmp & 0x70)
966*0d6140beSAndroid Build Coastguard Worker break;
967*0d6140beSAndroid Build Coastguard Worker }
968*0d6140beSAndroid Build Coastguard Worker
969*0d6140beSAndroid Build Coastguard Worker if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
970*0d6140beSAndroid Build Coastguard Worker msg_perr("Failed to read device.\n");
971*0d6140beSAndroid Build Coastguard Worker return -1;
972*0d6140beSAndroid Build Coastguard Worker }
973*0d6140beSAndroid Build Coastguard Worker
974*0d6140beSAndroid Build Coastguard Worker tmp = INB(0xE804);
975*0d6140beSAndroid Build Coastguard Worker tmp &= ~0x02;
976*0d6140beSAndroid Build Coastguard Worker
977*0d6140beSAndroid Build Coastguard Worker OUTB(0x00, 0xE807);
978*0d6140beSAndroid Build Coastguard Worker OUTB(0xEE, 0xE803);
979*0d6140beSAndroid Build Coastguard Worker
980*0d6140beSAndroid Build Coastguard Worker OUTB(tmp, 0xE804);
981*0d6140beSAndroid Build Coastguard Worker
982*0d6140beSAndroid Build Coastguard Worker OUTB(0xFF, 0xE800);
983*0d6140beSAndroid Build Coastguard Worker OUTB(0xE1, 0xFF);
984*0d6140beSAndroid Build Coastguard Worker
985*0d6140beSAndroid Build Coastguard Worker OUTB(0x20, 0xE801);
986*0d6140beSAndroid Build Coastguard Worker OUTB(0x20, 0xE1);
987*0d6140beSAndroid Build Coastguard Worker
988*0d6140beSAndroid Build Coastguard Worker OUTB(0xFF, 0xE802);
989*0d6140beSAndroid Build Coastguard Worker
990*0d6140beSAndroid Build Coastguard Worker for (i = 0; i < ASUSP5A_LOOP; i++) {
991*0d6140beSAndroid Build Coastguard Worker tmp = INB(0xE800);
992*0d6140beSAndroid Build Coastguard Worker if (tmp & 0x70)
993*0d6140beSAndroid Build Coastguard Worker break;
994*0d6140beSAndroid Build Coastguard Worker }
995*0d6140beSAndroid Build Coastguard Worker
996*0d6140beSAndroid Build Coastguard Worker if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
997*0d6140beSAndroid Build Coastguard Worker msg_perr("Failed to write to device.\n");
998*0d6140beSAndroid Build Coastguard Worker return -1;
999*0d6140beSAndroid Build Coastguard Worker }
1000*0d6140beSAndroid Build Coastguard Worker
1001*0d6140beSAndroid Build Coastguard Worker return 0;
1002*0d6140beSAndroid Build Coastguard Worker }
1003*0d6140beSAndroid Build Coastguard Worker
1004*0d6140beSAndroid Build Coastguard Worker /*
1005*0d6140beSAndroid Build Coastguard Worker * Set GPIO lines in the Broadcom HT-1000 southbridge.
1006*0d6140beSAndroid Build Coastguard Worker *
1007*0d6140beSAndroid Build Coastguard Worker * It's not a Super I/O but it uses the same index/data port method.
1008*0d6140beSAndroid Build Coastguard Worker */
board_hp_dl145_g3_enable(struct board_cfg * cfg)1009*0d6140beSAndroid Build Coastguard Worker static int board_hp_dl145_g3_enable(struct board_cfg *cfg)
1010*0d6140beSAndroid Build Coastguard Worker {
1011*0d6140beSAndroid Build Coastguard Worker /* GPIO 0 reg from PM regs */
1012*0d6140beSAndroid Build Coastguard Worker /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
1013*0d6140beSAndroid Build Coastguard Worker sio_mask(0xcd6, 0x44, 0x24, 0x24);
1014*0d6140beSAndroid Build Coastguard Worker
1015*0d6140beSAndroid Build Coastguard Worker return 0;
1016*0d6140beSAndroid Build Coastguard Worker }
1017*0d6140beSAndroid Build Coastguard Worker
1018*0d6140beSAndroid Build Coastguard Worker /*
1019*0d6140beSAndroid Build Coastguard Worker * Set GPIO lines in the Broadcom HT-1000 southbridge.
1020*0d6140beSAndroid Build Coastguard Worker *
1021*0d6140beSAndroid Build Coastguard Worker * It's not a Super I/O but it uses the same index/data port method.
1022*0d6140beSAndroid Build Coastguard Worker */
board_hp_dl165_g6_enable(struct board_cfg * cfg)1023*0d6140beSAndroid Build Coastguard Worker static int board_hp_dl165_g6_enable(struct board_cfg *cfg)
1024*0d6140beSAndroid Build Coastguard Worker {
1025*0d6140beSAndroid Build Coastguard Worker /* Variant of DL145, with slightly different pin placement. */
1026*0d6140beSAndroid Build Coastguard Worker sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
1027*0d6140beSAndroid Build Coastguard Worker sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
1028*0d6140beSAndroid Build Coastguard Worker
1029*0d6140beSAndroid Build Coastguard Worker return 0;
1030*0d6140beSAndroid Build Coastguard Worker }
1031*0d6140beSAndroid Build Coastguard Worker
board_ibm_x3455(struct board_cfg * cfg)1032*0d6140beSAndroid Build Coastguard Worker static int board_ibm_x3455(struct board_cfg *cfg)
1033*0d6140beSAndroid Build Coastguard Worker {
1034*0d6140beSAndroid Build Coastguard Worker /* Raise GPIO13. */
1035*0d6140beSAndroid Build Coastguard Worker sio_mask(0xcd6, 0x45, 0x20, 0x20);
1036*0d6140beSAndroid Build Coastguard Worker
1037*0d6140beSAndroid Build Coastguard Worker return 0;
1038*0d6140beSAndroid Build Coastguard Worker }
1039*0d6140beSAndroid Build Coastguard Worker
1040*0d6140beSAndroid Build Coastguard Worker /*
1041*0d6140beSAndroid Build Coastguard Worker * Suited for:
1042*0d6140beSAndroid Build Coastguard Worker * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
1043*0d6140beSAndroid Build Coastguard Worker */
board_ecs_geforce6100sm_m(struct board_cfg * cfg)1044*0d6140beSAndroid Build Coastguard Worker static int board_ecs_geforce6100sm_m(struct board_cfg *cfg)
1045*0d6140beSAndroid Build Coastguard Worker {
1046*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
1047*0d6140beSAndroid Build Coastguard Worker uint32_t tmp;
1048*0d6140beSAndroid Build Coastguard Worker
1049*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
1050*0d6140beSAndroid Build Coastguard Worker if (!dev) {
1051*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
1052*0d6140beSAndroid Build Coastguard Worker return -1;
1053*0d6140beSAndroid Build Coastguard Worker }
1054*0d6140beSAndroid Build Coastguard Worker
1055*0d6140beSAndroid Build Coastguard Worker tmp = pci_read_byte(dev, 0xE0);
1056*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << 3);
1057*0d6140beSAndroid Build Coastguard Worker pci_write_byte(dev, 0xE0, tmp);
1058*0d6140beSAndroid Build Coastguard Worker
1059*0d6140beSAndroid Build Coastguard Worker return 0;
1060*0d6140beSAndroid Build Coastguard Worker }
1061*0d6140beSAndroid Build Coastguard Worker
1062*0d6140beSAndroid Build Coastguard Worker /*
1063*0d6140beSAndroid Build Coastguard Worker * Very similar to AMD 8111 IO Hub.
1064*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio_set(int gpio,int raise)1065*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio_set(int gpio, int raise)
1066*0d6140beSAndroid Build Coastguard Worker {
1067*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
1068*0d6140beSAndroid Build Coastguard Worker uint16_t base, devclass;
1069*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
1070*0d6140beSAndroid Build Coastguard Worker
1071*0d6140beSAndroid Build Coastguard Worker if ((gpio < 0) || (gpio >= 0x40)) {
1072*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
1073*0d6140beSAndroid Build Coastguard Worker return -1;
1074*0d6140beSAndroid Build Coastguard Worker }
1075*0d6140beSAndroid Build Coastguard Worker
1076*0d6140beSAndroid Build Coastguard Worker /* Check for the ISA bridge first. */
1077*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find_vendorclass(0x10DE, 0x0601);
1078*0d6140beSAndroid Build Coastguard Worker switch (dev->device_id) {
1079*0d6140beSAndroid Build Coastguard Worker case 0x0030: /* CK804 */
1080*0d6140beSAndroid Build Coastguard Worker case 0x0050: /* MCP04 */
1081*0d6140beSAndroid Build Coastguard Worker case 0x0060: /* MCP2 */
1082*0d6140beSAndroid Build Coastguard Worker case 0x00E0: /* CK8 */
1083*0d6140beSAndroid Build Coastguard Worker break;
1084*0d6140beSAndroid Build Coastguard Worker case 0x0260: /* MCP51 */
1085*0d6140beSAndroid Build Coastguard Worker case 0x0261: /* MCP51 */
1086*0d6140beSAndroid Build Coastguard Worker case 0x0360: /* MCP55 */
1087*0d6140beSAndroid Build Coastguard Worker case 0x0364: /* MCP55 */
1088*0d6140beSAndroid Build Coastguard Worker /* find SMBus controller on *this* southbridge */
1089*0d6140beSAndroid Build Coastguard Worker /* The infamous Tyan S2915-E has two south bridges; they are
1090*0d6140beSAndroid Build Coastguard Worker easily told apart from each other by the class of the
1091*0d6140beSAndroid Build Coastguard Worker LPC bridge, but have the same SMBus bridge IDs */
1092*0d6140beSAndroid Build Coastguard Worker if (dev->func != 0) {
1093*0d6140beSAndroid Build Coastguard Worker msg_perr("MCP LPC bridge at unexpected function"
1094*0d6140beSAndroid Build Coastguard Worker " number %d\n", dev->func);
1095*0d6140beSAndroid Build Coastguard Worker return -1;
1096*0d6140beSAndroid Build Coastguard Worker }
1097*0d6140beSAndroid Build Coastguard Worker
1098*0d6140beSAndroid Build Coastguard Worker dev = pcidev_getdevfn(dev, 1);
1099*0d6140beSAndroid Build Coastguard Worker if (!dev) {
1100*0d6140beSAndroid Build Coastguard Worker msg_perr("MCP SMBus controller could not be found\n");
1101*0d6140beSAndroid Build Coastguard Worker return -1;
1102*0d6140beSAndroid Build Coastguard Worker }
1103*0d6140beSAndroid Build Coastguard Worker devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
1104*0d6140beSAndroid Build Coastguard Worker if (devclass != 0x0C05) {
1105*0d6140beSAndroid Build Coastguard Worker msg_perr("Unexpected device class %04x for SMBus"
1106*0d6140beSAndroid Build Coastguard Worker " controller\n", devclass);
1107*0d6140beSAndroid Build Coastguard Worker return -1;
1108*0d6140beSAndroid Build Coastguard Worker }
1109*0d6140beSAndroid Build Coastguard Worker break;
1110*0d6140beSAndroid Build Coastguard Worker default:
1111*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
1112*0d6140beSAndroid Build Coastguard Worker return -1;
1113*0d6140beSAndroid Build Coastguard Worker }
1114*0d6140beSAndroid Build Coastguard Worker
1115*0d6140beSAndroid Build Coastguard Worker base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
1116*0d6140beSAndroid Build Coastguard Worker base += 0xC0;
1117*0d6140beSAndroid Build Coastguard Worker
1118*0d6140beSAndroid Build Coastguard Worker tmp = INB(base + gpio);
1119*0d6140beSAndroid Build Coastguard Worker tmp &= ~0x0F; /* null lower nibble */
1120*0d6140beSAndroid Build Coastguard Worker tmp |= 0x04; /* gpio -> output. */
1121*0d6140beSAndroid Build Coastguard Worker if (raise)
1122*0d6140beSAndroid Build Coastguard Worker tmp |= 0x01;
1123*0d6140beSAndroid Build Coastguard Worker OUTB(tmp, base + gpio);
1124*0d6140beSAndroid Build Coastguard Worker
1125*0d6140beSAndroid Build Coastguard Worker return 0;
1126*0d6140beSAndroid Build Coastguard Worker }
1127*0d6140beSAndroid Build Coastguard Worker
1128*0d6140beSAndroid Build Coastguard Worker /*
1129*0d6140beSAndroid Build Coastguard Worker * Suited for:
1130*0d6140beSAndroid Build Coastguard Worker * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
1131*0d6140beSAndroid Build Coastguard Worker * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
1132*0d6140beSAndroid Build Coastguard Worker * - ASUS M2NBP-VM CSM: NVIDIA MCP51
1133*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio0_raise(struct board_cfg * cfg)1134*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio0_raise(struct board_cfg *cfg)
1135*0d6140beSAndroid Build Coastguard Worker {
1136*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x00, 1);
1137*0d6140beSAndroid Build Coastguard Worker }
1138*0d6140beSAndroid Build Coastguard Worker
1139*0d6140beSAndroid Build Coastguard Worker /*
1140*0d6140beSAndroid Build Coastguard Worker * Suited for:
1141*0d6140beSAndroid Build Coastguard Worker * - abit KN8 Ultra: NVIDIA CK804
1142*0d6140beSAndroid Build Coastguard Worker * - abit KN9 Ultra: NVIDIA MCP55
1143*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio2_lower(struct board_cfg * cfg)1144*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio2_lower(struct board_cfg *cfg)
1145*0d6140beSAndroid Build Coastguard Worker {
1146*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x02, 0);
1147*0d6140beSAndroid Build Coastguard Worker }
1148*0d6140beSAndroid Build Coastguard Worker
1149*0d6140beSAndroid Build Coastguard Worker /*
1150*0d6140beSAndroid Build Coastguard Worker * Suited for:
1151*0d6140beSAndroid Build Coastguard Worker * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
1152*0d6140beSAndroid Build Coastguard Worker * - MSI K8N Neo4(-F/-FI/-FX/Platinum): NVIDIA CK804
1153*0d6140beSAndroid Build Coastguard Worker * - MSI K8NGM2-L: NVIDIA MCP51
1154*0d6140beSAndroid Build Coastguard Worker * - MSI K9N SLI: NVIDIA MCP55
1155*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio2_raise(struct board_cfg * cfg)1156*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio2_raise(struct board_cfg *cfg)
1157*0d6140beSAndroid Build Coastguard Worker {
1158*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x02, 1);
1159*0d6140beSAndroid Build Coastguard Worker }
1160*0d6140beSAndroid Build Coastguard Worker
1161*0d6140beSAndroid Build Coastguard Worker /*
1162*0d6140beSAndroid Build Coastguard Worker * Suited for:
1163*0d6140beSAndroid Build Coastguard Worker * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
1164*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio4_raise(struct board_cfg * cfg)1165*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio4_raise(struct board_cfg *cfg)
1166*0d6140beSAndroid Build Coastguard Worker {
1167*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x04, 1);
1168*0d6140beSAndroid Build Coastguard Worker }
1169*0d6140beSAndroid Build Coastguard Worker
1170*0d6140beSAndroid Build Coastguard Worker /*
1171*0d6140beSAndroid Build Coastguard Worker * Suited for:
1172*0d6140beSAndroid Build Coastguard Worker * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
1173*0d6140beSAndroid Build Coastguard Worker *
1174*0d6140beSAndroid Build Coastguard Worker * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
1175*0d6140beSAndroid Build Coastguard Worker * board. We can't tell the SMBus logical devices apart, but we
1176*0d6140beSAndroid Build Coastguard Worker * can tell the LPC bridge functions apart.
1177*0d6140beSAndroid Build Coastguard Worker * We need to choose the SMBus bridge next to the LPC bridge with
1178*0d6140beSAndroid Build Coastguard Worker * ID 0x364 and the "LPC bridge" class.
1179*0d6140beSAndroid Build Coastguard Worker * b) #TBL is hardwired on that board to a pull-down. It can be
1180*0d6140beSAndroid Build Coastguard Worker * overridden by connecting the two solder points next to F2.
1181*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio5_raise(struct board_cfg * cfg)1182*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio5_raise(struct board_cfg *cfg)
1183*0d6140beSAndroid Build Coastguard Worker {
1184*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x05, 1);
1185*0d6140beSAndroid Build Coastguard Worker }
1186*0d6140beSAndroid Build Coastguard Worker
1187*0d6140beSAndroid Build Coastguard Worker /*
1188*0d6140beSAndroid Build Coastguard Worker * Suited for:
1189*0d6140beSAndroid Build Coastguard Worker * - abit NF7-S: NVIDIA CK804
1190*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio8_raise(struct board_cfg * cfg)1191*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio8_raise(struct board_cfg *cfg)
1192*0d6140beSAndroid Build Coastguard Worker {
1193*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x08, 1);
1194*0d6140beSAndroid Build Coastguard Worker }
1195*0d6140beSAndroid Build Coastguard Worker
1196*0d6140beSAndroid Build Coastguard Worker /*
1197*0d6140beSAndroid Build Coastguard Worker * Suited for:
1198*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
1199*0d6140beSAndroid Build Coastguard Worker * - Probably other versions of the GA-K8NS
1200*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio0a_raise(struct board_cfg * cfg)1201*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio0a_raise(struct board_cfg *cfg)
1202*0d6140beSAndroid Build Coastguard Worker {
1203*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x0a, 1);
1204*0d6140beSAndroid Build Coastguard Worker }
1205*0d6140beSAndroid Build Coastguard Worker
1206*0d6140beSAndroid Build Coastguard Worker /*
1207*0d6140beSAndroid Build Coastguard Worker * Suited for:
1208*0d6140beSAndroid Build Coastguard Worker * - MSI K8N Neo Platinum: Socket 754 + nForce3 Ultra + CK8
1209*0d6140beSAndroid Build Coastguard Worker * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
1210*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio0c_raise(struct board_cfg * cfg)1211*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio0c_raise(struct board_cfg *cfg)
1212*0d6140beSAndroid Build Coastguard Worker {
1213*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x0c, 1);
1214*0d6140beSAndroid Build Coastguard Worker }
1215*0d6140beSAndroid Build Coastguard Worker
1216*0d6140beSAndroid Build Coastguard Worker /*
1217*0d6140beSAndroid Build Coastguard Worker * Suited for:
1218*0d6140beSAndroid Build Coastguard Worker * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
1219*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio4_lower(struct board_cfg * cfg)1220*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio4_lower(struct board_cfg *cfg)
1221*0d6140beSAndroid Build Coastguard Worker {
1222*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x04, 0);
1223*0d6140beSAndroid Build Coastguard Worker }
1224*0d6140beSAndroid Build Coastguard Worker
1225*0d6140beSAndroid Build Coastguard Worker /*
1226*0d6140beSAndroid Build Coastguard Worker * Suited for:
1227*0d6140beSAndroid Build Coastguard Worker * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
1228*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio10_raise(struct board_cfg * cfg)1229*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio10_raise(struct board_cfg *cfg)
1230*0d6140beSAndroid Build Coastguard Worker {
1231*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x10, 1);
1232*0d6140beSAndroid Build Coastguard Worker }
1233*0d6140beSAndroid Build Coastguard Worker
1234*0d6140beSAndroid Build Coastguard Worker /*
1235*0d6140beSAndroid Build Coastguard Worker * Suited for:
1236*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
1237*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio21_raise(struct board_cfg * cfg)1238*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio21_raise(struct board_cfg *cfg)
1239*0d6140beSAndroid Build Coastguard Worker {
1240*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x21, 0x01);
1241*0d6140beSAndroid Build Coastguard Worker }
1242*0d6140beSAndroid Build Coastguard Worker
1243*0d6140beSAndroid Build Coastguard Worker /*
1244*0d6140beSAndroid Build Coastguard Worker * Suited for:
1245*0d6140beSAndroid Build Coastguard Worker * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
1246*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio31_raise(struct board_cfg * cfg)1247*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio31_raise(struct board_cfg *cfg)
1248*0d6140beSAndroid Build Coastguard Worker {
1249*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x31, 0x01);
1250*0d6140beSAndroid Build Coastguard Worker }
1251*0d6140beSAndroid Build Coastguard Worker
1252*0d6140beSAndroid Build Coastguard Worker /*
1253*0d6140beSAndroid Build Coastguard Worker * Suited for:
1254*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1255*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
1256*0d6140beSAndroid Build Coastguard Worker */
nvidia_mcp_gpio3b_raise(struct board_cfg * cfg)1257*0d6140beSAndroid Build Coastguard Worker static int nvidia_mcp_gpio3b_raise(struct board_cfg *cfg)
1258*0d6140beSAndroid Build Coastguard Worker {
1259*0d6140beSAndroid Build Coastguard Worker return nvidia_mcp_gpio_set(0x3b, 1);
1260*0d6140beSAndroid Build Coastguard Worker }
1261*0d6140beSAndroid Build Coastguard Worker
1262*0d6140beSAndroid Build Coastguard Worker /*
1263*0d6140beSAndroid Build Coastguard Worker * Suited for:
1264*0d6140beSAndroid Build Coastguard Worker * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1265*0d6140beSAndroid Build Coastguard Worker */
board_sun_ultra_40_m2(struct board_cfg * cfg)1266*0d6140beSAndroid Build Coastguard Worker static int board_sun_ultra_40_m2(struct board_cfg *cfg)
1267*0d6140beSAndroid Build Coastguard Worker {
1268*0d6140beSAndroid Build Coastguard Worker int ret;
1269*0d6140beSAndroid Build Coastguard Worker uint8_t reg;
1270*0d6140beSAndroid Build Coastguard Worker uint16_t base;
1271*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
1272*0d6140beSAndroid Build Coastguard Worker
1273*0d6140beSAndroid Build Coastguard Worker ret = nvidia_mcp_gpio4_lower(cfg);
1274*0d6140beSAndroid Build Coastguard Worker if (ret)
1275*0d6140beSAndroid Build Coastguard Worker return ret;
1276*0d6140beSAndroid Build Coastguard Worker
1277*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1278*0d6140beSAndroid Build Coastguard Worker if (!dev) {
1279*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1280*0d6140beSAndroid Build Coastguard Worker return -1;
1281*0d6140beSAndroid Build Coastguard Worker }
1282*0d6140beSAndroid Build Coastguard Worker
1283*0d6140beSAndroid Build Coastguard Worker base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1284*0d6140beSAndroid Build Coastguard Worker if (!base)
1285*0d6140beSAndroid Build Coastguard Worker return -1;
1286*0d6140beSAndroid Build Coastguard Worker
1287*0d6140beSAndroid Build Coastguard Worker reg = INB(base + 0x4b);
1288*0d6140beSAndroid Build Coastguard Worker reg |= 0x10;
1289*0d6140beSAndroid Build Coastguard Worker OUTB(reg, base + 0x4b);
1290*0d6140beSAndroid Build Coastguard Worker
1291*0d6140beSAndroid Build Coastguard Worker return 0;
1292*0d6140beSAndroid Build Coastguard Worker }
1293*0d6140beSAndroid Build Coastguard Worker
1294*0d6140beSAndroid Build Coastguard Worker /*
1295*0d6140beSAndroid Build Coastguard Worker * Suited for:
1296*0d6140beSAndroid Build Coastguard Worker * - Artec Group DBE61 and DBE62
1297*0d6140beSAndroid Build Coastguard Worker */
board_artecgroup_dbe6x(struct board_cfg * cfg)1298*0d6140beSAndroid Build Coastguard Worker static int board_artecgroup_dbe6x(struct board_cfg *cfg)
1299*0d6140beSAndroid Build Coastguard Worker {
1300*0d6140beSAndroid Build Coastguard Worker #define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
1301*0d6140beSAndroid Build Coastguard Worker #define DBE6x_PRI_BOOT_LOC_SHIFT 2
1302*0d6140beSAndroid Build Coastguard Worker #define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1303*0d6140beSAndroid Build Coastguard Worker #define DBE6x_SEC_BOOT_LOC_SHIFT 10
1304*0d6140beSAndroid Build Coastguard Worker #define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1305*0d6140beSAndroid Build Coastguard Worker #define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1306*0d6140beSAndroid Build Coastguard Worker #define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
1307*0d6140beSAndroid Build Coastguard Worker #define DBE6x_BOOT_LOC_FLASH 2
1308*0d6140beSAndroid Build Coastguard Worker #define DBE6x_BOOT_LOC_FWHUB 3
1309*0d6140beSAndroid Build Coastguard Worker
1310*0d6140beSAndroid Build Coastguard Worker msr_t msr;
1311*0d6140beSAndroid Build Coastguard Worker unsigned long boot_loc;
1312*0d6140beSAndroid Build Coastguard Worker
1313*0d6140beSAndroid Build Coastguard Worker /* Geode only has a single core */
1314*0d6140beSAndroid Build Coastguard Worker if (msr_setup(0))
1315*0d6140beSAndroid Build Coastguard Worker return -1;
1316*0d6140beSAndroid Build Coastguard Worker
1317*0d6140beSAndroid Build Coastguard Worker msr = msr_read(DBE6x_MSR_DIVIL_BALL_OPTS);
1318*0d6140beSAndroid Build Coastguard Worker
1319*0d6140beSAndroid Build Coastguard Worker if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
1320*0d6140beSAndroid Build Coastguard Worker (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1321*0d6140beSAndroid Build Coastguard Worker boot_loc = DBE6x_BOOT_LOC_FWHUB;
1322*0d6140beSAndroid Build Coastguard Worker else
1323*0d6140beSAndroid Build Coastguard Worker boot_loc = DBE6x_BOOT_LOC_FLASH;
1324*0d6140beSAndroid Build Coastguard Worker
1325*0d6140beSAndroid Build Coastguard Worker msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1326*0d6140beSAndroid Build Coastguard Worker msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
1327*0d6140beSAndroid Build Coastguard Worker (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
1328*0d6140beSAndroid Build Coastguard Worker
1329*0d6140beSAndroid Build Coastguard Worker msr_write(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
1330*0d6140beSAndroid Build Coastguard Worker
1331*0d6140beSAndroid Build Coastguard Worker msr_cleanup();
1332*0d6140beSAndroid Build Coastguard Worker
1333*0d6140beSAndroid Build Coastguard Worker return 0;
1334*0d6140beSAndroid Build Coastguard Worker }
1335*0d6140beSAndroid Build Coastguard Worker
1336*0d6140beSAndroid Build Coastguard Worker /*
1337*0d6140beSAndroid Build Coastguard Worker * Suited for:
1338*0d6140beSAndroid Build Coastguard Worker * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
1339*0d6140beSAndroid Build Coastguard Worker * Datasheet(s) used:
1340*0d6140beSAndroid Build Coastguard Worker * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1341*0d6140beSAndroid Build Coastguard Worker */
amd_sbxxx_gpio9_raise(struct board_cfg * cfg)1342*0d6140beSAndroid Build Coastguard Worker static int amd_sbxxx_gpio9_raise(struct board_cfg *cfg)
1343*0d6140beSAndroid Build Coastguard Worker {
1344*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
1345*0d6140beSAndroid Build Coastguard Worker uint32_t reg;
1346*0d6140beSAndroid Build Coastguard Worker
1347*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x1002, 0x4372); /* AMD SMBus controller */
1348*0d6140beSAndroid Build Coastguard Worker if (!dev) {
1349*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1350*0d6140beSAndroid Build Coastguard Worker return -1;
1351*0d6140beSAndroid Build Coastguard Worker }
1352*0d6140beSAndroid Build Coastguard Worker
1353*0d6140beSAndroid Build Coastguard Worker reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1354*0d6140beSAndroid Build Coastguard Worker /* enable output (0: enable, 1: tristate):
1355*0d6140beSAndroid Build Coastguard Worker GPIO9 output enable is at bit 5 in 0xA9 */
1356*0d6140beSAndroid Build Coastguard Worker reg &= ~((uint32_t)1<<(8+5));
1357*0d6140beSAndroid Build Coastguard Worker /* raise:
1358*0d6140beSAndroid Build Coastguard Worker GPIO9 output register is at bit 5 in 0xA8 */
1359*0d6140beSAndroid Build Coastguard Worker reg |= (1<<5);
1360*0d6140beSAndroid Build Coastguard Worker pci_write_long(dev, 0xA8, reg);
1361*0d6140beSAndroid Build Coastguard Worker
1362*0d6140beSAndroid Build Coastguard Worker return 0;
1363*0d6140beSAndroid Build Coastguard Worker }
1364*0d6140beSAndroid Build Coastguard Worker
1365*0d6140beSAndroid Build Coastguard Worker /*
1366*0d6140beSAndroid Build Coastguard Worker * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
1367*0d6140beSAndroid Build Coastguard Worker */
intel_piix4_gpo_set(unsigned int gpo,int raise)1368*0d6140beSAndroid Build Coastguard Worker static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1369*0d6140beSAndroid Build Coastguard Worker {
1370*0d6140beSAndroid Build Coastguard Worker unsigned int gpo_byte, gpo_bit;
1371*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
1372*0d6140beSAndroid Build Coastguard Worker uint32_t tmp, base;
1373*0d6140beSAndroid Build Coastguard Worker
1374*0d6140beSAndroid Build Coastguard Worker /* GPO{0,8,27,28,30} are always available. */
1375*0d6140beSAndroid Build Coastguard Worker static const uint32_t nonmuxed_gpos = 0x58000101;
1376*0d6140beSAndroid Build Coastguard Worker
1377*0d6140beSAndroid Build Coastguard Worker static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1378*0d6140beSAndroid Build Coastguard Worker {0},
1379*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0001, 0x0000}, /* GPO1... */
1380*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0001, 0x0000},
1381*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0001, 0x0000},
1382*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0001, 0x0000},
1383*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0001, 0x0000},
1384*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0001, 0x0000},
1385*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1386*0d6140beSAndroid Build Coastguard Worker {0},
1387*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1388*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1389*0d6140beSAndroid Build Coastguard Worker {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1390*0d6140beSAndroid Build Coastguard Worker {0x4E, 0x0100, 0x0000}, /* GPO12... */
1391*0d6140beSAndroid Build Coastguard Worker {0x4E, 0x0100, 0x0000},
1392*0d6140beSAndroid Build Coastguard Worker {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1393*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x0002, 0x0002}, /* GPO15... */
1394*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1395*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1396*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1397*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1398*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1399*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1400*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x1000, 0x1000}, /* GPO22... */
1401*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1402*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1403*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1404*0d6140beSAndroid Build Coastguard Worker {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1405*0d6140beSAndroid Build Coastguard Worker {0},
1406*0d6140beSAndroid Build Coastguard Worker {0},
1407*0d6140beSAndroid Build Coastguard Worker {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1408*0d6140beSAndroid Build Coastguard Worker {0}
1409*0d6140beSAndroid Build Coastguard Worker };
1410*0d6140beSAndroid Build Coastguard Worker
1411*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1412*0d6140beSAndroid Build Coastguard Worker if (!dev) {
1413*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
1414*0d6140beSAndroid Build Coastguard Worker return -1;
1415*0d6140beSAndroid Build Coastguard Worker }
1416*0d6140beSAndroid Build Coastguard Worker
1417*0d6140beSAndroid Build Coastguard Worker /* Sanity check. */
1418*0d6140beSAndroid Build Coastguard Worker if (gpo > 30) {
1419*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
1420*0d6140beSAndroid Build Coastguard Worker return -1;
1421*0d6140beSAndroid Build Coastguard Worker }
1422*0d6140beSAndroid Build Coastguard Worker
1423*0d6140beSAndroid Build Coastguard Worker if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
1424*0d6140beSAndroid Build Coastguard Worker ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1425*0d6140beSAndroid Build Coastguard Worker piix4_gpo[gpo].value)) {
1426*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
1427*0d6140beSAndroid Build Coastguard Worker return -1;
1428*0d6140beSAndroid Build Coastguard Worker }
1429*0d6140beSAndroid Build Coastguard Worker
1430*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1431*0d6140beSAndroid Build Coastguard Worker if (!dev) {
1432*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
1433*0d6140beSAndroid Build Coastguard Worker return -1;
1434*0d6140beSAndroid Build Coastguard Worker }
1435*0d6140beSAndroid Build Coastguard Worker
1436*0d6140beSAndroid Build Coastguard Worker /* PM IO base */
1437*0d6140beSAndroid Build Coastguard Worker base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1438*0d6140beSAndroid Build Coastguard Worker
1439*0d6140beSAndroid Build Coastguard Worker gpo_byte = gpo >> 3;
1440*0d6140beSAndroid Build Coastguard Worker gpo_bit = gpo & 7;
1441*0d6140beSAndroid Build Coastguard Worker tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
1442*0d6140beSAndroid Build Coastguard Worker if (raise)
1443*0d6140beSAndroid Build Coastguard Worker tmp |= 0x01 << gpo_bit;
1444*0d6140beSAndroid Build Coastguard Worker else
1445*0d6140beSAndroid Build Coastguard Worker tmp &= ~(0x01 << gpo_bit);
1446*0d6140beSAndroid Build Coastguard Worker OUTB(tmp, base + 0x34 + gpo_byte);
1447*0d6140beSAndroid Build Coastguard Worker
1448*0d6140beSAndroid Build Coastguard Worker return 0;
1449*0d6140beSAndroid Build Coastguard Worker }
1450*0d6140beSAndroid Build Coastguard Worker
1451*0d6140beSAndroid Build Coastguard Worker /*
1452*0d6140beSAndroid Build Coastguard Worker * Suited for:
1453*0d6140beSAndroid Build Coastguard Worker * - ASUS OPLX-M
1454*0d6140beSAndroid Build Coastguard Worker * - ASUS P2B-N
1455*0d6140beSAndroid Build Coastguard Worker */
intel_piix4_gpo18_lower(struct board_cfg * cfg)1456*0d6140beSAndroid Build Coastguard Worker static int intel_piix4_gpo18_lower(struct board_cfg *cfg)
1457*0d6140beSAndroid Build Coastguard Worker {
1458*0d6140beSAndroid Build Coastguard Worker return intel_piix4_gpo_set(18, 0);
1459*0d6140beSAndroid Build Coastguard Worker }
1460*0d6140beSAndroid Build Coastguard Worker
1461*0d6140beSAndroid Build Coastguard Worker /*
1462*0d6140beSAndroid Build Coastguard Worker * Suited for:
1463*0d6140beSAndroid Build Coastguard Worker * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1464*0d6140beSAndroid Build Coastguard Worker */
intel_piix4_gpo14_raise(struct board_cfg * cfg)1465*0d6140beSAndroid Build Coastguard Worker static int intel_piix4_gpo14_raise(struct board_cfg *cfg)
1466*0d6140beSAndroid Build Coastguard Worker {
1467*0d6140beSAndroid Build Coastguard Worker return intel_piix4_gpo_set(14, 1);
1468*0d6140beSAndroid Build Coastguard Worker }
1469*0d6140beSAndroid Build Coastguard Worker
1470*0d6140beSAndroid Build Coastguard Worker /*
1471*0d6140beSAndroid Build Coastguard Worker * Suited for:
1472*0d6140beSAndroid Build Coastguard Worker * - EPoX EP-BX3
1473*0d6140beSAndroid Build Coastguard Worker */
intel_piix4_gpo22_raise(struct board_cfg * cfg)1474*0d6140beSAndroid Build Coastguard Worker static int intel_piix4_gpo22_raise(struct board_cfg *cfg)
1475*0d6140beSAndroid Build Coastguard Worker {
1476*0d6140beSAndroid Build Coastguard Worker return intel_piix4_gpo_set(22, 1);
1477*0d6140beSAndroid Build Coastguard Worker }
1478*0d6140beSAndroid Build Coastguard Worker
1479*0d6140beSAndroid Build Coastguard Worker /*
1480*0d6140beSAndroid Build Coastguard Worker * Suited for:
1481*0d6140beSAndroid Build Coastguard Worker * - abit BM6
1482*0d6140beSAndroid Build Coastguard Worker */
intel_piix4_gpo26_lower(struct board_cfg * cfg)1483*0d6140beSAndroid Build Coastguard Worker static int intel_piix4_gpo26_lower(struct board_cfg *cfg)
1484*0d6140beSAndroid Build Coastguard Worker {
1485*0d6140beSAndroid Build Coastguard Worker return intel_piix4_gpo_set(26, 0);
1486*0d6140beSAndroid Build Coastguard Worker }
1487*0d6140beSAndroid Build Coastguard Worker
1488*0d6140beSAndroid Build Coastguard Worker /*
1489*0d6140beSAndroid Build Coastguard Worker * Suited for:
1490*0d6140beSAndroid Build Coastguard Worker * - Intel SE440BX-2
1491*0d6140beSAndroid Build Coastguard Worker */
intel_piix4_gpo27_lower(struct board_cfg * cfg)1492*0d6140beSAndroid Build Coastguard Worker static int intel_piix4_gpo27_lower(struct board_cfg *cfg)
1493*0d6140beSAndroid Build Coastguard Worker {
1494*0d6140beSAndroid Build Coastguard Worker return intel_piix4_gpo_set(27, 0);
1495*0d6140beSAndroid Build Coastguard Worker }
1496*0d6140beSAndroid Build Coastguard Worker
1497*0d6140beSAndroid Build Coastguard Worker /*
1498*0d6140beSAndroid Build Coastguard Worker * Suited for:
1499*0d6140beSAndroid Build Coastguard Worker * - Dell OptiPlex GX1
1500*0d6140beSAndroid Build Coastguard Worker */
intel_piix4_gpo30_lower(struct board_cfg * cfg)1501*0d6140beSAndroid Build Coastguard Worker static int intel_piix4_gpo30_lower(struct board_cfg *cfg)
1502*0d6140beSAndroid Build Coastguard Worker {
1503*0d6140beSAndroid Build Coastguard Worker return intel_piix4_gpo_set(30, 0);
1504*0d6140beSAndroid Build Coastguard Worker }
1505*0d6140beSAndroid Build Coastguard Worker
1506*0d6140beSAndroid Build Coastguard Worker /*
1507*0d6140beSAndroid Build Coastguard Worker * Set a GPIO line on a given Intel ICH LPC controller.
1508*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio_set(int gpio,int raise)1509*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio_set(int gpio, int raise)
1510*0d6140beSAndroid Build Coastguard Worker {
1511*0d6140beSAndroid Build Coastguard Worker /* Table mapping the different Intel ICH LPC chipsets. */
1512*0d6140beSAndroid Build Coastguard Worker static struct {
1513*0d6140beSAndroid Build Coastguard Worker uint16_t id;
1514*0d6140beSAndroid Build Coastguard Worker uint8_t base_reg;
1515*0d6140beSAndroid Build Coastguard Worker uint32_t bank0;
1516*0d6140beSAndroid Build Coastguard Worker uint32_t bank1;
1517*0d6140beSAndroid Build Coastguard Worker uint32_t bank2;
1518*0d6140beSAndroid Build Coastguard Worker } intel_ich_gpio_table[] = {
1519*0d6140beSAndroid Build Coastguard Worker {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1520*0d6140beSAndroid Build Coastguard Worker {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1521*0d6140beSAndroid Build Coastguard Worker {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1522*0d6140beSAndroid Build Coastguard Worker {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1523*0d6140beSAndroid Build Coastguard Worker {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1524*0d6140beSAndroid Build Coastguard Worker {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1525*0d6140beSAndroid Build Coastguard Worker {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1526*0d6140beSAndroid Build Coastguard Worker {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1527*0d6140beSAndroid Build Coastguard Worker {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1528*0d6140beSAndroid Build Coastguard Worker {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1529*0d6140beSAndroid Build Coastguard Worker {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1530*0d6140beSAndroid Build Coastguard Worker {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1531*0d6140beSAndroid Build Coastguard Worker {0x27B0, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GDH (ICH7 DH) */
1532*0d6140beSAndroid Build Coastguard Worker {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1533*0d6140beSAndroid Build Coastguard Worker {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1534*0d6140beSAndroid Build Coastguard Worker {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1535*0d6140beSAndroid Build Coastguard Worker {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1536*0d6140beSAndroid Build Coastguard Worker {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1537*0d6140beSAndroid Build Coastguard Worker {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1538*0d6140beSAndroid Build Coastguard Worker {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1539*0d6140beSAndroid Build Coastguard Worker {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1540*0d6140beSAndroid Build Coastguard Worker {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1541*0d6140beSAndroid Build Coastguard Worker {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1542*0d6140beSAndroid Build Coastguard Worker {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1543*0d6140beSAndroid Build Coastguard Worker {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1544*0d6140beSAndroid Build Coastguard Worker {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1545*0d6140beSAndroid Build Coastguard Worker {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1546*0d6140beSAndroid Build Coastguard Worker {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1547*0d6140beSAndroid Build Coastguard Worker {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1548*0d6140beSAndroid Build Coastguard Worker {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1549*0d6140beSAndroid Build Coastguard Worker {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1550*0d6140beSAndroid Build Coastguard Worker {0, 0, 0, 0, 0} /* end marker */
1551*0d6140beSAndroid Build Coastguard Worker };
1552*0d6140beSAndroid Build Coastguard Worker
1553*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
1554*0d6140beSAndroid Build Coastguard Worker uint16_t base;
1555*0d6140beSAndroid Build Coastguard Worker uint32_t tmp;
1556*0d6140beSAndroid Build Coastguard Worker int i, allowed;
1557*0d6140beSAndroid Build Coastguard Worker
1558*0d6140beSAndroid Build Coastguard Worker /* First, look for a known LPC bridge */
1559*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find_vendorclass(0x8086, 0x0601); /* ISA bridge */
1560*0d6140beSAndroid Build Coastguard Worker if (!dev) {
1561*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: No known Intel LPC bridge found.\n");
1562*0d6140beSAndroid Build Coastguard Worker return -1;
1563*0d6140beSAndroid Build Coastguard Worker }
1564*0d6140beSAndroid Build Coastguard Worker /* Is this device in our list? */
1565*0d6140beSAndroid Build Coastguard Worker for (i = 0; intel_ich_gpio_table[i].id; i++)
1566*0d6140beSAndroid Build Coastguard Worker if (dev->device_id == intel_ich_gpio_table[i].id)
1567*0d6140beSAndroid Build Coastguard Worker break;
1568*0d6140beSAndroid Build Coastguard Worker
1569*0d6140beSAndroid Build Coastguard Worker if (!intel_ich_gpio_table[i].id) {
1570*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: No known Intel LPC bridge found.\n");
1571*0d6140beSAndroid Build Coastguard Worker return -1;
1572*0d6140beSAndroid Build Coastguard Worker }
1573*0d6140beSAndroid Build Coastguard Worker
1574*0d6140beSAndroid Build Coastguard Worker /*
1575*0d6140beSAndroid Build Coastguard Worker * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1576*0d6140beSAndroid Build Coastguard Worker * strapped to zero. From some mobile ICH9 version on, this becomes
1577*0d6140beSAndroid Build Coastguard Worker * 6:1. The mask below catches all.
1578*0d6140beSAndroid Build Coastguard Worker */
1579*0d6140beSAndroid Build Coastguard Worker base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
1580*0d6140beSAndroid Build Coastguard Worker
1581*0d6140beSAndroid Build Coastguard Worker /* Check whether the line is allowed. */
1582*0d6140beSAndroid Build Coastguard Worker if (gpio < 32)
1583*0d6140beSAndroid Build Coastguard Worker allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1584*0d6140beSAndroid Build Coastguard Worker else if (gpio < 64)
1585*0d6140beSAndroid Build Coastguard Worker allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1586*0d6140beSAndroid Build Coastguard Worker else
1587*0d6140beSAndroid Build Coastguard Worker allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1588*0d6140beSAndroid Build Coastguard Worker
1589*0d6140beSAndroid Build Coastguard Worker if (!allowed) {
1590*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: This Intel LPC bridge does not allow"
1591*0d6140beSAndroid Build Coastguard Worker " setting GPIO%02d\n", gpio);
1592*0d6140beSAndroid Build Coastguard Worker return -1;
1593*0d6140beSAndroid Build Coastguard Worker }
1594*0d6140beSAndroid Build Coastguard Worker
1595*0d6140beSAndroid Build Coastguard Worker msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1596*0d6140beSAndroid Build Coastguard Worker raise ? "Rais" : "Dropp", gpio);
1597*0d6140beSAndroid Build Coastguard Worker
1598*0d6140beSAndroid Build Coastguard Worker if (gpio < 32) {
1599*0d6140beSAndroid Build Coastguard Worker /* Set line to GPIO. */
1600*0d6140beSAndroid Build Coastguard Worker tmp = INL(base);
1601*0d6140beSAndroid Build Coastguard Worker /* ICH/ICH0 multiplexes 27/28 on the line set. */
1602*0d6140beSAndroid Build Coastguard Worker if ((gpio == 28) &&
1603*0d6140beSAndroid Build Coastguard Worker ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1604*0d6140beSAndroid Build Coastguard Worker tmp |= 1 << 27;
1605*0d6140beSAndroid Build Coastguard Worker else
1606*0d6140beSAndroid Build Coastguard Worker tmp |= 1 << gpio;
1607*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base);
1608*0d6140beSAndroid Build Coastguard Worker
1609*0d6140beSAndroid Build Coastguard Worker /* As soon as we are talking to ICH8 and above, this register
1610*0d6140beSAndroid Build Coastguard Worker decides whether we can set the gpio or not. */
1611*0d6140beSAndroid Build Coastguard Worker if (dev->device_id > 0x2800) {
1612*0d6140beSAndroid Build Coastguard Worker tmp = INL(base);
1613*0d6140beSAndroid Build Coastguard Worker if (!(tmp & (1 << gpio))) {
1614*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: This Intel LPC bridge"
1615*0d6140beSAndroid Build Coastguard Worker " does not allow setting GPIO%02d\n",
1616*0d6140beSAndroid Build Coastguard Worker gpio);
1617*0d6140beSAndroid Build Coastguard Worker return -1;
1618*0d6140beSAndroid Build Coastguard Worker }
1619*0d6140beSAndroid Build Coastguard Worker }
1620*0d6140beSAndroid Build Coastguard Worker
1621*0d6140beSAndroid Build Coastguard Worker /* Set GPIO to OUTPUT. */
1622*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x04);
1623*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << gpio);
1624*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x04);
1625*0d6140beSAndroid Build Coastguard Worker
1626*0d6140beSAndroid Build Coastguard Worker /* Raise GPIO line. */
1627*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x0C);
1628*0d6140beSAndroid Build Coastguard Worker if (raise)
1629*0d6140beSAndroid Build Coastguard Worker tmp |= 1 << gpio;
1630*0d6140beSAndroid Build Coastguard Worker else
1631*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << gpio);
1632*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x0C);
1633*0d6140beSAndroid Build Coastguard Worker } else if (gpio < 64) {
1634*0d6140beSAndroid Build Coastguard Worker gpio -= 32;
1635*0d6140beSAndroid Build Coastguard Worker
1636*0d6140beSAndroid Build Coastguard Worker /* Set line to GPIO. */
1637*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x30);
1638*0d6140beSAndroid Build Coastguard Worker tmp |= 1 << gpio;
1639*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x30);
1640*0d6140beSAndroid Build Coastguard Worker
1641*0d6140beSAndroid Build Coastguard Worker /* As soon as we are talking to ICH8 and above, this register
1642*0d6140beSAndroid Build Coastguard Worker decides whether we can set the gpio or not. */
1643*0d6140beSAndroid Build Coastguard Worker if (dev->device_id > 0x2800) {
1644*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 30);
1645*0d6140beSAndroid Build Coastguard Worker if (!(tmp & (1 << gpio))) {
1646*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: This Intel LPC bridge"
1647*0d6140beSAndroid Build Coastguard Worker " does not allow setting GPIO%02d\n",
1648*0d6140beSAndroid Build Coastguard Worker gpio + 32);
1649*0d6140beSAndroid Build Coastguard Worker return -1;
1650*0d6140beSAndroid Build Coastguard Worker }
1651*0d6140beSAndroid Build Coastguard Worker }
1652*0d6140beSAndroid Build Coastguard Worker
1653*0d6140beSAndroid Build Coastguard Worker /* Set GPIO to OUTPUT. */
1654*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x34);
1655*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << gpio);
1656*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x34);
1657*0d6140beSAndroid Build Coastguard Worker
1658*0d6140beSAndroid Build Coastguard Worker /* Raise GPIO line. */
1659*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x38);
1660*0d6140beSAndroid Build Coastguard Worker if (raise)
1661*0d6140beSAndroid Build Coastguard Worker tmp |= 1 << gpio;
1662*0d6140beSAndroid Build Coastguard Worker else
1663*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << gpio);
1664*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x38);
1665*0d6140beSAndroid Build Coastguard Worker } else {
1666*0d6140beSAndroid Build Coastguard Worker gpio -= 64;
1667*0d6140beSAndroid Build Coastguard Worker
1668*0d6140beSAndroid Build Coastguard Worker /* Set line to GPIO. */
1669*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x40);
1670*0d6140beSAndroid Build Coastguard Worker tmp |= 1 << gpio;
1671*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x40);
1672*0d6140beSAndroid Build Coastguard Worker
1673*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 40);
1674*0d6140beSAndroid Build Coastguard Worker if (!(tmp & (1 << gpio))) {
1675*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: This Intel LPC bridge does "
1676*0d6140beSAndroid Build Coastguard Worker "not allow setting GPIO%02d\n", gpio + 64);
1677*0d6140beSAndroid Build Coastguard Worker return -1;
1678*0d6140beSAndroid Build Coastguard Worker }
1679*0d6140beSAndroid Build Coastguard Worker
1680*0d6140beSAndroid Build Coastguard Worker /* Set GPIO to OUTPUT. */
1681*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x44);
1682*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << gpio);
1683*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x44);
1684*0d6140beSAndroid Build Coastguard Worker
1685*0d6140beSAndroid Build Coastguard Worker /* Raise GPIO line. */
1686*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x48);
1687*0d6140beSAndroid Build Coastguard Worker if (raise)
1688*0d6140beSAndroid Build Coastguard Worker tmp |= 1 << gpio;
1689*0d6140beSAndroid Build Coastguard Worker else
1690*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << gpio);
1691*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x48);
1692*0d6140beSAndroid Build Coastguard Worker }
1693*0d6140beSAndroid Build Coastguard Worker
1694*0d6140beSAndroid Build Coastguard Worker return 0;
1695*0d6140beSAndroid Build Coastguard Worker }
1696*0d6140beSAndroid Build Coastguard Worker
1697*0d6140beSAndroid Build Coastguard Worker /*
1698*0d6140beSAndroid Build Coastguard Worker * Suited for:
1699*0d6140beSAndroid Build Coastguard Worker * - abit IP35: Intel P35 + ICH9R
1700*0d6140beSAndroid Build Coastguard Worker * - abit IP35 Pro: Intel P35 + ICH9R
1701*0d6140beSAndroid Build Coastguard Worker * - ASUS P5LD2
1702*0d6140beSAndroid Build Coastguard Worker * - ASUS P5LD2-MQ
1703*0d6140beSAndroid Build Coastguard Worker * - ASUS P5LD2-VM
1704*0d6140beSAndroid Build Coastguard Worker * - ASUS P5LD2-VM DH
1705*0d6140beSAndroid Build Coastguard Worker * - ASUS P5W DH Deluxe
1706*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio16_raise(struct board_cfg * cfg)1707*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio16_raise(struct board_cfg *cfg)
1708*0d6140beSAndroid Build Coastguard Worker {
1709*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(16, 1);
1710*0d6140beSAndroid Build Coastguard Worker }
1711*0d6140beSAndroid Build Coastguard Worker
1712*0d6140beSAndroid Build Coastguard Worker /*
1713*0d6140beSAndroid Build Coastguard Worker * Suited for:
1714*0d6140beSAndroid Build Coastguard Worker * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
1715*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio18_raise(struct board_cfg * cfg)1716*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio18_raise(struct board_cfg *cfg)
1717*0d6140beSAndroid Build Coastguard Worker {
1718*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(18, 1);
1719*0d6140beSAndroid Build Coastguard Worker }
1720*0d6140beSAndroid Build Coastguard Worker
1721*0d6140beSAndroid Build Coastguard Worker /*
1722*0d6140beSAndroid Build Coastguard Worker * Suited for:
1723*0d6140beSAndroid Build Coastguard Worker * - MSI MS-7046: LGA775 + 915P + ICH6
1724*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio19_raise(struct board_cfg * cfg)1725*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio19_raise(struct board_cfg *cfg)
1726*0d6140beSAndroid Build Coastguard Worker {
1727*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(19, 1);
1728*0d6140beSAndroid Build Coastguard Worker }
1729*0d6140beSAndroid Build Coastguard Worker
1730*0d6140beSAndroid Build Coastguard Worker /*
1731*0d6140beSAndroid Build Coastguard Worker * Suited for:
1732*0d6140beSAndroid Build Coastguard Worker * - ASUS P5BV-R: LGA775 + 3200 + ICH7
1733*0d6140beSAndroid Build Coastguard Worker * - AOpen i965GMt-LA: Intel Socket479 + 965GM + ICH8M
1734*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio20_raise(struct board_cfg * cfg)1735*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio20_raise(struct board_cfg *cfg)
1736*0d6140beSAndroid Build Coastguard Worker {
1737*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(20, 1);
1738*0d6140beSAndroid Build Coastguard Worker }
1739*0d6140beSAndroid Build Coastguard Worker
1740*0d6140beSAndroid Build Coastguard Worker /*
1741*0d6140beSAndroid Build Coastguard Worker * Suited for:
1742*0d6140beSAndroid Build Coastguard Worker * - ASUS CUSL2-C: Intel socket370 + 815 + ICH2
1743*0d6140beSAndroid Build Coastguard Worker * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1744*0d6140beSAndroid Build Coastguard Worker * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
1745*0d6140beSAndroid Build Coastguard Worker * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
1746*0d6140beSAndroid Build Coastguard Worker * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
1747*0d6140beSAndroid Build Coastguard Worker * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
1748*0d6140beSAndroid Build Coastguard Worker * - ASUS P4P800-X: Intel socket478 + 865PE + ICH5R
1749*0d6140beSAndroid Build Coastguard Worker * - ASUS P4P800SE: Intel socket478 + 865PE + ICH5R
1750*0d6140beSAndroid Build Coastguard Worker * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
1751*0d6140beSAndroid Build Coastguard Worker * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
1752*0d6140beSAndroid Build Coastguard Worker * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
1753*0d6140beSAndroid Build Coastguard Worker * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1754*0d6140beSAndroid Build Coastguard Worker * - ASUS TUSL2-C: Intel socket370 + 815 + ICH2
1755*0d6140beSAndroid Build Coastguard Worker * - Samsung Polaris 32: socket478 + 865P + ICH5
1756*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio21_raise(struct board_cfg * cfg)1757*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio21_raise(struct board_cfg *cfg)
1758*0d6140beSAndroid Build Coastguard Worker {
1759*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(21, 1);
1760*0d6140beSAndroid Build Coastguard Worker }
1761*0d6140beSAndroid Build Coastguard Worker
1762*0d6140beSAndroid Build Coastguard Worker /*
1763*0d6140beSAndroid Build Coastguard Worker * Suited for:
1764*0d6140beSAndroid Build Coastguard Worker * - ASUS P4B266: socket478 + Intel 845D + ICH2
1765*0d6140beSAndroid Build Coastguard Worker * - ASUS P4B533-E: socket478 + 845E + ICH4
1766*0d6140beSAndroid Build Coastguard Worker * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
1767*0d6140beSAndroid Build Coastguard Worker * - TriGem Anaheim-3: socket370 + Intel 810 + ICH
1768*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio22_raise(struct board_cfg * cfg)1769*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio22_raise(struct board_cfg *cfg)
1770*0d6140beSAndroid Build Coastguard Worker {
1771*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(22, 1);
1772*0d6140beSAndroid Build Coastguard Worker }
1773*0d6140beSAndroid Build Coastguard Worker
1774*0d6140beSAndroid Build Coastguard Worker /*
1775*0d6140beSAndroid Build Coastguard Worker * Suited for:
1776*0d6140beSAndroid Build Coastguard Worker * - ASUS A8Jm (laptop): Intel 945 + ICH7
1777*0d6140beSAndroid Build Coastguard Worker * - ASUS P5LP-LE used in ...
1778*0d6140beSAndroid Build Coastguard Worker * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1779*0d6140beSAndroid Build Coastguard Worker * - Epson Endeavor MT7700
1780*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio34_raise(struct board_cfg * cfg)1781*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio34_raise(struct board_cfg *cfg)
1782*0d6140beSAndroid Build Coastguard Worker {
1783*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(34, 1);
1784*0d6140beSAndroid Build Coastguard Worker }
1785*0d6140beSAndroid Build Coastguard Worker
1786*0d6140beSAndroid Build Coastguard Worker /*
1787*0d6140beSAndroid Build Coastguard Worker * Suited for:
1788*0d6140beSAndroid Build Coastguard Worker * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
1789*0d6140beSAndroid Build Coastguard Worker * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
1790*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio38_raise(struct board_cfg * cfg)1791*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio38_raise(struct board_cfg *cfg)
1792*0d6140beSAndroid Build Coastguard Worker {
1793*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(38, 1);
1794*0d6140beSAndroid Build Coastguard Worker }
1795*0d6140beSAndroid Build Coastguard Worker
1796*0d6140beSAndroid Build Coastguard Worker /*
1797*0d6140beSAndroid Build Coastguard Worker * Suited for:
1798*0d6140beSAndroid Build Coastguard Worker * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1799*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio43_raise(struct board_cfg * cfg)1800*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio43_raise(struct board_cfg *cfg)
1801*0d6140beSAndroid Build Coastguard Worker {
1802*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(43, 1);
1803*0d6140beSAndroid Build Coastguard Worker }
1804*0d6140beSAndroid Build Coastguard Worker
1805*0d6140beSAndroid Build Coastguard Worker /*
1806*0d6140beSAndroid Build Coastguard Worker * Suited for:
1807*0d6140beSAndroid Build Coastguard Worker * - HP Vectra VL400: 815 + ICH + PC87360
1808*0d6140beSAndroid Build Coastguard Worker */
board_hp_vl400(struct board_cfg * cfg)1809*0d6140beSAndroid Build Coastguard Worker static int board_hp_vl400(struct board_cfg *cfg)
1810*0d6140beSAndroid Build Coastguard Worker {
1811*0d6140beSAndroid Build Coastguard Worker int ret;
1812*0d6140beSAndroid Build Coastguard Worker ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1813*0d6140beSAndroid Build Coastguard Worker if (!ret)
1814*0d6140beSAndroid Build Coastguard Worker ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
1815*0d6140beSAndroid Build Coastguard Worker if (!ret)
1816*0d6140beSAndroid Build Coastguard Worker ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1817*0d6140beSAndroid Build Coastguard Worker return ret;
1818*0d6140beSAndroid Build Coastguard Worker }
1819*0d6140beSAndroid Build Coastguard Worker
1820*0d6140beSAndroid Build Coastguard Worker /*
1821*0d6140beSAndroid Build Coastguard Worker * Suited for:
1822*0d6140beSAndroid Build Coastguard Worker * - HP e-Vectra P2706T: 810E + ICH + PC87364
1823*0d6140beSAndroid Build Coastguard Worker */
board_hp_p2706t(struct board_cfg * cfg)1824*0d6140beSAndroid Build Coastguard Worker static int board_hp_p2706t(struct board_cfg *cfg)
1825*0d6140beSAndroid Build Coastguard Worker {
1826*0d6140beSAndroid Build Coastguard Worker int ret;
1827*0d6140beSAndroid Build Coastguard Worker ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1828*0d6140beSAndroid Build Coastguard Worker if (!ret)
1829*0d6140beSAndroid Build Coastguard Worker ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
1830*0d6140beSAndroid Build Coastguard Worker return ret;
1831*0d6140beSAndroid Build Coastguard Worker }
1832*0d6140beSAndroid Build Coastguard Worker
1833*0d6140beSAndroid Build Coastguard Worker /*
1834*0d6140beSAndroid Build Coastguard Worker * Suited for:
1835*0d6140beSAndroid Build Coastguard Worker * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1836*0d6140beSAndroid Build Coastguard Worker * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1837*0d6140beSAndroid Build Coastguard Worker * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
1838*0d6140beSAndroid Build Coastguard Worker * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
1839*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio23_raise(struct board_cfg * cfg)1840*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio23_raise(struct board_cfg *cfg)
1841*0d6140beSAndroid Build Coastguard Worker {
1842*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(23, 1);
1843*0d6140beSAndroid Build Coastguard Worker }
1844*0d6140beSAndroid Build Coastguard Worker
1845*0d6140beSAndroid Build Coastguard Worker /*
1846*0d6140beSAndroid Build Coastguard Worker * Suited for:
1847*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
1848*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
1849*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio25_raise(struct board_cfg * cfg)1850*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio25_raise(struct board_cfg *cfg)
1851*0d6140beSAndroid Build Coastguard Worker {
1852*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(25, 1);
1853*0d6140beSAndroid Build Coastguard Worker }
1854*0d6140beSAndroid Build Coastguard Worker
1855*0d6140beSAndroid Build Coastguard Worker /*
1856*0d6140beSAndroid Build Coastguard Worker * Suited for:
1857*0d6140beSAndroid Build Coastguard Worker * - IBASE MB899: i945GM + ICH7
1858*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio26_raise(struct board_cfg * cfg)1859*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio26_raise(struct board_cfg *cfg)
1860*0d6140beSAndroid Build Coastguard Worker {
1861*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(26, 1);
1862*0d6140beSAndroid Build Coastguard Worker }
1863*0d6140beSAndroid Build Coastguard Worker
1864*0d6140beSAndroid Build Coastguard Worker /*
1865*0d6140beSAndroid Build Coastguard Worker * Suited for:
1866*0d6140beSAndroid Build Coastguard Worker * - ASUS DSAN-DX
1867*0d6140beSAndroid Build Coastguard Worker * - P4SD-LA (HP OEM): i865 + ICH5
1868*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-8IP775: 865P + ICH5
1869*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
1870*0d6140beSAndroid Build Coastguard Worker * - MSI MS-6788-40 (aka 848P Neo-V)
1871*0d6140beSAndroid Build Coastguard Worker */
intel_ich_gpio32_raise(struct board_cfg * cfg)1872*0d6140beSAndroid Build Coastguard Worker static int intel_ich_gpio32_raise(struct board_cfg *cfg)
1873*0d6140beSAndroid Build Coastguard Worker {
1874*0d6140beSAndroid Build Coastguard Worker return intel_ich_gpio_set(32, 1);
1875*0d6140beSAndroid Build Coastguard Worker }
1876*0d6140beSAndroid Build Coastguard Worker
1877*0d6140beSAndroid Build Coastguard Worker /*
1878*0d6140beSAndroid Build Coastguard Worker * Suited for:
1879*0d6140beSAndroid Build Coastguard Worker * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1880*0d6140beSAndroid Build Coastguard Worker */
board_aopen_i975xa_ydg(struct board_cfg * cfg)1881*0d6140beSAndroid Build Coastguard Worker static int board_aopen_i975xa_ydg(struct board_cfg *cfg)
1882*0d6140beSAndroid Build Coastguard Worker {
1883*0d6140beSAndroid Build Coastguard Worker int ret;
1884*0d6140beSAndroid Build Coastguard Worker
1885*0d6140beSAndroid Build Coastguard Worker /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
1886*0d6140beSAndroid Build Coastguard Worker * or perhaps it's not needed at all?
1887*0d6140beSAndroid Build Coastguard Worker * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1888*0d6140beSAndroid Build Coastguard Worker * were in the right LDN, it would have to be GPIO1 or GPIO3.
1889*0d6140beSAndroid Build Coastguard Worker */
1890*0d6140beSAndroid Build Coastguard Worker /*
1891*0d6140beSAndroid Build Coastguard Worker ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1892*0d6140beSAndroid Build Coastguard Worker if (!ret)
1893*0d6140beSAndroid Build Coastguard Worker */
1894*0d6140beSAndroid Build Coastguard Worker ret = intel_ich_gpio_set(33, 1);
1895*0d6140beSAndroid Build Coastguard Worker
1896*0d6140beSAndroid Build Coastguard Worker return ret;
1897*0d6140beSAndroid Build Coastguard Worker }
1898*0d6140beSAndroid Build Coastguard Worker
1899*0d6140beSAndroid Build Coastguard Worker /*
1900*0d6140beSAndroid Build Coastguard Worker * Suited for:
1901*0d6140beSAndroid Build Coastguard Worker * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
1902*0d6140beSAndroid Build Coastguard Worker */
board_acorp_6a815epd(struct board_cfg * cfg)1903*0d6140beSAndroid Build Coastguard Worker static int board_acorp_6a815epd(struct board_cfg *cfg)
1904*0d6140beSAndroid Build Coastguard Worker {
1905*0d6140beSAndroid Build Coastguard Worker int ret;
1906*0d6140beSAndroid Build Coastguard Worker
1907*0d6140beSAndroid Build Coastguard Worker /* Lower Blocks Lock -- pin 7 of PLCC32 */
1908*0d6140beSAndroid Build Coastguard Worker ret = intel_ich_gpio_set(22, 1);
1909*0d6140beSAndroid Build Coastguard Worker if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1910*0d6140beSAndroid Build Coastguard Worker ret = intel_ich_gpio_set(23, 1);
1911*0d6140beSAndroid Build Coastguard Worker
1912*0d6140beSAndroid Build Coastguard Worker return ret;
1913*0d6140beSAndroid Build Coastguard Worker }
1914*0d6140beSAndroid Build Coastguard Worker
1915*0d6140beSAndroid Build Coastguard Worker /*
1916*0d6140beSAndroid Build Coastguard Worker * Suited for:
1917*0d6140beSAndroid Build Coastguard Worker * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
1918*0d6140beSAndroid Build Coastguard Worker */
board_kontron_986lcd_m(struct board_cfg * cfg)1919*0d6140beSAndroid Build Coastguard Worker static int board_kontron_986lcd_m(struct board_cfg *cfg)
1920*0d6140beSAndroid Build Coastguard Worker {
1921*0d6140beSAndroid Build Coastguard Worker int ret;
1922*0d6140beSAndroid Build Coastguard Worker
1923*0d6140beSAndroid Build Coastguard Worker ret = intel_ich_gpio_set(34, 1); /* #TBL */
1924*0d6140beSAndroid Build Coastguard Worker if (!ret)
1925*0d6140beSAndroid Build Coastguard Worker ret = intel_ich_gpio_set(35, 1); /* #WP */
1926*0d6140beSAndroid Build Coastguard Worker
1927*0d6140beSAndroid Build Coastguard Worker return ret;
1928*0d6140beSAndroid Build Coastguard Worker }
1929*0d6140beSAndroid Build Coastguard Worker
1930*0d6140beSAndroid Build Coastguard Worker /*
1931*0d6140beSAndroid Build Coastguard Worker * Suited for:
1932*0d6140beSAndroid Build Coastguard Worker * - Soyo SY-7VCA: Pro133A + VT82C686
1933*0d6140beSAndroid Build Coastguard Worker */
via_apollo_gpo_set(int gpio,int raise)1934*0d6140beSAndroid Build Coastguard Worker static int via_apollo_gpo_set(int gpio, int raise)
1935*0d6140beSAndroid Build Coastguard Worker {
1936*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
1937*0d6140beSAndroid Build Coastguard Worker uint32_t base, tmp;
1938*0d6140beSAndroid Build Coastguard Worker
1939*0d6140beSAndroid Build Coastguard Worker /* VT82C686 power management */
1940*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x1106, 0x3057);
1941*0d6140beSAndroid Build Coastguard Worker if (!dev) {
1942*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: VT82C686 PM device not found.\n");
1943*0d6140beSAndroid Build Coastguard Worker return -1;
1944*0d6140beSAndroid Build Coastguard Worker }
1945*0d6140beSAndroid Build Coastguard Worker
1946*0d6140beSAndroid Build Coastguard Worker msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
1947*0d6140beSAndroid Build Coastguard Worker raise ? "Rais" : "Dropp", gpio);
1948*0d6140beSAndroid Build Coastguard Worker
1949*0d6140beSAndroid Build Coastguard Worker /* Select GPO function on multiplexed pins. */
1950*0d6140beSAndroid Build Coastguard Worker tmp = pci_read_byte(dev, 0x54);
1951*0d6140beSAndroid Build Coastguard Worker switch (gpio) {
1952*0d6140beSAndroid Build Coastguard Worker case 0:
1953*0d6140beSAndroid Build Coastguard Worker tmp &= ~0x03;
1954*0d6140beSAndroid Build Coastguard Worker break;
1955*0d6140beSAndroid Build Coastguard Worker case 1:
1956*0d6140beSAndroid Build Coastguard Worker tmp |= 0x04;
1957*0d6140beSAndroid Build Coastguard Worker break;
1958*0d6140beSAndroid Build Coastguard Worker case 2:
1959*0d6140beSAndroid Build Coastguard Worker tmp |= 0x08;
1960*0d6140beSAndroid Build Coastguard Worker break;
1961*0d6140beSAndroid Build Coastguard Worker case 3:
1962*0d6140beSAndroid Build Coastguard Worker tmp |= 0x10;
1963*0d6140beSAndroid Build Coastguard Worker break;
1964*0d6140beSAndroid Build Coastguard Worker }
1965*0d6140beSAndroid Build Coastguard Worker pci_write_byte(dev, 0x54, tmp);
1966*0d6140beSAndroid Build Coastguard Worker
1967*0d6140beSAndroid Build Coastguard Worker /* PM IO base */
1968*0d6140beSAndroid Build Coastguard Worker base = pci_read_long(dev, 0x48) & 0x0000FF00;
1969*0d6140beSAndroid Build Coastguard Worker
1970*0d6140beSAndroid Build Coastguard Worker /* Drop GPO0 */
1971*0d6140beSAndroid Build Coastguard Worker tmp = INL(base + 0x4C);
1972*0d6140beSAndroid Build Coastguard Worker if (raise)
1973*0d6140beSAndroid Build Coastguard Worker tmp |= 1U << gpio;
1974*0d6140beSAndroid Build Coastguard Worker else
1975*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1U << gpio);
1976*0d6140beSAndroid Build Coastguard Worker OUTL(tmp, base + 0x4C);
1977*0d6140beSAndroid Build Coastguard Worker
1978*0d6140beSAndroid Build Coastguard Worker return 0;
1979*0d6140beSAndroid Build Coastguard Worker }
1980*0d6140beSAndroid Build Coastguard Worker
1981*0d6140beSAndroid Build Coastguard Worker /*
1982*0d6140beSAndroid Build Coastguard Worker * Suited for:
1983*0d6140beSAndroid Build Coastguard Worker * - abit VT6X4: Pro133x + VT82C686A
1984*0d6140beSAndroid Build Coastguard Worker * - abit VA6: Pro133x + VT82C686A
1985*0d6140beSAndroid Build Coastguard Worker */
via_apollo_gpo4_lower(struct board_cfg * cfg)1986*0d6140beSAndroid Build Coastguard Worker static int via_apollo_gpo4_lower(struct board_cfg *cfg)
1987*0d6140beSAndroid Build Coastguard Worker {
1988*0d6140beSAndroid Build Coastguard Worker return via_apollo_gpo_set(4, 0);
1989*0d6140beSAndroid Build Coastguard Worker }
1990*0d6140beSAndroid Build Coastguard Worker
1991*0d6140beSAndroid Build Coastguard Worker /*
1992*0d6140beSAndroid Build Coastguard Worker * Suited for:
1993*0d6140beSAndroid Build Coastguard Worker * - Soyo SY-7VCA: Pro133A + VT82C686
1994*0d6140beSAndroid Build Coastguard Worker */
via_apollo_gpo0_lower(struct board_cfg * cfg)1995*0d6140beSAndroid Build Coastguard Worker static int via_apollo_gpo0_lower(struct board_cfg *cfg)
1996*0d6140beSAndroid Build Coastguard Worker {
1997*0d6140beSAndroid Build Coastguard Worker return via_apollo_gpo_set(0, 0);
1998*0d6140beSAndroid Build Coastguard Worker }
1999*0d6140beSAndroid Build Coastguard Worker
2000*0d6140beSAndroid Build Coastguard Worker /*
2001*0d6140beSAndroid Build Coastguard Worker * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
2002*0d6140beSAndroid Build Coastguard Worker *
2003*0d6140beSAndroid Build Coastguard Worker * Suited for:
2004*0d6140beSAndroid Build Coastguard Worker * - MSI 651M-L: SiS651 / SiS962
2005*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-8SIMLFS 2.0
2006*0d6140beSAndroid Build Coastguard Worker * - GIGABYTE GA-8SIMLH
2007*0d6140beSAndroid Build Coastguard Worker */
sis_gpio0_raise_and_w836xx_memw(struct board_cfg * cfg)2008*0d6140beSAndroid Build Coastguard Worker static int sis_gpio0_raise_and_w836xx_memw(struct board_cfg *cfg)
2009*0d6140beSAndroid Build Coastguard Worker {
2010*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
2011*0d6140beSAndroid Build Coastguard Worker uint16_t base, temp;
2012*0d6140beSAndroid Build Coastguard Worker
2013*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x1039, 0x0962);
2014*0d6140beSAndroid Build Coastguard Worker if (!dev) {
2015*0d6140beSAndroid Build Coastguard Worker msg_perr("Expected south bridge not found\n");
2016*0d6140beSAndroid Build Coastguard Worker return 1;
2017*0d6140beSAndroid Build Coastguard Worker }
2018*0d6140beSAndroid Build Coastguard Worker
2019*0d6140beSAndroid Build Coastguard Worker base = pci_read_word(dev, 0x74);
2020*0d6140beSAndroid Build Coastguard Worker temp = INW(base + 0x68);
2021*0d6140beSAndroid Build Coastguard Worker temp &= ~(1 << 0); /* Make pin output? */
2022*0d6140beSAndroid Build Coastguard Worker OUTW(temp, base + 0x68);
2023*0d6140beSAndroid Build Coastguard Worker
2024*0d6140beSAndroid Build Coastguard Worker temp = INW(base + 0x64);
2025*0d6140beSAndroid Build Coastguard Worker temp |= (1 << 0); /* Raise output? */
2026*0d6140beSAndroid Build Coastguard Worker OUTW(temp, base + 0x64);
2027*0d6140beSAndroid Build Coastguard Worker
2028*0d6140beSAndroid Build Coastguard Worker w836xx_memw_enable(0x2E);
2029*0d6140beSAndroid Build Coastguard Worker
2030*0d6140beSAndroid Build Coastguard Worker return 0;
2031*0d6140beSAndroid Build Coastguard Worker }
2032*0d6140beSAndroid Build Coastguard Worker
2033*0d6140beSAndroid Build Coastguard Worker /*
2034*0d6140beSAndroid Build Coastguard Worker * Find the runtime registers of an SMSC Super I/O, after verifying its
2035*0d6140beSAndroid Build Coastguard Worker * chip ID.
2036*0d6140beSAndroid Build Coastguard Worker *
2037*0d6140beSAndroid Build Coastguard Worker * Returns the base port of the runtime register block, or 0 on error.
2038*0d6140beSAndroid Build Coastguard Worker */
smsc_find_runtime(uint16_t sio_port,uint16_t chip_id,uint8_t logical_device)2039*0d6140beSAndroid Build Coastguard Worker static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
2040*0d6140beSAndroid Build Coastguard Worker uint8_t logical_device)
2041*0d6140beSAndroid Build Coastguard Worker {
2042*0d6140beSAndroid Build Coastguard Worker uint16_t rt_port = 0;
2043*0d6140beSAndroid Build Coastguard Worker
2044*0d6140beSAndroid Build Coastguard Worker /* Verify the chip ID. */
2045*0d6140beSAndroid Build Coastguard Worker OUTB(0x55, sio_port); /* Enable configuration. */
2046*0d6140beSAndroid Build Coastguard Worker if (sio_read(sio_port, 0x20) != chip_id) {
2047*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: SMSC Super I/O not found.\n");
2048*0d6140beSAndroid Build Coastguard Worker goto out;
2049*0d6140beSAndroid Build Coastguard Worker }
2050*0d6140beSAndroid Build Coastguard Worker
2051*0d6140beSAndroid Build Coastguard Worker /* If the runtime block is active, get its address. */
2052*0d6140beSAndroid Build Coastguard Worker sio_write(sio_port, 0x07, logical_device);
2053*0d6140beSAndroid Build Coastguard Worker if (sio_read(sio_port, 0x30) & 1) {
2054*0d6140beSAndroid Build Coastguard Worker rt_port = (sio_read(sio_port, 0x60) << 8)
2055*0d6140beSAndroid Build Coastguard Worker | sio_read(sio_port, 0x61);
2056*0d6140beSAndroid Build Coastguard Worker }
2057*0d6140beSAndroid Build Coastguard Worker
2058*0d6140beSAndroid Build Coastguard Worker if (rt_port == 0) {
2059*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: "
2060*0d6140beSAndroid Build Coastguard Worker "Super I/O runtime interface not available.\n");
2061*0d6140beSAndroid Build Coastguard Worker }
2062*0d6140beSAndroid Build Coastguard Worker out:
2063*0d6140beSAndroid Build Coastguard Worker OUTB(0xaa, sio_port); /* Disable configuration. */
2064*0d6140beSAndroid Build Coastguard Worker return rt_port;
2065*0d6140beSAndroid Build Coastguard Worker }
2066*0d6140beSAndroid Build Coastguard Worker
2067*0d6140beSAndroid Build Coastguard Worker /*
2068*0d6140beSAndroid Build Coastguard Worker * Disable write protection on the Mitac 6513WU. WP# on the FWH is
2069*0d6140beSAndroid Build Coastguard Worker * connected to GP30 on the Super I/O, and TBL# is always high.
2070*0d6140beSAndroid Build Coastguard Worker */
board_mitac_6513wu(struct board_cfg * cfg)2071*0d6140beSAndroid Build Coastguard Worker static int board_mitac_6513wu(struct board_cfg *cfg)
2072*0d6140beSAndroid Build Coastguard Worker {
2073*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev;
2074*0d6140beSAndroid Build Coastguard Worker uint16_t rt_port;
2075*0d6140beSAndroid Build Coastguard Worker uint8_t val;
2076*0d6140beSAndroid Build Coastguard Worker
2077*0d6140beSAndroid Build Coastguard Worker dev = pcidev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
2078*0d6140beSAndroid Build Coastguard Worker if (!dev) {
2079*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
2080*0d6140beSAndroid Build Coastguard Worker return -1;
2081*0d6140beSAndroid Build Coastguard Worker }
2082*0d6140beSAndroid Build Coastguard Worker
2083*0d6140beSAndroid Build Coastguard Worker rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
2084*0d6140beSAndroid Build Coastguard Worker if (rt_port == 0)
2085*0d6140beSAndroid Build Coastguard Worker return -1;
2086*0d6140beSAndroid Build Coastguard Worker
2087*0d6140beSAndroid Build Coastguard Worker /* Configure the GPIO pin. */
2088*0d6140beSAndroid Build Coastguard Worker val = INB(rt_port + 0x33); /* GP30 config */
2089*0d6140beSAndroid Build Coastguard Worker val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
2090*0d6140beSAndroid Build Coastguard Worker OUTB(val, rt_port + 0x33);
2091*0d6140beSAndroid Build Coastguard Worker
2092*0d6140beSAndroid Build Coastguard Worker /* Disable write protection. */
2093*0d6140beSAndroid Build Coastguard Worker val = INB(rt_port + 0x4d); /* GP3 values */
2094*0d6140beSAndroid Build Coastguard Worker val |= 0x01; /* Set GP30 high. */
2095*0d6140beSAndroid Build Coastguard Worker OUTB(val, rt_port + 0x4d);
2096*0d6140beSAndroid Build Coastguard Worker
2097*0d6140beSAndroid Build Coastguard Worker return 0;
2098*0d6140beSAndroid Build Coastguard Worker }
2099*0d6140beSAndroid Build Coastguard Worker
2100*0d6140beSAndroid Build Coastguard Worker /*
2101*0d6140beSAndroid Build Coastguard Worker * Suited for:
2102*0d6140beSAndroid Build Coastguard Worker * - abit AV8: Socket939 + K8T800Pro + VT8237
2103*0d6140beSAndroid Build Coastguard Worker */
board_abit_av8(struct board_cfg * cfg)2104*0d6140beSAndroid Build Coastguard Worker static int board_abit_av8(struct board_cfg *cfg)
2105*0d6140beSAndroid Build Coastguard Worker {
2106*0d6140beSAndroid Build Coastguard Worker uint8_t val;
2107*0d6140beSAndroid Build Coastguard Worker
2108*0d6140beSAndroid Build Coastguard Worker /* Raise GPO pins GP22 & GP23 */
2109*0d6140beSAndroid Build Coastguard Worker val = INB(0x404E);
2110*0d6140beSAndroid Build Coastguard Worker val |= 0xC0;
2111*0d6140beSAndroid Build Coastguard Worker OUTB(val, 0x404E);
2112*0d6140beSAndroid Build Coastguard Worker
2113*0d6140beSAndroid Build Coastguard Worker return 0;
2114*0d6140beSAndroid Build Coastguard Worker }
2115*0d6140beSAndroid Build Coastguard Worker
2116*0d6140beSAndroid Build Coastguard Worker /*
2117*0d6140beSAndroid Build Coastguard Worker * Suited for:
2118*0d6140beSAndroid Build Coastguard Worker * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
2119*0d6140beSAndroid Build Coastguard Worker * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
2120*0d6140beSAndroid Build Coastguard Worker */
it8703f_gpio51_raise(struct board_cfg * cfg)2121*0d6140beSAndroid Build Coastguard Worker static int it8703f_gpio51_raise(struct board_cfg *cfg)
2122*0d6140beSAndroid Build Coastguard Worker {
2123*0d6140beSAndroid Build Coastguard Worker uint16_t id, base;
2124*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
2125*0d6140beSAndroid Build Coastguard Worker
2126*0d6140beSAndroid Build Coastguard Worker /* Find the IT8703F. */
2127*0d6140beSAndroid Build Coastguard Worker w836xx_ext_enter(0x2E);
2128*0d6140beSAndroid Build Coastguard Worker id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
2129*0d6140beSAndroid Build Coastguard Worker w836xx_ext_leave(0x2E);
2130*0d6140beSAndroid Build Coastguard Worker
2131*0d6140beSAndroid Build Coastguard Worker if (id != 0x8701) {
2132*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: IT8703F Super I/O not found.\n");
2133*0d6140beSAndroid Build Coastguard Worker return -1;
2134*0d6140beSAndroid Build Coastguard Worker }
2135*0d6140beSAndroid Build Coastguard Worker
2136*0d6140beSAndroid Build Coastguard Worker /* Get the GP567 I/O base. */
2137*0d6140beSAndroid Build Coastguard Worker w836xx_ext_enter(0x2E);
2138*0d6140beSAndroid Build Coastguard Worker sio_write(0x2E, 0x07, 0x0C);
2139*0d6140beSAndroid Build Coastguard Worker base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
2140*0d6140beSAndroid Build Coastguard Worker w836xx_ext_leave(0x2E);
2141*0d6140beSAndroid Build Coastguard Worker
2142*0d6140beSAndroid Build Coastguard Worker if (!base) {
2143*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
2144*0d6140beSAndroid Build Coastguard Worker " Base.\n");
2145*0d6140beSAndroid Build Coastguard Worker return -1;
2146*0d6140beSAndroid Build Coastguard Worker }
2147*0d6140beSAndroid Build Coastguard Worker
2148*0d6140beSAndroid Build Coastguard Worker /* Raise GP51. */
2149*0d6140beSAndroid Build Coastguard Worker tmp = INB(base);
2150*0d6140beSAndroid Build Coastguard Worker tmp |= 0x02;
2151*0d6140beSAndroid Build Coastguard Worker OUTB(tmp, base);
2152*0d6140beSAndroid Build Coastguard Worker
2153*0d6140beSAndroid Build Coastguard Worker return 0;
2154*0d6140beSAndroid Build Coastguard Worker }
2155*0d6140beSAndroid Build Coastguard Worker
2156*0d6140beSAndroid Build Coastguard Worker /*
2157*0d6140beSAndroid Build Coastguard Worker * General routine for raising/dropping GPIO lines on the ITE IT87xx.
2158*0d6140beSAndroid Build Coastguard Worker */
it87_gpio_set(unsigned int gpio,int raise)2159*0d6140beSAndroid Build Coastguard Worker static int it87_gpio_set(unsigned int gpio, int raise)
2160*0d6140beSAndroid Build Coastguard Worker {
2161*0d6140beSAndroid Build Coastguard Worker int allowed, sio;
2162*0d6140beSAndroid Build Coastguard Worker unsigned int port;
2163*0d6140beSAndroid Build Coastguard Worker uint16_t base, sioport;
2164*0d6140beSAndroid Build Coastguard Worker uint8_t tmp;
2165*0d6140beSAndroid Build Coastguard Worker
2166*0d6140beSAndroid Build Coastguard Worker /* IT87 GPIO configuration table */
2167*0d6140beSAndroid Build Coastguard Worker static const struct it87cfg {
2168*0d6140beSAndroid Build Coastguard Worker uint16_t id;
2169*0d6140beSAndroid Build Coastguard Worker uint8_t base_reg;
2170*0d6140beSAndroid Build Coastguard Worker uint32_t bank0;
2171*0d6140beSAndroid Build Coastguard Worker uint32_t bank1;
2172*0d6140beSAndroid Build Coastguard Worker uint32_t bank2;
2173*0d6140beSAndroid Build Coastguard Worker } it87_gpio_table[] = {
2174*0d6140beSAndroid Build Coastguard Worker {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
2175*0d6140beSAndroid Build Coastguard Worker {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
2176*0d6140beSAndroid Build Coastguard Worker {0, 0, 0, 0, 0} /* end marker */
2177*0d6140beSAndroid Build Coastguard Worker };
2178*0d6140beSAndroid Build Coastguard Worker const struct it87cfg *cfg = NULL;
2179*0d6140beSAndroid Build Coastguard Worker
2180*0d6140beSAndroid Build Coastguard Worker /* Find the Super I/O in the probed list */
2181*0d6140beSAndroid Build Coastguard Worker for (sio = 0; sio < superio_count; sio++) {
2182*0d6140beSAndroid Build Coastguard Worker int i;
2183*0d6140beSAndroid Build Coastguard Worker if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
2184*0d6140beSAndroid Build Coastguard Worker continue;
2185*0d6140beSAndroid Build Coastguard Worker
2186*0d6140beSAndroid Build Coastguard Worker /* Is this device in our list? */
2187*0d6140beSAndroid Build Coastguard Worker for (i = 0; it87_gpio_table[i].id; i++)
2188*0d6140beSAndroid Build Coastguard Worker if (superios[sio].model == it87_gpio_table[i].id) {
2189*0d6140beSAndroid Build Coastguard Worker cfg = &it87_gpio_table[i];
2190*0d6140beSAndroid Build Coastguard Worker goto found;
2191*0d6140beSAndroid Build Coastguard Worker }
2192*0d6140beSAndroid Build Coastguard Worker }
2193*0d6140beSAndroid Build Coastguard Worker
2194*0d6140beSAndroid Build Coastguard Worker if (cfg == NULL) {
2195*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
2196*0d6140beSAndroid Build Coastguard Worker "found.\n");
2197*0d6140beSAndroid Build Coastguard Worker return -1;
2198*0d6140beSAndroid Build Coastguard Worker }
2199*0d6140beSAndroid Build Coastguard Worker
2200*0d6140beSAndroid Build Coastguard Worker found:
2201*0d6140beSAndroid Build Coastguard Worker /* Check whether the gpio is allowed. */
2202*0d6140beSAndroid Build Coastguard Worker if (gpio < 32)
2203*0d6140beSAndroid Build Coastguard Worker allowed = (cfg->bank0 >> gpio) & 0x01;
2204*0d6140beSAndroid Build Coastguard Worker else if (gpio < 64)
2205*0d6140beSAndroid Build Coastguard Worker allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
2206*0d6140beSAndroid Build Coastguard Worker else if (gpio < 96)
2207*0d6140beSAndroid Build Coastguard Worker allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
2208*0d6140beSAndroid Build Coastguard Worker else
2209*0d6140beSAndroid Build Coastguard Worker allowed = 0;
2210*0d6140beSAndroid Build Coastguard Worker
2211*0d6140beSAndroid Build Coastguard Worker if (!allowed) {
2212*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
2213*0d6140beSAndroid Build Coastguard Worker cfg->id, gpio);
2214*0d6140beSAndroid Build Coastguard Worker return -1;
2215*0d6140beSAndroid Build Coastguard Worker }
2216*0d6140beSAndroid Build Coastguard Worker
2217*0d6140beSAndroid Build Coastguard Worker /* Read the Simple I/O Base Address Register */
2218*0d6140beSAndroid Build Coastguard Worker sioport = superios[sio].port;
2219*0d6140beSAndroid Build Coastguard Worker enter_conf_mode_ite(sioport);
2220*0d6140beSAndroid Build Coastguard Worker sio_write(sioport, 0x07, 0x07);
2221*0d6140beSAndroid Build Coastguard Worker base = (sio_read(sioport, cfg->base_reg) << 8) |
2222*0d6140beSAndroid Build Coastguard Worker sio_read(sioport, cfg->base_reg + 1);
2223*0d6140beSAndroid Build Coastguard Worker exit_conf_mode_ite(sioport);
2224*0d6140beSAndroid Build Coastguard Worker
2225*0d6140beSAndroid Build Coastguard Worker if (!base) {
2226*0d6140beSAndroid Build Coastguard Worker msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
2227*0d6140beSAndroid Build Coastguard Worker return -1;
2228*0d6140beSAndroid Build Coastguard Worker }
2229*0d6140beSAndroid Build Coastguard Worker
2230*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
2231*0d6140beSAndroid Build Coastguard Worker
2232*0d6140beSAndroid Build Coastguard Worker port = gpio / 10 - 1;
2233*0d6140beSAndroid Build Coastguard Worker gpio %= 10;
2234*0d6140beSAndroid Build Coastguard Worker
2235*0d6140beSAndroid Build Coastguard Worker /* set GPIO. */
2236*0d6140beSAndroid Build Coastguard Worker tmp = INB(base + port);
2237*0d6140beSAndroid Build Coastguard Worker if (raise)
2238*0d6140beSAndroid Build Coastguard Worker tmp |= 1 << gpio;
2239*0d6140beSAndroid Build Coastguard Worker else
2240*0d6140beSAndroid Build Coastguard Worker tmp &= ~(1 << gpio);
2241*0d6140beSAndroid Build Coastguard Worker OUTB(tmp, base + port);
2242*0d6140beSAndroid Build Coastguard Worker
2243*0d6140beSAndroid Build Coastguard Worker return 0;
2244*0d6140beSAndroid Build Coastguard Worker }
2245*0d6140beSAndroid Build Coastguard Worker
2246*0d6140beSAndroid Build Coastguard Worker /*
2247*0d6140beSAndroid Build Coastguard Worker * Suited for:
2248*0d6140beSAndroid Build Coastguard Worker * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2249*0d6140beSAndroid Build Coastguard Worker */
it8712f_gpio12_raise(struct board_cfg * cfg)2250*0d6140beSAndroid Build Coastguard Worker static int it8712f_gpio12_raise(struct board_cfg *cfg)
2251*0d6140beSAndroid Build Coastguard Worker {
2252*0d6140beSAndroid Build Coastguard Worker return it87_gpio_set(12, 1);
2253*0d6140beSAndroid Build Coastguard Worker }
2254*0d6140beSAndroid Build Coastguard Worker
2255*0d6140beSAndroid Build Coastguard Worker /*
2256*0d6140beSAndroid Build Coastguard Worker * Suited for:
2257*0d6140beSAndroid Build Coastguard Worker * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2258*0d6140beSAndroid Build Coastguard Worker * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
2259*0d6140beSAndroid Build Coastguard Worker */
it8712f_gpio31_raise(struct board_cfg * cfg)2260*0d6140beSAndroid Build Coastguard Worker static int it8712f_gpio31_raise(struct board_cfg *cfg)
2261*0d6140beSAndroid Build Coastguard Worker {
2262*0d6140beSAndroid Build Coastguard Worker return it87_gpio_set(32, 1);
2263*0d6140beSAndroid Build Coastguard Worker }
2264*0d6140beSAndroid Build Coastguard Worker
2265*0d6140beSAndroid Build Coastguard Worker /*
2266*0d6140beSAndroid Build Coastguard Worker * Suited for:
2267*0d6140beSAndroid Build Coastguard Worker * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2268*0d6140beSAndroid Build Coastguard Worker * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2269*0d6140beSAndroid Build Coastguard Worker */
it8718f_gpio63_raise(struct board_cfg * cfg)2270*0d6140beSAndroid Build Coastguard Worker static int it8718f_gpio63_raise(struct board_cfg *cfg)
2271*0d6140beSAndroid Build Coastguard Worker {
2272*0d6140beSAndroid Build Coastguard Worker return it87_gpio_set(63, 1);
2273*0d6140beSAndroid Build Coastguard Worker }
2274*0d6140beSAndroid Build Coastguard Worker
2275*0d6140beSAndroid Build Coastguard Worker /*
2276*0d6140beSAndroid Build Coastguard Worker * Suited for all boards with ambiguous DMI chassis information, which should be
2277*0d6140beSAndroid Build Coastguard Worker * whitelisted because they are known to work:
2278*0d6140beSAndroid Build Coastguard Worker * - ASRock IMB-A180(-H)
2279*0d6140beSAndroid Build Coastguard Worker * - Intel D945GCNL
2280*0d6140beSAndroid Build Coastguard Worker * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
2281*0d6140beSAndroid Build Coastguard Worker */
p2_not_a_laptop(struct board_cfg * cfg)2282*0d6140beSAndroid Build Coastguard Worker static int p2_not_a_laptop(struct board_cfg *cfg)
2283*0d6140beSAndroid Build Coastguard Worker {
2284*0d6140beSAndroid Build Coastguard Worker /* label this board as not a laptop */
2285*0d6140beSAndroid Build Coastguard Worker cfg->is_laptop = 0;
2286*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Laptop detection overridden by P2 board enable.\n");
2287*0d6140beSAndroid Build Coastguard Worker return 0;
2288*0d6140beSAndroid Build Coastguard Worker }
2289*0d6140beSAndroid Build Coastguard Worker
2290*0d6140beSAndroid Build Coastguard Worker /*
2291*0d6140beSAndroid Build Coastguard Worker * Suited for all laptops, which are known to *not* have interfering embedded controllers.
2292*0d6140beSAndroid Build Coastguard Worker */
p2_whitelist_laptop(struct board_cfg * cfg)2293*0d6140beSAndroid Build Coastguard Worker static int p2_whitelist_laptop(struct board_cfg *cfg)
2294*0d6140beSAndroid Build Coastguard Worker {
2295*0d6140beSAndroid Build Coastguard Worker cfg->is_laptop = 1;
2296*0d6140beSAndroid Build Coastguard Worker cfg->laptop_ok = true;
2297*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Whitelisted laptop detected.\n");
2298*0d6140beSAndroid Build Coastguard Worker return 0;
2299*0d6140beSAndroid Build Coastguard Worker }
2300*0d6140beSAndroid Build Coastguard Worker
2301*0d6140beSAndroid Build Coastguard Worker #endif
2302*0d6140beSAndroid Build Coastguard Worker
2303*0d6140beSAndroid Build Coastguard Worker /*
2304*0d6140beSAndroid Build Coastguard Worker * Below is the list of boards which need a special "board enable" code in
2305*0d6140beSAndroid Build Coastguard Worker * flashrom before their ROM chip can be accessed/written to.
2306*0d6140beSAndroid Build Coastguard Worker *
2307*0d6140beSAndroid Build Coastguard Worker * NOTE: Please add boards that _don't_ need such enables or don't work yet
2308*0d6140beSAndroid Build Coastguard Worker * to the respective tables in print.c. Thanks!
2309*0d6140beSAndroid Build Coastguard Worker *
2310*0d6140beSAndroid Build Coastguard Worker * We use 2 sets of PCI IDs here, you're free to choose which is which. This
2311*0d6140beSAndroid Build Coastguard Worker * is to provide a very high degree of certainty when matching a board on
2312*0d6140beSAndroid Build Coastguard Worker * the basis of subsystem/card IDs. As not every vendor handles
2313*0d6140beSAndroid Build Coastguard Worker * subsystem/card IDs in a sane manner.
2314*0d6140beSAndroid Build Coastguard Worker *
2315*0d6140beSAndroid Build Coastguard Worker * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
2316*0d6140beSAndroid Build Coastguard Worker * and the dmi identifier NULLed if they don't identify the board fully to disable autodetection.
2317*0d6140beSAndroid Build Coastguard Worker * But please take care to provide an as complete set of pci ids as possible;
2318*0d6140beSAndroid Build Coastguard Worker * autodetection is the preferred behaviour and we would like to make sure that
2319*0d6140beSAndroid Build Coastguard Worker * matches are unique.
2320*0d6140beSAndroid Build Coastguard Worker *
2321*0d6140beSAndroid Build Coastguard Worker * If PCI IDs are not sufficient for board matching, the match can be further
2322*0d6140beSAndroid Build Coastguard Worker * constrained by a string that has to be present in the DMI database for
2323*0d6140beSAndroid Build Coastguard Worker * the baseboard or the system entry. The pattern is matched by case sensitive
2324*0d6140beSAndroid Build Coastguard Worker * substring match, unless it is anchored to the beginning (with a ^ in front)
2325*0d6140beSAndroid Build Coastguard Worker * or the end (with a $ at the end). Both anchors may be specified at the
2326*0d6140beSAndroid Build Coastguard Worker * same time to match the full field.
2327*0d6140beSAndroid Build Coastguard Worker *
2328*0d6140beSAndroid Build Coastguard Worker * When a board is matched through DMI, the first and second main PCI IDs
2329*0d6140beSAndroid Build Coastguard Worker * and the first subsystem PCI ID have to match as well. If you specify the
2330*0d6140beSAndroid Build Coastguard Worker * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2331*0d6140beSAndroid Build Coastguard Worker * subsystem ID of that device is indeed zero.
2332*0d6140beSAndroid Build Coastguard Worker *
2333*0d6140beSAndroid Build Coastguard Worker * The coreboot ids are used two fold. When running with a coreboot firmware,
2334*0d6140beSAndroid Build Coastguard Worker * the ids uniquely matches the coreboot board identification string. When a
2335*0d6140beSAndroid Build Coastguard Worker * legacy bios is installed and when autodetection is not possible, these ids
2336*0d6140beSAndroid Build Coastguard Worker * can be used to identify the board through the -p internal:mainboard=
2337*0d6140beSAndroid Build Coastguard Worker * programmer parameter.
2338*0d6140beSAndroid Build Coastguard Worker *
2339*0d6140beSAndroid Build Coastguard Worker * When a board is identified through its coreboot ids (in both cases), the
2340*0d6140beSAndroid Build Coastguard Worker * main pci ids are still required to match, as a safeguard.
2341*0d6140beSAndroid Build Coastguard Worker */
2342*0d6140beSAndroid Build Coastguard Worker
2343*0d6140beSAndroid Build Coastguard Worker /* Please keep this list alphabetically ordered by vendor/board name. */
2344*0d6140beSAndroid Build Coastguard Worker const struct board_match board_matches[] = {
2345*0d6140beSAndroid Build Coastguard Worker
2346*0d6140beSAndroid Build Coastguard Worker /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
2347*0d6140beSAndroid Build Coastguard Worker #if defined(__i386__) || defined(__x86_64__)
2348*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
2349*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
2350*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, NULL /* "^I440BX-W977$" */, "abit", "bf6", P3, "abit", "BF6", 0, OK, intel_piix4_gpo26_lower},
2351*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2352*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2353*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2354*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
2355*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x0050, 0x147b, 0x1c1a, 0x10de, 0x0052, 0x147b, 0x1c1a, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
2356*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x0369, 0x147b, 0x1c20, 0x10de, 0x0360, 0x147b, 0x1c20, "^KN9(NF-MCP55 series)$", NULL, NULL, P3, "abit", "KN9 Ultra", 0, OK, nvidia_mcp_gpio2_lower},
2357*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
2358*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
2359*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2360*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2361*0d6140beSAndroid Build Coastguard Worker {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
2362*0d6140beSAndroid Build Coastguard Worker {0x1022, 0x746B, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
2363*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2364*0d6140beSAndroid Build Coastguard Worker {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2365*0d6140beSAndroid Build Coastguard Worker {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
2366*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise},
2367*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2a00, 0xa0a0, 0x063e, 0x8086, 0x2815, 0xa0a0, 0x063e, NULL, NULL, NULL, P3, "AOpen", "i965GMt-LA", 0, OK, intel_ich_gpio20_raise},
2368*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
2369*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^iMac5,2$", NULL, NULL, P2, "Apple", "iMac5,2", 0, OK, p2_whitelist_laptop},
2370*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^MacBook2,1$", NULL, NULL, P2, "Apple", "MacBook2,1", 0, OK, p2_whitelist_laptop},
2371*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
2372*0d6140beSAndroid Build Coastguard Worker {0x1022, 0x1536, 0x1849, 0x1536, 0x1022, 0x780e, 0x1849, 0x780e, "^Kabini CRB$", NULL, NULL, P2, "ASRock", "IMB-A180(-H)", 0, OK, p2_not_a_laptop},
2373*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
2374*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
2375*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2376*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
2377*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
2378*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
2379*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3177, 0x1043, 0x80F9, 0x1106, 0x3205, 0x1043, 0x80F9, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX", 0, OK, w836xx_memw_enable_2e},
2380*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2381*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2382*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
2383*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
2384*0d6140beSAndroid Build Coastguard Worker {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
2385*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
2386*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
2387*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
2388*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
2389*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x65c0, 0x1043, 0x8301, 0x8086, 0x2916, 0x1043, 0x82a6, "^DSAN-DX$", NULL, NULL, P3, "ASUS", "DSAN-DX", 0, NT, intel_ich_gpio32_raise},
2390*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2391*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
2392*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
2393*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7180, 0, 0, 0x8086, 0x7110, 0, 0, "^OPLX-M$", NULL, NULL, P3, "ASUS", "OPLX-M", 0, NT, intel_piix4_gpo18_lower},
2394*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
2395*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7190, 0x1043, 0x8024, 0x8086, 0x7110, 0, 0, "P3B-F", "asus", "p3b-f", P3, "ASUS", "P3B-F", 0, OK, board_asus_p3b_f},
2396*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2397*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2398*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
2399*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
2400*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2401*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
2402*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2403*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1043, 0x80a5, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-VM$", NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2404*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-X$", NULL, NULL, P3, "ASUS", "P4P800-X", 0, OK, intel_ich_gpio21_raise},
2405*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0, 0, "^P4P800SE$", NULL, NULL, P3, "ASUS", "P4P800SE", 0, OK, intel_ich_gpio21_raise},
2406*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1043, 0x80b2, 0x8086, 0x24c3, 0x1043, 0x8089, "^P4PE-X/TE$",NULL, NULL, P3, "ASUS", "P4PE-X/TE", 0, NT, intel_ich_gpio21_raise},
2407*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2408*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2409*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2410*0d6140beSAndroid Build Coastguard Worker {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
2411*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27b8, 0x1043, 0x819e, 0x8086, 0x29f0, 0x1043, 0x82a5, "^P5BV-R$", NULL, NULL, P3, "ASUS", "P5BV-R", 0, OK, intel_ich_gpio20_raise},
2412*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2413*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2414*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
2415*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
2416*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x81a6, "^P5GD2-X$", NULL, NULL, P3, "ASUS", "P5GD2-X", 0, OK, intel_ich_gpio21_raise},
2417*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2418*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2419*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
2420*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2421*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
2422*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, OK, intel_ich_gpio16_raise},
2423*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b0, 0x1043, 0x8179, "^P5LD2-MQ$", NULL, NULL, P3, "ASUS", "P5LD2-MQ", 0, OK, intel_ich_gpio16_raise},
2424*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2-VM$", NULL, NULL, P3, "ASUS", "P5LD2-VM", 0, OK, intel_ich_gpio16_raise},
2425*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27b0, 0x1043, 0x8179, 0x8086, 0x2770, 0x1043, 0x817a, "^P5LD2-VM DH$", NULL, NULL, P3, "ASUS", "P5LD2-VM DH", 0, OK, intel_ich_gpio16_raise},
2426*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
2427*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2428*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
2429*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
2430*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5W DH Deluxe$", NULL, NULL, P3, "ASUS", "P5W DH Deluxe", 0, OK, intel_ich_gpio16_raise},
2431*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^CUSL2-C", NULL, NULL, P3, "ASUS", "CUSL2-C", 0, OK, intel_ich_gpio21_raise},
2432*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^TUSL2-C", NULL, NULL, P3, "ASUS", "TUSL2-C", 0, NT, intel_ich_gpio21_raise},
2433*0d6140beSAndroid Build Coastguard Worker {0x1022, 0x780E, 0x1043, 0x1437, 0x1022, 0x780B, 0x1043, 0x1437, "^U38N$", NULL, NULL, P2, "ASUS", "U38N", 0, OK, p2_whitelist_laptop},
2434*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3059, 0x1106, 0x4161, 0x1106, 0x3065, 0x1106, 0x0102, NULL, NULL, NULL, P3, "Bcom/Clientron", "WinNET P680", 0, OK, w836xx_memw_enable_2e},
2435*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3116, 0x1106, 0x3116, "^KM266-8235$", "biostar", "m7viq", P3, "Biostar", "M7VIQ", 0, NT, w83697xx_memw_enable_2e},
2436*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x283e, 0x1028, 0x01f9, 0x8086, 0x2a01, 0, 0, "^Latitude D630", NULL, NULL, P2, "Dell", "Latitude D630", 0, OK, p2_whitelist_laptop},
2437*0d6140beSAndroid Build Coastguard Worker {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2438*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
2439*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3189, 0x1106, 0x3189, 0x1106, 0x3177, 0x1106, 0x3177, "^AD77", "dfi", "ad77", P3, "DFI", "AD77", 0, NT, w836xx_memw_enable_2e},
2440*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x6325, 0x1019, 0x0f05, 0x1039, 0x0016, 0, 0, NULL, NULL, NULL, P2, "Elitegroup", "A928", 0, OK, p2_whitelist_laptop},
2441*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2442*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2443*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
2444*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2445*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2446*0d6140beSAndroid Build Coastguard Worker {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2447*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2448*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
2449*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2A40, 0x1734, 0x1148, 0x8086, 0x2930, 0x1734, 0x1148, "^XY680", NULL, NULL, P2, "Fujitsu", "Amilo Xi 3650", 0, OK, p2_whitelist_laptop},
2450*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2451*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
2452*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
2453*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2454*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
2455*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x0650, 0x1039, 0x0650, 0x1039, 0x7012, 0x1458, 0xA002, "^GA-8SIMLFS20$", NULL, NULL, P3, "GIGABYTE", "GA-8SIMLFS 2.0", 0, OK, sis_gpio0_raise_and_w836xx_memw},
2456*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
2457*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2458*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
2459*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x00E4, 0x1458, 0x0C11, 0x10DE, 0x00E0, 0x1458, 0x0C11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS", 0, OK, nvidia_mcp_gpio0a_raise},
2460*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
2461*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
2462*0d6140beSAndroid Build Coastguard Worker {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2463*0d6140beSAndroid Build Coastguard Worker {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2464*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
2465*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
2466*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2467*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2468*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2469*0d6140beSAndroid Build Coastguard Worker {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2470*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
2471*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27b8, 0x8086, 0xd606, 0x8086, 0x2770, 0x8086, 0xd606, "^D945GCNL$", NULL, NULL, P2, "Intel", "D945GCNL", 0, OK, p2_not_a_laptop},
2472*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
2473*0d6140beSAndroid Build Coastguard Worker {0x1022, 0x7468, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
2474*0d6140beSAndroid Build Coastguard Worker {0x5333, 0x8d04, 0x1106, 0x3065, 0x1106, 0x3059, 0x1106, 0x0571, "P4M266-8235", NULL, NULL, P3, "Jetway", "P4MDPT", 0, OK, w836xx_memw_enable_2e},
2475*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
2476*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad R400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad R400", 0, OK, p2_whitelist_laptop},
2477*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T400", 0, OK, p2_whitelist_laptop},
2478*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T500", 0, OK, p2_whitelist_laptop},
2479*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x1E22, 0x17AA, 0x21F6, 0x8086, 0x1E55, 0x17AA, 0x21F6, "^ThinkPad T530", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T530", 0, OK, p2_whitelist_laptop},
2480*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27a0, 0x17aa, 0x2015, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60", 0, OK, p2_whitelist_laptop},
2481*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27a0, 0x17aa, 0x2017, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60(s)", 0, OK, p2_whitelist_laptop},
2482*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad W500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad W500", 0, OK, p2_whitelist_laptop},
2483*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad X200", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X200", 0, OK, p2_whitelist_laptop},
2484*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x3B07, 0x17AA, 0x2166, 0x8086, 0x3B30, 0x17AA, 0x2167, "^ThinkPad X201", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X201", 0, OK, p2_whitelist_laptop},
2485*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x1C22, 0x17AA, 0x21DB, 0x8086, 0x1C4F, 0x17AA, 0x21DB, NULL, "lenovo", "x220", P2, "IBM/Lenovo", "ThinkPad X220", 0, OK, p2_whitelist_laptop},
2486*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x1E22, 0x17AA, 0x21FA, 0x8086, 0x1E55, 0x17AA, 0x21FA, "^ThinkPad X230", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X230", 0, OK, p2_whitelist_laptop},
2487*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x27A0, 0x17AA, 0x2017, 0x8086, 0x27B9, 0x17AA, 0x2009, "^ThinkPad X60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X60(s)", 0, OK, p2_whitelist_laptop},
2488*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^Taurinus X200", "Libiquity", "Taurinus X200", P2, "Libiquity", "ThinkPad X200", 0, OK, p2_whitelist_laptop},
2489*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
2490*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0, 0, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop},
2491*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
2492*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
2493*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
2494*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x24C3, 0x1462, 0x5770, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
2495*0d6140beSAndroid Build Coastguard Worker {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
2496*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x0282, 0x1106, 0x0282, 0x1106, 0x3227, 0x1106, 0x3227, "^MS-7094$", NULL, NULL, P3, "MSI", "MS-7094 (K8T Neo2-F V2.0)", 0, OK, w83627thf_gpio44_raise_2e},
2497*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2498*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
2499*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
2500*0d6140beSAndroid Build Coastguard Worker {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
2501*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2502*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x00E0, 0x1462, 0x0300, 0x10DE, 0x00E1, 0x1462, 0x0300, NULL, NULL, NULL, P3, "MSI", "MS-7030 (K8N Neo Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2503*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
2504*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
2505*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "MS-7125 (K8N Neo4(-F/-FI/-FX/Platinum))", 0, OK, nvidia_mcp_gpio2_raise},
2506*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2507*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
2508*0d6140beSAndroid Build Coastguard Worker {0x10DE, 0x0360, 0x1462, 0x7250, 0x10DE, 0x0368, 0x1462, 0x7250, NULL, NULL, NULL, P3, "MSI", "MS-7250 (K9N SLI)", 0, OK, nvidia_mcp_gpio2_raise},
2509*0d6140beSAndroid Build Coastguard Worker {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
2510*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x3B30, 0x1025, 0x0379, 0x8086, 0x3B09, 0x1025, 0x0379, "^EasyNote LM85$", NULL, NULL, P2, "Packard Bell","EasyNote LM85", 0, OK, p2_whitelist_laptop},
2511*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x0154, 0x8086, 0x0154, 0x8086, 0x1e55, 0x8086, 0x1e55, "RV11$", "Roda", "Lizard RV11", P2, "Roda", "RV11", 0, OK, p2_whitelist_laptop},
2512*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2513*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2514*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
2515*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
2516*0d6140beSAndroid Build Coastguard Worker {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
2517*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2518*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
2519*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise},
2520*0d6140beSAndroid Build Coastguard Worker {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2521*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2522*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2523*0d6140beSAndroid Build Coastguard Worker {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
2524*0d6140beSAndroid Build Coastguard Worker #endif
2525*0d6140beSAndroid Build Coastguard Worker { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
2526*0d6140beSAndroid Build Coastguard Worker };
2527*0d6140beSAndroid Build Coastguard Worker const size_t board_matches_size = ARRAY_SIZE(board_matches);
2528*0d6140beSAndroid Build Coastguard Worker
selfcheck_board_enables(void)2529*0d6140beSAndroid Build Coastguard Worker int selfcheck_board_enables(void)
2530*0d6140beSAndroid Build Coastguard Worker {
2531*0d6140beSAndroid Build Coastguard Worker if (board_matches[ARRAY_SIZE(board_matches) - 1].vendor_name != NULL) {
2532*0d6140beSAndroid Build Coastguard Worker msg_gerr("Board enables table miscompilation!\n");
2533*0d6140beSAndroid Build Coastguard Worker return 1;
2534*0d6140beSAndroid Build Coastguard Worker }
2535*0d6140beSAndroid Build Coastguard Worker
2536*0d6140beSAndroid Build Coastguard Worker int ret = 0;
2537*0d6140beSAndroid Build Coastguard Worker unsigned int i;
2538*0d6140beSAndroid Build Coastguard Worker for (i = 0; i + 1 < ARRAY_SIZE(board_matches); i++) {
2539*0d6140beSAndroid Build Coastguard Worker const struct board_match *b = &board_matches[i];
2540*0d6140beSAndroid Build Coastguard Worker if (b->vendor_name == NULL || b->board_name == NULL) {
2541*0d6140beSAndroid Build Coastguard Worker msg_gerr("ERROR: Board enable #%d does not define a vendor and board name.\n"
2542*0d6140beSAndroid Build Coastguard Worker "Please report a bug at [email protected]\n", i);
2543*0d6140beSAndroid Build Coastguard Worker ret = 1;
2544*0d6140beSAndroid Build Coastguard Worker continue;
2545*0d6140beSAndroid Build Coastguard Worker }
2546*0d6140beSAndroid Build Coastguard Worker if ((b->first_vendor == 0 || b->first_device == 0 ||
2547*0d6140beSAndroid Build Coastguard Worker b->second_vendor == 0 || b->second_device == 0) ||
2548*0d6140beSAndroid Build Coastguard Worker ((b->lb_vendor == NULL) ^ (b->lb_part == NULL)) ||
2549*0d6140beSAndroid Build Coastguard Worker (b->max_rom_decode_parallel == 0 && b->enable == NULL)) {
2550*0d6140beSAndroid Build Coastguard Worker msg_gerr("ERROR: Board enable for %s %s is misdefined.\n"
2551*0d6140beSAndroid Build Coastguard Worker "Please report a bug at [email protected]\n",
2552*0d6140beSAndroid Build Coastguard Worker b->vendor_name, b->board_name);
2553*0d6140beSAndroid Build Coastguard Worker ret = 1;
2554*0d6140beSAndroid Build Coastguard Worker }
2555*0d6140beSAndroid Build Coastguard Worker }
2556*0d6140beSAndroid Build Coastguard Worker return ret;
2557*0d6140beSAndroid Build Coastguard Worker }
2558*0d6140beSAndroid Build Coastguard Worker
2559*0d6140beSAndroid Build Coastguard Worker /* Parse the <vendor>:<board> string specified by the user as part of -p internal:mainboard=<vendor>:<board>.
2560*0d6140beSAndroid Build Coastguard Worker * Parameters vendor and model will be overwritten. Returns 0 on success.
2561*0d6140beSAndroid Build Coastguard Worker * Note: strtok modifies the original string, so we work on a copy and allocate memory for the results.
2562*0d6140beSAndroid Build Coastguard Worker */
board_parse_parameter(const char * boardstring,char ** vendor,char ** model)2563*0d6140beSAndroid Build Coastguard Worker int board_parse_parameter(const char *boardstring, char **vendor, char **model)
2564*0d6140beSAndroid Build Coastguard Worker {
2565*0d6140beSAndroid Build Coastguard Worker /* strtok may modify the original string. */
2566*0d6140beSAndroid Build Coastguard Worker char *tempstr = strdup(boardstring);
2567*0d6140beSAndroid Build Coastguard Worker char *tempstr2 = NULL;
2568*0d6140beSAndroid Build Coastguard Worker strtok(tempstr, ":");
2569*0d6140beSAndroid Build Coastguard Worker tempstr2 = strtok(NULL, ":");
2570*0d6140beSAndroid Build Coastguard Worker if (tempstr == NULL || tempstr2 == NULL) {
2571*0d6140beSAndroid Build Coastguard Worker free(tempstr);
2572*0d6140beSAndroid Build Coastguard Worker msg_pinfo("Please supply the board vendor and model name with the "
2573*0d6140beSAndroid Build Coastguard Worker "-p internal:mainboard=<vendor>:<model> option.\n");
2574*0d6140beSAndroid Build Coastguard Worker return 1;
2575*0d6140beSAndroid Build Coastguard Worker }
2576*0d6140beSAndroid Build Coastguard Worker *vendor = strdup(tempstr);
2577*0d6140beSAndroid Build Coastguard Worker *model = strdup(tempstr2);
2578*0d6140beSAndroid Build Coastguard Worker msg_pspew("-p internal:mainboard: vendor=\"%s\", model=\"%s\"\n", tempstr, tempstr2);
2579*0d6140beSAndroid Build Coastguard Worker free(tempstr);
2580*0d6140beSAndroid Build Coastguard Worker return 0;
2581*0d6140beSAndroid Build Coastguard Worker }
2582*0d6140beSAndroid Build Coastguard Worker
2583*0d6140beSAndroid Build Coastguard Worker /*
2584*0d6140beSAndroid Build Coastguard Worker * Match boards on vendor and model name.
2585*0d6140beSAndroid Build Coastguard Worker * The string parameters can come either from the coreboot table or the command line (i.e. the user).
2586*0d6140beSAndroid Build Coastguard Worker * The boolean needs to be set accordingly to compare them to the right entries of the board enables table.
2587*0d6140beSAndroid Build Coastguard Worker * Require main PCI IDs to match too as extra safety.
2588*0d6140beSAndroid Build Coastguard Worker * Parameters vendor and model must be non-NULL!
2589*0d6140beSAndroid Build Coastguard Worker */
board_match_name(const char * vendor,const char * model,bool cb)2590*0d6140beSAndroid Build Coastguard Worker static const struct board_match *board_match_name(const char *vendor, const char *model, bool cb)
2591*0d6140beSAndroid Build Coastguard Worker {
2592*0d6140beSAndroid Build Coastguard Worker const struct board_match *board = board_matches;
2593*0d6140beSAndroid Build Coastguard Worker const struct board_match *partmatch = NULL;
2594*0d6140beSAndroid Build Coastguard Worker
2595*0d6140beSAndroid Build Coastguard Worker for (; board->vendor_name; board++) {
2596*0d6140beSAndroid Build Coastguard Worker const char *cur_vendor = cb ? board->lb_vendor : board->vendor_name;
2597*0d6140beSAndroid Build Coastguard Worker const char *cur_model = cb ? board->lb_part : board->board_name;
2598*0d6140beSAndroid Build Coastguard Worker
2599*0d6140beSAndroid Build Coastguard Worker if (!cur_vendor || strcasecmp(cur_vendor, vendor))
2600*0d6140beSAndroid Build Coastguard Worker continue;
2601*0d6140beSAndroid Build Coastguard Worker
2602*0d6140beSAndroid Build Coastguard Worker if (!cur_model || strcasecmp(cur_model, model))
2603*0d6140beSAndroid Build Coastguard Worker continue;
2604*0d6140beSAndroid Build Coastguard Worker
2605*0d6140beSAndroid Build Coastguard Worker if (!pcidev_find(board->first_vendor, board->first_device)) {
2606*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but first PCI device %04x:%04x "
2607*0d6140beSAndroid Build Coastguard Worker "doesn't.\n", vendor, model, board->first_vendor, board->first_device);
2608*0d6140beSAndroid Build Coastguard Worker continue;
2609*0d6140beSAndroid Build Coastguard Worker }
2610*0d6140beSAndroid Build Coastguard Worker
2611*0d6140beSAndroid Build Coastguard Worker if (!pcidev_find(board->second_vendor, board->second_device)) {
2612*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but second PCI device %04x:%04x "
2613*0d6140beSAndroid Build Coastguard Worker "doesn't.\n", vendor, model, board->second_vendor, board->second_device);
2614*0d6140beSAndroid Build Coastguard Worker continue;
2615*0d6140beSAndroid Build Coastguard Worker }
2616*0d6140beSAndroid Build Coastguard Worker
2617*0d6140beSAndroid Build Coastguard Worker if (partmatch) {
2618*0d6140beSAndroid Build Coastguard Worker /* More than one entry has a matching name. */
2619*0d6140beSAndroid Build Coastguard Worker msg_perr("Board name \"%s\":\"%s\" and PCI IDs matched more than one board enable "
2620*0d6140beSAndroid Build Coastguard Worker "entry. Please report a bug at [email protected]\n", vendor, model);
2621*0d6140beSAndroid Build Coastguard Worker return NULL;
2622*0d6140beSAndroid Build Coastguard Worker }
2623*0d6140beSAndroid Build Coastguard Worker partmatch = board;
2624*0d6140beSAndroid Build Coastguard Worker }
2625*0d6140beSAndroid Build Coastguard Worker
2626*0d6140beSAndroid Build Coastguard Worker if (partmatch)
2627*0d6140beSAndroid Build Coastguard Worker return partmatch;
2628*0d6140beSAndroid Build Coastguard Worker
2629*0d6140beSAndroid Build Coastguard Worker return NULL;
2630*0d6140beSAndroid Build Coastguard Worker }
2631*0d6140beSAndroid Build Coastguard Worker
2632*0d6140beSAndroid Build Coastguard Worker /*
2633*0d6140beSAndroid Build Coastguard Worker * Match boards on PCI IDs and subsystem IDs.
2634*0d6140beSAndroid Build Coastguard Worker * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
2635*0d6140beSAndroid Build Coastguard Worker */
board_match_pci_ids(enum board_match_phase phase)2636*0d6140beSAndroid Build Coastguard Worker static const struct board_match *board_match_pci_ids(enum board_match_phase phase)
2637*0d6140beSAndroid Build Coastguard Worker {
2638*0d6140beSAndroid Build Coastguard Worker const struct board_match *board = board_matches;
2639*0d6140beSAndroid Build Coastguard Worker
2640*0d6140beSAndroid Build Coastguard Worker for (; board->vendor_name; board++) {
2641*0d6140beSAndroid Build Coastguard Worker if ((!board->first_card_vendor || !board->first_card_device) &&
2642*0d6140beSAndroid Build Coastguard Worker !board->dmi_pattern)
2643*0d6140beSAndroid Build Coastguard Worker continue;
2644*0d6140beSAndroid Build Coastguard Worker if (board->phase != phase)
2645*0d6140beSAndroid Build Coastguard Worker continue;
2646*0d6140beSAndroid Build Coastguard Worker
2647*0d6140beSAndroid Build Coastguard Worker if (!pcidev_card_find(board->first_vendor, board->first_device,
2648*0d6140beSAndroid Build Coastguard Worker board->first_card_vendor,
2649*0d6140beSAndroid Build Coastguard Worker board->first_card_device))
2650*0d6140beSAndroid Build Coastguard Worker continue;
2651*0d6140beSAndroid Build Coastguard Worker
2652*0d6140beSAndroid Build Coastguard Worker if (board->second_vendor) {
2653*0d6140beSAndroid Build Coastguard Worker if (board->second_card_vendor) {
2654*0d6140beSAndroid Build Coastguard Worker if (!pcidev_card_find(board->second_vendor,
2655*0d6140beSAndroid Build Coastguard Worker board->second_device,
2656*0d6140beSAndroid Build Coastguard Worker board->second_card_vendor,
2657*0d6140beSAndroid Build Coastguard Worker board->second_card_device))
2658*0d6140beSAndroid Build Coastguard Worker continue;
2659*0d6140beSAndroid Build Coastguard Worker } else {
2660*0d6140beSAndroid Build Coastguard Worker if (!pcidev_find(board->second_vendor,
2661*0d6140beSAndroid Build Coastguard Worker board->second_device))
2662*0d6140beSAndroid Build Coastguard Worker continue;
2663*0d6140beSAndroid Build Coastguard Worker }
2664*0d6140beSAndroid Build Coastguard Worker }
2665*0d6140beSAndroid Build Coastguard Worker
2666*0d6140beSAndroid Build Coastguard Worker #if defined(__i386__) || defined(__x86_64__)
2667*0d6140beSAndroid Build Coastguard Worker if (board->dmi_pattern) {
2668*0d6140beSAndroid Build Coastguard Worker if (!dmi_is_supported()) {
2669*0d6140beSAndroid Build Coastguard Worker msg_pwarn("Warning: Can't autodetect %s %s, DMI info unavailable.\n",
2670*0d6140beSAndroid Build Coastguard Worker board->vendor_name, board->board_name);
2671*0d6140beSAndroid Build Coastguard Worker msg_pinfo("Please supply the board vendor and model name with the "
2672*0d6140beSAndroid Build Coastguard Worker "-p internal:mainboard=<vendor>:<model> option.\n");
2673*0d6140beSAndroid Build Coastguard Worker continue;
2674*0d6140beSAndroid Build Coastguard Worker } else {
2675*0d6140beSAndroid Build Coastguard Worker if (!dmi_match(board->dmi_pattern))
2676*0d6140beSAndroid Build Coastguard Worker continue;
2677*0d6140beSAndroid Build Coastguard Worker }
2678*0d6140beSAndroid Build Coastguard Worker }
2679*0d6140beSAndroid Build Coastguard Worker #endif // defined(__i386__) || defined(__x86_64__)
2680*0d6140beSAndroid Build Coastguard Worker return board;
2681*0d6140beSAndroid Build Coastguard Worker }
2682*0d6140beSAndroid Build Coastguard Worker
2683*0d6140beSAndroid Build Coastguard Worker return NULL;
2684*0d6140beSAndroid Build Coastguard Worker }
2685*0d6140beSAndroid Build Coastguard Worker
board_enable_safetycheck(const struct board_match * board,bool force_boardenable)2686*0d6140beSAndroid Build Coastguard Worker static int board_enable_safetycheck(const struct board_match *board, bool force_boardenable)
2687*0d6140beSAndroid Build Coastguard Worker {
2688*0d6140beSAndroid Build Coastguard Worker if (!board)
2689*0d6140beSAndroid Build Coastguard Worker return 1;
2690*0d6140beSAndroid Build Coastguard Worker
2691*0d6140beSAndroid Build Coastguard Worker if (board->status == OK)
2692*0d6140beSAndroid Build Coastguard Worker return 0;
2693*0d6140beSAndroid Build Coastguard Worker
2694*0d6140beSAndroid Build Coastguard Worker if (!force_boardenable) {
2695*0d6140beSAndroid Build Coastguard Worker msg_pwarn("Warning: The mainboard-specific code for %s %s has not been tested,\n"
2696*0d6140beSAndroid Build Coastguard Worker "and thus will not be executed by default. Depending on your hardware,\n"
2697*0d6140beSAndroid Build Coastguard Worker "erasing, writing or even probing can fail without running this code.\n\n"
2698*0d6140beSAndroid Build Coastguard Worker "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2699*0d6140beSAndroid Build Coastguard Worker "\"internal programmer\") for details.\n", board->vendor_name, board->board_name);
2700*0d6140beSAndroid Build Coastguard Worker return 1;
2701*0d6140beSAndroid Build Coastguard Worker }
2702*0d6140beSAndroid Build Coastguard Worker msg_pwarn("NOTE: Running an untested board enable procedure.\n"
2703*0d6140beSAndroid Build Coastguard Worker "Please report success/failure to [email protected].\n");
2704*0d6140beSAndroid Build Coastguard Worker return 0;
2705*0d6140beSAndroid Build Coastguard Worker }
2706*0d6140beSAndroid Build Coastguard Worker
2707*0d6140beSAndroid Build Coastguard Worker /* FIXME: Should this be identical to board_flash_enable? */
board_handle_phase(struct board_cfg * cfg,enum board_match_phase phase,bool force_boardenable)2708*0d6140beSAndroid Build Coastguard Worker static int board_handle_phase(struct board_cfg *cfg,
2709*0d6140beSAndroid Build Coastguard Worker enum board_match_phase phase, bool force_boardenable)
2710*0d6140beSAndroid Build Coastguard Worker {
2711*0d6140beSAndroid Build Coastguard Worker const struct board_match *board = board_match_pci_ids(phase);
2712*0d6140beSAndroid Build Coastguard Worker
2713*0d6140beSAndroid Build Coastguard Worker if (board_enable_safetycheck(board, force_boardenable))
2714*0d6140beSAndroid Build Coastguard Worker return 0;
2715*0d6140beSAndroid Build Coastguard Worker
2716*0d6140beSAndroid Build Coastguard Worker if (!board->enable) {
2717*0d6140beSAndroid Build Coastguard Worker /* Not sure if there is a valid case for this. */
2718*0d6140beSAndroid Build Coastguard Worker msg_perr("Board match found, but nothing to do?\n");
2719*0d6140beSAndroid Build Coastguard Worker return 0;
2720*0d6140beSAndroid Build Coastguard Worker }
2721*0d6140beSAndroid Build Coastguard Worker
2722*0d6140beSAndroid Build Coastguard Worker return board->enable(cfg);
2723*0d6140beSAndroid Build Coastguard Worker }
2724*0d6140beSAndroid Build Coastguard Worker
board_handle_before_superio(struct board_cfg * cfg,bool force_boardenable)2725*0d6140beSAndroid Build Coastguard Worker void board_handle_before_superio(struct board_cfg *cfg, bool force_boardenable)
2726*0d6140beSAndroid Build Coastguard Worker {
2727*0d6140beSAndroid Build Coastguard Worker board_handle_phase(cfg, P1, force_boardenable);
2728*0d6140beSAndroid Build Coastguard Worker }
2729*0d6140beSAndroid Build Coastguard Worker
board_handle_before_laptop(struct board_cfg * cfg,bool force_boardenable)2730*0d6140beSAndroid Build Coastguard Worker void board_handle_before_laptop(struct board_cfg *cfg, bool force_boardenable)
2731*0d6140beSAndroid Build Coastguard Worker {
2732*0d6140beSAndroid Build Coastguard Worker board_handle_phase(cfg, P2, force_boardenable);
2733*0d6140beSAndroid Build Coastguard Worker }
2734*0d6140beSAndroid Build Coastguard Worker
board_flash_enable(struct board_cfg * cfg,const char * vendor,const char * model,const char * cb_vendor,const char * cb_model,bool force_boardenable)2735*0d6140beSAndroid Build Coastguard Worker int board_flash_enable(struct board_cfg *cfg,
2736*0d6140beSAndroid Build Coastguard Worker const char *vendor, const char *model, const char *cb_vendor, const char *cb_model,
2737*0d6140beSAndroid Build Coastguard Worker bool force_boardenable)
2738*0d6140beSAndroid Build Coastguard Worker {
2739*0d6140beSAndroid Build Coastguard Worker const struct board_match *board = NULL;
2740*0d6140beSAndroid Build Coastguard Worker int ret = 0;
2741*0d6140beSAndroid Build Coastguard Worker
2742*0d6140beSAndroid Build Coastguard Worker if (vendor && model) {
2743*0d6140beSAndroid Build Coastguard Worker board = board_match_name(vendor, model, false);
2744*0d6140beSAndroid Build Coastguard Worker if (!board) { /* If a board was given by the user it has to match, else we abort here. */
2745*0d6140beSAndroid Build Coastguard Worker msg_perr("No suitable board enable found for vendor=\"%s\", model=\"%s\".\n",
2746*0d6140beSAndroid Build Coastguard Worker vendor, model);
2747*0d6140beSAndroid Build Coastguard Worker return 1;
2748*0d6140beSAndroid Build Coastguard Worker }
2749*0d6140beSAndroid Build Coastguard Worker }
2750*0d6140beSAndroid Build Coastguard Worker if (!board && cb_vendor && cb_model) {
2751*0d6140beSAndroid Build Coastguard Worker board = board_match_name(cb_vendor, cb_model, true);
2752*0d6140beSAndroid Build Coastguard Worker if (!board) { /* Failure is an option here, because many cb boards don't require an enable. */
2753*0d6140beSAndroid Build Coastguard Worker msg_pdbg2("No board enable found matching coreboot IDs vendor=\"%s\", model=\"%s\".\n",
2754*0d6140beSAndroid Build Coastguard Worker cb_vendor, cb_model);
2755*0d6140beSAndroid Build Coastguard Worker }
2756*0d6140beSAndroid Build Coastguard Worker }
2757*0d6140beSAndroid Build Coastguard Worker if (!board) {
2758*0d6140beSAndroid Build Coastguard Worker board = board_match_pci_ids(P3);
2759*0d6140beSAndroid Build Coastguard Worker if (!board) /* i.e. there is just no board enable available for this board */
2760*0d6140beSAndroid Build Coastguard Worker return 0;
2761*0d6140beSAndroid Build Coastguard Worker }
2762*0d6140beSAndroid Build Coastguard Worker
2763*0d6140beSAndroid Build Coastguard Worker if (board_enable_safetycheck(board, force_boardenable))
2764*0d6140beSAndroid Build Coastguard Worker return 1;
2765*0d6140beSAndroid Build Coastguard Worker
2766*0d6140beSAndroid Build Coastguard Worker /* limit the maximum size of the parallel bus */
2767*0d6140beSAndroid Build Coastguard Worker if (board->max_rom_decode_parallel)
2768*0d6140beSAndroid Build Coastguard Worker max_rom_decode.parallel = board->max_rom_decode_parallel * 1024;
2769*0d6140beSAndroid Build Coastguard Worker
2770*0d6140beSAndroid Build Coastguard Worker if (board->enable) {
2771*0d6140beSAndroid Build Coastguard Worker msg_pinfo("Enabling full flash access for board \"%s %s\"... ",
2772*0d6140beSAndroid Build Coastguard Worker board->vendor_name, board->board_name);
2773*0d6140beSAndroid Build Coastguard Worker
2774*0d6140beSAndroid Build Coastguard Worker ret = board->enable(cfg);
2775*0d6140beSAndroid Build Coastguard Worker if (ret)
2776*0d6140beSAndroid Build Coastguard Worker msg_pinfo("FAILED!\n");
2777*0d6140beSAndroid Build Coastguard Worker else
2778*0d6140beSAndroid Build Coastguard Worker msg_pinfo("OK.\n");
2779*0d6140beSAndroid Build Coastguard Worker }
2780*0d6140beSAndroid Build Coastguard Worker
2781*0d6140beSAndroid Build Coastguard Worker return ret;
2782*0d6140beSAndroid Build Coastguard Worker }
2783