xref: /aosp_15_r20/external/flashrom/chipset_enable.c (revision 0d6140be3aa665ecc836e8907834fcd3e3b018fc)
1*0d6140beSAndroid Build Coastguard Worker /*
2*0d6140beSAndroid Build Coastguard Worker  * This file is part of the flashrom project.
3*0d6140beSAndroid Build Coastguard Worker  *
4*0d6140beSAndroid Build Coastguard Worker  * Copyright (C) 2000 Silicon Integrated System Corporation
5*0d6140beSAndroid Build Coastguard Worker  * Copyright (C) 2005-2009 coresystems GmbH
6*0d6140beSAndroid Build Coastguard Worker  * Copyright (C) 2006 Uwe Hermann <[email protected]>
7*0d6140beSAndroid Build Coastguard Worker  * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
8*0d6140beSAndroid Build Coastguard Worker  * Copyright (C) 2009 Kontron Modular Computers GmbH
9*0d6140beSAndroid Build Coastguard Worker  * Copyright (C) 2011, 2012 Stefan Tauner
10*0d6140beSAndroid Build Coastguard Worker  * Copyright (C) 2017 secunet Security Networks AG
11*0d6140beSAndroid Build Coastguard Worker  * (Written by Nico Huber <[email protected]> for secunet)
12*0d6140beSAndroid Build Coastguard Worker  *
13*0d6140beSAndroid Build Coastguard Worker  * This program is free software; you can redistribute it and/or modify
14*0d6140beSAndroid Build Coastguard Worker  * it under the terms of the GNU General Public License as published by
15*0d6140beSAndroid Build Coastguard Worker  * the Free Software Foundation; version 2 of the License.
16*0d6140beSAndroid Build Coastguard Worker  *
17*0d6140beSAndroid Build Coastguard Worker  * This program is distributed in the hope that it will be useful,
18*0d6140beSAndroid Build Coastguard Worker  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19*0d6140beSAndroid Build Coastguard Worker  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20*0d6140beSAndroid Build Coastguard Worker  * GNU General Public License for more details.
21*0d6140beSAndroid Build Coastguard Worker  */
22*0d6140beSAndroid Build Coastguard Worker 
23*0d6140beSAndroid Build Coastguard Worker /*
24*0d6140beSAndroid Build Coastguard Worker  * Contains the chipset specific flash enables.
25*0d6140beSAndroid Build Coastguard Worker  */
26*0d6140beSAndroid Build Coastguard Worker 
27*0d6140beSAndroid Build Coastguard Worker #include <stdbool.h>
28*0d6140beSAndroid Build Coastguard Worker #include <stdlib.h>
29*0d6140beSAndroid Build Coastguard Worker #include <string.h>
30*0d6140beSAndroid Build Coastguard Worker #include <unistd.h>
31*0d6140beSAndroid Build Coastguard Worker #include <inttypes.h>
32*0d6140beSAndroid Build Coastguard Worker #include <errno.h>
33*0d6140beSAndroid Build Coastguard Worker #include "flash.h"
34*0d6140beSAndroid Build Coastguard Worker #include "programmer.h"
35*0d6140beSAndroid Build Coastguard Worker #include "hwaccess_physmap.h"
36*0d6140beSAndroid Build Coastguard Worker #include "platform/pci.h"
37*0d6140beSAndroid Build Coastguard Worker 
38*0d6140beSAndroid Build Coastguard Worker #define NOT_DONE_YET 1
39*0d6140beSAndroid Build Coastguard Worker 
40*0d6140beSAndroid Build Coastguard Worker #if defined(__i386__) || defined(__x86_64__)
41*0d6140beSAndroid Build Coastguard Worker 
42*0d6140beSAndroid Build Coastguard Worker #include "hwaccess_x86_io.h"
43*0d6140beSAndroid Build Coastguard Worker #include "hwaccess_x86_msr.h"
44*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ali_m1533(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)45*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ali_m1533(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
46*0d6140beSAndroid Build Coastguard Worker {
47*0d6140beSAndroid Build Coastguard Worker 	uint8_t tmp;
48*0d6140beSAndroid Build Coastguard Worker 
49*0d6140beSAndroid Build Coastguard Worker 	/*
50*0d6140beSAndroid Build Coastguard Worker 	 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
51*0d6140beSAndroid Build Coastguard Worker 	 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
52*0d6140beSAndroid Build Coastguard Worker 	 */
53*0d6140beSAndroid Build Coastguard Worker 	tmp = pci_read_byte(dev, 0x47);
54*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x46;
55*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x47, tmp);
56*0d6140beSAndroid Build Coastguard Worker 
57*0d6140beSAndroid Build Coastguard Worker 	return 0;
58*0d6140beSAndroid Build Coastguard Worker }
59*0d6140beSAndroid Build Coastguard Worker 
enable_flash_rdc_r8610(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)60*0d6140beSAndroid Build Coastguard Worker static int enable_flash_rdc_r8610(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
61*0d6140beSAndroid Build Coastguard Worker {
62*0d6140beSAndroid Build Coastguard Worker 	uint8_t tmp;
63*0d6140beSAndroid Build Coastguard Worker 
64*0d6140beSAndroid Build Coastguard Worker 	/* enable ROMCS for writes */
65*0d6140beSAndroid Build Coastguard Worker 	tmp = pci_read_byte(dev, 0x43);
66*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x80;
67*0d6140beSAndroid Build Coastguard Worker 	pci_write_byte(dev, 0x43, tmp);
68*0d6140beSAndroid Build Coastguard Worker 
69*0d6140beSAndroid Build Coastguard Worker 	/* read the bootstrapping register */
70*0d6140beSAndroid Build Coastguard Worker 	tmp = pci_read_byte(dev, 0x40) & 0x3;
71*0d6140beSAndroid Build Coastguard Worker 	switch (tmp) {
72*0d6140beSAndroid Build Coastguard Worker 	case 3:
73*0d6140beSAndroid Build Coastguard Worker 		internal_buses_supported &= BUS_FWH;
74*0d6140beSAndroid Build Coastguard Worker 		break;
75*0d6140beSAndroid Build Coastguard Worker 	case 2:
76*0d6140beSAndroid Build Coastguard Worker 		internal_buses_supported &= BUS_LPC;
77*0d6140beSAndroid Build Coastguard Worker 		break;
78*0d6140beSAndroid Build Coastguard Worker 	default:
79*0d6140beSAndroid Build Coastguard Worker 		internal_buses_supported &= BUS_PARALLEL;
80*0d6140beSAndroid Build Coastguard Worker 		break;
81*0d6140beSAndroid Build Coastguard Worker 	}
82*0d6140beSAndroid Build Coastguard Worker 
83*0d6140beSAndroid Build Coastguard Worker 	return 0;
84*0d6140beSAndroid Build Coastguard Worker }
85*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sis85c496(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)86*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sis85c496(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
87*0d6140beSAndroid Build Coastguard Worker {
88*0d6140beSAndroid Build Coastguard Worker 	uint8_t tmp;
89*0d6140beSAndroid Build Coastguard Worker 
90*0d6140beSAndroid Build Coastguard Worker 	tmp = pci_read_byte(dev, 0xd0);
91*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0xf8;
92*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0xd0, tmp);
93*0d6140beSAndroid Build Coastguard Worker 
94*0d6140beSAndroid Build Coastguard Worker 	return 0;
95*0d6140beSAndroid Build Coastguard Worker }
96*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sis_mapping(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)97*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sis_mapping(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
98*0d6140beSAndroid Build Coastguard Worker {
99*0d6140beSAndroid Build Coastguard Worker 	#define SIS_MAPREG 0x40
100*0d6140beSAndroid Build Coastguard Worker 	uint8_t new, newer;
101*0d6140beSAndroid Build Coastguard Worker 
102*0d6140beSAndroid Build Coastguard Worker 	/* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
103*0d6140beSAndroid Build Coastguard Worker 	/* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
104*0d6140beSAndroid Build Coastguard Worker 	new = pci_read_byte(dev, SIS_MAPREG);
105*0d6140beSAndroid Build Coastguard Worker 	new &= (~0x04); /* No idea why we clear bit 2. */
106*0d6140beSAndroid Build Coastguard Worker 	new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
107*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, SIS_MAPREG, new);
108*0d6140beSAndroid Build Coastguard Worker 	newer = pci_read_byte(dev, SIS_MAPREG);
109*0d6140beSAndroid Build Coastguard Worker 	if (newer != new) { /* FIXME: share this with other code? */
110*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
111*0d6140beSAndroid Build Coastguard Worker 			  SIS_MAPREG, new, name);
112*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Stuck at 0x%02x.\n", newer);
113*0d6140beSAndroid Build Coastguard Worker 		return -1;
114*0d6140beSAndroid Build Coastguard Worker 	}
115*0d6140beSAndroid Build Coastguard Worker 	return 0;
116*0d6140beSAndroid Build Coastguard Worker }
117*0d6140beSAndroid Build Coastguard Worker 
find_southbridge(uint16_t vendor,const char * name)118*0d6140beSAndroid Build Coastguard Worker static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
119*0d6140beSAndroid Build Coastguard Worker {
120*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *sbdev;
121*0d6140beSAndroid Build Coastguard Worker 
122*0d6140beSAndroid Build Coastguard Worker 	sbdev = pcidev_find_vendorclass(vendor, 0x0601);
123*0d6140beSAndroid Build Coastguard Worker 	if (!sbdev)
124*0d6140beSAndroid Build Coastguard Worker 		sbdev = pcidev_find_vendorclass(vendor, 0x0680);
125*0d6140beSAndroid Build Coastguard Worker 	if (!sbdev)
126*0d6140beSAndroid Build Coastguard Worker 		sbdev = pcidev_find_vendorclass(vendor, 0x0000);
127*0d6140beSAndroid Build Coastguard Worker 	if (!sbdev)
128*0d6140beSAndroid Build Coastguard Worker 		msg_perr("No southbridge found for %s!\n", name);
129*0d6140beSAndroid Build Coastguard Worker 	if (sbdev)
130*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
131*0d6140beSAndroid Build Coastguard Worker 			 sbdev->vendor_id, sbdev->device_id,
132*0d6140beSAndroid Build Coastguard Worker 			 sbdev->bus, sbdev->dev, sbdev->func);
133*0d6140beSAndroid Build Coastguard Worker 	return sbdev;
134*0d6140beSAndroid Build Coastguard Worker }
135*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sis501(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)136*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sis501(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
137*0d6140beSAndroid Build Coastguard Worker {
138*0d6140beSAndroid Build Coastguard Worker 	uint8_t tmp;
139*0d6140beSAndroid Build Coastguard Worker 	int ret = 0;
140*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *sbdev;
141*0d6140beSAndroid Build Coastguard Worker 
142*0d6140beSAndroid Build Coastguard Worker 	sbdev = find_southbridge(dev->vendor_id, name);
143*0d6140beSAndroid Build Coastguard Worker 	if (!sbdev)
144*0d6140beSAndroid Build Coastguard Worker 		return -1;
145*0d6140beSAndroid Build Coastguard Worker 
146*0d6140beSAndroid Build Coastguard Worker 	ret = enable_flash_sis_mapping(cfg, sbdev, name);
147*0d6140beSAndroid Build Coastguard Worker 
148*0d6140beSAndroid Build Coastguard Worker 	tmp = sio_read(0x22, 0x80);
149*0d6140beSAndroid Build Coastguard Worker 	tmp &= (~0x20);
150*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x4;
151*0d6140beSAndroid Build Coastguard Worker 	sio_write(0x22, 0x80, tmp);
152*0d6140beSAndroid Build Coastguard Worker 
153*0d6140beSAndroid Build Coastguard Worker 	tmp = sio_read(0x22, 0x70);
154*0d6140beSAndroid Build Coastguard Worker 	tmp &= (~0x20);
155*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x4;
156*0d6140beSAndroid Build Coastguard Worker 	sio_write(0x22, 0x70, tmp);
157*0d6140beSAndroid Build Coastguard Worker 
158*0d6140beSAndroid Build Coastguard Worker 	return ret;
159*0d6140beSAndroid Build Coastguard Worker }
160*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sis5511(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)161*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sis5511(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
162*0d6140beSAndroid Build Coastguard Worker {
163*0d6140beSAndroid Build Coastguard Worker 	uint8_t tmp;
164*0d6140beSAndroid Build Coastguard Worker 	int ret = 0;
165*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *sbdev;
166*0d6140beSAndroid Build Coastguard Worker 
167*0d6140beSAndroid Build Coastguard Worker 	sbdev = find_southbridge(dev->vendor_id, name);
168*0d6140beSAndroid Build Coastguard Worker 	if (!sbdev)
169*0d6140beSAndroid Build Coastguard Worker 		return -1;
170*0d6140beSAndroid Build Coastguard Worker 
171*0d6140beSAndroid Build Coastguard Worker 	ret = enable_flash_sis_mapping(cfg, sbdev, name);
172*0d6140beSAndroid Build Coastguard Worker 
173*0d6140beSAndroid Build Coastguard Worker 	tmp = sio_read(0x22, 0x50);
174*0d6140beSAndroid Build Coastguard Worker 	tmp &= (~0x20);
175*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x4;
176*0d6140beSAndroid Build Coastguard Worker 	sio_write(0x22, 0x50, tmp);
177*0d6140beSAndroid Build Coastguard Worker 
178*0d6140beSAndroid Build Coastguard Worker 	return ret;
179*0d6140beSAndroid Build Coastguard Worker }
180*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sis5x0(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name,uint8_t dis_mask,uint8_t en_mask)181*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sis5x0(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name, uint8_t dis_mask, uint8_t en_mask)
182*0d6140beSAndroid Build Coastguard Worker {
183*0d6140beSAndroid Build Coastguard Worker 	#define SIS_REG 0x45
184*0d6140beSAndroid Build Coastguard Worker 	uint8_t new, newer;
185*0d6140beSAndroid Build Coastguard Worker 	int ret = 0;
186*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *sbdev;
187*0d6140beSAndroid Build Coastguard Worker 
188*0d6140beSAndroid Build Coastguard Worker 	sbdev = find_southbridge(dev->vendor_id, name);
189*0d6140beSAndroid Build Coastguard Worker 	if (!sbdev)
190*0d6140beSAndroid Build Coastguard Worker 		return -1;
191*0d6140beSAndroid Build Coastguard Worker 
192*0d6140beSAndroid Build Coastguard Worker 	ret = enable_flash_sis_mapping(cfg, sbdev, name);
193*0d6140beSAndroid Build Coastguard Worker 
194*0d6140beSAndroid Build Coastguard Worker 	new = pci_read_byte(sbdev, SIS_REG);
195*0d6140beSAndroid Build Coastguard Worker 	new &= (~dis_mask);
196*0d6140beSAndroid Build Coastguard Worker 	new |= en_mask;
197*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(sbdev, SIS_REG, new);
198*0d6140beSAndroid Build Coastguard Worker 	newer = pci_read_byte(sbdev, SIS_REG);
199*0d6140beSAndroid Build Coastguard Worker 	if (newer != new) { /* FIXME: share this with other code? */
200*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", SIS_REG, new, name);
201*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Stuck at 0x%02x\n", newer);
202*0d6140beSAndroid Build Coastguard Worker 		ret = -1;
203*0d6140beSAndroid Build Coastguard Worker 	}
204*0d6140beSAndroid Build Coastguard Worker 
205*0d6140beSAndroid Build Coastguard Worker 	return ret;
206*0d6140beSAndroid Build Coastguard Worker }
207*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sis530(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)208*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sis530(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
209*0d6140beSAndroid Build Coastguard Worker {
210*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_sis5x0(cfg, dev, name, 0x20, 0x04);
211*0d6140beSAndroid Build Coastguard Worker }
212*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sis540(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)213*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sis540(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
214*0d6140beSAndroid Build Coastguard Worker {
215*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_sis5x0(cfg, dev, name, 0x80, 0x40);
216*0d6140beSAndroid Build Coastguard Worker }
217*0d6140beSAndroid Build Coastguard Worker 
218*0d6140beSAndroid Build Coastguard Worker /* Datasheet:
219*0d6140beSAndroid Build Coastguard Worker  *   - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
220*0d6140beSAndroid Build Coastguard Worker  *   - URL: http://www.intel.com/design/intarch/datashts/290562.htm
221*0d6140beSAndroid Build Coastguard Worker  *   - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
222*0d6140beSAndroid Build Coastguard Worker  *   - Order Number: 290562-001
223*0d6140beSAndroid Build Coastguard Worker  */
enable_flash_piix4(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)224*0d6140beSAndroid Build Coastguard Worker static int enable_flash_piix4(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
225*0d6140beSAndroid Build Coastguard Worker {
226*0d6140beSAndroid Build Coastguard Worker 	uint16_t old, new;
227*0d6140beSAndroid Build Coastguard Worker 	uint16_t xbcs = 0x4e;	/* X-Bus Chip Select register. */
228*0d6140beSAndroid Build Coastguard Worker 
229*0d6140beSAndroid Build Coastguard Worker 	internal_buses_supported &= BUS_PARALLEL;
230*0d6140beSAndroid Build Coastguard Worker 
231*0d6140beSAndroid Build Coastguard Worker 	old = pci_read_word(dev, xbcs);
232*0d6140beSAndroid Build Coastguard Worker 
233*0d6140beSAndroid Build Coastguard Worker 	/* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
234*0d6140beSAndroid Build Coastguard Worker 	 *            FFF00000-FFF7FFFF are forwarded to ISA).
235*0d6140beSAndroid Build Coastguard Worker 	 *            Note: This bit is reserved on PIIX/PIIX3/MPIIX.
236*0d6140beSAndroid Build Coastguard Worker 	 * Set bit 7: Extended BIOS Enable (PCI master accesses to
237*0d6140beSAndroid Build Coastguard Worker 	 *            FFF80000-FFFDFFFF are forwarded to ISA).
238*0d6140beSAndroid Build Coastguard Worker 	 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
239*0d6140beSAndroid Build Coastguard Worker 	 *            the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
240*0d6140beSAndroid Build Coastguard Worker 	 *            of 1 Mbyte, or the aliases at the top of 4 Gbyte
241*0d6140beSAndroid Build Coastguard Worker 	 *            (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
242*0d6140beSAndroid Build Coastguard Worker 	 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
243*0d6140beSAndroid Build Coastguard Worker 	 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
244*0d6140beSAndroid Build Coastguard Worker 	 */
245*0d6140beSAndroid Build Coastguard Worker 	if (dev->device_id == 0x122e || dev->device_id == 0x7000
246*0d6140beSAndroid Build Coastguard Worker 	    || dev->device_id == 0x1234)
247*0d6140beSAndroid Build Coastguard Worker 		new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
248*0d6140beSAndroid Build Coastguard Worker 	else
249*0d6140beSAndroid Build Coastguard Worker 		new = old | 0x02c4;
250*0d6140beSAndroid Build Coastguard Worker 
251*0d6140beSAndroid Build Coastguard Worker 	if (new == old)
252*0d6140beSAndroid Build Coastguard Worker 		return 0;
253*0d6140beSAndroid Build Coastguard Worker 
254*0d6140beSAndroid Build Coastguard Worker 	rpci_write_word(dev, xbcs, new);
255*0d6140beSAndroid Build Coastguard Worker 
256*0d6140beSAndroid Build Coastguard Worker 	if (pci_read_word(dev, xbcs) != new) { /* FIXME: share this with other code? */
257*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Setting register 0x%04x to 0x%04x on %s failed (WARNING ONLY).\n", xbcs, new, name);
258*0d6140beSAndroid Build Coastguard Worker 		return -1;
259*0d6140beSAndroid Build Coastguard Worker 	}
260*0d6140beSAndroid Build Coastguard Worker 
261*0d6140beSAndroid Build Coastguard Worker 	return 0;
262*0d6140beSAndroid Build Coastguard Worker }
263*0d6140beSAndroid Build Coastguard Worker 
264*0d6140beSAndroid Build Coastguard Worker /* Handle BIOS_CNTL (aka. BCR). Disable locks and enable writes. The register can either be in PCI config space
265*0d6140beSAndroid Build Coastguard Worker  * at the offset given by 'bios_cntl' or at the memory-mapped address 'addr'.
266*0d6140beSAndroid Build Coastguard Worker  *
267*0d6140beSAndroid Build Coastguard Worker  * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, in Poulsbo, Tunnel Creek and other Atom
268*0d6140beSAndroid Build Coastguard Worker  * chipsets/SoCs it is even 32b, but just treating it as 8 bit wide seems to work fine in practice. */
enable_flash_ich_bios_cntl_common(enum ich_chipset ich_generation,void * addr,struct pci_dev * dev,uint8_t bios_cntl)269*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich_bios_cntl_common(enum ich_chipset ich_generation, void *addr,
270*0d6140beSAndroid Build Coastguard Worker 					     struct pci_dev *dev, uint8_t bios_cntl)
271*0d6140beSAndroid Build Coastguard Worker {
272*0d6140beSAndroid Build Coastguard Worker 	uint8_t old, new, wanted;
273*0d6140beSAndroid Build Coastguard Worker 
274*0d6140beSAndroid Build Coastguard Worker 	switch (ich_generation) {
275*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH_UNKNOWN:
276*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
277*0d6140beSAndroid Build Coastguard Worker 	/* Non-SPI-capable */
278*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH:
279*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH2345:
280*0d6140beSAndroid Build Coastguard Worker 		break;
281*0d6140beSAndroid Build Coastguard Worker 	/* Some Atom chipsets are special: The second byte of BIOS_CNTL (D9h) contains a prefetch bit similar to
282*0d6140beSAndroid Build Coastguard Worker 	 * what other SPI-capable chipsets have at DCh. Others like Bay Trail use a memmapped register.
283*0d6140beSAndroid Build Coastguard Worker 	 * The Tunnel Creek datasheet contains a lot of details about the SPI controller, among other things it
284*0d6140beSAndroid Build Coastguard Worker 	 * mentions that the prefetching and caching does only happen for direct memory reads.
285*0d6140beSAndroid Build Coastguard Worker 	 * Therefore - at least for Tunnel Creek - it should not matter to flashrom because we use the
286*0d6140beSAndroid Build Coastguard Worker 	 * programmed access only and not memory mapping. */
287*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_TUNNEL_CREEK:
288*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_POULSBO:
289*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_CENTERTON:
290*0d6140beSAndroid Build Coastguard Worker 		old = pci_read_byte(dev, bios_cntl + 1);
291*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("BIOS Prefetch Enable: %sabled, ", (old & 1) ? "en" : "dis");
292*0d6140beSAndroid Build Coastguard Worker 		break;
293*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_BAYTRAIL:
294*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH7:
295*0d6140beSAndroid Build Coastguard Worker 	default: /* Future version might behave the same */
296*0d6140beSAndroid Build Coastguard Worker 		if (ich_generation == CHIPSET_BAYTRAIL)
297*0d6140beSAndroid Build Coastguard Worker 			old = (mmio_readl(addr) >> 2) & 0x3;
298*0d6140beSAndroid Build Coastguard Worker 		else
299*0d6140beSAndroid Build Coastguard Worker 			old = (pci_read_byte(dev, bios_cntl) >> 2) & 0x3;
300*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("SPI Read Configuration: ");
301*0d6140beSAndroid Build Coastguard Worker 		if (old == 3)
302*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg("invalid prefetching/caching settings, ");
303*0d6140beSAndroid Build Coastguard Worker 		else
304*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg("prefetching %sabled, caching %sabled, ",
305*0d6140beSAndroid Build Coastguard Worker 				     (old & 0x2) ? "en" : "dis",
306*0d6140beSAndroid Build Coastguard Worker 				     (old & 0x1) ? "dis" : "en");
307*0d6140beSAndroid Build Coastguard Worker 	}
308*0d6140beSAndroid Build Coastguard Worker 
309*0d6140beSAndroid Build Coastguard Worker 	if (ich_generation == CHIPSET_BAYTRAIL)
310*0d6140beSAndroid Build Coastguard Worker 		wanted = old = mmio_readl(addr);
311*0d6140beSAndroid Build Coastguard Worker 	else
312*0d6140beSAndroid Build Coastguard Worker 		wanted = old = pci_read_byte(dev, bios_cntl);
313*0d6140beSAndroid Build Coastguard Worker 
314*0d6140beSAndroid Build Coastguard Worker 	/*
315*0d6140beSAndroid Build Coastguard Worker 	 * Quote from the 6 Series datasheet (Document Number: 324645-004):
316*0d6140beSAndroid Build Coastguard Worker 	 * "Bit 5: SMM BIOS Write Protect Disable (SMM_BWP)
317*0d6140beSAndroid Build Coastguard Worker 	 * 1 = BIOS region SMM protection is enabled.
318*0d6140beSAndroid Build Coastguard Worker 	 * The BIOS Region is not writable unless all processors are in SMM."
319*0d6140beSAndroid Build Coastguard Worker 	 * In earlier chipsets this bit is reserved.
320*0d6140beSAndroid Build Coastguard Worker 	 *
321*0d6140beSAndroid Build Coastguard Worker 	 * Try to unset it in any case.
322*0d6140beSAndroid Build Coastguard Worker 	 * It won't hurt and makes sense in some cases according to Stefan Reinauer.
323*0d6140beSAndroid Build Coastguard Worker 	 *
324*0d6140beSAndroid Build Coastguard Worker 	 * At least in Centerton aforementioned bit is located at bit 7. It is unspecified in all other Atom
325*0d6140beSAndroid Build Coastguard Worker 	 * and Desktop chipsets before Ibex Peak/5 Series, but we reset bit 5 anyway.
326*0d6140beSAndroid Build Coastguard Worker 	 */
327*0d6140beSAndroid Build Coastguard Worker 	int smm_bwp_bit;
328*0d6140beSAndroid Build Coastguard Worker 	if (ich_generation == CHIPSET_CENTERTON)
329*0d6140beSAndroid Build Coastguard Worker 		smm_bwp_bit = 7;
330*0d6140beSAndroid Build Coastguard Worker 	else
331*0d6140beSAndroid Build Coastguard Worker 		smm_bwp_bit = 5;
332*0d6140beSAndroid Build Coastguard Worker 	wanted &= ~(1 << smm_bwp_bit);
333*0d6140beSAndroid Build Coastguard Worker 
334*0d6140beSAndroid Build Coastguard Worker 	/* Tunnel Creek has a cache disable at bit 2 of the lowest BIOS_CNTL byte. */
335*0d6140beSAndroid Build Coastguard Worker 	if (ich_generation == CHIPSET_TUNNEL_CREEK)
336*0d6140beSAndroid Build Coastguard Worker 		wanted |= (1 << 2);
337*0d6140beSAndroid Build Coastguard Worker 
338*0d6140beSAndroid Build Coastguard Worker 	wanted |= (1 << 0); /* Set BIOS Write Enable */
339*0d6140beSAndroid Build Coastguard Worker 	wanted &= ~(1 << 1); /* Disable lock (futile) */
340*0d6140beSAndroid Build Coastguard Worker 
341*0d6140beSAndroid Build Coastguard Worker 	/* Only write the register if it's necessary */
342*0d6140beSAndroid Build Coastguard Worker 	if (wanted != old) {
343*0d6140beSAndroid Build Coastguard Worker 		if (ich_generation == CHIPSET_BAYTRAIL) {
344*0d6140beSAndroid Build Coastguard Worker 			rmmio_writel(wanted, addr);
345*0d6140beSAndroid Build Coastguard Worker 			new = mmio_readl(addr);
346*0d6140beSAndroid Build Coastguard Worker 		} else {
347*0d6140beSAndroid Build Coastguard Worker 			rpci_write_byte(dev, bios_cntl, wanted);
348*0d6140beSAndroid Build Coastguard Worker 			new = pci_read_byte(dev, bios_cntl);
349*0d6140beSAndroid Build Coastguard Worker 		}
350*0d6140beSAndroid Build Coastguard Worker 	} else
351*0d6140beSAndroid Build Coastguard Worker 		new = old;
352*0d6140beSAndroid Build Coastguard Worker 
353*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("\nBIOS_CNTL = 0x%02x: ", new);
354*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("BIOS Lock Enable: %sabled, ", (new & (1 << 1)) ? "en" : "dis");
355*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("BIOS Write Enable: %sabled\n", (new & (1 << 0)) ? "en" : "dis");
356*0d6140beSAndroid Build Coastguard Worker 	if (new & (1 << smm_bwp_bit))
357*0d6140beSAndroid Build Coastguard Worker 		msg_pwarn("Warning: BIOS region SMM protection is enabled!\n");
358*0d6140beSAndroid Build Coastguard Worker 
359*0d6140beSAndroid Build Coastguard Worker 	if (new != wanted)
360*0d6140beSAndroid Build Coastguard Worker 		msg_pwarn("Warning: Setting BIOS Control at 0x%x from 0x%02x to 0x%02x failed.\n"
361*0d6140beSAndroid Build Coastguard Worker 			  "New value is 0x%02x.\n", bios_cntl, old, wanted, new);
362*0d6140beSAndroid Build Coastguard Worker 
363*0d6140beSAndroid Build Coastguard Worker 	/* Return an error if we could not set the write enable only. */
364*0d6140beSAndroid Build Coastguard Worker 	if (!(new & (1 << 0)))
365*0d6140beSAndroid Build Coastguard Worker 		return -1;
366*0d6140beSAndroid Build Coastguard Worker 
367*0d6140beSAndroid Build Coastguard Worker 	return 0;
368*0d6140beSAndroid Build Coastguard Worker }
369*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich_bios_cntl_config_space(struct pci_dev * dev,enum ich_chipset ich_generation,uint8_t bios_cntl)370*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich_bios_cntl_config_space(struct pci_dev *dev, enum ich_chipset ich_generation,
371*0d6140beSAndroid Build Coastguard Worker 						   uint8_t bios_cntl)
372*0d6140beSAndroid Build Coastguard Worker {
373*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_bios_cntl_common(ich_generation, NULL, dev, bios_cntl);
374*0d6140beSAndroid Build Coastguard Worker }
375*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich_bios_cntl_memmapped(enum ich_chipset ich_generation,void * addr)376*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich_bios_cntl_memmapped(enum ich_chipset ich_generation, void *addr)
377*0d6140beSAndroid Build Coastguard Worker {
378*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_bios_cntl_common(ich_generation, addr, NULL, 0);
379*0d6140beSAndroid Build Coastguard Worker }
380*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich_fwh_decode(const struct programmer_cfg * cfg,struct pci_dev * dev,enum ich_chipset ich_generation)381*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich_fwh_decode(const struct programmer_cfg *cfg, struct pci_dev *dev, enum ich_chipset ich_generation)
382*0d6140beSAndroid Build Coastguard Worker {
383*0d6140beSAndroid Build Coastguard Worker 	uint8_t fwh_sel1 = 0, fwh_sel2 = 0, fwh_dec_en_lo = 0, fwh_dec_en_hi = 0; /* silence compilers */
384*0d6140beSAndroid Build Coastguard Worker 	bool implemented = 0;
385*0d6140beSAndroid Build Coastguard Worker 	void *ilb = NULL; /* Only for Baytrail */
386*0d6140beSAndroid Build Coastguard Worker 	switch (ich_generation) {
387*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH:
388*0d6140beSAndroid Build Coastguard Worker 		/* FIXME: Unlike later chipsets, ICH and ICH-0 do only support mapping of the top-most 4MB
389*0d6140beSAndroid Build Coastguard Worker 		 * and therefore do only feature FWH_DEC_EN (E3h, different default too) and FWH_SEL (E8h). */
390*0d6140beSAndroid Build Coastguard Worker 		break;
391*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH2345:
392*0d6140beSAndroid Build Coastguard Worker 		fwh_sel1 = 0xe8;
393*0d6140beSAndroid Build Coastguard Worker 		fwh_sel2 = 0xee;
394*0d6140beSAndroid Build Coastguard Worker 		fwh_dec_en_lo = 0xf0;
395*0d6140beSAndroid Build Coastguard Worker 		fwh_dec_en_hi = 0xe3;
396*0d6140beSAndroid Build Coastguard Worker 		implemented = 1;
397*0d6140beSAndroid Build Coastguard Worker 		break;
398*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_POULSBO:
399*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_TUNNEL_CREEK:
400*0d6140beSAndroid Build Coastguard Worker 		/* FIXME: Similar to ICH and ICH-0, Tunnel Creek and Poulsbo do only feature one register each,
401*0d6140beSAndroid Build Coastguard Worker 		 * FWH_DEC_EN (D7h) and FWH_SEL (D0h). */
402*0d6140beSAndroid Build Coastguard Worker 		break;
403*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_CENTERTON:
404*0d6140beSAndroid Build Coastguard Worker 		/* FIXME: Similar to above FWH_DEC_EN (D4h) and FWH_SEL (D0h). */
405*0d6140beSAndroid Build Coastguard Worker 		break;
406*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_BAYTRAIL: {
407*0d6140beSAndroid Build Coastguard Worker 		uint32_t ilb_base = pci_read_long(dev, 0x50) & 0xfffffe00; /* bits 31:9 */
408*0d6140beSAndroid Build Coastguard Worker 		if (ilb_base == 0) {
409*0d6140beSAndroid Build Coastguard Worker 			msg_perr("Error: Invalid ILB_BASE_ADDRESS\n");
410*0d6140beSAndroid Build Coastguard Worker 			return ERROR_FLASHROM_FATAL;
411*0d6140beSAndroid Build Coastguard Worker 		}
412*0d6140beSAndroid Build Coastguard Worker 		ilb = rphysmap("BYT IBASE", ilb_base, 512);
413*0d6140beSAndroid Build Coastguard Worker 		fwh_sel1 = 0x18;
414*0d6140beSAndroid Build Coastguard Worker 		fwh_dec_en_lo = 0xd8;
415*0d6140beSAndroid Build Coastguard Worker 		fwh_dec_en_hi = 0xd9;
416*0d6140beSAndroid Build Coastguard Worker 		implemented = 1;
417*0d6140beSAndroid Build Coastguard Worker 		break;
418*0d6140beSAndroid Build Coastguard Worker 	}
419*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH6:
420*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH7:
421*0d6140beSAndroid Build Coastguard Worker 	default: /* Future version might behave the same */
422*0d6140beSAndroid Build Coastguard Worker 		fwh_sel1 = 0xd0;
423*0d6140beSAndroid Build Coastguard Worker 		fwh_sel2 = 0xd4;
424*0d6140beSAndroid Build Coastguard Worker 		fwh_dec_en_lo = 0xd8;
425*0d6140beSAndroid Build Coastguard Worker 		fwh_dec_en_hi = 0xd9;
426*0d6140beSAndroid Build Coastguard Worker 		implemented = 1;
427*0d6140beSAndroid Build Coastguard Worker 		break;
428*0d6140beSAndroid Build Coastguard Worker 	}
429*0d6140beSAndroid Build Coastguard Worker 
430*0d6140beSAndroid Build Coastguard Worker 	char *idsel = extract_programmer_param_str(cfg, "fwh_idsel");
431*0d6140beSAndroid Build Coastguard Worker 	if (idsel && strlen(idsel)) {
432*0d6140beSAndroid Build Coastguard Worker 		if (!implemented) {
433*0d6140beSAndroid Build Coastguard Worker 			msg_perr("Error: fwh_idsel= specified, but (yet) unsupported on this chipset.\n");
434*0d6140beSAndroid Build Coastguard Worker 			goto idsel_garbage_out;
435*0d6140beSAndroid Build Coastguard Worker 		}
436*0d6140beSAndroid Build Coastguard Worker 		errno = 0;
437*0d6140beSAndroid Build Coastguard Worker 		/* Base 16, nothing else makes sense. */
438*0d6140beSAndroid Build Coastguard Worker 		uint64_t fwh_idsel = (uint64_t)strtoull(idsel, NULL, 16);
439*0d6140beSAndroid Build Coastguard Worker 		if (errno) {
440*0d6140beSAndroid Build Coastguard Worker 			msg_perr("Error: fwh_idsel= specified, but value could not be converted.\n");
441*0d6140beSAndroid Build Coastguard Worker 			goto idsel_garbage_out;
442*0d6140beSAndroid Build Coastguard Worker 		}
443*0d6140beSAndroid Build Coastguard Worker 		uint64_t fwh_mask = 0xffffffff;
444*0d6140beSAndroid Build Coastguard Worker 		if (fwh_sel2 > 0)
445*0d6140beSAndroid Build Coastguard Worker 			fwh_mask |= (0xffffULL << 32);
446*0d6140beSAndroid Build Coastguard Worker 		if (fwh_idsel & ~fwh_mask) {
447*0d6140beSAndroid Build Coastguard Worker 			msg_perr("Error: fwh_idsel= specified, but value had unused bits set.\n");
448*0d6140beSAndroid Build Coastguard Worker 			goto idsel_garbage_out;
449*0d6140beSAndroid Build Coastguard Worker 		}
450*0d6140beSAndroid Build Coastguard Worker 		uint64_t fwh_idsel_old;
451*0d6140beSAndroid Build Coastguard Worker 		if (ich_generation == CHIPSET_BAYTRAIL) {
452*0d6140beSAndroid Build Coastguard Worker 			fwh_idsel_old = mmio_readl(ilb + fwh_sel1);
453*0d6140beSAndroid Build Coastguard Worker 			rmmio_writel(fwh_idsel, ilb + fwh_sel1);
454*0d6140beSAndroid Build Coastguard Worker 		} else {
455*0d6140beSAndroid Build Coastguard Worker 			fwh_idsel_old = (uint64_t)pci_read_long(dev, fwh_sel1) << 16;
456*0d6140beSAndroid Build Coastguard Worker 			rpci_write_long(dev, fwh_sel1, (fwh_idsel >> 16) & 0xffffffff);
457*0d6140beSAndroid Build Coastguard Worker 			if (fwh_sel2 > 0) {
458*0d6140beSAndroid Build Coastguard Worker 				fwh_idsel_old |= pci_read_word(dev, fwh_sel2);
459*0d6140beSAndroid Build Coastguard Worker 				rpci_write_word(dev, fwh_sel2, fwh_idsel & 0xffff);
460*0d6140beSAndroid Build Coastguard Worker 			}
461*0d6140beSAndroid Build Coastguard Worker 		}
462*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("Setting IDSEL from 0x%012" PRIx64 " to 0x%012" PRIx64 " for top 16 MB.\n",
463*0d6140beSAndroid Build Coastguard Worker 			 fwh_idsel_old, fwh_idsel);
464*0d6140beSAndroid Build Coastguard Worker 		/* FIXME: Decode settings are not changed. */
465*0d6140beSAndroid Build Coastguard Worker 	} else if (idsel) {
466*0d6140beSAndroid Build Coastguard Worker 		msg_perr("Error: fwh_idsel= specified, but no value given.\n");
467*0d6140beSAndroid Build Coastguard Worker idsel_garbage_out:
468*0d6140beSAndroid Build Coastguard Worker 		free(idsel);
469*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
470*0d6140beSAndroid Build Coastguard Worker 	}
471*0d6140beSAndroid Build Coastguard Worker 	free(idsel);
472*0d6140beSAndroid Build Coastguard Worker 
473*0d6140beSAndroid Build Coastguard Worker 	if (!implemented) {
474*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg2("FWH IDSEL handling is not implemented on this chipset.\n");
475*0d6140beSAndroid Build Coastguard Worker 		return 0;
476*0d6140beSAndroid Build Coastguard Worker 	}
477*0d6140beSAndroid Build Coastguard Worker 
478*0d6140beSAndroid Build Coastguard Worker 	/* Ignore all legacy ranges below 1 MB.
479*0d6140beSAndroid Build Coastguard Worker 	 * We currently only support flashing the chip which responds to
480*0d6140beSAndroid Build Coastguard Worker 	 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
481*0d6140beSAndroid Build Coastguard Worker 	 * have to be adjusted.
482*0d6140beSAndroid Build Coastguard Worker 	 */
483*0d6140beSAndroid Build Coastguard Worker 	int max_decode_fwh_idsel = 0, max_decode_fwh_decode = 0;
484*0d6140beSAndroid Build Coastguard Worker 	bool contiguous = 1;
485*0d6140beSAndroid Build Coastguard Worker 	uint32_t fwh_conf;
486*0d6140beSAndroid Build Coastguard Worker 	if (ich_generation == CHIPSET_BAYTRAIL)
487*0d6140beSAndroid Build Coastguard Worker 		fwh_conf = mmio_readl(ilb + fwh_sel1);
488*0d6140beSAndroid Build Coastguard Worker 	else
489*0d6140beSAndroid Build Coastguard Worker 		fwh_conf = pci_read_long(dev, fwh_sel1);
490*0d6140beSAndroid Build Coastguard Worker 
491*0d6140beSAndroid Build Coastguard Worker 	int i;
492*0d6140beSAndroid Build Coastguard Worker 	/* FWH_SEL1 */
493*0d6140beSAndroid Build Coastguard Worker 	for (i = 7; i >= 0; i--) {
494*0d6140beSAndroid Build Coastguard Worker 		int tmp = (fwh_conf >> (i * 4)) & 0xf;
495*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("0x%08x/0x%08x FWH IDSEL: 0x%x\n",
496*0d6140beSAndroid Build Coastguard Worker 			 (0x1ff8 + i) * 0x80000,
497*0d6140beSAndroid Build Coastguard Worker 			 (0x1ff0 + i) * 0x80000,
498*0d6140beSAndroid Build Coastguard Worker 			 tmp);
499*0d6140beSAndroid Build Coastguard Worker 		if ((tmp == 0) && contiguous) {
500*0d6140beSAndroid Build Coastguard Worker 			max_decode_fwh_idsel = (8 - i) * 0x80000;
501*0d6140beSAndroid Build Coastguard Worker 		} else {
502*0d6140beSAndroid Build Coastguard Worker 			contiguous = 0;
503*0d6140beSAndroid Build Coastguard Worker 		}
504*0d6140beSAndroid Build Coastguard Worker 	}
505*0d6140beSAndroid Build Coastguard Worker 	if (fwh_sel2 > 0) {
506*0d6140beSAndroid Build Coastguard Worker 		/* FWH_SEL2 */
507*0d6140beSAndroid Build Coastguard Worker 		fwh_conf = pci_read_word(dev, fwh_sel2);
508*0d6140beSAndroid Build Coastguard Worker 		for (i = 3; i >= 0; i--) {
509*0d6140beSAndroid Build Coastguard Worker 			int tmp = (fwh_conf >> (i * 4)) & 0xf;
510*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg("0x%08x/0x%08x FWH IDSEL: 0x%x\n",
511*0d6140beSAndroid Build Coastguard Worker 				 (0xff4 + i) * 0x100000,
512*0d6140beSAndroid Build Coastguard Worker 				 (0xff0 + i) * 0x100000,
513*0d6140beSAndroid Build Coastguard Worker 				 tmp);
514*0d6140beSAndroid Build Coastguard Worker 			if ((tmp == 0) && contiguous) {
515*0d6140beSAndroid Build Coastguard Worker 				max_decode_fwh_idsel = (8 - i) * 0x100000;
516*0d6140beSAndroid Build Coastguard Worker 			} else {
517*0d6140beSAndroid Build Coastguard Worker 				contiguous = 0;
518*0d6140beSAndroid Build Coastguard Worker 			}
519*0d6140beSAndroid Build Coastguard Worker 		}
520*0d6140beSAndroid Build Coastguard Worker 	}
521*0d6140beSAndroid Build Coastguard Worker 	contiguous = 1;
522*0d6140beSAndroid Build Coastguard Worker 	/* FWH_DEC_EN1 */
523*0d6140beSAndroid Build Coastguard Worker 	fwh_conf = pci_read_byte(dev, fwh_dec_en_hi);
524*0d6140beSAndroid Build Coastguard Worker 	fwh_conf <<= 8;
525*0d6140beSAndroid Build Coastguard Worker 	fwh_conf |= pci_read_byte(dev, fwh_dec_en_lo);
526*0d6140beSAndroid Build Coastguard Worker 	for (i = 7; i >= 0; i--) {
527*0d6140beSAndroid Build Coastguard Worker 		int tmp = (fwh_conf >> (i + 0x8)) & 0x1;
528*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("0x%08x/0x%08x FWH decode %sabled\n",
529*0d6140beSAndroid Build Coastguard Worker 			 (0x1ff8 + i) * 0x80000,
530*0d6140beSAndroid Build Coastguard Worker 			 (0x1ff0 + i) * 0x80000,
531*0d6140beSAndroid Build Coastguard Worker 			 tmp ? "en" : "dis");
532*0d6140beSAndroid Build Coastguard Worker 		if ((tmp == 1) && contiguous) {
533*0d6140beSAndroid Build Coastguard Worker 			max_decode_fwh_decode = (8 - i) * 0x80000;
534*0d6140beSAndroid Build Coastguard Worker 		} else {
535*0d6140beSAndroid Build Coastguard Worker 			contiguous = 0;
536*0d6140beSAndroid Build Coastguard Worker 		}
537*0d6140beSAndroid Build Coastguard Worker 	}
538*0d6140beSAndroid Build Coastguard Worker 	for (i = 3; i >= 0; i--) {
539*0d6140beSAndroid Build Coastguard Worker 		int tmp = (fwh_conf >> i) & 0x1;
540*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("0x%08x/0x%08x FWH decode %sabled\n",
541*0d6140beSAndroid Build Coastguard Worker 			 (0xff4 + i) * 0x100000,
542*0d6140beSAndroid Build Coastguard Worker 			 (0xff0 + i) * 0x100000,
543*0d6140beSAndroid Build Coastguard Worker 			 tmp ? "en" : "dis");
544*0d6140beSAndroid Build Coastguard Worker 		if ((tmp == 1) && contiguous) {
545*0d6140beSAndroid Build Coastguard Worker 			max_decode_fwh_decode = (8 - i) * 0x100000;
546*0d6140beSAndroid Build Coastguard Worker 		} else {
547*0d6140beSAndroid Build Coastguard Worker 			contiguous = 0;
548*0d6140beSAndroid Build Coastguard Worker 		}
549*0d6140beSAndroid Build Coastguard Worker 	}
550*0d6140beSAndroid Build Coastguard Worker 	max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
551*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("Maximum FWH chip size: 0x%"PRIx32" bytes\n", max_rom_decode.fwh);
552*0d6140beSAndroid Build Coastguard Worker 
553*0d6140beSAndroid Build Coastguard Worker 	return 0;
554*0d6140beSAndroid Build Coastguard Worker }
555*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich_fwh(const struct programmer_cfg * cfg,struct pci_dev * dev,enum ich_chipset ich_generation,uint8_t bios_cntl)556*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich_fwh(const struct programmer_cfg *cfg, struct pci_dev *dev, enum ich_chipset ich_generation, uint8_t bios_cntl)
557*0d6140beSAndroid Build Coastguard Worker {
558*0d6140beSAndroid Build Coastguard Worker 	int err;
559*0d6140beSAndroid Build Coastguard Worker 
560*0d6140beSAndroid Build Coastguard Worker 	/* Configure FWH IDSEL decoder maps. */
561*0d6140beSAndroid Build Coastguard Worker 	if ((err = enable_flash_ich_fwh_decode(cfg, dev, ich_generation)) != 0)
562*0d6140beSAndroid Build Coastguard Worker 		return err;
563*0d6140beSAndroid Build Coastguard Worker 
564*0d6140beSAndroid Build Coastguard Worker 	internal_buses_supported &= BUS_FWH;
565*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_bios_cntl_config_space(dev, ich_generation, bios_cntl);
566*0d6140beSAndroid Build Coastguard Worker }
567*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich0(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)568*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich0(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
569*0d6140beSAndroid Build Coastguard Worker {
570*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_fwh(cfg, dev, CHIPSET_ICH, 0x4e);
571*0d6140beSAndroid Build Coastguard Worker }
572*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich2345(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)573*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich2345(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
574*0d6140beSAndroid Build Coastguard Worker {
575*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_fwh(cfg, dev, CHIPSET_ICH2345, 0x4e);
576*0d6140beSAndroid Build Coastguard Worker }
577*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich6(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)578*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich6(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
579*0d6140beSAndroid Build Coastguard Worker {
580*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_fwh(cfg, dev, CHIPSET_ICH6, 0xdc);
581*0d6140beSAndroid Build Coastguard Worker }
582*0d6140beSAndroid Build Coastguard Worker 
enable_flash_poulsbo(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)583*0d6140beSAndroid Build Coastguard Worker static int enable_flash_poulsbo(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
584*0d6140beSAndroid Build Coastguard Worker {
585*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_fwh(cfg, dev, CHIPSET_POULSBO, 0xd8);
586*0d6140beSAndroid Build Coastguard Worker }
587*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich_report_gcs(struct pci_dev * const dev,const enum ich_chipset ich_generation,const uint8_t * const rcrb)588*0d6140beSAndroid Build Coastguard Worker static enum chipbustype enable_flash_ich_report_gcs(
589*0d6140beSAndroid Build Coastguard Worker 		struct pci_dev *const dev, const enum ich_chipset ich_generation, const uint8_t *const rcrb)
590*0d6140beSAndroid Build Coastguard Worker {
591*0d6140beSAndroid Build Coastguard Worker 	uint32_t gcs;
592*0d6140beSAndroid Build Coastguard Worker 	const char *reg_name;
593*0d6140beSAndroid Build Coastguard Worker 	bool bild, top_swap;
594*0d6140beSAndroid Build Coastguard Worker 
595*0d6140beSAndroid Build Coastguard Worker 	switch (ich_generation) {
596*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_BAYTRAIL:
597*0d6140beSAndroid Build Coastguard Worker 		reg_name = "GCS";
598*0d6140beSAndroid Build Coastguard Worker 		gcs = mmio_readl(rcrb + 0);
599*0d6140beSAndroid Build Coastguard Worker 		bild = gcs & 1;
600*0d6140beSAndroid Build Coastguard Worker 		top_swap = (gcs & 2) >> 1;
601*0d6140beSAndroid Build Coastguard Worker 		break;
602*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_100_SERIES_SUNRISE_POINT:
603*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_C620_SERIES_LEWISBURG:
604*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_C740_SERIES_EMMITSBURG:
605*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_300_SERIES_CANNON_POINT:
606*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_400_SERIES_COMET_POINT:
607*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_500_SERIES_TIGER_POINT:
608*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_600_SERIES_ALDER_POINT:
609*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_700_SERIES_RAPTOR_POINT:
610*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_METEOR_LAKE:
611*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_PANTHER_LAKE:
612*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ELKHART_LAKE:
613*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_APOLLO_LAKE:
614*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_GEMINI_LAKE:
615*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_JASPER_LAKE:
616*0d6140beSAndroid Build Coastguard Worker 		reg_name = "BIOS_SPI_BC";
617*0d6140beSAndroid Build Coastguard Worker 		gcs = pci_read_long(dev, 0xdc);
618*0d6140beSAndroid Build Coastguard Worker 		bild = (gcs >> 7) & 1;
619*0d6140beSAndroid Build Coastguard Worker 		top_swap = (gcs >> 4) & 1;
620*0d6140beSAndroid Build Coastguard Worker 		break;
621*0d6140beSAndroid Build Coastguard Worker 	default:
622*0d6140beSAndroid Build Coastguard Worker 		reg_name = "GCS";
623*0d6140beSAndroid Build Coastguard Worker 		gcs = mmio_readl(rcrb + 0x3410);
624*0d6140beSAndroid Build Coastguard Worker 		bild = gcs & 1;
625*0d6140beSAndroid Build Coastguard Worker 		top_swap = mmio_readb(rcrb + 0x3414) & 1;
626*0d6140beSAndroid Build Coastguard Worker 		break;
627*0d6140beSAndroid Build Coastguard Worker 	}
628*0d6140beSAndroid Build Coastguard Worker 
629*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("%s = 0x%"PRIx32": ", reg_name, gcs);
630*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("BIOS Interface Lock-Down: %sabled, ", bild ? "en" : "dis");
631*0d6140beSAndroid Build Coastguard Worker 
632*0d6140beSAndroid Build Coastguard Worker 	struct boot_straps {
633*0d6140beSAndroid Build Coastguard Worker 		const char *name;
634*0d6140beSAndroid Build Coastguard Worker 		enum chipbustype bus;
635*0d6140beSAndroid Build Coastguard Worker 	};
636*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_EP80579[] =
637*0d6140beSAndroid Build Coastguard Worker 		{ { "SPI", BUS_SPI },
638*0d6140beSAndroid Build Coastguard Worker 		  { "reserved", BUS_NONE },
639*0d6140beSAndroid Build Coastguard Worker 		  { "reserved", BUS_NONE },
640*0d6140beSAndroid Build Coastguard Worker 		  { "LPC", BUS_LPC | BUS_FWH } };
641*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_ich7_nm10[] =
642*0d6140beSAndroid Build Coastguard Worker 		{ { "reserved", BUS_NONE },
643*0d6140beSAndroid Build Coastguard Worker 		  { "SPI", BUS_SPI },
644*0d6140beSAndroid Build Coastguard Worker 		  { "PCI", BUS_NONE },
645*0d6140beSAndroid Build Coastguard Worker 		  { "LPC", BUS_LPC | BUS_FWH } };
646*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_tunnel_creek[] =
647*0d6140beSAndroid Build Coastguard Worker 		{ { "SPI", BUS_SPI },
648*0d6140beSAndroid Build Coastguard Worker 		  { "LPC", BUS_LPC | BUS_FWH } };
649*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_ich8910[] =
650*0d6140beSAndroid Build Coastguard Worker 		{ { "SPI", BUS_SPI },
651*0d6140beSAndroid Build Coastguard Worker 		  { "SPI", BUS_SPI },
652*0d6140beSAndroid Build Coastguard Worker 		  { "PCI", BUS_NONE },
653*0d6140beSAndroid Build Coastguard Worker 		  { "LPC", BUS_LPC | BUS_FWH } };
654*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_pch567[] =
655*0d6140beSAndroid Build Coastguard Worker 		{ { "LPC", BUS_LPC | BUS_FWH },
656*0d6140beSAndroid Build Coastguard Worker 		  { "reserved", BUS_NONE },
657*0d6140beSAndroid Build Coastguard Worker 		  { "PCI", BUS_NONE },
658*0d6140beSAndroid Build Coastguard Worker 		  { "SPI", BUS_SPI } };
659*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_pch89_baytrail[] =
660*0d6140beSAndroid Build Coastguard Worker 		{ { "LPC", BUS_LPC | BUS_FWH },
661*0d6140beSAndroid Build Coastguard Worker 		  { "reserved", BUS_NONE },
662*0d6140beSAndroid Build Coastguard Worker 		  { "reserved", BUS_NONE },
663*0d6140beSAndroid Build Coastguard Worker 		  { "SPI", BUS_SPI } };
664*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_pch8_lp[] =
665*0d6140beSAndroid Build Coastguard Worker 		{ { "SPI", BUS_SPI },
666*0d6140beSAndroid Build Coastguard Worker 		  { "LPC", BUS_LPC | BUS_FWH } };
667*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_pch500[] =
668*0d6140beSAndroid Build Coastguard Worker 		{ { "SPI", BUS_SPI },
669*0d6140beSAndroid Build Coastguard Worker 		  { "eSPI", BUS_NONE } };
670*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_apl[] =
671*0d6140beSAndroid Build Coastguard Worker 		{ { "SPI", BUS_SPI },
672*0d6140beSAndroid Build Coastguard Worker 		  { "reserved", BUS_NONE } };
673*0d6140beSAndroid Build Coastguard Worker 	static const struct boot_straps boot_straps_unknown[] =
674*0d6140beSAndroid Build Coastguard Worker 		{ { "unknown", BUS_NONE },
675*0d6140beSAndroid Build Coastguard Worker 		  { "unknown", BUS_NONE },
676*0d6140beSAndroid Build Coastguard Worker 		  { "unknown", BUS_NONE },
677*0d6140beSAndroid Build Coastguard Worker 		  { "unknown", BUS_NONE } };
678*0d6140beSAndroid Build Coastguard Worker 
679*0d6140beSAndroid Build Coastguard Worker 	const struct boot_straps *boot_straps;
680*0d6140beSAndroid Build Coastguard Worker 	switch (ich_generation) {
681*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH7:
682*0d6140beSAndroid Build Coastguard Worker 		/* EP80579 may need further changes, but this is the least
683*0d6140beSAndroid Build Coastguard Worker 		 * intrusive way to get correct BOOT Strap printing without
684*0d6140beSAndroid Build Coastguard Worker 		 * changing the rest of its code path). */
685*0d6140beSAndroid Build Coastguard Worker 		if (dev->device_id == 0x5031)
686*0d6140beSAndroid Build Coastguard Worker 			boot_straps = boot_straps_EP80579;
687*0d6140beSAndroid Build Coastguard Worker 		else
688*0d6140beSAndroid Build Coastguard Worker 			boot_straps = boot_straps_ich7_nm10;
689*0d6140beSAndroid Build Coastguard Worker 		break;
690*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH8:
691*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH9:
692*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH10:
693*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_ich8910;
694*0d6140beSAndroid Build Coastguard Worker 		break;
695*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_TUNNEL_CREEK:
696*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_tunnel_creek;
697*0d6140beSAndroid Build Coastguard Worker 		break;
698*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_5_SERIES_IBEX_PEAK:
699*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_6_SERIES_COUGAR_POINT:
700*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_7_SERIES_PANTHER_POINT:
701*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_pch567;
702*0d6140beSAndroid Build Coastguard Worker 		break;
703*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_8_SERIES_LYNX_POINT:
704*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_9_SERIES_WILDCAT_POINT:
705*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_BAYTRAIL:
706*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_pch89_baytrail;
707*0d6140beSAndroid Build Coastguard Worker 		break;
708*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_8_SERIES_LYNX_POINT_LP:
709*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_9_SERIES_WILDCAT_POINT_LP:
710*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_100_SERIES_SUNRISE_POINT:
711*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_C620_SERIES_LEWISBURG:
712*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_300_SERIES_CANNON_POINT:
713*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_400_SERIES_COMET_POINT:
714*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_pch8_lp;
715*0d6140beSAndroid Build Coastguard Worker 		break;
716*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_500_SERIES_TIGER_POINT:
717*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_600_SERIES_ALDER_POINT:
718*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_700_SERIES_RAPTOR_POINT:
719*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_C740_SERIES_EMMITSBURG:
720*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_METEOR_LAKE:
721*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_PANTHER_LAKE:
722*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_pch500;
723*0d6140beSAndroid Build Coastguard Worker 		break;
724*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_APOLLO_LAKE:
725*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_GEMINI_LAKE:
726*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_JASPER_LAKE:
727*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ELKHART_LAKE:
728*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_apl;
729*0d6140beSAndroid Build Coastguard Worker 		break;
730*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_8_SERIES_WELLSBURG: // FIXME: check datasheet
731*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_CENTERTON: // FIXME: Datasheet does not mention GCS at all
732*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_unknown;
733*0d6140beSAndroid Build Coastguard Worker 		break;
734*0d6140beSAndroid Build Coastguard Worker 	default:
735*0d6140beSAndroid Build Coastguard Worker 		msg_gerr("%s: unknown ICH generation. Please report!\n", __func__);
736*0d6140beSAndroid Build Coastguard Worker 		boot_straps = boot_straps_unknown;
737*0d6140beSAndroid Build Coastguard Worker 		break;
738*0d6140beSAndroid Build Coastguard Worker 	}
739*0d6140beSAndroid Build Coastguard Worker 
740*0d6140beSAndroid Build Coastguard Worker 	uint8_t bbs;
741*0d6140beSAndroid Build Coastguard Worker 	switch (ich_generation) {
742*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_TUNNEL_CREEK:
743*0d6140beSAndroid Build Coastguard Worker 		bbs = (gcs >> 1) & 0x1;
744*0d6140beSAndroid Build Coastguard Worker 		break;
745*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_8_SERIES_LYNX_POINT_LP:
746*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_9_SERIES_WILDCAT_POINT_LP:
747*0d6140beSAndroid Build Coastguard Worker 		/* LP PCHs use a single bit for BBS */
748*0d6140beSAndroid Build Coastguard Worker 		bbs = (gcs >> 10) & 0x1;
749*0d6140beSAndroid Build Coastguard Worker 		break;
750*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_100_SERIES_SUNRISE_POINT:
751*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_C620_SERIES_LEWISBURG:
752*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_300_SERIES_CANNON_POINT:
753*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_400_SERIES_COMET_POINT:
754*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_500_SERIES_TIGER_POINT:
755*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_600_SERIES_ALDER_POINT:
756*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_700_SERIES_RAPTOR_POINT:
757*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_METEOR_LAKE:
758*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_PANTHER_LAKE:
759*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_APOLLO_LAKE:
760*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_GEMINI_LAKE:
761*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_JASPER_LAKE:
762*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ELKHART_LAKE:
763*0d6140beSAndroid Build Coastguard Worker 		bbs = (gcs >> 6) & 0x1;
764*0d6140beSAndroid Build Coastguard Worker 		break;
765*0d6140beSAndroid Build Coastguard Worker 	default:
766*0d6140beSAndroid Build Coastguard Worker 		/* Other chipsets use two bits for BBS */
767*0d6140beSAndroid Build Coastguard Worker 		bbs = (gcs >> 10) & 0x3;
768*0d6140beSAndroid Build Coastguard Worker 		break;
769*0d6140beSAndroid Build Coastguard Worker 	}
770*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("Boot BIOS Straps: 0x%x (%s)\n", bbs, boot_straps[bbs].name);
771*0d6140beSAndroid Build Coastguard Worker 
772*0d6140beSAndroid Build Coastguard Worker 	/* Centerton has its TS bit in [GPE0BLK] + 0x30 while the exact location for Tunnel Creek is unknown. */
773*0d6140beSAndroid Build Coastguard Worker 	if (ich_generation != CHIPSET_TUNNEL_CREEK && ich_generation != CHIPSET_CENTERTON)
774*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("Top Swap: %s\n", (top_swap) ? "enabled (A16(+) inverted)" : "not enabled");
775*0d6140beSAndroid Build Coastguard Worker 
776*0d6140beSAndroid Build Coastguard Worker 	return boot_straps[bbs].bus;
777*0d6140beSAndroid Build Coastguard Worker }
778*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich_spi(const struct programmer_cfg * cfg,struct pci_dev * dev,enum ich_chipset ich_generation,uint8_t bios_cntl)779*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich_spi(const struct programmer_cfg *cfg, struct pci_dev *dev, enum ich_chipset ich_generation, uint8_t bios_cntl)
780*0d6140beSAndroid Build Coastguard Worker {
781*0d6140beSAndroid Build Coastguard Worker 	/* Get physical address of Root Complex Register Block */
782*0d6140beSAndroid Build Coastguard Worker 	uint32_t rcra = pci_read_long(dev, 0xf0) & 0xffffc000;
783*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("Root Complex Register Block address = 0x%"PRIx32"\n", rcra);
784*0d6140beSAndroid Build Coastguard Worker 
785*0d6140beSAndroid Build Coastguard Worker 	/* Map RCBA to virtual memory */
786*0d6140beSAndroid Build Coastguard Worker 	void *rcrb = rphysmap("ICH RCRB", rcra, 0x4000);
787*0d6140beSAndroid Build Coastguard Worker 	if (rcrb == ERROR_PTR)
788*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
789*0d6140beSAndroid Build Coastguard Worker 
790*0d6140beSAndroid Build Coastguard Worker 	const enum chipbustype boot_buses = enable_flash_ich_report_gcs(dev, ich_generation, rcrb);
791*0d6140beSAndroid Build Coastguard Worker 
792*0d6140beSAndroid Build Coastguard Worker 	/* Handle FWH-related parameters and initialization */
793*0d6140beSAndroid Build Coastguard Worker 	int ret_fwh = enable_flash_ich_fwh(cfg, dev, ich_generation, bios_cntl);
794*0d6140beSAndroid Build Coastguard Worker 	if (ret_fwh == ERROR_FLASHROM_FATAL)
795*0d6140beSAndroid Build Coastguard Worker 		return ret_fwh;
796*0d6140beSAndroid Build Coastguard Worker 
797*0d6140beSAndroid Build Coastguard Worker 	/*
798*0d6140beSAndroid Build Coastguard Worker 	 * It seems that the ICH7 does not support SPI and LPC chips at the same time. When booted
799*0d6140beSAndroid Build Coastguard Worker 	 * from LPC, the SCIP bit will never clear, which causes long delays and many error messages.
800*0d6140beSAndroid Build Coastguard Worker 	 * To avoid this, we will not enable SPI on ICH7 when the southbridge is strapped to LPC.
801*0d6140beSAndroid Build Coastguard Worker 	 */
802*0d6140beSAndroid Build Coastguard Worker 	if (ich_generation == CHIPSET_ICH7 && (boot_buses & BUS_LPC))
803*0d6140beSAndroid Build Coastguard Worker 		return 0;
804*0d6140beSAndroid Build Coastguard Worker 
805*0d6140beSAndroid Build Coastguard Worker 	/* SPIBAR is at RCRB+0x3020 for ICH[78], Tunnel Creek and Centerton, and RCRB+0x3800 for ICH9. */
806*0d6140beSAndroid Build Coastguard Worker 	uint16_t spibar_offset;
807*0d6140beSAndroid Build Coastguard Worker 	switch (ich_generation) {
808*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_BAYTRAIL:
809*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH_UNKNOWN:
810*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
811*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH7:
812*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH8:
813*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_TUNNEL_CREEK:
814*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_CENTERTON:
815*0d6140beSAndroid Build Coastguard Worker 		spibar_offset = 0x3020;
816*0d6140beSAndroid Build Coastguard Worker 		break;
817*0d6140beSAndroid Build Coastguard Worker 	case CHIPSET_ICH9:
818*0d6140beSAndroid Build Coastguard Worker 	default:		/* Future version might behave the same */
819*0d6140beSAndroid Build Coastguard Worker 		spibar_offset = 0x3800;
820*0d6140beSAndroid Build Coastguard Worker 		break;
821*0d6140beSAndroid Build Coastguard Worker 	}
822*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("SPIBAR = 0x%0*" PRIxPTR " + 0x%04x\n", PRIxPTR_WIDTH, (uintptr_t)rcrb, spibar_offset);
823*0d6140beSAndroid Build Coastguard Worker 	void *spibar = rcrb + spibar_offset;
824*0d6140beSAndroid Build Coastguard Worker 
825*0d6140beSAndroid Build Coastguard Worker 	/* This adds BUS_SPI */
826*0d6140beSAndroid Build Coastguard Worker 	int ret_spi = ich_init_spi(cfg, spibar, ich_generation);
827*0d6140beSAndroid Build Coastguard Worker 	if (ret_spi == ERROR_FLASHROM_FATAL)
828*0d6140beSAndroid Build Coastguard Worker 		return ret_spi;
829*0d6140beSAndroid Build Coastguard Worker 
830*0d6140beSAndroid Build Coastguard Worker 	if (((boot_buses & BUS_FWH) && ret_fwh) || ((boot_buses & BUS_SPI) && ret_spi))
831*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_NONFATAL;
832*0d6140beSAndroid Build Coastguard Worker 
833*0d6140beSAndroid Build Coastguard Worker 	/* Suppress unknown laptop warning if we booted from SPI. */
834*0d6140beSAndroid Build Coastguard Worker 	if (boot_buses & BUS_SPI)
835*0d6140beSAndroid Build Coastguard Worker 		cfg->bcfg->laptop_ok = true;
836*0d6140beSAndroid Build Coastguard Worker 
837*0d6140beSAndroid Build Coastguard Worker 	return 0;
838*0d6140beSAndroid Build Coastguard Worker }
839*0d6140beSAndroid Build Coastguard Worker 
enable_flash_tunnelcreek(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)840*0d6140beSAndroid Build Coastguard Worker static int enable_flash_tunnelcreek(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
841*0d6140beSAndroid Build Coastguard Worker {
842*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_TUNNEL_CREEK, 0xd8);
843*0d6140beSAndroid Build Coastguard Worker }
844*0d6140beSAndroid Build Coastguard Worker 
enable_flash_s12x0(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)845*0d6140beSAndroid Build Coastguard Worker static int enable_flash_s12x0(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
846*0d6140beSAndroid Build Coastguard Worker {
847*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_CENTERTON, 0xd8);
848*0d6140beSAndroid Build Coastguard Worker }
849*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich7(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)850*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich7(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
851*0d6140beSAndroid Build Coastguard Worker {
852*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_ICH7, 0xdc);
853*0d6140beSAndroid Build Coastguard Worker }
854*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich8(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)855*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich8(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
856*0d6140beSAndroid Build Coastguard Worker {
857*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_ICH8, 0xdc);
858*0d6140beSAndroid Build Coastguard Worker }
859*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich9(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)860*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich9(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
861*0d6140beSAndroid Build Coastguard Worker {
862*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_ICH9, 0xdc);
863*0d6140beSAndroid Build Coastguard Worker }
864*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ich10(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)865*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ich10(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
866*0d6140beSAndroid Build Coastguard Worker {
867*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_ICH10, 0xdc);
868*0d6140beSAndroid Build Coastguard Worker }
869*0d6140beSAndroid Build Coastguard Worker 
870*0d6140beSAndroid Build Coastguard Worker /* Ibex Peak aka. 5 series & 3400 series */
enable_flash_pch5(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)871*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch5(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
872*0d6140beSAndroid Build Coastguard Worker {
873*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_5_SERIES_IBEX_PEAK, 0xdc);
874*0d6140beSAndroid Build Coastguard Worker }
875*0d6140beSAndroid Build Coastguard Worker 
876*0d6140beSAndroid Build Coastguard Worker /* Cougar Point aka. 6 series & c200 series */
enable_flash_pch6(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)877*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch6(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
878*0d6140beSAndroid Build Coastguard Worker {
879*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_6_SERIES_COUGAR_POINT, 0xdc);
880*0d6140beSAndroid Build Coastguard Worker }
881*0d6140beSAndroid Build Coastguard Worker 
882*0d6140beSAndroid Build Coastguard Worker /* Panther Point aka. 7 series */
enable_flash_pch7(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)883*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch7(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
884*0d6140beSAndroid Build Coastguard Worker {
885*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_7_SERIES_PANTHER_POINT, 0xdc);
886*0d6140beSAndroid Build Coastguard Worker }
887*0d6140beSAndroid Build Coastguard Worker 
888*0d6140beSAndroid Build Coastguard Worker /* Lynx Point aka. 8 series */
enable_flash_pch8(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)889*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch8(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
890*0d6140beSAndroid Build Coastguard Worker {
891*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_8_SERIES_LYNX_POINT, 0xdc);
892*0d6140beSAndroid Build Coastguard Worker }
893*0d6140beSAndroid Build Coastguard Worker 
894*0d6140beSAndroid Build Coastguard Worker /* Lynx Point LP aka. 8 series low-power */
enable_flash_pch8_lp(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)895*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch8_lp(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
896*0d6140beSAndroid Build Coastguard Worker {
897*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_8_SERIES_LYNX_POINT_LP, 0xdc);
898*0d6140beSAndroid Build Coastguard Worker }
899*0d6140beSAndroid Build Coastguard Worker 
900*0d6140beSAndroid Build Coastguard Worker /* Wellsburg (for Haswell-EP Xeons) */
enable_flash_pch8_wb(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)901*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch8_wb(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
902*0d6140beSAndroid Build Coastguard Worker {
903*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_8_SERIES_WELLSBURG, 0xdc);
904*0d6140beSAndroid Build Coastguard Worker }
905*0d6140beSAndroid Build Coastguard Worker 
906*0d6140beSAndroid Build Coastguard Worker /* Wildcat Point */
enable_flash_pch9(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)907*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch9(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
908*0d6140beSAndroid Build Coastguard Worker {
909*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_9_SERIES_WILDCAT_POINT, 0xdc);
910*0d6140beSAndroid Build Coastguard Worker }
911*0d6140beSAndroid Build Coastguard Worker 
912*0d6140beSAndroid Build Coastguard Worker /* Wildcat Point LP */
enable_flash_pch9_lp(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)913*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch9_lp(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
914*0d6140beSAndroid Build Coastguard Worker {
915*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_ich_spi(cfg, dev, CHIPSET_9_SERIES_WILDCAT_POINT_LP, 0xdc);
916*0d6140beSAndroid Build Coastguard Worker }
917*0d6140beSAndroid Build Coastguard Worker 
918*0d6140beSAndroid Build Coastguard Worker /* Sunrise Point */
enable_flash_pch100_shutdown(void * const pci_acc)919*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch100_shutdown(void *const pci_acc)
920*0d6140beSAndroid Build Coastguard Worker {
921*0d6140beSAndroid Build Coastguard Worker 	pci_cleanup(pci_acc);
922*0d6140beSAndroid Build Coastguard Worker 	return 0;
923*0d6140beSAndroid Build Coastguard Worker }
924*0d6140beSAndroid Build Coastguard Worker 
enable_flash_pch100_or_c620(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name,const int slot,const int func,const enum ich_chipset pch_generation)925*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch100_or_c620(const struct programmer_cfg *cfg,
926*0d6140beSAndroid Build Coastguard Worker 		struct pci_dev *const dev, const char *const name,
927*0d6140beSAndroid Build Coastguard Worker 		const int slot, const int func, const enum ich_chipset pch_generation)
928*0d6140beSAndroid Build Coastguard Worker {
929*0d6140beSAndroid Build Coastguard Worker 	int ret = ERROR_FLASHROM_FATAL;
930*0d6140beSAndroid Build Coastguard Worker 
931*0d6140beSAndroid Build Coastguard Worker 	/*
932*0d6140beSAndroid Build Coastguard Worker 	 * The SPI PCI device is usually hidden (by hiding PCI vendor
933*0d6140beSAndroid Build Coastguard Worker 	 * and device IDs). So we need a PCI access method that works
934*0d6140beSAndroid Build Coastguard Worker 	 * even when the OS doesn't know the PCI device. We can't use
935*0d6140beSAndroid Build Coastguard Worker 	 * this method globally since it would bring along other con-
936*0d6140beSAndroid Build Coastguard Worker 	 * straints (e.g. on PCI domains, extended PCIe config space).
937*0d6140beSAndroid Build Coastguard Worker 	 */
938*0d6140beSAndroid Build Coastguard Worker 	struct pci_access *const pci_acc = pci_alloc();
939*0d6140beSAndroid Build Coastguard Worker 	struct pci_access *const saved_pacc = pacc;
940*0d6140beSAndroid Build Coastguard Worker 	if (!pci_acc) {
941*0d6140beSAndroid Build Coastguard Worker 		msg_perr("Can't allocate PCI accessor.\n");
942*0d6140beSAndroid Build Coastguard Worker 		return ret;
943*0d6140beSAndroid Build Coastguard Worker 	}
944*0d6140beSAndroid Build Coastguard Worker #if CONFIG_USE_LIBPCI_ECAM == 1
945*0d6140beSAndroid Build Coastguard Worker 	pci_acc->method = PCI_ACCESS_ECAM;
946*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("Using libpci PCI_ACCESS_ECAM\n");
947*0d6140beSAndroid Build Coastguard Worker #else
948*0d6140beSAndroid Build Coastguard Worker 	pci_acc->method = PCI_ACCESS_I386_TYPE1;
949*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("Using libpci PCI_ACCESS_I386_TYPE1\n");
950*0d6140beSAndroid Build Coastguard Worker #endif
951*0d6140beSAndroid Build Coastguard Worker 	pci_init(pci_acc);
952*0d6140beSAndroid Build Coastguard Worker 	register_shutdown(enable_flash_pch100_shutdown, pci_acc);
953*0d6140beSAndroid Build Coastguard Worker 
954*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *const spi_dev = pci_get_dev(pci_acc, dev->domain, dev->bus, slot, func);
955*0d6140beSAndroid Build Coastguard Worker 	if (!spi_dev) {
956*0d6140beSAndroid Build Coastguard Worker 		msg_perr("Can't allocate PCI device.\n");
957*0d6140beSAndroid Build Coastguard Worker 		return ret;
958*0d6140beSAndroid Build Coastguard Worker 	}
959*0d6140beSAndroid Build Coastguard Worker 
960*0d6140beSAndroid Build Coastguard Worker 	/* Modify pacc so the rpci_write can register the undo callback with a
961*0d6140beSAndroid Build Coastguard Worker 	 * device using the correct pci_access */
962*0d6140beSAndroid Build Coastguard Worker 	pacc = pci_acc;
963*0d6140beSAndroid Build Coastguard Worker 	const enum chipbustype boot_buses = enable_flash_ich_report_gcs(spi_dev, pch_generation, NULL);
964*0d6140beSAndroid Build Coastguard Worker 
965*0d6140beSAndroid Build Coastguard Worker 	const int ret_bc = enable_flash_ich_bios_cntl_config_space(spi_dev, pch_generation, 0xdc);
966*0d6140beSAndroid Build Coastguard Worker 	if (ret_bc == ERROR_FLASHROM_FATAL)
967*0d6140beSAndroid Build Coastguard Worker 		goto _freepci_ret;
968*0d6140beSAndroid Build Coastguard Worker 
969*0d6140beSAndroid Build Coastguard Worker 	const uint32_t phys_spibar = pci_read_long(spi_dev, PCI_BASE_ADDRESS_0) & 0xfffff000;
970*0d6140beSAndroid Build Coastguard Worker 	void *const spibar = rphysmap("SPIBAR", phys_spibar, 0x1000);
971*0d6140beSAndroid Build Coastguard Worker 	if (spibar == ERROR_PTR)
972*0d6140beSAndroid Build Coastguard Worker 		goto _freepci_ret;
973*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("SPIBAR = 0x%0*" PRIxPTR " (phys = 0x%08"PRIx32")\n", PRIxPTR_WIDTH, (uintptr_t)spibar, phys_spibar);
974*0d6140beSAndroid Build Coastguard Worker 
975*0d6140beSAndroid Build Coastguard Worker 	/* This adds BUS_SPI */
976*0d6140beSAndroid Build Coastguard Worker 	const int ret_spi = ich_init_spi(cfg, spibar, pch_generation);
977*0d6140beSAndroid Build Coastguard Worker 	if (ret_spi != ERROR_FLASHROM_FATAL) {
978*0d6140beSAndroid Build Coastguard Worker 		if (ret_bc || ret_spi)
979*0d6140beSAndroid Build Coastguard Worker 			ret = ERROR_FLASHROM_NONFATAL;
980*0d6140beSAndroid Build Coastguard Worker 		else
981*0d6140beSAndroid Build Coastguard Worker 			ret = 0;
982*0d6140beSAndroid Build Coastguard Worker 	}
983*0d6140beSAndroid Build Coastguard Worker 
984*0d6140beSAndroid Build Coastguard Worker 	/* Suppress unknown laptop warning if we booted from SPI. */
985*0d6140beSAndroid Build Coastguard Worker 	if (!ret && (boot_buses & BUS_SPI))
986*0d6140beSAndroid Build Coastguard Worker 		cfg->bcfg->laptop_ok = true;
987*0d6140beSAndroid Build Coastguard Worker 
988*0d6140beSAndroid Build Coastguard Worker _freepci_ret:
989*0d6140beSAndroid Build Coastguard Worker 	pci_free_dev(spi_dev);
990*0d6140beSAndroid Build Coastguard Worker 	pacc = saved_pacc;
991*0d6140beSAndroid Build Coastguard Worker 	return ret;
992*0d6140beSAndroid Build Coastguard Worker }
993*0d6140beSAndroid Build Coastguard Worker 
enable_flash_pch100(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)994*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch100(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
995*0d6140beSAndroid Build Coastguard Worker {
996*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_100_SERIES_SUNRISE_POINT);
997*0d6140beSAndroid Build Coastguard Worker }
998*0d6140beSAndroid Build Coastguard Worker 
enable_flash_c620(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)999*0d6140beSAndroid Build Coastguard Worker static int enable_flash_c620(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1000*0d6140beSAndroid Build Coastguard Worker {
1001*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_C620_SERIES_LEWISBURG);
1002*0d6140beSAndroid Build Coastguard Worker }
1003*0d6140beSAndroid Build Coastguard Worker 
enable_flash_c740(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1004*0d6140beSAndroid Build Coastguard Worker static int enable_flash_c740(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1005*0d6140beSAndroid Build Coastguard Worker {
1006*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_C740_SERIES_EMMITSBURG);
1007*0d6140beSAndroid Build Coastguard Worker }
1008*0d6140beSAndroid Build Coastguard Worker 
enable_flash_pch300(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1009*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch300(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1010*0d6140beSAndroid Build Coastguard Worker {
1011*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_300_SERIES_CANNON_POINT);
1012*0d6140beSAndroid Build Coastguard Worker }
1013*0d6140beSAndroid Build Coastguard Worker 
enable_flash_pch400(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1014*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch400(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1015*0d6140beSAndroid Build Coastguard Worker {
1016*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_400_SERIES_COMET_POINT);
1017*0d6140beSAndroid Build Coastguard Worker }
1018*0d6140beSAndroid Build Coastguard Worker 
enable_flash_pch500(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1019*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch500(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1020*0d6140beSAndroid Build Coastguard Worker {
1021*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_500_SERIES_TIGER_POINT);
1022*0d6140beSAndroid Build Coastguard Worker }
1023*0d6140beSAndroid Build Coastguard Worker 
enable_flash_pch600(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1024*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch600(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1025*0d6140beSAndroid Build Coastguard Worker {
1026*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_600_SERIES_ALDER_POINT);
1027*0d6140beSAndroid Build Coastguard Worker }
1028*0d6140beSAndroid Build Coastguard Worker 
enable_flash_pch700(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1029*0d6140beSAndroid Build Coastguard Worker static int enable_flash_pch700(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1030*0d6140beSAndroid Build Coastguard Worker {
1031*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_700_SERIES_RAPTOR_POINT);
1032*0d6140beSAndroid Build Coastguard Worker }
1033*0d6140beSAndroid Build Coastguard Worker 
enable_flash_mtl(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1034*0d6140beSAndroid Build Coastguard Worker static int enable_flash_mtl(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1035*0d6140beSAndroid Build Coastguard Worker {
1036*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_METEOR_LAKE);
1037*0d6140beSAndroid Build Coastguard Worker }
1038*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ptl(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1039*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ptl(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1040*0d6140beSAndroid Build Coastguard Worker {
1041*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_PANTHER_LAKE);
1042*0d6140beSAndroid Build Coastguard Worker }
1043*0d6140beSAndroid Build Coastguard Worker 
enable_flash_mcc(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1044*0d6140beSAndroid Build Coastguard Worker static int enable_flash_mcc(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1045*0d6140beSAndroid Build Coastguard Worker {
1046*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_ELKHART_LAKE);
1047*0d6140beSAndroid Build Coastguard Worker }
1048*0d6140beSAndroid Build Coastguard Worker 
enable_flash_jsl(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1049*0d6140beSAndroid Build Coastguard Worker static int enable_flash_jsl(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1050*0d6140beSAndroid Build Coastguard Worker {
1051*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x1f, 5, CHIPSET_JASPER_LAKE);
1052*0d6140beSAndroid Build Coastguard Worker }
1053*0d6140beSAndroid Build Coastguard Worker 
enable_flash_apl(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1054*0d6140beSAndroid Build Coastguard Worker static int enable_flash_apl(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1055*0d6140beSAndroid Build Coastguard Worker {
1056*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x0d, 2, CHIPSET_APOLLO_LAKE);
1057*0d6140beSAndroid Build Coastguard Worker }
1058*0d6140beSAndroid Build Coastguard Worker 
enable_flash_glk(const struct programmer_cfg * cfg,struct pci_dev * const dev,const char * const name)1059*0d6140beSAndroid Build Coastguard Worker static int enable_flash_glk(const struct programmer_cfg *cfg, struct pci_dev *const dev, const char *const name)
1060*0d6140beSAndroid Build Coastguard Worker {
1061*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_pch100_or_c620(cfg, dev, name, 0x0d, 2, CHIPSET_GEMINI_LAKE);
1062*0d6140beSAndroid Build Coastguard Worker }
1063*0d6140beSAndroid Build Coastguard Worker 
1064*0d6140beSAndroid Build Coastguard Worker /* Silvermont architecture: Bay Trail(-T/-I), Avoton/Rangeley.
1065*0d6140beSAndroid Build Coastguard Worker  * These have a distinctly different behavior compared to other Intel chipsets and hence are handled separately.
1066*0d6140beSAndroid Build Coastguard Worker  *
1067*0d6140beSAndroid Build Coastguard Worker  * Differences include:
1068*0d6140beSAndroid Build Coastguard Worker  *	- RCBA at LPC config 0xF0 too but mapped range is only 4 B long instead of 16 kB.
1069*0d6140beSAndroid Build Coastguard Worker  *	- GCS at [RCRB] + 0 (instead of [RCRB] + 0x3410).
1070*0d6140beSAndroid Build Coastguard Worker  *	- TS (Top Swap) in GCS (instead of [RCRB] + 0x3414).
1071*0d6140beSAndroid Build Coastguard Worker  *	- SPIBAR (coined SBASE) at LPC config 0x54 (instead of [RCRB] + 0x3800).
1072*0d6140beSAndroid Build Coastguard Worker  *	- BIOS_CNTL (coined BCR) at [SPIBAR] + 0xFC (instead of LPC config 0xDC).
1073*0d6140beSAndroid Build Coastguard Worker  */
enable_flash_silvermont(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1074*0d6140beSAndroid Build Coastguard Worker static int enable_flash_silvermont(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1075*0d6140beSAndroid Build Coastguard Worker {
1076*0d6140beSAndroid Build Coastguard Worker 	enum ich_chipset ich_generation = CHIPSET_BAYTRAIL;
1077*0d6140beSAndroid Build Coastguard Worker 
1078*0d6140beSAndroid Build Coastguard Worker 	/* Get physical address of Root Complex Register Block */
1079*0d6140beSAndroid Build Coastguard Worker 	uint32_t rcba = pci_read_long(dev, 0xf0) & 0xfffffc00;
1080*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("Root Complex Register Block address = 0x%"PRIx32"\n", rcba);
1081*0d6140beSAndroid Build Coastguard Worker 
1082*0d6140beSAndroid Build Coastguard Worker 	/* Handle GCS (in RCRB) */
1083*0d6140beSAndroid Build Coastguard Worker 	void *rcrb = physmap("BYT RCRB", rcba, 4);
1084*0d6140beSAndroid Build Coastguard Worker 	if (rcrb == ERROR_PTR)
1085*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
1086*0d6140beSAndroid Build Coastguard Worker 	const enum chipbustype boot_buses = enable_flash_ich_report_gcs(dev, ich_generation, rcrb);
1087*0d6140beSAndroid Build Coastguard Worker 	physunmap(rcrb, 4);
1088*0d6140beSAndroid Build Coastguard Worker 
1089*0d6140beSAndroid Build Coastguard Worker 	/* Handle fwh_idsel parameter */
1090*0d6140beSAndroid Build Coastguard Worker 	int ret_fwh = enable_flash_ich_fwh_decode(cfg, dev, ich_generation);
1091*0d6140beSAndroid Build Coastguard Worker 	if (ret_fwh == ERROR_FLASHROM_FATAL)
1092*0d6140beSAndroid Build Coastguard Worker 		return ret_fwh;
1093*0d6140beSAndroid Build Coastguard Worker 
1094*0d6140beSAndroid Build Coastguard Worker 	internal_buses_supported &= BUS_FWH;
1095*0d6140beSAndroid Build Coastguard Worker 
1096*0d6140beSAndroid Build Coastguard Worker 	/* Get physical address of SPI Base Address and map it */
1097*0d6140beSAndroid Build Coastguard Worker 	uint32_t sbase = pci_read_long(dev, 0x54) & 0xfffffe00;
1098*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("SPI_BASE_ADDRESS = 0x%"PRIx32"\n", sbase);
1099*0d6140beSAndroid Build Coastguard Worker 	void *spibar = rphysmap("BYT SBASE", sbase, 512); /* Last defined address on Bay Trail is 0x100 */
1100*0d6140beSAndroid Build Coastguard Worker 	if (spibar == ERROR_PTR)
1101*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
1102*0d6140beSAndroid Build Coastguard Worker 
1103*0d6140beSAndroid Build Coastguard Worker 	/* Enable Flash Writes.
1104*0d6140beSAndroid Build Coastguard Worker 	 * Silvermont-based: BCR at SBASE + 0xFC (some bits of BCR are also accessible via BC at IBASE + 0x1C).
1105*0d6140beSAndroid Build Coastguard Worker 	 */
1106*0d6140beSAndroid Build Coastguard Worker 	enable_flash_ich_bios_cntl_memmapped(ich_generation, spibar + 0xFC);
1107*0d6140beSAndroid Build Coastguard Worker 
1108*0d6140beSAndroid Build Coastguard Worker 	int ret_spi = ich_init_spi(cfg, spibar, ich_generation);
1109*0d6140beSAndroid Build Coastguard Worker 	if (ret_spi == ERROR_FLASHROM_FATAL)
1110*0d6140beSAndroid Build Coastguard Worker 		return ret_spi;
1111*0d6140beSAndroid Build Coastguard Worker 
1112*0d6140beSAndroid Build Coastguard Worker 	if (((boot_buses & BUS_FWH) && ret_fwh) || ((boot_buses & BUS_SPI) && ret_spi))
1113*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_NONFATAL;
1114*0d6140beSAndroid Build Coastguard Worker 
1115*0d6140beSAndroid Build Coastguard Worker 	/* Suppress unknown laptop warning if we booted from SPI. */
1116*0d6140beSAndroid Build Coastguard Worker 	if (boot_buses & BUS_SPI)
1117*0d6140beSAndroid Build Coastguard Worker 		cfg->bcfg->laptop_ok = true;
1118*0d6140beSAndroid Build Coastguard Worker 
1119*0d6140beSAndroid Build Coastguard Worker 	return 0;
1120*0d6140beSAndroid Build Coastguard Worker }
1121*0d6140beSAndroid Build Coastguard Worker 
via_no_byte_merge(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1122*0d6140beSAndroid Build Coastguard Worker static int via_no_byte_merge(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1123*0d6140beSAndroid Build Coastguard Worker {
1124*0d6140beSAndroid Build Coastguard Worker 	uint8_t val;
1125*0d6140beSAndroid Build Coastguard Worker 
1126*0d6140beSAndroid Build Coastguard Worker 	val = pci_read_byte(dev, 0x71);
1127*0d6140beSAndroid Build Coastguard Worker 	if (val & 0x40) {
1128*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("Disabling byte merging\n");
1129*0d6140beSAndroid Build Coastguard Worker 		val &= ~0x40;
1130*0d6140beSAndroid Build Coastguard Worker 		rpci_write_byte(dev, 0x71, val);
1131*0d6140beSAndroid Build Coastguard Worker 	}
1132*0d6140beSAndroid Build Coastguard Worker 	return NOT_DONE_YET;	/* need to find south bridge, too */
1133*0d6140beSAndroid Build Coastguard Worker }
1134*0d6140beSAndroid Build Coastguard Worker 
enable_flash_vt823x(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1135*0d6140beSAndroid Build Coastguard Worker static int enable_flash_vt823x(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1136*0d6140beSAndroid Build Coastguard Worker {
1137*0d6140beSAndroid Build Coastguard Worker 	uint8_t val;
1138*0d6140beSAndroid Build Coastguard Worker 
1139*0d6140beSAndroid Build Coastguard Worker 	/* Enable ROM decode range (1MB) FFC00000 - FFFFFFFF. */
1140*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x41, 0x7f);
1141*0d6140beSAndroid Build Coastguard Worker 
1142*0d6140beSAndroid Build Coastguard Worker 	/* ROM write enable */
1143*0d6140beSAndroid Build Coastguard Worker 	val = pci_read_byte(dev, 0x40);
1144*0d6140beSAndroid Build Coastguard Worker 	val |= 0x10;
1145*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x40, val);
1146*0d6140beSAndroid Build Coastguard Worker 
1147*0d6140beSAndroid Build Coastguard Worker 	if (pci_read_byte(dev, 0x40) != val) {
1148*0d6140beSAndroid Build Coastguard Worker 		msg_pwarn("\nWarning: Failed to enable flash write on \"%s\"\n", name);
1149*0d6140beSAndroid Build Coastguard Worker 		return -1;
1150*0d6140beSAndroid Build Coastguard Worker 	}
1151*0d6140beSAndroid Build Coastguard Worker 
1152*0d6140beSAndroid Build Coastguard Worker 	if (dev->device_id == 0x3227) { /* VT8237/VT8237R */
1153*0d6140beSAndroid Build Coastguard Worker 		/* All memory cycles, not just ROM ones, go to LPC. */
1154*0d6140beSAndroid Build Coastguard Worker 		val = pci_read_byte(dev, 0x59);
1155*0d6140beSAndroid Build Coastguard Worker 		val &= ~0x80;
1156*0d6140beSAndroid Build Coastguard Worker 		rpci_write_byte(dev, 0x59, val);
1157*0d6140beSAndroid Build Coastguard Worker 	}
1158*0d6140beSAndroid Build Coastguard Worker 
1159*0d6140beSAndroid Build Coastguard Worker 	return 0;
1160*0d6140beSAndroid Build Coastguard Worker }
1161*0d6140beSAndroid Build Coastguard Worker 
enable_flash_vt_vx(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1162*0d6140beSAndroid Build Coastguard Worker static int enable_flash_vt_vx(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1163*0d6140beSAndroid Build Coastguard Worker {
1164*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *south_north = pcidev_find(0x1106, 0xa353);
1165*0d6140beSAndroid Build Coastguard Worker 	if (south_north == NULL) {
1166*0d6140beSAndroid Build Coastguard Worker 		msg_perr("Could not find South-North Module Interface Control device!\n");
1167*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
1168*0d6140beSAndroid Build Coastguard Worker 	}
1169*0d6140beSAndroid Build Coastguard Worker 
1170*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("Strapped to ");
1171*0d6140beSAndroid Build Coastguard Worker 	if ((pci_read_byte(south_north, 0x56) & 0x01) == 0) {
1172*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("LPC.\n");
1173*0d6140beSAndroid Build Coastguard Worker 		return enable_flash_vt823x(cfg, dev, name);
1174*0d6140beSAndroid Build Coastguard Worker 	}
1175*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("SPI.\n");
1176*0d6140beSAndroid Build Coastguard Worker 
1177*0d6140beSAndroid Build Coastguard Worker 	uint32_t mmio_base;
1178*0d6140beSAndroid Build Coastguard Worker 	void *mmio_base_physmapped;
1179*0d6140beSAndroid Build Coastguard Worker 	uint32_t spi_cntl;
1180*0d6140beSAndroid Build Coastguard Worker 	#define SPI_CNTL_LEN 0x08
1181*0d6140beSAndroid Build Coastguard Worker 	uint32_t spi0_mm_base = 0;
1182*0d6140beSAndroid Build Coastguard Worker 	switch(dev->device_id) {
1183*0d6140beSAndroid Build Coastguard Worker 		case 0x8353: /* VX800/VX820 */
1184*0d6140beSAndroid Build Coastguard Worker 			spi0_mm_base = pci_read_long(dev, 0xbc) << 8;
1185*0d6140beSAndroid Build Coastguard Worker 			if (spi0_mm_base == 0x0) {
1186*0d6140beSAndroid Build Coastguard Worker 				msg_pdbg ("MMIO not enabled!\n");
1187*0d6140beSAndroid Build Coastguard Worker 				return ERROR_FLASHROM_FATAL;
1188*0d6140beSAndroid Build Coastguard Worker 			}
1189*0d6140beSAndroid Build Coastguard Worker 			break;
1190*0d6140beSAndroid Build Coastguard Worker 		case 0x8409: /* VX855/VX875 */
1191*0d6140beSAndroid Build Coastguard Worker 		case 0x8410: /* VX900 */
1192*0d6140beSAndroid Build Coastguard Worker 			mmio_base = pci_read_long(dev, 0xbc) << 8;
1193*0d6140beSAndroid Build Coastguard Worker 			if (mmio_base == 0x0) {
1194*0d6140beSAndroid Build Coastguard Worker 				msg_pdbg ("MMIO not enabled!\n");
1195*0d6140beSAndroid Build Coastguard Worker 				return ERROR_FLASHROM_FATAL;
1196*0d6140beSAndroid Build Coastguard Worker 			}
1197*0d6140beSAndroid Build Coastguard Worker 			mmio_base_physmapped = physmap("VIA VX MMIO register", mmio_base, SPI_CNTL_LEN);
1198*0d6140beSAndroid Build Coastguard Worker 			if (mmio_base_physmapped == ERROR_PTR)
1199*0d6140beSAndroid Build Coastguard Worker 				return ERROR_FLASHROM_FATAL;
1200*0d6140beSAndroid Build Coastguard Worker 
1201*0d6140beSAndroid Build Coastguard Worker 			/* Offset 0 - Bit 0 holds SPI Bus0 Enable Bit. */
1202*0d6140beSAndroid Build Coastguard Worker 			spi_cntl = mmio_readl(mmio_base_physmapped) + 0x00;
1203*0d6140beSAndroid Build Coastguard Worker 			if ((spi_cntl & 0x01) == 0) {
1204*0d6140beSAndroid Build Coastguard Worker 				msg_pdbg ("SPI Bus0 disabled!\n");
1205*0d6140beSAndroid Build Coastguard Worker 				physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
1206*0d6140beSAndroid Build Coastguard Worker 				return ERROR_FLASHROM_FATAL;
1207*0d6140beSAndroid Build Coastguard Worker 			}
1208*0d6140beSAndroid Build Coastguard Worker 			/* Offset 1-3 has  SPI Bus Memory Map Base Address: */
1209*0d6140beSAndroid Build Coastguard Worker 			spi0_mm_base = spi_cntl & 0xFFFFFF00;
1210*0d6140beSAndroid Build Coastguard Worker 
1211*0d6140beSAndroid Build Coastguard Worker 			/* Offset 4 - Bit 0 holds SPI Bus1 Enable Bit. */
1212*0d6140beSAndroid Build Coastguard Worker 			spi_cntl = mmio_readl(mmio_base_physmapped) + 0x04;
1213*0d6140beSAndroid Build Coastguard Worker 			if ((spi_cntl & 0x01) == 1)
1214*0d6140beSAndroid Build Coastguard Worker 				msg_pdbg2("SPI Bus1 is enabled too.\n");
1215*0d6140beSAndroid Build Coastguard Worker 
1216*0d6140beSAndroid Build Coastguard Worker 			physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
1217*0d6140beSAndroid Build Coastguard Worker 			break;
1218*0d6140beSAndroid Build Coastguard Worker 		default:
1219*0d6140beSAndroid Build Coastguard Worker 			msg_perr("%s: Unsupported chipset %x:%x!\n", __func__, dev->vendor_id, dev->device_id);
1220*0d6140beSAndroid Build Coastguard Worker 			return ERROR_FLASHROM_FATAL;
1221*0d6140beSAndroid Build Coastguard Worker 	}
1222*0d6140beSAndroid Build Coastguard Worker 
1223*0d6140beSAndroid Build Coastguard Worker 	return via_init_spi(spi0_mm_base);
1224*0d6140beSAndroid Build Coastguard Worker }
1225*0d6140beSAndroid Build Coastguard Worker 
enable_flash_vt8237s_spi(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1226*0d6140beSAndroid Build Coastguard Worker static int enable_flash_vt8237s_spi(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1227*0d6140beSAndroid Build Coastguard Worker {
1228*0d6140beSAndroid Build Coastguard Worker 	return via_init_spi(pci_read_long(dev, 0xbc) << 8);
1229*0d6140beSAndroid Build Coastguard Worker }
1230*0d6140beSAndroid Build Coastguard Worker 
enable_flash_cs5530(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1231*0d6140beSAndroid Build Coastguard Worker static int enable_flash_cs5530(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1232*0d6140beSAndroid Build Coastguard Worker {
1233*0d6140beSAndroid Build Coastguard Worker 	uint8_t reg8;
1234*0d6140beSAndroid Build Coastguard Worker 
1235*0d6140beSAndroid Build Coastguard Worker #define DECODE_CONTROL_REG2		0x5b	/* F0 index 0x5b */
1236*0d6140beSAndroid Build Coastguard Worker #define ROM_AT_LOGIC_CONTROL_REG	0x52	/* F0 index 0x52 */
1237*0d6140beSAndroid Build Coastguard Worker #define CS5530_RESET_CONTROL_REG	0x44	/* F0 index 0x44 */
1238*0d6140beSAndroid Build Coastguard Worker #define CS5530_USB_SHADOW_REG		0x43	/* F0 index 0x43 */
1239*0d6140beSAndroid Build Coastguard Worker 
1240*0d6140beSAndroid Build Coastguard Worker #define LOWER_ROM_ADDRESS_RANGE		(1 << 0)
1241*0d6140beSAndroid Build Coastguard Worker #define ROM_WRITE_ENABLE		(1 << 1)
1242*0d6140beSAndroid Build Coastguard Worker #define UPPER_ROM_ADDRESS_RANGE		(1 << 2)
1243*0d6140beSAndroid Build Coastguard Worker #define BIOS_ROM_POSITIVE_DECODE	(1 << 5)
1244*0d6140beSAndroid Build Coastguard Worker #define CS5530_ISA_MASTER		(1 << 7)
1245*0d6140beSAndroid Build Coastguard Worker #define CS5530_ENABLE_SA2320		(1 << 2)
1246*0d6140beSAndroid Build Coastguard Worker #define CS5530_ENABLE_SA20		(1 << 6)
1247*0d6140beSAndroid Build Coastguard Worker 
1248*0d6140beSAndroid Build Coastguard Worker 	internal_buses_supported &= BUS_PARALLEL;
1249*0d6140beSAndroid Build Coastguard Worker 	/* Decode 0x000E0000-0x000FFFFF (128 kB), not just 64 kB, and
1250*0d6140beSAndroid Build Coastguard Worker 	 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 kB.
1251*0d6140beSAndroid Build Coastguard Worker 	 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
1252*0d6140beSAndroid Build Coastguard Worker 	 * ignores that region completely.
1253*0d6140beSAndroid Build Coastguard Worker 	 * Make the configured ROM areas writable.
1254*0d6140beSAndroid Build Coastguard Worker 	 */
1255*0d6140beSAndroid Build Coastguard Worker 	reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
1256*0d6140beSAndroid Build Coastguard Worker 	reg8 |= LOWER_ROM_ADDRESS_RANGE;
1257*0d6140beSAndroid Build Coastguard Worker 	reg8 |= UPPER_ROM_ADDRESS_RANGE;
1258*0d6140beSAndroid Build Coastguard Worker 	reg8 |= ROM_WRITE_ENABLE;
1259*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
1260*0d6140beSAndroid Build Coastguard Worker 
1261*0d6140beSAndroid Build Coastguard Worker 	/* Set positive decode on ROM. */
1262*0d6140beSAndroid Build Coastguard Worker 	reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
1263*0d6140beSAndroid Build Coastguard Worker 	reg8 |= BIOS_ROM_POSITIVE_DECODE;
1264*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
1265*0d6140beSAndroid Build Coastguard Worker 
1266*0d6140beSAndroid Build Coastguard Worker 	reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
1267*0d6140beSAndroid Build Coastguard Worker 	if (reg8 & CS5530_ISA_MASTER) {
1268*0d6140beSAndroid Build Coastguard Worker 		/* We have A0-A23 available. */
1269*0d6140beSAndroid Build Coastguard Worker 		max_rom_decode.parallel = 16 * 1024 * 1024;
1270*0d6140beSAndroid Build Coastguard Worker 	} else {
1271*0d6140beSAndroid Build Coastguard Worker 		reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
1272*0d6140beSAndroid Build Coastguard Worker 		if (reg8 & CS5530_ENABLE_SA2320) {
1273*0d6140beSAndroid Build Coastguard Worker 			/* We have A0-19, A20-A23 available. */
1274*0d6140beSAndroid Build Coastguard Worker 			max_rom_decode.parallel = 16 * 1024 * 1024;
1275*0d6140beSAndroid Build Coastguard Worker 		} else if (reg8 & CS5530_ENABLE_SA20) {
1276*0d6140beSAndroid Build Coastguard Worker 			/* We have A0-19, A20 available. */
1277*0d6140beSAndroid Build Coastguard Worker 			max_rom_decode.parallel = 2 * 1024 * 1024;
1278*0d6140beSAndroid Build Coastguard Worker 		} else {
1279*0d6140beSAndroid Build Coastguard Worker 			/* A20 and above are not active. */
1280*0d6140beSAndroid Build Coastguard Worker 			max_rom_decode.parallel = 1024 * 1024;
1281*0d6140beSAndroid Build Coastguard Worker 		}
1282*0d6140beSAndroid Build Coastguard Worker 	}
1283*0d6140beSAndroid Build Coastguard Worker 
1284*0d6140beSAndroid Build Coastguard Worker 	return 0;
1285*0d6140beSAndroid Build Coastguard Worker }
1286*0d6140beSAndroid Build Coastguard Worker 
1287*0d6140beSAndroid Build Coastguard Worker /*
1288*0d6140beSAndroid Build Coastguard Worker  * Geode systems write protect the BIOS via RCONFs (cache settings similar
1289*0d6140beSAndroid Build Coastguard Worker  * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
1290*0d6140beSAndroid Build Coastguard Worker  *
1291*0d6140beSAndroid Build Coastguard Worker  * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
1292*0d6140beSAndroid Build Coastguard Worker  * To enable write to NOR Boot flash for the benefit of systems that have such
1293*0d6140beSAndroid Build Coastguard Worker  * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
1294*0d6140beSAndroid Build Coastguard Worker  */
enable_flash_cs5536(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1295*0d6140beSAndroid Build Coastguard Worker static int enable_flash_cs5536(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1296*0d6140beSAndroid Build Coastguard Worker {
1297*0d6140beSAndroid Build Coastguard Worker #define MSR_RCONF_DEFAULT	0x1808
1298*0d6140beSAndroid Build Coastguard Worker #define MSR_NORF_CTL		0x51400018
1299*0d6140beSAndroid Build Coastguard Worker 
1300*0d6140beSAndroid Build Coastguard Worker 	msr_t msr;
1301*0d6140beSAndroid Build Coastguard Worker 
1302*0d6140beSAndroid Build Coastguard Worker 	/* Geode only has a single core */
1303*0d6140beSAndroid Build Coastguard Worker 	if (msr_setup(0))
1304*0d6140beSAndroid Build Coastguard Worker 		return -1;
1305*0d6140beSAndroid Build Coastguard Worker 
1306*0d6140beSAndroid Build Coastguard Worker 	msr = msr_read(MSR_RCONF_DEFAULT);
1307*0d6140beSAndroid Build Coastguard Worker 	if ((msr.hi >> 24) != 0x22) {
1308*0d6140beSAndroid Build Coastguard Worker 		msr.hi &= 0xfbffffff;
1309*0d6140beSAndroid Build Coastguard Worker 		msr_write(MSR_RCONF_DEFAULT, msr);
1310*0d6140beSAndroid Build Coastguard Worker 	}
1311*0d6140beSAndroid Build Coastguard Worker 
1312*0d6140beSAndroid Build Coastguard Worker 	msr = msr_read(MSR_NORF_CTL);
1313*0d6140beSAndroid Build Coastguard Worker 	/* Raise WE_CS3 bit. */
1314*0d6140beSAndroid Build Coastguard Worker 	msr.lo |= 0x08;
1315*0d6140beSAndroid Build Coastguard Worker 	msr_write(MSR_NORF_CTL, msr);
1316*0d6140beSAndroid Build Coastguard Worker 
1317*0d6140beSAndroid Build Coastguard Worker 	msr_cleanup();
1318*0d6140beSAndroid Build Coastguard Worker 
1319*0d6140beSAndroid Build Coastguard Worker #undef MSR_RCONF_DEFAULT
1320*0d6140beSAndroid Build Coastguard Worker #undef MSR_NORF_CTL
1321*0d6140beSAndroid Build Coastguard Worker 	return 0;
1322*0d6140beSAndroid Build Coastguard Worker }
1323*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sc1100(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1324*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sc1100(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1325*0d6140beSAndroid Build Coastguard Worker {
1326*0d6140beSAndroid Build Coastguard Worker 	#define SC_REG 0x52
1327*0d6140beSAndroid Build Coastguard Worker 	uint8_t new;
1328*0d6140beSAndroid Build Coastguard Worker 
1329*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, SC_REG, 0xee);
1330*0d6140beSAndroid Build Coastguard Worker 
1331*0d6140beSAndroid Build Coastguard Worker 	new = pci_read_byte(dev, SC_REG);
1332*0d6140beSAndroid Build Coastguard Worker 
1333*0d6140beSAndroid Build Coastguard Worker 	if (new != 0xee) { /* FIXME: share this with other code? */
1334*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", SC_REG, new, name);
1335*0d6140beSAndroid Build Coastguard Worker 		return -1;
1336*0d6140beSAndroid Build Coastguard Worker 	}
1337*0d6140beSAndroid Build Coastguard Worker 
1338*0d6140beSAndroid Build Coastguard Worker 	return 0;
1339*0d6140beSAndroid Build Coastguard Worker }
1340*0d6140beSAndroid Build Coastguard Worker 
1341*0d6140beSAndroid Build Coastguard Worker /* Works for AMD-768, AMD-8111, VIA VT82C586A/B, VIA VT82C596, VIA VT82C686A/B.
1342*0d6140beSAndroid Build Coastguard Worker  *
1343*0d6140beSAndroid Build Coastguard Worker  * ROM decode control register matrix
1344*0d6140beSAndroid Build Coastguard Worker  *	AMD-768			AMD-8111	VT82C586A/B		VT82C596		VT82C686A/B
1345*0d6140beSAndroid Build Coastguard Worker  * 7	FFC0_0000h–FFFF_FFFFh	<-		FFFE0000h-FFFEFFFFh	<-			<-
1346*0d6140beSAndroid Build Coastguard Worker  * 6	FFB0_0000h–FFBF_FFFFh	<-		FFF80000h-FFFDFFFFh	<-			<-
1347*0d6140beSAndroid Build Coastguard Worker  * 5	00E8...			<-		<-			FFF00000h-FFF7FFFFh	<-
1348*0d6140beSAndroid Build Coastguard Worker  */
enable_flash_amd_via(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name,uint8_t decode_val)1349*0d6140beSAndroid Build Coastguard Worker static int enable_flash_amd_via(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name, uint8_t decode_val)
1350*0d6140beSAndroid Build Coastguard Worker {
1351*0d6140beSAndroid Build Coastguard Worker 	#define AMD_MAPREG 0x43
1352*0d6140beSAndroid Build Coastguard Worker 	#define AMD_ENREG 0x40
1353*0d6140beSAndroid Build Coastguard Worker 	uint8_t old, new;
1354*0d6140beSAndroid Build Coastguard Worker 
1355*0d6140beSAndroid Build Coastguard Worker 	old = pci_read_byte(dev, AMD_MAPREG);
1356*0d6140beSAndroid Build Coastguard Worker 	new = old | decode_val;
1357*0d6140beSAndroid Build Coastguard Worker 	if (new != old) {
1358*0d6140beSAndroid Build Coastguard Worker 		rpci_write_byte(dev, AMD_MAPREG, new);
1359*0d6140beSAndroid Build Coastguard Worker 		if (pci_read_byte(dev, AMD_MAPREG) != new) {
1360*0d6140beSAndroid Build Coastguard Worker 			msg_pwarn("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
1361*0d6140beSAndroid Build Coastguard Worker 				  AMD_MAPREG, new, name);
1362*0d6140beSAndroid Build Coastguard Worker 		} else
1363*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg("Changed ROM decode range to 0x%02x successfully.\n", new);
1364*0d6140beSAndroid Build Coastguard Worker 	}
1365*0d6140beSAndroid Build Coastguard Worker 
1366*0d6140beSAndroid Build Coastguard Worker 	/* Enable 'ROM write' bit. */
1367*0d6140beSAndroid Build Coastguard Worker 	old = pci_read_byte(dev, AMD_ENREG);
1368*0d6140beSAndroid Build Coastguard Worker 	new = old | 0x01;
1369*0d6140beSAndroid Build Coastguard Worker 	if (new == old)
1370*0d6140beSAndroid Build Coastguard Worker 		return 0;
1371*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, AMD_ENREG, new);
1372*0d6140beSAndroid Build Coastguard Worker 
1373*0d6140beSAndroid Build Coastguard Worker 	if (pci_read_byte(dev, AMD_ENREG) != new) {
1374*0d6140beSAndroid Build Coastguard Worker 		msg_pwarn("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
1375*0d6140beSAndroid Build Coastguard Worker 			  AMD_ENREG, new, name);
1376*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_NONFATAL;
1377*0d6140beSAndroid Build Coastguard Worker 	}
1378*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg2("Set ROM enable bit successfully.\n");
1379*0d6140beSAndroid Build Coastguard Worker 
1380*0d6140beSAndroid Build Coastguard Worker 	return 0;
1381*0d6140beSAndroid Build Coastguard Worker }
1382*0d6140beSAndroid Build Coastguard Worker 
enable_flash_amd_768_8111(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1383*0d6140beSAndroid Build Coastguard Worker static int enable_flash_amd_768_8111(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1384*0d6140beSAndroid Build Coastguard Worker {
1385*0d6140beSAndroid Build Coastguard Worker 	/* Enable decoding of 0xFFB00000 to 0xFFFFFFFF (5 MB). */
1386*0d6140beSAndroid Build Coastguard Worker 	max_rom_decode.lpc = 5 * 1024 * 1024;
1387*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_amd_via(cfg, dev, name, 0xC0);
1388*0d6140beSAndroid Build Coastguard Worker }
1389*0d6140beSAndroid Build Coastguard Worker 
enable_flash_vt82c586(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1390*0d6140beSAndroid Build Coastguard Worker static int enable_flash_vt82c586(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1391*0d6140beSAndroid Build Coastguard Worker {
1392*0d6140beSAndroid Build Coastguard Worker 	/* Enable decoding of 0xFFF80000 to 0xFFFFFFFF. (512 kB) */
1393*0d6140beSAndroid Build Coastguard Worker 	max_rom_decode.parallel = 512 * 1024;
1394*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_amd_via(cfg, dev, name, 0xC0);
1395*0d6140beSAndroid Build Coastguard Worker }
1396*0d6140beSAndroid Build Coastguard Worker 
1397*0d6140beSAndroid Build Coastguard Worker /* Works for VT82C686A/B too. */
enable_flash_vt82c596(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1398*0d6140beSAndroid Build Coastguard Worker static int enable_flash_vt82c596(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1399*0d6140beSAndroid Build Coastguard Worker {
1400*0d6140beSAndroid Build Coastguard Worker 	/* Enable decoding of 0xFFF00000 to 0xFFFFFFFF. (1 MB) */
1401*0d6140beSAndroid Build Coastguard Worker 	max_rom_decode.parallel = 1024 * 1024;
1402*0d6140beSAndroid Build Coastguard Worker 	return enable_flash_amd_via(cfg, dev, name, 0xE0);
1403*0d6140beSAndroid Build Coastguard Worker }
1404*0d6140beSAndroid Build Coastguard Worker 
enable_flash_sb600(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1405*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sb600(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1406*0d6140beSAndroid Build Coastguard Worker {
1407*0d6140beSAndroid Build Coastguard Worker 	uint32_t prot;
1408*0d6140beSAndroid Build Coastguard Worker 	uint8_t reg;
1409*0d6140beSAndroid Build Coastguard Worker 	int ret;
1410*0d6140beSAndroid Build Coastguard Worker 
1411*0d6140beSAndroid Build Coastguard Worker 	/* Clear ROM protect 0-3. */
1412*0d6140beSAndroid Build Coastguard Worker 	for (reg = 0x50; reg < 0x60; reg += 4) {
1413*0d6140beSAndroid Build Coastguard Worker 		prot = pci_read_long(dev, reg);
1414*0d6140beSAndroid Build Coastguard Worker 		/* No protection flags for this region?*/
1415*0d6140beSAndroid Build Coastguard Worker 		if ((prot & 0x3) == 0)
1416*0d6140beSAndroid Build Coastguard Worker 			continue;
1417*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("Chipset %s%sprotected flash from 0x%08"PRIx32" to 0x%08"PRIx32", unlocking...",
1418*0d6140beSAndroid Build Coastguard Worker 			  (prot & 0x2) ? "read " : "",
1419*0d6140beSAndroid Build Coastguard Worker 			  (prot & 0x1) ? "write " : "",
1420*0d6140beSAndroid Build Coastguard Worker 			  (prot & 0xfffff800),
1421*0d6140beSAndroid Build Coastguard Worker 			  (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
1422*0d6140beSAndroid Build Coastguard Worker 		prot &= 0xfffffffc;
1423*0d6140beSAndroid Build Coastguard Worker 		rpci_write_byte(dev, reg, prot);
1424*0d6140beSAndroid Build Coastguard Worker 		prot = pci_read_long(dev, reg);
1425*0d6140beSAndroid Build Coastguard Worker 		if ((prot & 0x3) != 0) {
1426*0d6140beSAndroid Build Coastguard Worker 			msg_perr("Disabling %s%sprotection of flash addresses from 0x%08"PRIx32" to 0x%08"PRIx32" failed.\n",
1427*0d6140beSAndroid Build Coastguard Worker 				 (prot & 0x2) ? "read " : "",
1428*0d6140beSAndroid Build Coastguard Worker 				 (prot & 0x1) ? "write " : "",
1429*0d6140beSAndroid Build Coastguard Worker 				 (prot & 0xfffff800),
1430*0d6140beSAndroid Build Coastguard Worker 				 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
1431*0d6140beSAndroid Build Coastguard Worker 			continue;
1432*0d6140beSAndroid Build Coastguard Worker 		}
1433*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("done.\n");
1434*0d6140beSAndroid Build Coastguard Worker 	}
1435*0d6140beSAndroid Build Coastguard Worker 
1436*0d6140beSAndroid Build Coastguard Worker 	internal_buses_supported &= BUS_LPC | BUS_FWH;
1437*0d6140beSAndroid Build Coastguard Worker 
1438*0d6140beSAndroid Build Coastguard Worker 	ret = sb600_probe_spi(cfg, dev);
1439*0d6140beSAndroid Build Coastguard Worker 
1440*0d6140beSAndroid Build Coastguard Worker 	/* Read ROM strap override register. */
1441*0d6140beSAndroid Build Coastguard Worker 	OUTB(0x8f, 0xcd6);
1442*0d6140beSAndroid Build Coastguard Worker 	reg = INB(0xcd7);
1443*0d6140beSAndroid Build Coastguard Worker 	reg &= 0x0e;
1444*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
1445*0d6140beSAndroid Build Coastguard Worker 	if (reg & 0x02) {
1446*0d6140beSAndroid Build Coastguard Worker 		switch ((reg & 0x0c) >> 2) {
1447*0d6140beSAndroid Build Coastguard Worker 		case 0x00:
1448*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg(": LPC");
1449*0d6140beSAndroid Build Coastguard Worker 			break;
1450*0d6140beSAndroid Build Coastguard Worker 		case 0x01:
1451*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg(": PCI");
1452*0d6140beSAndroid Build Coastguard Worker 			break;
1453*0d6140beSAndroid Build Coastguard Worker 		case 0x02:
1454*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg(": FWH");
1455*0d6140beSAndroid Build Coastguard Worker 			break;
1456*0d6140beSAndroid Build Coastguard Worker 		case 0x03:
1457*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg(": SPI");
1458*0d6140beSAndroid Build Coastguard Worker 			break;
1459*0d6140beSAndroid Build Coastguard Worker 		}
1460*0d6140beSAndroid Build Coastguard Worker 	}
1461*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("\n");
1462*0d6140beSAndroid Build Coastguard Worker 
1463*0d6140beSAndroid Build Coastguard Worker 	/* Force enable SPI ROM in SB600 PM register.
1464*0d6140beSAndroid Build Coastguard Worker 	 * If we enable SPI ROM here, we have to disable it after we leave.
1465*0d6140beSAndroid Build Coastguard Worker 	 * But how can we know which ROM we are going to handle? So we have
1466*0d6140beSAndroid Build Coastguard Worker 	 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
1467*0d6140beSAndroid Build Coastguard Worker 	 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
1468*0d6140beSAndroid Build Coastguard Worker 	 * boards with LPC straps, you have to use the code below.
1469*0d6140beSAndroid Build Coastguard Worker 	 */
1470*0d6140beSAndroid Build Coastguard Worker 	/*
1471*0d6140beSAndroid Build Coastguard Worker 	OUTB(0x8f, 0xcd6);
1472*0d6140beSAndroid Build Coastguard Worker 	OUTB(0x0e, 0xcd7);
1473*0d6140beSAndroid Build Coastguard Worker 	*/
1474*0d6140beSAndroid Build Coastguard Worker 
1475*0d6140beSAndroid Build Coastguard Worker 	return ret;
1476*0d6140beSAndroid Build Coastguard Worker }
1477*0d6140beSAndroid Build Coastguard Worker 
1478*0d6140beSAndroid Build Coastguard Worker /* sets bit 0 in 0x6d */
enable_flash_nvidia_common(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1479*0d6140beSAndroid Build Coastguard Worker static int enable_flash_nvidia_common(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1480*0d6140beSAndroid Build Coastguard Worker {
1481*0d6140beSAndroid Build Coastguard Worker 	uint8_t old, new;
1482*0d6140beSAndroid Build Coastguard Worker 
1483*0d6140beSAndroid Build Coastguard Worker 	old = pci_read_byte(dev, 0x6d);
1484*0d6140beSAndroid Build Coastguard Worker 	new = old | 0x01;
1485*0d6140beSAndroid Build Coastguard Worker 	if (new == old)
1486*0d6140beSAndroid Build Coastguard Worker 		return 0;
1487*0d6140beSAndroid Build Coastguard Worker 
1488*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x6d, new);
1489*0d6140beSAndroid Build Coastguard Worker 	if (pci_read_byte(dev, 0x6d) != new) {
1490*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Setting register 0x6d to 0x%02x on %s failed.\n", new, name);
1491*0d6140beSAndroid Build Coastguard Worker 		return 1;
1492*0d6140beSAndroid Build Coastguard Worker 	}
1493*0d6140beSAndroid Build Coastguard Worker 	return 0;
1494*0d6140beSAndroid Build Coastguard Worker }
1495*0d6140beSAndroid Build Coastguard Worker 
enable_flash_nvidia_nforce2(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1496*0d6140beSAndroid Build Coastguard Worker static int enable_flash_nvidia_nforce2(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1497*0d6140beSAndroid Build Coastguard Worker {
1498*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x92, 0);
1499*0d6140beSAndroid Build Coastguard Worker 	if (enable_flash_nvidia_common(cfg, dev, name))
1500*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_NONFATAL;
1501*0d6140beSAndroid Build Coastguard Worker 	else
1502*0d6140beSAndroid Build Coastguard Worker 		return 0;
1503*0d6140beSAndroid Build Coastguard Worker }
1504*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ck804(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1505*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ck804(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1506*0d6140beSAndroid Build Coastguard Worker {
1507*0d6140beSAndroid Build Coastguard Worker 	uint32_t segctrl;
1508*0d6140beSAndroid Build Coastguard Worker 	uint8_t reg, old, new;
1509*0d6140beSAndroid Build Coastguard Worker 	unsigned int err = 0;
1510*0d6140beSAndroid Build Coastguard Worker 
1511*0d6140beSAndroid Build Coastguard Worker 	/* 0x8A is special: it is a single byte and only one nibble is touched. */
1512*0d6140beSAndroid Build Coastguard Worker 	reg = 0x8A;
1513*0d6140beSAndroid Build Coastguard Worker 	segctrl = pci_read_byte(dev, reg);
1514*0d6140beSAndroid Build Coastguard Worker 	if ((segctrl & 0x3) != 0x0) {
1515*0d6140beSAndroid Build Coastguard Worker 		if ((segctrl & 0xC) != 0x0) {
1516*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("Can not unlock existing protection in register 0x%02x.\n", reg);
1517*0d6140beSAndroid Build Coastguard Worker 			err++;
1518*0d6140beSAndroid Build Coastguard Worker 		} else {
1519*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg("Unlocking protection in register 0x%02x... ", reg);
1520*0d6140beSAndroid Build Coastguard Worker 			rpci_write_byte(dev, reg, segctrl & 0xF0);
1521*0d6140beSAndroid Build Coastguard Worker 
1522*0d6140beSAndroid Build Coastguard Worker 			segctrl = pci_read_byte(dev, reg);
1523*0d6140beSAndroid Build Coastguard Worker 			if ((segctrl & 0x3) != 0x0) {
1524*0d6140beSAndroid Build Coastguard Worker 				msg_pinfo("Could not unlock protection in register 0x%02x (new value: 0x%"PRIx32").\n",
1525*0d6140beSAndroid Build Coastguard Worker 					  reg, segctrl);
1526*0d6140beSAndroid Build Coastguard Worker 				err++;
1527*0d6140beSAndroid Build Coastguard Worker 			} else
1528*0d6140beSAndroid Build Coastguard Worker 				msg_pdbg("OK\n");
1529*0d6140beSAndroid Build Coastguard Worker 		}
1530*0d6140beSAndroid Build Coastguard Worker 	}
1531*0d6140beSAndroid Build Coastguard Worker 
1532*0d6140beSAndroid Build Coastguard Worker 	for (reg = 0x8C; reg <= 0x94; reg += 4) {
1533*0d6140beSAndroid Build Coastguard Worker 		segctrl = pci_read_long(dev, reg);
1534*0d6140beSAndroid Build Coastguard Worker 		if ((segctrl & 0x33333333) == 0x00000000) {
1535*0d6140beSAndroid Build Coastguard Worker 			/* reads and writes are unlocked */
1536*0d6140beSAndroid Build Coastguard Worker 			continue;
1537*0d6140beSAndroid Build Coastguard Worker 		}
1538*0d6140beSAndroid Build Coastguard Worker 		if ((segctrl & 0xCCCCCCCC) != 0x00000000) {
1539*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("Can not unlock existing protection in register 0x%02x.\n", reg);
1540*0d6140beSAndroid Build Coastguard Worker 			err++;
1541*0d6140beSAndroid Build Coastguard Worker 			continue;
1542*0d6140beSAndroid Build Coastguard Worker 		}
1543*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("Unlocking protection in register 0x%02x... ", reg);
1544*0d6140beSAndroid Build Coastguard Worker 		rpci_write_long(dev, reg, 0x00000000);
1545*0d6140beSAndroid Build Coastguard Worker 
1546*0d6140beSAndroid Build Coastguard Worker 		segctrl = pci_read_long(dev, reg);
1547*0d6140beSAndroid Build Coastguard Worker 		if ((segctrl & 0x33333333) != 0x00000000) {
1548*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("Could not unlock protection in register 0x%02x (new value: 0x%08"PRIx32").\n",
1549*0d6140beSAndroid Build Coastguard Worker 				  reg, segctrl);
1550*0d6140beSAndroid Build Coastguard Worker 			err++;
1551*0d6140beSAndroid Build Coastguard Worker 		} else
1552*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg("OK\n");
1553*0d6140beSAndroid Build Coastguard Worker 	}
1554*0d6140beSAndroid Build Coastguard Worker 
1555*0d6140beSAndroid Build Coastguard Worker 	if (err > 0) {
1556*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("%d locks could not be disabled, disabling writes (reads may also fail).\n", err);
1557*0d6140beSAndroid Build Coastguard Worker 		programmer_may_write = false;
1558*0d6140beSAndroid Build Coastguard Worker 	}
1559*0d6140beSAndroid Build Coastguard Worker 
1560*0d6140beSAndroid Build Coastguard Worker 	reg = 0x88;
1561*0d6140beSAndroid Build Coastguard Worker 	old = pci_read_byte(dev, reg);
1562*0d6140beSAndroid Build Coastguard Worker 	new = old | 0xC0;
1563*0d6140beSAndroid Build Coastguard Worker 	if (new != old) {
1564*0d6140beSAndroid Build Coastguard Worker 		rpci_write_byte(dev, reg, new);
1565*0d6140beSAndroid Build Coastguard Worker 		if (pci_read_byte(dev, reg) != new) { /* FIXME: share this with other code? */
1566*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("Setting register 0x%02x to 0x%02x on %s failed.\n", reg, new, name);
1567*0d6140beSAndroid Build Coastguard Worker 			err++;
1568*0d6140beSAndroid Build Coastguard Worker 		}
1569*0d6140beSAndroid Build Coastguard Worker 	}
1570*0d6140beSAndroid Build Coastguard Worker 
1571*0d6140beSAndroid Build Coastguard Worker 	if (enable_flash_nvidia_common(cfg, dev, name))
1572*0d6140beSAndroid Build Coastguard Worker 		err++;
1573*0d6140beSAndroid Build Coastguard Worker 
1574*0d6140beSAndroid Build Coastguard Worker 	if (err > 0)
1575*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_NONFATAL;
1576*0d6140beSAndroid Build Coastguard Worker 	else
1577*0d6140beSAndroid Build Coastguard Worker 		return 0;
1578*0d6140beSAndroid Build Coastguard Worker }
1579*0d6140beSAndroid Build Coastguard Worker 
enable_flash_osb4(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1580*0d6140beSAndroid Build Coastguard Worker static int enable_flash_osb4(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1581*0d6140beSAndroid Build Coastguard Worker {
1582*0d6140beSAndroid Build Coastguard Worker 	uint8_t tmp;
1583*0d6140beSAndroid Build Coastguard Worker 
1584*0d6140beSAndroid Build Coastguard Worker 	internal_buses_supported &= BUS_PARALLEL;
1585*0d6140beSAndroid Build Coastguard Worker 
1586*0d6140beSAndroid Build Coastguard Worker 	tmp = INB(0xc06);
1587*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x1;
1588*0d6140beSAndroid Build Coastguard Worker 	OUTB(tmp, 0xc06);
1589*0d6140beSAndroid Build Coastguard Worker 
1590*0d6140beSAndroid Build Coastguard Worker 	tmp = INB(0xc6f);
1591*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x40;
1592*0d6140beSAndroid Build Coastguard Worker 	OUTB(tmp, 0xc6f);
1593*0d6140beSAndroid Build Coastguard Worker 
1594*0d6140beSAndroid Build Coastguard Worker 	return 0;
1595*0d6140beSAndroid Build Coastguard Worker }
1596*0d6140beSAndroid Build Coastguard Worker 
1597*0d6140beSAndroid Build Coastguard Worker /* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
enable_flash_sb400(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1598*0d6140beSAndroid Build Coastguard Worker static int enable_flash_sb400(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1599*0d6140beSAndroid Build Coastguard Worker {
1600*0d6140beSAndroid Build Coastguard Worker 	uint8_t tmp;
1601*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *smbusdev;
1602*0d6140beSAndroid Build Coastguard Worker 
1603*0d6140beSAndroid Build Coastguard Worker 	/* Look for the SMBus device. */
1604*0d6140beSAndroid Build Coastguard Worker 	smbusdev = pcidev_find(0x1002, 0x4372);
1605*0d6140beSAndroid Build Coastguard Worker 
1606*0d6140beSAndroid Build Coastguard Worker 	if (!smbusdev) {
1607*0d6140beSAndroid Build Coastguard Worker 		msg_perr("ERROR: SMBus device not found. Aborting.\n");
1608*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
1609*0d6140beSAndroid Build Coastguard Worker 	}
1610*0d6140beSAndroid Build Coastguard Worker 
1611*0d6140beSAndroid Build Coastguard Worker 	/* Enable some SMBus stuff. */
1612*0d6140beSAndroid Build Coastguard Worker 	tmp = pci_read_byte(smbusdev, 0x79);
1613*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x01;
1614*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(smbusdev, 0x79, tmp);
1615*0d6140beSAndroid Build Coastguard Worker 
1616*0d6140beSAndroid Build Coastguard Worker 	/* Change southbridge. */
1617*0d6140beSAndroid Build Coastguard Worker 	tmp = pci_read_byte(dev, 0x48);
1618*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x21;
1619*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x48, tmp);
1620*0d6140beSAndroid Build Coastguard Worker 
1621*0d6140beSAndroid Build Coastguard Worker 	/* Now become a bit silly. */
1622*0d6140beSAndroid Build Coastguard Worker 	tmp = INB(0xc6f);
1623*0d6140beSAndroid Build Coastguard Worker 	OUTB(tmp, 0xeb);
1624*0d6140beSAndroid Build Coastguard Worker 	OUTB(tmp, 0xeb);
1625*0d6140beSAndroid Build Coastguard Worker 	tmp |= 0x40;
1626*0d6140beSAndroid Build Coastguard Worker 	OUTB(tmp, 0xc6f);
1627*0d6140beSAndroid Build Coastguard Worker 	OUTB(tmp, 0xeb);
1628*0d6140beSAndroid Build Coastguard Worker 	OUTB(tmp, 0xeb);
1629*0d6140beSAndroid Build Coastguard Worker 
1630*0d6140beSAndroid Build Coastguard Worker 	return 0;
1631*0d6140beSAndroid Build Coastguard Worker }
1632*0d6140beSAndroid Build Coastguard Worker 
enable_flash_mcp55(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1633*0d6140beSAndroid Build Coastguard Worker static int enable_flash_mcp55(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1634*0d6140beSAndroid Build Coastguard Worker {
1635*0d6140beSAndroid Build Coastguard Worker 	uint8_t val;
1636*0d6140beSAndroid Build Coastguard Worker 	uint16_t wordval;
1637*0d6140beSAndroid Build Coastguard Worker 
1638*0d6140beSAndroid Build Coastguard Worker 	/* Set the 0-16 MB enable bits. */
1639*0d6140beSAndroid Build Coastguard Worker 	val = pci_read_byte(dev, 0x88);
1640*0d6140beSAndroid Build Coastguard Worker 	val |= 0xff;		/* 256K */
1641*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x88, val);
1642*0d6140beSAndroid Build Coastguard Worker 	val = pci_read_byte(dev, 0x8c);
1643*0d6140beSAndroid Build Coastguard Worker 	val |= 0xff;		/* 1M */
1644*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x8c, val);
1645*0d6140beSAndroid Build Coastguard Worker 	wordval = pci_read_word(dev, 0x90);
1646*0d6140beSAndroid Build Coastguard Worker 	wordval |= 0x7fff;	/* 16M */
1647*0d6140beSAndroid Build Coastguard Worker 	rpci_write_word(dev, 0x90, wordval);
1648*0d6140beSAndroid Build Coastguard Worker 
1649*0d6140beSAndroid Build Coastguard Worker 	if (enable_flash_nvidia_common(cfg, dev, name))
1650*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_NONFATAL;
1651*0d6140beSAndroid Build Coastguard Worker 	else
1652*0d6140beSAndroid Build Coastguard Worker 		return 0;
1653*0d6140beSAndroid Build Coastguard Worker }
1654*0d6140beSAndroid Build Coastguard Worker 
1655*0d6140beSAndroid Build Coastguard Worker /*
1656*0d6140beSAndroid Build Coastguard Worker  * The MCP6x/MCP7x code is based on cleanroom reverse engineering.
1657*0d6140beSAndroid Build Coastguard Worker  * It is assumed that LPC chips need the MCP55 code and SPI chips need the
1658*0d6140beSAndroid Build Coastguard Worker  * code provided in enable_flash_mcp6x_7x_common.
1659*0d6140beSAndroid Build Coastguard Worker  */
enable_flash_mcp6x_7x(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1660*0d6140beSAndroid Build Coastguard Worker static int enable_flash_mcp6x_7x(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1661*0d6140beSAndroid Build Coastguard Worker {
1662*0d6140beSAndroid Build Coastguard Worker 	int ret = 0, want_spi = 0;
1663*0d6140beSAndroid Build Coastguard Worker 	uint8_t val;
1664*0d6140beSAndroid Build Coastguard Worker 
1665*0d6140beSAndroid Build Coastguard Worker 	/* dev is the ISA bridge. No idea what the stuff below does. */
1666*0d6140beSAndroid Build Coastguard Worker 	val = pci_read_byte(dev, 0x8a);
1667*0d6140beSAndroid Build Coastguard Worker 	msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
1668*0d6140beSAndroid Build Coastguard Worker 		 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
1669*0d6140beSAndroid Build Coastguard Worker 
1670*0d6140beSAndroid Build Coastguard Worker 	switch ((val >> 5) & 0x3) {
1671*0d6140beSAndroid Build Coastguard Worker 	case 0x0:
1672*0d6140beSAndroid Build Coastguard Worker 		ret = enable_flash_mcp55(cfg, dev, name);
1673*0d6140beSAndroid Build Coastguard Worker 		internal_buses_supported &= BUS_LPC;
1674*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("Flash bus type is LPC\n");
1675*0d6140beSAndroid Build Coastguard Worker 		break;
1676*0d6140beSAndroid Build Coastguard Worker 	case 0x2:
1677*0d6140beSAndroid Build Coastguard Worker 		want_spi = 1;
1678*0d6140beSAndroid Build Coastguard Worker 		/* SPI is added in mcp6x_spi_init if it works.
1679*0d6140beSAndroid Build Coastguard Worker 		 * Do we really want to disable LPC in this case?
1680*0d6140beSAndroid Build Coastguard Worker 		 */
1681*0d6140beSAndroid Build Coastguard Worker 		internal_buses_supported = BUS_NONE;
1682*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg("Flash bus type is SPI\n");
1683*0d6140beSAndroid Build Coastguard Worker 		break;
1684*0d6140beSAndroid Build Coastguard Worker 	default:
1685*0d6140beSAndroid Build Coastguard Worker 		/* Should not happen. */
1686*0d6140beSAndroid Build Coastguard Worker 		internal_buses_supported = BUS_NONE;
1687*0d6140beSAndroid Build Coastguard Worker 		msg_pwarn("Flash bus type is unknown (none)\n");
1688*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Please send the log files created by \"flashrom -p internal -o logfile\" to\n"
1689*0d6140beSAndroid Build Coastguard Worker 			  "[email protected] with \"your board name: flashrom -V\" as the subject to\n"
1690*0d6140beSAndroid Build Coastguard Worker 			  "help us finish support for your chipset. Thanks.\n");
1691*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_NONFATAL;
1692*0d6140beSAndroid Build Coastguard Worker 	}
1693*0d6140beSAndroid Build Coastguard Worker 
1694*0d6140beSAndroid Build Coastguard Worker 	/* Force enable SPI and disable LPC? Not a good idea. */
1695*0d6140beSAndroid Build Coastguard Worker #if 0
1696*0d6140beSAndroid Build Coastguard Worker 	val |= (1 << 6);
1697*0d6140beSAndroid Build Coastguard Worker 	val &= ~(1 << 5);
1698*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x8a, val);
1699*0d6140beSAndroid Build Coastguard Worker #endif
1700*0d6140beSAndroid Build Coastguard Worker 
1701*0d6140beSAndroid Build Coastguard Worker 	if (mcp6x_spi_init(want_spi))
1702*0d6140beSAndroid Build Coastguard Worker 		ret = 1;
1703*0d6140beSAndroid Build Coastguard Worker 
1704*0d6140beSAndroid Build Coastguard Worker 	/* Suppress unknown laptop warning if we booted from SPI. */
1705*0d6140beSAndroid Build Coastguard Worker 	if (!ret && want_spi)
1706*0d6140beSAndroid Build Coastguard Worker 		cfg->bcfg->laptop_ok = true;
1707*0d6140beSAndroid Build Coastguard Worker 
1708*0d6140beSAndroid Build Coastguard Worker 	return ret;
1709*0d6140beSAndroid Build Coastguard Worker }
1710*0d6140beSAndroid Build Coastguard Worker 
enable_flash_ht1000(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1711*0d6140beSAndroid Build Coastguard Worker static int enable_flash_ht1000(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1712*0d6140beSAndroid Build Coastguard Worker {
1713*0d6140beSAndroid Build Coastguard Worker 	uint8_t val;
1714*0d6140beSAndroid Build Coastguard Worker 
1715*0d6140beSAndroid Build Coastguard Worker 	/* Set the 4MB enable bit. */
1716*0d6140beSAndroid Build Coastguard Worker 	val = pci_read_byte(dev, 0x41);
1717*0d6140beSAndroid Build Coastguard Worker 	val |= 0x0e;
1718*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x41, val);
1719*0d6140beSAndroid Build Coastguard Worker 
1720*0d6140beSAndroid Build Coastguard Worker 	val = pci_read_byte(dev, 0x43);
1721*0d6140beSAndroid Build Coastguard Worker 	val |= (1 << 4);
1722*0d6140beSAndroid Build Coastguard Worker 	rpci_write_byte(dev, 0x43, val);
1723*0d6140beSAndroid Build Coastguard Worker 
1724*0d6140beSAndroid Build Coastguard Worker 	return 0;
1725*0d6140beSAndroid Build Coastguard Worker }
1726*0d6140beSAndroid Build Coastguard Worker 
1727*0d6140beSAndroid Build Coastguard Worker /*
1728*0d6140beSAndroid Build Coastguard Worker  * Usually on the x86 architectures (and on other PC-like platforms like some
1729*0d6140beSAndroid Build Coastguard Worker  * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1730*0d6140beSAndroid Build Coastguard Worker  * Elan SC520 only a small piece of the system flash is mapped there, but the
1731*0d6140beSAndroid Build Coastguard Worker  * complete flash is mapped somewhere below 1G. The position can be determined
1732*0d6140beSAndroid Build Coastguard Worker  * by the BOOTCS PAR register.
1733*0d6140beSAndroid Build Coastguard Worker  */
get_flashbase_sc520(const struct programmer_cfg * cfg,struct pci_dev * dev,const char * name)1734*0d6140beSAndroid Build Coastguard Worker static int get_flashbase_sc520(const struct programmer_cfg *cfg, struct pci_dev *dev, const char *name)
1735*0d6140beSAndroid Build Coastguard Worker {
1736*0d6140beSAndroid Build Coastguard Worker 	int i, bootcs_found = 0;
1737*0d6140beSAndroid Build Coastguard Worker 	uint32_t parx = 0;
1738*0d6140beSAndroid Build Coastguard Worker 	void *mmcr;
1739*0d6140beSAndroid Build Coastguard Worker 
1740*0d6140beSAndroid Build Coastguard Worker 	/* 1. Map MMCR */
1741*0d6140beSAndroid Build Coastguard Worker 	mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
1742*0d6140beSAndroid Build Coastguard Worker 	if (mmcr == ERROR_PTR)
1743*0d6140beSAndroid Build Coastguard Worker 		return ERROR_FLASHROM_FATAL;
1744*0d6140beSAndroid Build Coastguard Worker 
1745*0d6140beSAndroid Build Coastguard Worker 	/* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1746*0d6140beSAndroid Build Coastguard Worker 	 *    BOOTCS region (PARx[31:29] = 100b)e
1747*0d6140beSAndroid Build Coastguard Worker 	 */
1748*0d6140beSAndroid Build Coastguard Worker 	for (i = 0x88; i <= 0xc4; i += 4) {
1749*0d6140beSAndroid Build Coastguard Worker 		parx = mmio_readl(mmcr + i);
1750*0d6140beSAndroid Build Coastguard Worker 		if ((parx >> 29) == 4) {
1751*0d6140beSAndroid Build Coastguard Worker 			bootcs_found = 1;
1752*0d6140beSAndroid Build Coastguard Worker 			break; /* BOOTCS found */
1753*0d6140beSAndroid Build Coastguard Worker 		}
1754*0d6140beSAndroid Build Coastguard Worker 	}
1755*0d6140beSAndroid Build Coastguard Worker 
1756*0d6140beSAndroid Build Coastguard Worker 	/* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1757*0d6140beSAndroid Build Coastguard Worker 	 *    PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1758*0d6140beSAndroid Build Coastguard Worker 	 */
1759*0d6140beSAndroid Build Coastguard Worker 	if (bootcs_found) {
1760*0d6140beSAndroid Build Coastguard Worker 		if (parx & (1 << 25)) {
1761*0d6140beSAndroid Build Coastguard Worker 			parx &= (1 << 14) - 1; /* Mask [13:0] */
1762*0d6140beSAndroid Build Coastguard Worker 			flashbase = parx << 16;
1763*0d6140beSAndroid Build Coastguard Worker 		} else {
1764*0d6140beSAndroid Build Coastguard Worker 			parx &= (1 << 18) - 1; /* Mask [17:0] */
1765*0d6140beSAndroid Build Coastguard Worker 			flashbase = parx << 12;
1766*0d6140beSAndroid Build Coastguard Worker 		}
1767*0d6140beSAndroid Build Coastguard Worker 	} else {
1768*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. "
1769*0d6140beSAndroid Build Coastguard Worker 			  "Assuming flash at 4G.\n");
1770*0d6140beSAndroid Build Coastguard Worker 	}
1771*0d6140beSAndroid Build Coastguard Worker 
1772*0d6140beSAndroid Build Coastguard Worker 	/* 4. Clean up */
1773*0d6140beSAndroid Build Coastguard Worker 	physunmap(mmcr, getpagesize());
1774*0d6140beSAndroid Build Coastguard Worker 	return 0;
1775*0d6140beSAndroid Build Coastguard Worker }
1776*0d6140beSAndroid Build Coastguard Worker 
1777*0d6140beSAndroid Build Coastguard Worker #endif
1778*0d6140beSAndroid Build Coastguard Worker 
1779*0d6140beSAndroid Build Coastguard Worker #define B_P	(BUS_PARALLEL)
1780*0d6140beSAndroid Build Coastguard Worker #define B_PFL	(BUS_NONSPI)
1781*0d6140beSAndroid Build Coastguard Worker #define B_PFLS	(BUS_NONSPI | BUS_SPI)
1782*0d6140beSAndroid Build Coastguard Worker #define B_FL	(BUS_FWH | BUS_LPC)
1783*0d6140beSAndroid Build Coastguard Worker #define B_FLS	(BUS_FWH | BUS_LPC | BUS_SPI)
1784*0d6140beSAndroid Build Coastguard Worker #define B_FS	(BUS_FWH | BUS_SPI)
1785*0d6140beSAndroid Build Coastguard Worker #define B_L	(BUS_LPC)
1786*0d6140beSAndroid Build Coastguard Worker #define B_LS	(BUS_LPC | BUS_SPI)
1787*0d6140beSAndroid Build Coastguard Worker #define B_S	(BUS_SPI)
1788*0d6140beSAndroid Build Coastguard Worker 
1789*0d6140beSAndroid Build Coastguard Worker /* Please keep this list numerically sorted by vendor/device ID. */
1790*0d6140beSAndroid Build Coastguard Worker const struct penable chipset_enables[] = {
1791*0d6140beSAndroid Build Coastguard Worker #if defined(__i386__) || defined(__x86_64__)
1792*0d6140beSAndroid Build Coastguard Worker 	{0x1002, 0x4377, B_PFL,  OK,  "ATI", "SB400",				enable_flash_sb400},
1793*0d6140beSAndroid Build Coastguard Worker 	{0x1002, 0x438d, B_FLS,  OK,  "AMD", "SB600",				enable_flash_sb600},
1794*0d6140beSAndroid Build Coastguard Worker 	{0x1002, 0x439d, B_FLS,  OK,  "AMD", "SB7x0/SB8x0/SB9x0",		enable_flash_sb600},
1795*0d6140beSAndroid Build Coastguard Worker 	{0x100b, 0x0510, B_PFL,  NT,  "AMD", "SC1100",				enable_flash_sc1100},
1796*0d6140beSAndroid Build Coastguard Worker 	{0x1022, 0x2080, B_PFL,  OK,  "AMD", "CS5536",				enable_flash_cs5536},
1797*0d6140beSAndroid Build Coastguard Worker 	{0x1022, 0x2090, B_PFL,  OK,  "AMD", "CS5536",				enable_flash_cs5536},
1798*0d6140beSAndroid Build Coastguard Worker 	{0x1022, 0x3000, B_PFL,  OK,  "AMD", "Elan SC520",			get_flashbase_sc520},
1799*0d6140beSAndroid Build Coastguard Worker 	{0x1022, 0x7440, B_PFL,  OK,  "AMD", "AMD-768",				enable_flash_amd_768_8111},
1800*0d6140beSAndroid Build Coastguard Worker 	{0x1022, 0x7468, B_PFL,  OK,  "AMD", "AMD-8111",			enable_flash_amd_768_8111},
1801*0d6140beSAndroid Build Coastguard Worker 	{0x1022, 0x780e, B_FLS,  OK,  "AMD", "FCH",				enable_flash_sb600},
1802*0d6140beSAndroid Build Coastguard Worker 	{0x1022, 0x790e, B_FLS,  OK,  "AMD", "FP4",				enable_flash_sb600},
1803*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0406, B_PFL,  NT,  "SiS", "501/5101/5501",			enable_flash_sis501},
1804*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0496, B_PFL,  NT,  "SiS", "85C496+497",			enable_flash_sis85c496},
1805*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0530, B_PFL,  OK,  "SiS", "530",				enable_flash_sis530},
1806*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0540, B_PFL,  NT,  "SiS", "540",				enable_flash_sis540},
1807*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0620, B_PFL,  NT,  "SiS", "620",				enable_flash_sis530},
1808*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0630, B_PFL,  OK,  "SiS", "630",				enable_flash_sis540},
1809*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0635, B_PFL,  NT,  "SiS", "635",				enable_flash_sis540},
1810*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0640, B_PFL,  NT,  "SiS", "640",				enable_flash_sis540},
1811*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0645, B_PFL,  NT,  "SiS", "645",				enable_flash_sis540},
1812*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0646, B_PFL,  OK,  "SiS", "645DX",				enable_flash_sis540},
1813*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0648, B_PFL,  OK,  "SiS", "648",				enable_flash_sis540},
1814*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0650, B_PFL,  OK,  "SiS", "650",				enable_flash_sis540},
1815*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0651, B_PFL,  OK,  "SiS", "651",				enable_flash_sis540},
1816*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0655, B_PFL,  NT,  "SiS", "655",				enable_flash_sis540},
1817*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0661, B_PFL,  OK,  "SiS", "661",				enable_flash_sis540},
1818*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0730, B_PFL,  OK,  "SiS", "730",				enable_flash_sis540},
1819*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0733, B_PFL,  NT,  "SiS", "733",				enable_flash_sis540},
1820*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0735, B_PFL,  OK,  "SiS", "735",				enable_flash_sis540},
1821*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0740, B_PFL,  NT,  "SiS", "740",				enable_flash_sis540},
1822*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0741, B_PFL,  OK,  "SiS", "741",				enable_flash_sis540},
1823*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0745, B_PFL,  OK,  "SiS", "745",				enable_flash_sis540},
1824*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0746, B_PFL,  NT,  "SiS", "746",				enable_flash_sis540},
1825*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0748, B_PFL,  NT,  "SiS", "748",				enable_flash_sis540},
1826*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x0755, B_PFL,  OK,  "SiS", "755",				enable_flash_sis540},
1827*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x5511, B_PFL,  NT,  "SiS", "5511",				enable_flash_sis5511},
1828*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x5571, B_PFL,  NT,  "SiS", "5571",				enable_flash_sis530},
1829*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x5591, B_PFL,  NT,  "SiS", "5591/5592",			enable_flash_sis530},
1830*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x5596, B_PFL,  NT,  "SiS", "5596",				enable_flash_sis5511},
1831*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x5597, B_PFL,  NT,  "SiS", "5597/5598/5581/5120",		enable_flash_sis530},
1832*0d6140beSAndroid Build Coastguard Worker 	{0x1039, 0x5600, B_PFL,  NT,  "SiS", "600",				enable_flash_sis530},
1833*0d6140beSAndroid Build Coastguard Worker 	{0x1078, 0x0100, B_P,    OK,  "AMD", "CS5530(A)",			enable_flash_cs5530},
1834*0d6140beSAndroid Build Coastguard Worker 	{0x10b9, 0x1533, B_PFL,  OK,  "ALi", "M1533",				enable_flash_ali_m1533},
1835*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0030, B_PFL,  OK,  "NVIDIA", "nForce4/MCP4",			enable_flash_nvidia_nforce2},
1836*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0050, B_PFL,  OK,  "NVIDIA", "CK804",			enable_flash_ck804}, /* LPC */
1837*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0051, B_PFL,  OK,  "NVIDIA", "CK804",			enable_flash_ck804}, /* Pro */
1838*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0060, B_PFL,  OK,  "NVIDIA", "NForce2",			enable_flash_nvidia_nforce2},
1839*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x00e0, B_PFL,  OK,  "NVIDIA", "NForce3",			enable_flash_nvidia_nforce2},
1840*0d6140beSAndroid Build Coastguard Worker 	/* Slave, should not be here, to fix known bug for A01. */
1841*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x00d3, B_PFL,  OK,  "NVIDIA", "CK804",			enable_flash_ck804},
1842*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0260, B_PFL,  OK,  "NVIDIA", "MCP51",			enable_flash_ck804},
1843*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0261, B_PFL,  OK,  "NVIDIA", "MCP51",			enable_flash_ck804},
1844*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0262, B_PFL,  NT,  "NVIDIA", "MCP51",			enable_flash_ck804},
1845*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0263, B_PFL,  NT,  "NVIDIA", "MCP51",			enable_flash_ck804},
1846*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0360, B_L,    OK,  "NVIDIA", "MCP55",			enable_flash_mcp55}, /* M57SLI*/
1847*0d6140beSAndroid Build Coastguard Worker 	/* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1848*0d6140beSAndroid Build Coastguard Worker 	 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1849*0d6140beSAndroid Build Coastguard Worker 	 * Until we have PCI device class matching or some fallback mechanism,
1850*0d6140beSAndroid Build Coastguard Worker 	 * this is needed to get flashrom working on Tyan S2915 and maybe other
1851*0d6140beSAndroid Build Coastguard Worker 	 * dual-MCP55 boards.
1852*0d6140beSAndroid Build Coastguard Worker 	 */
1853*0d6140beSAndroid Build Coastguard Worker #if 0
1854*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0361, B_L,    NT,  "NVIDIA", "MCP55",			enable_flash_mcp55}, /* LPC */
1855*0d6140beSAndroid Build Coastguard Worker #endif
1856*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0362, B_L,    OK,  "NVIDIA", "MCP55",			enable_flash_mcp55}, /* LPC */
1857*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0363, B_L,    OK,  "NVIDIA", "MCP55",			enable_flash_mcp55}, /* LPC */
1858*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0364, B_L,    OK,  "NVIDIA", "MCP55",			enable_flash_mcp55}, /* LPC */
1859*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0365, B_L,    OK,  "NVIDIA", "MCP55",			enable_flash_mcp55}, /* LPC */
1860*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0366, B_L,    OK,  "NVIDIA", "MCP55",			enable_flash_mcp55}, /* LPC */
1861*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0367, B_L,    OK,  "NVIDIA", "MCP55",			enable_flash_mcp55}, /* Pro */
1862*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x03e0, B_LS,   OK,  "NVIDIA", "MCP61",			enable_flash_mcp6x_7x},
1863*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x03e1, B_LS,   OK,  "NVIDIA", "MCP61",			enable_flash_mcp6x_7x},
1864*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x03e3, B_LS,   NT,  "NVIDIA", "MCP61",			enable_flash_mcp6x_7x},
1865*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0440, B_LS,   NT,  "NVIDIA", "MCP65",			enable_flash_mcp6x_7x},
1866*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0441, B_LS,   NT,  "NVIDIA", "MCP65",			enable_flash_mcp6x_7x},
1867*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0442, B_LS,   NT,  "NVIDIA", "MCP65",			enable_flash_mcp6x_7x},
1868*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0443, B_LS,   NT,  "NVIDIA", "MCP65",			enable_flash_mcp6x_7x},
1869*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0548, B_LS,   OK,  "NVIDIA", "MCP67",			enable_flash_mcp6x_7x},
1870*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x075c, B_LS,   OK,  "NVIDIA", "MCP78S",			enable_flash_mcp6x_7x},
1871*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x075d, B_LS,   OK,  "NVIDIA", "MCP78S",			enable_flash_mcp6x_7x},
1872*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x07d7, B_LS,   OK,  "NVIDIA", "MCP73",			enable_flash_mcp6x_7x},
1873*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0aac, B_LS,   OK,  "NVIDIA", "MCP79",			enable_flash_mcp6x_7x},
1874*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0aad, B_LS,   NT,  "NVIDIA", "MCP79",			enable_flash_mcp6x_7x},
1875*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0aae, B_LS,   NT,  "NVIDIA", "MCP79",			enable_flash_mcp6x_7x},
1876*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0aaf, B_LS,   NT,  "NVIDIA", "MCP79",			enable_flash_mcp6x_7x},
1877*0d6140beSAndroid Build Coastguard Worker 	{0x10de, 0x0d80, B_LS,   NT,  "NVIDIA", "MCP89",			enable_flash_mcp6x_7x},
1878*0d6140beSAndroid Build Coastguard Worker 	/* VIA northbridges */
1879*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x0585, B_PFLS, NT,  "VIA", "VT82C585VPX",			via_no_byte_merge},
1880*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x0595, B_PFLS, NT,  "VIA", "VT82C595",			via_no_byte_merge},
1881*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x0597, B_PFLS, NT,  "VIA", "VT82C597",			via_no_byte_merge},
1882*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x0601, B_PFLS, NT,  "VIA", "VT8601/VT8601A",			via_no_byte_merge},
1883*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x0691, B_PFLS, OK,  "VIA", "VT82C69x",			via_no_byte_merge},
1884*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x8601, B_PFLS, NT,  "VIA", "VT8601T",				via_no_byte_merge},
1885*0d6140beSAndroid Build Coastguard Worker 	/* VIA southbridges */
1886*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x0586, B_PFL,  OK,  "VIA", "VT82C586A/B",			enable_flash_vt82c586},
1887*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x0596, B_PFL,  OK,  "VIA", "VT82C596",			enable_flash_vt82c596},
1888*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x0686, B_PFL,  OK,  "VIA", "VT82C686A/B",			enable_flash_vt82c596},
1889*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x3074, B_FL,   OK,  "VIA", "VT8233",				enable_flash_vt823x},
1890*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x3147, B_FL,   OK,  "VIA", "VT8233A",				enable_flash_vt823x},
1891*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x3177, B_FL,   OK,  "VIA", "VT8235",				enable_flash_vt823x},
1892*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x3227, B_FL,   OK,  "VIA", "VT8237(R)",			enable_flash_vt823x},
1893*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x3287, B_FL,   OK,  "VIA", "VT8251",				enable_flash_vt823x},
1894*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x3337, B_FL,   OK,  "VIA", "VT8237A",				enable_flash_vt823x},
1895*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x3372, B_LS,   OK,  "VIA", "VT8237S",				enable_flash_vt8237s_spi},
1896*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x8231, B_FL,   NT,  "VIA", "VT8231",				enable_flash_vt823x},
1897*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x8324, B_FL,   OK,  "VIA", "CX700",				enable_flash_vt823x},
1898*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x8353, B_FLS,  NT,  "VIA", "VX800/VX820",			enable_flash_vt_vx},
1899*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x8409, B_FLS,  OK,  "VIA", "VX855/VX875",			enable_flash_vt_vx},
1900*0d6140beSAndroid Build Coastguard Worker 	{0x1106, 0x8410, B_FLS,  OK,  "VIA", "VX900",				enable_flash_vt_vx},
1901*0d6140beSAndroid Build Coastguard Worker 	{0x1166, 0x0200, B_P,    OK,  "Broadcom", "OSB4",			enable_flash_osb4},
1902*0d6140beSAndroid Build Coastguard Worker 	{0x1166, 0x0205, B_PFL,  OK,  "Broadcom", "HT-1000",			enable_flash_ht1000},
1903*0d6140beSAndroid Build Coastguard Worker 	{0x17f3, 0x6030, B_PFL,  OK,  "RDC", "R8610/R3210",			enable_flash_rdc_r8610},
1904*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0c60, B_FS,   NT,  "Intel", "S12x0",				enable_flash_s12x0},
1905*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0f1c, B_FS,   OK,  "Intel", "Bay Trail",			enable_flash_silvermont},
1906*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0f1d, B_FS,   NT,  "Intel", "Bay Trail",			enable_flash_silvermont},
1907*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0f1e, B_FS,   NT,  "Intel", "Bay Trail",			enable_flash_silvermont},
1908*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0f1f, B_FS,   NT,  "Intel", "Bay Trail",			enable_flash_silvermont},
1909*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x122e, B_P,    OK,  "Intel", "PIIX",				enable_flash_piix4},
1910*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1234, B_P,    NT,  "Intel", "MPIIX",				enable_flash_piix4},
1911*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c44, B_FS,   DEP, "Intel", "Z68",				enable_flash_pch6},
1912*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c46, B_FS,   DEP, "Intel", "P67",				enable_flash_pch6},
1913*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c47, B_FS,   NT,  "Intel", "UM67",				enable_flash_pch6},
1914*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c49, B_FS,   DEP, "Intel", "HM65",				enable_flash_pch6},
1915*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c4a, B_FS,   DEP, "Intel", "H67",				enable_flash_pch6},
1916*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c4b, B_FS,   NT,  "Intel", "HM67",				enable_flash_pch6},
1917*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c4c, B_FS,   NT,  "Intel", "Q65",				enable_flash_pch6},
1918*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c4d, B_FS,   DEP, "Intel", "QS67",				enable_flash_pch6},
1919*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c4e, B_FS,   DEP, "Intel", "Q67",				enable_flash_pch6},
1920*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c4f, B_FS,   DEP, "Intel", "QM67",				enable_flash_pch6},
1921*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c50, B_FS,   NT,  "Intel", "B65",				enable_flash_pch6},
1922*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c52, B_FS,   NT,  "Intel", "C202",				enable_flash_pch6},
1923*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c54, B_FS,   DEP, "Intel", "C204",				enable_flash_pch6},
1924*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c56, B_FS,   NT,  "Intel", "C206",				enable_flash_pch6},
1925*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1c5c, B_FS,   DEP, "Intel", "H61",				enable_flash_pch6},
1926*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1d40, B_FS,   DEP, "Intel", "C60x/X79",			enable_flash_pch6},
1927*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1d41, B_FS,   DEP, "Intel", "C60x/X79",			enable_flash_pch6},
1928*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e41, B_FS,   DEP, "Intel", "Desktop Sample",		enable_flash_pch7},
1929*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e42, B_FS,   DEP, "Intel", "Mobile Sample",			enable_flash_pch7},
1930*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e43, B_FS,   DEP, "Intel", "SFF Sample",			enable_flash_pch7},
1931*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e44, B_FS,   DEP, "Intel", "Z77",				enable_flash_pch7},
1932*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e46, B_FS,   NT,  "Intel", "Z75",				enable_flash_pch7},
1933*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e47, B_FS,   DEP, "Intel", "Q77",				enable_flash_pch7},
1934*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e48, B_FS,   DEP, "Intel", "Q75",				enable_flash_pch7},
1935*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e49, B_FS,   DEP, "Intel", "B75",				enable_flash_pch7},
1936*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e4a, B_FS,   DEP, "Intel", "H77",				enable_flash_pch7},
1937*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e53, B_FS,   DEP, "Intel", "C216",				enable_flash_pch7},
1938*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e55, B_FS,   DEP, "Intel", "QM77",				enable_flash_pch7},
1939*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e56, B_FS,   DEP, "Intel", "QS77",				enable_flash_pch7},
1940*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e57, B_FS,   DEP, "Intel", "HM77",				enable_flash_pch7},
1941*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e58, B_FS,   NT,  "Intel", "UM77",				enable_flash_pch7},
1942*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e59, B_FS,   DEP, "Intel", "HM76",				enable_flash_pch7},
1943*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e5d, B_FS,   DEP, "Intel", "HM75",				enable_flash_pch7},
1944*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e5e, B_FS,   NT,  "Intel", "HM70",				enable_flash_pch7},
1945*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1e5f, B_FS,   DEP, "Intel", "NM70",				enable_flash_pch7},
1946*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1f38, B_FS,   DEP, "Intel", "Avoton/Rangeley",		enable_flash_silvermont},
1947*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1f39, B_FS,   NT,  "Intel", "Avoton/Rangeley",		enable_flash_silvermont},
1948*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1f3a, B_FS,   NT,  "Intel", "Avoton/Rangeley",		enable_flash_silvermont},
1949*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1f3b, B_FS,   NT,  "Intel", "Avoton/Rangeley",		enable_flash_silvermont},
1950*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x229c, B_FS,   OK,  "Intel", "Braswell",			enable_flash_silvermont},
1951*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2310, B_FS,   NT,  "Intel", "DH89xxCC (Cave Creek)",		enable_flash_pch7},
1952*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2390, B_FS,   NT,  "Intel", "Coleto Creek",			enable_flash_pch7},
1953*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2410, B_FL,   OK,  "Intel", "ICH",				enable_flash_ich0},
1954*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2420, B_FL,   OK,  "Intel", "ICH0",				enable_flash_ich0},
1955*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2440, B_FL,   OK,  "Intel", "ICH2",				enable_flash_ich2345},
1956*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x244c, B_FL,   OK,  "Intel", "ICH2-M",			enable_flash_ich2345},
1957*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2450, B_FL,   NT,  "Intel", "C-ICH",				enable_flash_ich2345},
1958*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2480, B_FL,   OK,  "Intel", "ICH3-S",			enable_flash_ich2345},
1959*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x248c, B_FL,   OK,  "Intel", "ICH3-M",			enable_flash_ich2345},
1960*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x24c0, B_FL,   OK,  "Intel", "ICH4/ICH4-L",			enable_flash_ich2345},
1961*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x24cc, B_FL,   OK,  "Intel", "ICH4-M",			enable_flash_ich2345},
1962*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x24d0, B_FL,   OK,  "Intel", "ICH5/ICH5R",			enable_flash_ich2345},
1963*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x25a1, B_FL,   OK,  "Intel", "6300ESB",			enable_flash_ich2345},
1964*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2640, B_FL,   OK,  "Intel", "ICH6/ICH6R",			enable_flash_ich6},
1965*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2641, B_FL,   OK,  "Intel", "ICH6-M",			enable_flash_ich6},
1966*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2642, B_FL,   NT,  "Intel", "ICH6W/ICH6RW",			enable_flash_ich6},
1967*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2670, B_FL,   OK,  "Intel", "631xESB/632xESB/3100",		enable_flash_ich6},
1968*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x27b0, B_FS,   OK,  "Intel", "ICH7DH",			enable_flash_ich7},
1969*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x27b8, B_FS,   OK,  "Intel", "ICH7/ICH7R",			enable_flash_ich7},
1970*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x27b9, B_FS,   OK,  "Intel", "ICH7M",				enable_flash_ich7},
1971*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x27bc, B_FS,   OK,  "Intel", "NM10",				enable_flash_ich7},
1972*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x27bd, B_FS,   OK,  "Intel", "ICH7MDH",			enable_flash_ich7},
1973*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2810, B_FS,   DEP, "Intel", "ICH8/ICH8R",			enable_flash_ich8},
1974*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2811, B_FS,   DEP, "Intel", "ICH8M-E",			enable_flash_ich8},
1975*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2812, B_FS,   DEP, "Intel", "ICH8DH",			enable_flash_ich8},
1976*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2814, B_FS,   DEP, "Intel", "ICH8DO",			enable_flash_ich8},
1977*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2815, B_FS,   DEP, "Intel", "ICH8M",				enable_flash_ich8},
1978*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2910, B_FS,   DEP, "Intel", "ICH9 Eng. Sample",		enable_flash_ich9},
1979*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2912, B_FS,   DEP, "Intel", "ICH9DH",			enable_flash_ich9},
1980*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2914, B_FS,   DEP, "Intel", "ICH9DO",			enable_flash_ich9},
1981*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2916, B_FS,   DEP, "Intel", "ICH9R",				enable_flash_ich9},
1982*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2917, B_FS,   DEP, "Intel", "ICH9M-E",			enable_flash_ich9},
1983*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2918, B_FS,   DEP, "Intel", "ICH9",				enable_flash_ich9},
1984*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x2919, B_FS,   DEP, "Intel", "ICH9M",				enable_flash_ich9},
1985*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3a10, B_FS,   NT,  "Intel", "ICH10R Eng. Sample",		enable_flash_ich10},
1986*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3a14, B_FS,   DEP, "Intel", "ICH10DO",			enable_flash_ich10},
1987*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3a16, B_FS,   DEP, "Intel", "ICH10R",			enable_flash_ich10},
1988*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3a18, B_FS,   DEP, "Intel", "ICH10",				enable_flash_ich10},
1989*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3a1a, B_FS,   DEP, "Intel", "ICH10D",			enable_flash_ich10},
1990*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3a1e, B_FS,   NT,  "Intel", "ICH10 Eng. Sample",		enable_flash_ich10},
1991*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b00, B_FS,   NT,  "Intel", "3400 Desktop",			enable_flash_pch5},
1992*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b01, B_FS,   NT,  "Intel", "3400 Mobile",			enable_flash_pch5},
1993*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b02, B_FS,   NT,  "Intel", "P55",				enable_flash_pch5},
1994*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b03, B_FS,   DEP, "Intel", "PM55",				enable_flash_pch5},
1995*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b06, B_FS,   DEP, "Intel", "H55",				enable_flash_pch5},
1996*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b07, B_FS,   DEP, "Intel", "QM57",				enable_flash_pch5},
1997*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b08, B_FS,   NT,  "Intel", "H57",				enable_flash_pch5},
1998*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b09, B_FS,   DEP, "Intel", "HM55",				enable_flash_pch5},
1999*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b0a, B_FS,   NT,  "Intel", "Q57",				enable_flash_pch5},
2000*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b0b, B_FS,   NT,  "Intel", "HM57",				enable_flash_pch5},
2001*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b0d, B_FS,   NT,  "Intel", "3400 Mobile SFF",		enable_flash_pch5},
2002*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b0e, B_FS,   NT,  "Intel", "B55",				enable_flash_pch5},
2003*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b0f, B_FS,   DEP, "Intel", "QS57",				enable_flash_pch5},
2004*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b12, B_FS,   NT,  "Intel", "3400",				enable_flash_pch5},
2005*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b14, B_FS,   DEP, "Intel", "3420",				enable_flash_pch5},
2006*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b16, B_FS,   NT,  "Intel", "3450",				enable_flash_pch5},
2007*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3b1e, B_FS,   NT,  "Intel", "B55",				enable_flash_pch5},
2008*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x5031, B_FS,   OK,  "Intel", "EP80579",			enable_flash_ich7},
2009*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7000, B_P,    OK,  "Intel", "PIIX3",				enable_flash_piix4},
2010*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7110, B_P,    OK,  "Intel", "PIIX4/4E/4M",			enable_flash_piix4},
2011*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7198, B_P,    OK,  "Intel", "440MX",				enable_flash_piix4},
2012*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8119, B_FL,   OK,  "Intel", "SCH Poulsbo",			enable_flash_poulsbo},
2013*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8186, B_FS,   OK,  "Intel", "Atom E6xx(T) (Tunnel Creek)",	enable_flash_tunnelcreek},
2014*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c40, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2015*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c41, B_FS,   NT,  "Intel", "Lynx Point Mobile Eng. Sample",	enable_flash_pch8},
2016*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c42, B_FS,   NT,  "Intel", "Lynx Point Desktop Eng. Sample",enable_flash_pch8},
2017*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c43, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2018*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c44, B_FS,   DEP, "Intel", "Z87",				enable_flash_pch8},
2019*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c45, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2020*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c46, B_FS,   NT,  "Intel", "Z85",				enable_flash_pch8},
2021*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c47, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2022*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c48, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2023*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c49, B_FS,   NT,  "Intel", "HM86",				enable_flash_pch8},
2024*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c4a, B_FS,   DEP, "Intel", "H87",				enable_flash_pch8},
2025*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c4b, B_FS,   DEP, "Intel", "HM87",				enable_flash_pch8},
2026*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c4c, B_FS,   NT,  "Intel", "Q85",				enable_flash_pch8},
2027*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c4d, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2028*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c4e, B_FS,   NT,  "Intel", "Q87",				enable_flash_pch8},
2029*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c4f, B_FS,   NT,  "Intel", "QM87",				enable_flash_pch8},
2030*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c50, B_FS,   DEP, "Intel", "B85",				enable_flash_pch8},
2031*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c51, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2032*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c52, B_FS,   NT,  "Intel", "C222",				enable_flash_pch8},
2033*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c53, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2034*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c54, B_FS,   DEP, "Intel", "C224",				enable_flash_pch8},
2035*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c55, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2036*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c56, B_FS,   NT,  "Intel", "C226",				enable_flash_pch8},
2037*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c57, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2038*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c58, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2039*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c59, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2040*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c5a, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2041*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c5b, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2042*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c5c, B_FS,   DEP, "Intel", "H81",				enable_flash_pch8},
2043*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c5d, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2044*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c5e, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2045*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8c5f, B_FS,   NT,  "Intel", "Lynx Point",			enable_flash_pch8},
2046*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8cc1, B_FS,   NT,  "Intel", "9 Series",			enable_flash_pch9},
2047*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8cc2, B_FS,   NT,  "Intel", "9 Series Engineering Sample",	enable_flash_pch9},
2048*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8cc3, B_FS,   NT,  "Intel", "9 Series",			enable_flash_pch9},
2049*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8cc4, B_FS,   DEP, "Intel", "Z97",				enable_flash_pch9},
2050*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8cc6, B_FS,   DEP,  "Intel", "H97",				enable_flash_pch9},
2051*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d40, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2052*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d41, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2053*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d42, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2054*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d43, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2055*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d44, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2056*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d45, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2057*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d46, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2058*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d47, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2059*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d48, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2060*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d49, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2061*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d4a, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2062*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d4b, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2063*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d4c, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2064*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d4d, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2065*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d4e, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2066*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d4f, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2067*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d50, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2068*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d51, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2069*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d52, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2070*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d53, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2071*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d54, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2072*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d55, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2073*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d56, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2074*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d57, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2075*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d58, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2076*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d59, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2077*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d5a, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2078*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d5b, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2079*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d5c, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2080*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d5d, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2081*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d5e, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2082*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x8d5f, B_FS,   NT,  "Intel", "C610/X99 (Wellsburg)",		enable_flash_pch8_wb},
2083*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9c41, B_FS,   NT,  "Intel", "Lynx Point LP Eng. Sample",	enable_flash_pch8_lp},
2084*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9c43, B_FS,   NT,  "Intel", "Lynx Point LP Premium",		enable_flash_pch8_lp},
2085*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9c45, B_FS,   NT,  "Intel", "Lynx Point LP Mainstream",	enable_flash_pch8_lp},
2086*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9c47, B_FS,   NT,  "Intel", "Lynx Point LP Value",		enable_flash_pch8_lp},
2087*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9cc1, B_FS,   NT,  "Intel", "Haswell U Sample",		enable_flash_pch9_lp},
2088*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9cc2, B_FS,   NT,  "Intel", "Broadwell U Sample",		enable_flash_pch9_lp},
2089*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9cc3, B_FS,   DEP, "Intel", "Broadwell U Premium",		enable_flash_pch9_lp},
2090*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9cc5, B_FS,   DEP, "Intel", "Broadwell U Base",		enable_flash_pch9_lp},
2091*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9cc6, B_FS,   NT,  "Intel", "Broadwell Y Sample",		enable_flash_pch9_lp},
2092*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9cc7, B_FS,   NT,  "Intel", "Broadwell Y Premium",		enable_flash_pch9_lp},
2093*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9cc9, B_FS,   NT,  "Intel", "Broadwell Y Base",		enable_flash_pch9_lp},
2094*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9ccb, B_FS,   NT,  "Intel", "Broadwell H",			enable_flash_pch9},
2095*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d41, B_S,    NT,  "Intel", "Skylake / Kaby Lake Sample",	enable_flash_pch100},
2096*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d43, B_S,    NT,  "Intel", "Skylake U Base",		enable_flash_pch100},
2097*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d46, B_S,    NT,  "Intel", "Skylake Y Premium",		enable_flash_pch100},
2098*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d48, B_S,    DEP, "Intel", "Skylake U Premium",		enable_flash_pch100},
2099*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d4b, B_S,    NT,  "Intel", "Kaby Lake Y w/ iHDCP2.2 Prem.",	enable_flash_pch100},
2100*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d4e, B_S,    DEP, "Intel", "Kaby Lake U w/ iHDCP2.2 Prem.",	enable_flash_pch100},
2101*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d50, B_S,    NT,  "Intel", "Kaby Lake U w/ iHDCP2.2 Base",	enable_flash_pch100},
2102*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d51, B_S,    NT,  "Intel", "Kabe Lake w/ iHDCP2.2 Sample",	enable_flash_pch100},
2103*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d53, B_S,    NT,  "Intel", "Kaby Lake U Base",		enable_flash_pch100},
2104*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d56, B_S,    NT,  "Intel", "Kaby Lake Y Premium",		enable_flash_pch100},
2105*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d58, B_S,    NT,  "Intel", "Kaby Lake U Premium",		enable_flash_pch100},
2106*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x9d84, B_S,    DEP, "Intel", "Cannon Lake U Premium",		enable_flash_pch300},
2107*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0284, B_S,    DEP, "Intel", "Comet Lake U Premium",		enable_flash_pch400},
2108*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0285, B_S,    DEP, "Intel", "Comet Lake U Base",		enable_flash_pch400},
2109*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa082, B_S,    DEP, "Intel", "Tiger Lake U Premium",		enable_flash_pch500},
2110*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa088, B_S,    DEP, "Intel", "Tiger Lake UP3",		enable_flash_pch500},
2111*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa141, B_S,    NT,  "Intel", "Sunrise Point Desktop Sample",	enable_flash_pch100},
2112*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa142, B_S,    NT,  "Intel", "Sunrise Point Unknown Sample",	enable_flash_pch100},
2113*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa143, B_S,    DEP, "Intel", "H110",				enable_flash_pch100},
2114*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa144, B_S,    NT,  "Intel", "H170",				enable_flash_pch100},
2115*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa145, B_S,    NT,  "Intel", "Z170",				enable_flash_pch100},
2116*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa146, B_S,    NT,  "Intel", "Q170",				enable_flash_pch100},
2117*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa147, B_S,    NT,  "Intel", "Q150",				enable_flash_pch100},
2118*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa148, B_S,    NT,  "Intel", "B150",				enable_flash_pch100},
2119*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa149, B_S,    NT,  "Intel", "C236",				enable_flash_pch100},
2120*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa14a, B_S,    NT,  "Intel", "C232",				enable_flash_pch100},
2121*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa14b, B_S,    NT,  "Intel", "Sunrise Point Server Sample",	enable_flash_pch100},
2122*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa14d, B_S,    NT,  "Intel", "QM170",				enable_flash_pch100},
2123*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa14e, B_S,    NT,  "Intel", "HM170",				enable_flash_pch100},
2124*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa150, B_S,    DEP, "Intel", "CM236",				enable_flash_pch100},
2125*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa151, B_S,    NT,  "Intel", "QMS180",			enable_flash_pch100},
2126*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa152, B_S,    NT,  "Intel", "HM175",				enable_flash_pch100},
2127*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa153, B_S,    NT,  "Intel", "QM175",				enable_flash_pch100},
2128*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa154, B_S,    NT,  "Intel", "CM238",				enable_flash_pch100},
2129*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa155, B_S,    NT,  "Intel", "QMU185",			enable_flash_pch100},
2130*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1a4, B_S,    DEP, "Intel", "C620 Series Chipset (QS/PRQ)",  enable_flash_c620},
2131*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c0, B_S,    NT,  "Intel", "C620 Series Chipset (QS/PRQ)",	enable_flash_c620},
2132*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c1, B_S,    NT,  "Intel", "C621 Series Chipset (QS/PRQ)",	enable_flash_c620},
2133*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c2, B_S,    NT,  "Intel", "C622 Series Chipset (QS/PRQ)",	enable_flash_c620},
2134*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c3, B_S,    NT,  "Intel", "C624 Series Chipset (QS/PRQ)",	enable_flash_c620},
2135*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c4, B_S,    NT,  "Intel", "C625 Series Chipset (QS/PRQ)",	enable_flash_c620},
2136*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c5, B_S,    NT,  "Intel", "C626 Series Chipset (QS/PRQ)",	enable_flash_c620},
2137*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c6, B_S,    NT,  "Intel", "C627 Series Chipset (QS/PRQ)",	enable_flash_c620},
2138*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c7, B_S,    NT,  "Intel", "C628 Series Chipset (QS/PRQ)",	enable_flash_c620},
2139*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c8, B_S,    NT,  "Intel", "C620 Series Chipset (QS/PRQ)",	enable_flash_c620},
2140*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1c9, B_S,    NT,  "Intel", "C620 Series Chipset (QS/PRQ)",	enable_flash_c620},
2141*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1ca, B_S,    NT,  "Intel", "C629 Series Chipset (QS/PRQ)",	enable_flash_c620},
2142*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1cb, B_S,    NT,  "Intel", "C621A Series Chipset (QS/PRQ)",	enable_flash_c620},
2143*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1cc, B_S,    NT,  "Intel", "C627A Series Chipset (QS/PRQ)",	enable_flash_c620},
2144*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa1cd, B_S,    NT,  "Intel", "C629A Series Chipset (QS/PRQ)",	enable_flash_c620},
2145*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa240, B_S,    NT,  "Intel", "C620 Series Chipset Supersku",	enable_flash_c620},
2146*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa241, B_S,    NT,  "Intel", "C620 Series Chipset Supersku",	enable_flash_c620},
2147*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa242, B_S,    NT,  "Intel", "C624 Series Chipset Supersku",	enable_flash_c620},
2148*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa243, B_S,    NT,  "Intel", "C627 Series Chipset Supersku",	enable_flash_c620},
2149*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa244, B_S,    NT,  "Intel", "C621 Series Chipset Supersku",	enable_flash_c620},
2150*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa245, B_S,    NT,  "Intel", "C627 Series Chipset Supersku",	enable_flash_c620},
2151*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa246, B_S,    NT,  "Intel", "C628 Series Chipset Supersku",	enable_flash_c620},
2152*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa247, B_S,    NT,  "Intel", "C620 Series Chipset Supersku",	enable_flash_c620},
2153*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa248, B_S,    NT,  "Intel", "C620 Series Chipset Supersku",	enable_flash_c620},
2154*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa249, B_S,    NT,  "Intel", "C620 Series Chipset Supersku",	enable_flash_c620},
2155*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x1bca, B_S,    DEP, "Intel", "Emmitsburg Chipset SKU",	enable_flash_c740},
2156*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2c4, B_S,    NT,  "Intel", "H270",				enable_flash_pch100},
2157*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2c5, B_S,    NT,  "Intel", "Z270",				enable_flash_pch100},
2158*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2c6, B_S,    NT,  "Intel", "Q270",				enable_flash_pch100},
2159*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2c7, B_S,    NT,  "Intel", "Q250",				enable_flash_pch100},
2160*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2c8, B_S,    NT,  "Intel", "B250",				enable_flash_pch100},
2161*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2c9, B_S,    NT,  "Intel", "Z370",				enable_flash_pch100},
2162*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2ca, B_S,    DEP, "Intel", "H310C",				enable_flash_pch100},
2163*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2cc, B_S,    DEP, "Intel", "B365",				enable_flash_pch100},
2164*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa2d2, B_S,    NT,  "Intel", "X299",				enable_flash_pch100},
2165*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x5ae8, B_S,    DEP, "Intel", "Apollo Lake",			enable_flash_apl},
2166*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x5af0, B_S,    DEP, "Intel", "Apollo Lake",			enable_flash_apl},
2167*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3197, B_S,    NT,  "Intel", "Gemini Lake",			enable_flash_glk},
2168*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x31e8, B_S,    DEP, "Intel", "Gemini Lake",			enable_flash_glk},
2169*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x4da4, B_S,    DEP, "Intel", "Jasper Lake",			enable_flash_jsl},
2170*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x4b24, B_S,    DEP, "Intel", "Elkhart Lake",			enable_flash_mcc},
2171*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa303, B_S,    NT,  "Intel", "H310",				enable_flash_pch300},
2172*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa304, B_S,    NT,  "Intel", "H370",				enable_flash_pch300},
2173*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa305, B_S,    DEP, "Intel", "Z390",				enable_flash_pch300},
2174*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa306, B_S,    NT,  "Intel", "Q370",				enable_flash_pch300},
2175*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa308, B_S,    NT,  "Intel", "B360",				enable_flash_pch300},
2176*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa309, B_S,    DEP, "Intel", "C246",				enable_flash_pch300},
2177*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa30a, B_S,    NT,  "Intel", "C242",				enable_flash_pch300},
2178*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa30c, B_S,    NT,  "Intel", "QM370",				enable_flash_pch300},
2179*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa30d, B_S,    NT,  "Intel", "HM370",				enable_flash_pch300},
2180*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa30e, B_S,    DEP, "Intel", "CM246",				enable_flash_pch300},
2181*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x3482, B_S,    DEP, "Intel", "Ice Lake U Premium",		enable_flash_pch300},
2182*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa3c8, B_S,    OK,  "Intel", "B460",				enable_flash_pch400},
2183*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0684, B_S,    NT,  "Intel", "H470",				enable_flash_pch400},
2184*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0685, B_S,    NT,  "Intel", "Z490",				enable_flash_pch400},
2185*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0687, B_S,    NT,  "Intel", "Q470",				enable_flash_pch400},
2186*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x068c, B_S,    NT,  "Intel", "QM480",				enable_flash_pch400},
2187*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x068d, B_S,    NT,  "Intel", "HM470",				enable_flash_pch400},
2188*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x068e, B_S,    NT,  "Intel", "WM490",				enable_flash_pch400},
2189*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x0697, B_S,    NT,  "Intel", "W480",				enable_flash_pch400},
2190*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x4384, B_S,    NT,  "Intel", "Q570",				enable_flash_pch500},
2191*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x4385, B_S,    NT,  "Intel", "Z590",				enable_flash_pch500},
2192*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x4386, B_S,    NT,  "Intel", "H570",				enable_flash_pch500},
2193*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x4387, B_S,    NT,  "Intel", "B560",				enable_flash_pch500},
2194*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x4388, B_S,    NT,  "Intel", "H510",				enable_flash_pch500},
2195*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x438f, B_S,    NT,  "Intel", "W580",				enable_flash_pch500},
2196*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x4389, B_S,    NT,  "Intel", "WM590",				enable_flash_pch500},
2197*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x438a, B_S,    NT,  "Intel", "QM580",				enable_flash_pch500},
2198*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x438b, B_S,    DEP, "Intel", "HM570",				enable_flash_pch500},
2199*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x54a4, B_S,    DEP, "Intel", "Alder Lake-N",			enable_flash_pch600},
2200*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x51a4, B_S,    DEP, "Intel", "Alder Lake-P",			enable_flash_pch600},
2201*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a87, B_S,    NT,  "Intel", "H610",				enable_flash_pch600},
2202*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a86, B_S,    NT,  "Intel", "B660",				enable_flash_pch600},
2203*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a85, B_S,    NT,  "Intel", "H670",				enable_flash_pch600},
2204*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a83, B_S,    NT,  "Intel", "Q670",				enable_flash_pch600},
2205*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a84, B_S,    DEP, "Intel", "Z690",				enable_flash_pch600},
2206*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a88, B_S,    NT,  "Intel", "W680",				enable_flash_pch600},
2207*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a8d, B_S,    NT,  "Intel", "WM690",				enable_flash_pch600},
2208*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a8c, B_S,    NT,  "Intel", "HM670",				enable_flash_pch600},
2209*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a90, B_S,    NT,  "Intel", "R680E",				enable_flash_pch600},
2210*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a91, B_S,    NT,  "Intel", "Q670E",				enable_flash_pch600},
2211*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a92, B_S,    NT,  "Intel", "H610E",				enable_flash_pch600},
2212*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a8a, B_S,    NT,  "Intel", "W790",				enable_flash_pch700},
2213*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a04, B_S,    DEP, "Intel", "Z790",				enable_flash_pch700},
2214*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a05, B_S,    NT,  "Intel", "H770",				enable_flash_pch700},
2215*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a06, B_S,    NT,  "Intel", "B760",				enable_flash_pch700},
2216*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a0c, B_S,    NT,  "Intel", "HM770",				enable_flash_pch700},
2217*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a0d, B_S,    NT,  "Intel", "WM790",				enable_flash_pch700},
2218*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a14, B_S,    NT,  "Intel", "C262",				enable_flash_pch700},
2219*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7a13, B_S,    NT,  "Intel", "C266",				enable_flash_pch700},
2220*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7e23, B_S,    DEP, "Intel", "Meteor Lake-P/M",		enable_flash_mtl},
2221*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xe323, B_S,    DEP, "Intel", "Panther Lake-U/H 12Xe",		enable_flash_ptl},
2222*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xe423, B_S,    DEP, "Intel", "Panther Lake-H 4Xe",		enable_flash_ptl},
2223*0d6140beSAndroid Build Coastguard Worker 	/** TODO(b/173164205): Merged with upstream. **/
2224*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa224, B_FS,   OK, "Intel", "Lewisburg",			enable_flash_pch100},
2225*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x34a4, B_FS,    OK, "Intel", "Icelake",			enable_flash_pch100},
2226*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0xa0a4, B_FS,    OK, "Intel", "Tigerlake",			enable_flash_pch100},
2227*0d6140beSAndroid Build Coastguard Worker 	{0x8086, 0x7aa4, B_FS,    OK, "Intel", "Alder Lake-S",			enable_flash_pch600},
2228*0d6140beSAndroid Build Coastguard Worker 	/**/
2229*0d6140beSAndroid Build Coastguard Worker #endif
2230*0d6140beSAndroid Build Coastguard Worker 	{0},
2231*0d6140beSAndroid Build Coastguard Worker };
2232*0d6140beSAndroid Build Coastguard Worker 
chipset_flash_enable(const struct programmer_cfg * cfg)2233*0d6140beSAndroid Build Coastguard Worker int chipset_flash_enable(const struct programmer_cfg *cfg)
2234*0d6140beSAndroid Build Coastguard Worker {
2235*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *dev = NULL;
2236*0d6140beSAndroid Build Coastguard Worker 	int ret = -2;		/* Nothing! */
2237*0d6140beSAndroid Build Coastguard Worker 	int i;
2238*0d6140beSAndroid Build Coastguard Worker 
2239*0d6140beSAndroid Build Coastguard Worker 	/* Now let's try to find the chipset we have... */
2240*0d6140beSAndroid Build Coastguard Worker 	for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
2241*0d6140beSAndroid Build Coastguard Worker 		dev = pcidev_find(chipset_enables[i].vendor_id,
2242*0d6140beSAndroid Build Coastguard Worker 				   chipset_enables[i].device_id);
2243*0d6140beSAndroid Build Coastguard Worker 		if (!dev)
2244*0d6140beSAndroid Build Coastguard Worker 			continue;
2245*0d6140beSAndroid Build Coastguard Worker 		if (ret != -2) {
2246*0d6140beSAndroid Build Coastguard Worker 			msg_pwarn("Warning: unexpected second chipset match: "
2247*0d6140beSAndroid Build Coastguard Worker 				    "\"%s %s\"\n"
2248*0d6140beSAndroid Build Coastguard Worker 				  "ignoring, please report lspci and board URL "
2249*0d6140beSAndroid Build Coastguard Worker 				    "to [email protected]\n"
2250*0d6140beSAndroid Build Coastguard Worker 				  "with \'CHIPSET: your board name\' in the "
2251*0d6140beSAndroid Build Coastguard Worker 				    "subject line.\n",
2252*0d6140beSAndroid Build Coastguard Worker 				chipset_enables[i].vendor_name,
2253*0d6140beSAndroid Build Coastguard Worker 					chipset_enables[i].device_name);
2254*0d6140beSAndroid Build Coastguard Worker 			continue;
2255*0d6140beSAndroid Build Coastguard Worker 		}
2256*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Found chipset \"%s %s\"",
2257*0d6140beSAndroid Build Coastguard Worker 			  chipset_enables[i].vendor_name,
2258*0d6140beSAndroid Build Coastguard Worker 			  chipset_enables[i].device_name);
2259*0d6140beSAndroid Build Coastguard Worker 		msg_pdbg(" with PCI ID %04x:%04x",
2260*0d6140beSAndroid Build Coastguard Worker 			 chipset_enables[i].vendor_id,
2261*0d6140beSAndroid Build Coastguard Worker 			 chipset_enables[i].device_id);
2262*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo(".\n");
2263*0d6140beSAndroid Build Coastguard Worker 
2264*0d6140beSAndroid Build Coastguard Worker 		if (chipset_enables[i].status == BAD) {
2265*0d6140beSAndroid Build Coastguard Worker 			msg_perr("ERROR: This chipset is not supported yet.\n");
2266*0d6140beSAndroid Build Coastguard Worker 			return ERROR_FLASHROM_FATAL;
2267*0d6140beSAndroid Build Coastguard Worker 		}
2268*0d6140beSAndroid Build Coastguard Worker 		if (chipset_enables[i].status == NT) {
2269*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("This chipset is marked as untested. If "
2270*0d6140beSAndroid Build Coastguard Worker 				  "you are using an up-to-date version\nof "
2271*0d6140beSAndroid Build Coastguard Worker 				  "flashrom *and* were (not) able to "
2272*0d6140beSAndroid Build Coastguard Worker 				  "successfully update your firmware with it,\n"
2273*0d6140beSAndroid Build Coastguard Worker 				  "then please email a report to "
2274*0d6140beSAndroid Build Coastguard Worker 				  "[email protected] including a verbose "
2275*0d6140beSAndroid Build Coastguard Worker 				  "(-V) log.\nThank you!\n");
2276*0d6140beSAndroid Build Coastguard Worker 		}
2277*0d6140beSAndroid Build Coastguard Worker 		if (!(chipset_enables[i].buses & (internal_buses_supported | BUS_SPI))) {
2278*0d6140beSAndroid Build Coastguard Worker 			msg_pdbg("Skipping chipset enable: No supported buses enabled.\n");
2279*0d6140beSAndroid Build Coastguard Worker 			continue;
2280*0d6140beSAndroid Build Coastguard Worker 		}
2281*0d6140beSAndroid Build Coastguard Worker 		msg_pinfo("Enabling flash write... ");
2282*0d6140beSAndroid Build Coastguard Worker 		ret = chipset_enables[i].doit(cfg, dev, chipset_enables[i].device_name);
2283*0d6140beSAndroid Build Coastguard Worker 		if (ret == NOT_DONE_YET) {
2284*0d6140beSAndroid Build Coastguard Worker 			ret = -2;
2285*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("OK - searching further chips.\n");
2286*0d6140beSAndroid Build Coastguard Worker 		} else if (ret < 0)
2287*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("FAILED!\n");
2288*0d6140beSAndroid Build Coastguard Worker 		else if (ret == 0)
2289*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("OK.\n");
2290*0d6140beSAndroid Build Coastguard Worker 		else if (ret == ERROR_FLASHROM_NONFATAL)
2291*0d6140beSAndroid Build Coastguard Worker 			msg_pinfo("PROBLEMS, continuing anyway\n");
2292*0d6140beSAndroid Build Coastguard Worker 		if (ret == ERROR_FLASHROM_FATAL) {
2293*0d6140beSAndroid Build Coastguard Worker 			msg_perr("FATAL ERROR!\n");
2294*0d6140beSAndroid Build Coastguard Worker 			return ret;
2295*0d6140beSAndroid Build Coastguard Worker 		}
2296*0d6140beSAndroid Build Coastguard Worker 	}
2297*0d6140beSAndroid Build Coastguard Worker 
2298*0d6140beSAndroid Build Coastguard Worker 	return ret;
2299*0d6140beSAndroid Build Coastguard Worker }
2300