xref: /aosp_15_r20/external/flashrom/satasii.c (revision 0d6140be3aa665ecc836e8907834fcd3e3b018fc)
1*0d6140beSAndroid Build Coastguard Worker /*
2*0d6140beSAndroid Build Coastguard Worker  * This file is part of the flashrom project.
3*0d6140beSAndroid Build Coastguard Worker  *
4*0d6140beSAndroid Build Coastguard Worker  * Copyright (C) 2009 Rudolf Marek <[email protected]>
5*0d6140beSAndroid Build Coastguard Worker  *
6*0d6140beSAndroid Build Coastguard Worker  * This program is free software; you can redistribute it and/or modify
7*0d6140beSAndroid Build Coastguard Worker  * it under the terms of the GNU General Public License as published by
8*0d6140beSAndroid Build Coastguard Worker  * the Free Software Foundation; either version 2 of the License, or
9*0d6140beSAndroid Build Coastguard Worker  * (at your option) any later version.
10*0d6140beSAndroid Build Coastguard Worker  *
11*0d6140beSAndroid Build Coastguard Worker  * This program is distributed in the hope that it will be useful,
12*0d6140beSAndroid Build Coastguard Worker  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13*0d6140beSAndroid Build Coastguard Worker  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14*0d6140beSAndroid Build Coastguard Worker  * GNU General Public License for more details.
15*0d6140beSAndroid Build Coastguard Worker  */
16*0d6140beSAndroid Build Coastguard Worker 
17*0d6140beSAndroid Build Coastguard Worker /* Datasheets can be found on http://www.siliconimage.com. Great thanks! */
18*0d6140beSAndroid Build Coastguard Worker 
19*0d6140beSAndroid Build Coastguard Worker #include <stdlib.h>
20*0d6140beSAndroid Build Coastguard Worker #include "programmer.h"
21*0d6140beSAndroid Build Coastguard Worker #include "hwaccess_physmap.h"
22*0d6140beSAndroid Build Coastguard Worker #include "platform/pci.h"
23*0d6140beSAndroid Build Coastguard Worker 
24*0d6140beSAndroid Build Coastguard Worker #define PCI_VENDOR_ID_SII	0x1095
25*0d6140beSAndroid Build Coastguard Worker 
26*0d6140beSAndroid Build Coastguard Worker #define SATASII_MEMMAP_SIZE	0x100
27*0d6140beSAndroid Build Coastguard Worker 
28*0d6140beSAndroid Build Coastguard Worker struct satasii_data {
29*0d6140beSAndroid Build Coastguard Worker 	uint8_t *bar;
30*0d6140beSAndroid Build Coastguard Worker };
31*0d6140beSAndroid Build Coastguard Worker 
32*0d6140beSAndroid Build Coastguard Worker static const struct dev_entry satas_sii[] = {
33*0d6140beSAndroid Build Coastguard Worker 	{0x1095, 0x0680, OK, "Silicon Image", "PCI0680 Ultra ATA-133 Host Ctrl"},
34*0d6140beSAndroid Build Coastguard Worker 	{0x1095, 0x3112, OK, "Silicon Image", "SiI 3112 [SATALink/SATARaid] SATA Ctrl"},
35*0d6140beSAndroid Build Coastguard Worker 	{0x1095, 0x3114, OK, "Silicon Image", "SiI 3114 [SATALink/SATARaid] SATA Ctrl"},
36*0d6140beSAndroid Build Coastguard Worker 	{0x1095, 0x3124, OK, "Silicon Image", "SiI 3124 PCI-X SATA Ctrl"},
37*0d6140beSAndroid Build Coastguard Worker 	{0x1095, 0x3132, OK, "Silicon Image", "SiI 3132 SATA Raid II Ctrl"},
38*0d6140beSAndroid Build Coastguard Worker 	{0x1095, 0x3512, OK, "Silicon Image", "SiI 3512 [SATALink/SATARaid] SATA Ctrl"},
39*0d6140beSAndroid Build Coastguard Worker 
40*0d6140beSAndroid Build Coastguard Worker 	{0},
41*0d6140beSAndroid Build Coastguard Worker };
42*0d6140beSAndroid Build Coastguard Worker 
satasii_wait_done(const uint8_t * bar)43*0d6140beSAndroid Build Coastguard Worker static uint32_t satasii_wait_done(const uint8_t *bar)
44*0d6140beSAndroid Build Coastguard Worker {
45*0d6140beSAndroid Build Coastguard Worker 	uint32_t ctrl_reg;
46*0d6140beSAndroid Build Coastguard Worker 	int i = 0;
47*0d6140beSAndroid Build Coastguard Worker 	while ((ctrl_reg = pci_mmio_readl(bar)) & (1 << 25)) {
48*0d6140beSAndroid Build Coastguard Worker 		if (++i > 10000) {
49*0d6140beSAndroid Build Coastguard Worker 			msg_perr("%s: control register stuck at %08"PRIx32", ignoring.\n",
50*0d6140beSAndroid Build Coastguard Worker 				 __func__, pci_mmio_readl(bar));
51*0d6140beSAndroid Build Coastguard Worker 			break;
52*0d6140beSAndroid Build Coastguard Worker 		}
53*0d6140beSAndroid Build Coastguard Worker 	}
54*0d6140beSAndroid Build Coastguard Worker 	return ctrl_reg;
55*0d6140beSAndroid Build Coastguard Worker }
56*0d6140beSAndroid Build Coastguard Worker 
satasii_chip_writeb(const struct flashctx * flash,uint8_t val,chipaddr addr)57*0d6140beSAndroid Build Coastguard Worker static void satasii_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr)
58*0d6140beSAndroid Build Coastguard Worker {
59*0d6140beSAndroid Build Coastguard Worker 	const struct satasii_data *data = flash->mst->par.data;
60*0d6140beSAndroid Build Coastguard Worker 	uint32_t data_reg;
61*0d6140beSAndroid Build Coastguard Worker 	uint32_t ctrl_reg = satasii_wait_done(data->bar);
62*0d6140beSAndroid Build Coastguard Worker 
63*0d6140beSAndroid Build Coastguard Worker 	/* Mask out unused/reserved bits, set writes and start transaction. */
64*0d6140beSAndroid Build Coastguard Worker 	ctrl_reg &= 0xfcf80000;
65*0d6140beSAndroid Build Coastguard Worker 	ctrl_reg |= (1 << 25) | (0 << 24) | ((uint32_t) addr & 0x7ffff);
66*0d6140beSAndroid Build Coastguard Worker 
67*0d6140beSAndroid Build Coastguard Worker 	data_reg = (pci_mmio_readl((data->bar + 4)) & ~0xff) | val;
68*0d6140beSAndroid Build Coastguard Worker 	pci_mmio_writel(data_reg, (data->bar + 4));
69*0d6140beSAndroid Build Coastguard Worker 	pci_mmio_writel(ctrl_reg, data->bar);
70*0d6140beSAndroid Build Coastguard Worker 
71*0d6140beSAndroid Build Coastguard Worker 	satasii_wait_done(data->bar);
72*0d6140beSAndroid Build Coastguard Worker }
73*0d6140beSAndroid Build Coastguard Worker 
satasii_chip_readb(const struct flashctx * flash,const chipaddr addr)74*0d6140beSAndroid Build Coastguard Worker static uint8_t satasii_chip_readb(const struct flashctx *flash, const chipaddr addr)
75*0d6140beSAndroid Build Coastguard Worker {
76*0d6140beSAndroid Build Coastguard Worker 	const struct satasii_data *data = flash->mst->par.data;
77*0d6140beSAndroid Build Coastguard Worker 	uint32_t ctrl_reg = satasii_wait_done(data->bar);
78*0d6140beSAndroid Build Coastguard Worker 
79*0d6140beSAndroid Build Coastguard Worker 	/* Mask out unused/reserved bits, set reads and start transaction. */
80*0d6140beSAndroid Build Coastguard Worker 	ctrl_reg &= 0xfcf80000;
81*0d6140beSAndroid Build Coastguard Worker 	ctrl_reg |= (1 << 25) | (1 << 24) | ((uint32_t) addr & 0x7ffff);
82*0d6140beSAndroid Build Coastguard Worker 
83*0d6140beSAndroid Build Coastguard Worker 	pci_mmio_writel(ctrl_reg, data->bar);
84*0d6140beSAndroid Build Coastguard Worker 
85*0d6140beSAndroid Build Coastguard Worker 	satasii_wait_done(data->bar);
86*0d6140beSAndroid Build Coastguard Worker 
87*0d6140beSAndroid Build Coastguard Worker 	return (pci_mmio_readl(data->bar + 4)) & 0xff;
88*0d6140beSAndroid Build Coastguard Worker }
89*0d6140beSAndroid Build Coastguard Worker 
satasii_shutdown(void * par_data)90*0d6140beSAndroid Build Coastguard Worker static int satasii_shutdown(void *par_data)
91*0d6140beSAndroid Build Coastguard Worker {
92*0d6140beSAndroid Build Coastguard Worker 	free(par_data);
93*0d6140beSAndroid Build Coastguard Worker 	return 0;
94*0d6140beSAndroid Build Coastguard Worker }
95*0d6140beSAndroid Build Coastguard Worker 
96*0d6140beSAndroid Build Coastguard Worker static const struct par_master par_master_satasii = {
97*0d6140beSAndroid Build Coastguard Worker 	.chip_readb	= satasii_chip_readb,
98*0d6140beSAndroid Build Coastguard Worker 	.chip_writeb	= satasii_chip_writeb,
99*0d6140beSAndroid Build Coastguard Worker 	.shutdown	= satasii_shutdown,
100*0d6140beSAndroid Build Coastguard Worker };
101*0d6140beSAndroid Build Coastguard Worker 
satasii_init(const struct programmer_cfg * cfg)102*0d6140beSAndroid Build Coastguard Worker static int satasii_init(const struct programmer_cfg *cfg)
103*0d6140beSAndroid Build Coastguard Worker {
104*0d6140beSAndroid Build Coastguard Worker 	struct pci_dev *dev = NULL;
105*0d6140beSAndroid Build Coastguard Worker 	uint32_t addr;
106*0d6140beSAndroid Build Coastguard Worker 	uint16_t reg_offset, id;
107*0d6140beSAndroid Build Coastguard Worker 	uint8_t *bar;
108*0d6140beSAndroid Build Coastguard Worker 
109*0d6140beSAndroid Build Coastguard Worker 	dev = pcidev_init(cfg, satas_sii, PCI_BASE_ADDRESS_0);
110*0d6140beSAndroid Build Coastguard Worker 	if (!dev)
111*0d6140beSAndroid Build Coastguard Worker 		return 1;
112*0d6140beSAndroid Build Coastguard Worker 
113*0d6140beSAndroid Build Coastguard Worker 	id = dev->device_id;
114*0d6140beSAndroid Build Coastguard Worker 
115*0d6140beSAndroid Build Coastguard Worker 	if ((id == 0x3132) || (id == 0x3124)) {
116*0d6140beSAndroid Build Coastguard Worker 		addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0);
117*0d6140beSAndroid Build Coastguard Worker 		if (!addr)
118*0d6140beSAndroid Build Coastguard Worker 			return 1;
119*0d6140beSAndroid Build Coastguard Worker 		reg_offset = 0x70;
120*0d6140beSAndroid Build Coastguard Worker 	} else {
121*0d6140beSAndroid Build Coastguard Worker 		addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_5);
122*0d6140beSAndroid Build Coastguard Worker 		if (!addr)
123*0d6140beSAndroid Build Coastguard Worker 			return 1;
124*0d6140beSAndroid Build Coastguard Worker 		reg_offset = 0x50;
125*0d6140beSAndroid Build Coastguard Worker 	}
126*0d6140beSAndroid Build Coastguard Worker 
127*0d6140beSAndroid Build Coastguard Worker 	bar = rphysmap("SATA SiI registers", addr, SATASII_MEMMAP_SIZE);
128*0d6140beSAndroid Build Coastguard Worker 	if (bar == ERROR_PTR)
129*0d6140beSAndroid Build Coastguard Worker 		return 1;
130*0d6140beSAndroid Build Coastguard Worker 	bar += reg_offset;
131*0d6140beSAndroid Build Coastguard Worker 
132*0d6140beSAndroid Build Coastguard Worker 	/* Check if ROM cycle are OK. */
133*0d6140beSAndroid Build Coastguard Worker 	if ((id != 0x0680) && (!(pci_mmio_readl(bar) & (1 << 26))))
134*0d6140beSAndroid Build Coastguard Worker 		msg_pwarn("Warning: Flash seems unconnected.\n");
135*0d6140beSAndroid Build Coastguard Worker 
136*0d6140beSAndroid Build Coastguard Worker 	struct satasii_data *data = calloc(1, sizeof(*data));
137*0d6140beSAndroid Build Coastguard Worker 	if (!data) {
138*0d6140beSAndroid Build Coastguard Worker 		msg_perr("Unable to allocate space for PAR master data\n");
139*0d6140beSAndroid Build Coastguard Worker 		return 1;
140*0d6140beSAndroid Build Coastguard Worker 	}
141*0d6140beSAndroid Build Coastguard Worker 	data->bar = bar;
142*0d6140beSAndroid Build Coastguard Worker 
143*0d6140beSAndroid Build Coastguard Worker 	return register_par_master(&par_master_satasii, BUS_PARALLEL, data);
144*0d6140beSAndroid Build Coastguard Worker }
145*0d6140beSAndroid Build Coastguard Worker const struct programmer_entry programmer_satasii = {
146*0d6140beSAndroid Build Coastguard Worker 	.name			= "satasii",
147*0d6140beSAndroid Build Coastguard Worker 	.type			= PCI,
148*0d6140beSAndroid Build Coastguard Worker 	.devs.dev		= satas_sii,
149*0d6140beSAndroid Build Coastguard Worker 	.init			= satasii_init,
150*0d6140beSAndroid Build Coastguard Worker };
151