1*0d6140beSAndroid Build Coastguard Worker /*
2*0d6140beSAndroid Build Coastguard Worker * This file is part of the flashrom project.
3*0d6140beSAndroid Build Coastguard Worker *
4*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2008 Wang Qingpei <[email protected]>
5*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2008 Joe Bao <[email protected]>
6*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2008 Advanced Micro Devices, Inc.
7*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2009, 2010, 2013 Carl-Daniel Hailfinger
8*0d6140beSAndroid Build Coastguard Worker * Copyright (C) 2013 Stefan Tauner
9*0d6140beSAndroid Build Coastguard Worker *
10*0d6140beSAndroid Build Coastguard Worker * This program is free software; you can redistribute it and/or modify
11*0d6140beSAndroid Build Coastguard Worker * it under the terms of the GNU General Public License as published by
12*0d6140beSAndroid Build Coastguard Worker * the Free Software Foundation; either version 2 of the License, or
13*0d6140beSAndroid Build Coastguard Worker * (at your option) any later version.
14*0d6140beSAndroid Build Coastguard Worker *
15*0d6140beSAndroid Build Coastguard Worker * This program is distributed in the hope that it will be useful,
16*0d6140beSAndroid Build Coastguard Worker * but WITHOUT ANY WARRANTY; without even the implied warranty of
17*0d6140beSAndroid Build Coastguard Worker * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18*0d6140beSAndroid Build Coastguard Worker * GNU General Public License for more details.
19*0d6140beSAndroid Build Coastguard Worker */
20*0d6140beSAndroid Build Coastguard Worker
21*0d6140beSAndroid Build Coastguard Worker #include <stdbool.h>
22*0d6140beSAndroid Build Coastguard Worker #include <string.h>
23*0d6140beSAndroid Build Coastguard Worker #include <stdlib.h>
24*0d6140beSAndroid Build Coastguard Worker #include "flash.h"
25*0d6140beSAndroid Build Coastguard Worker #include "programmer.h"
26*0d6140beSAndroid Build Coastguard Worker #include "hwaccess_physmap.h"
27*0d6140beSAndroid Build Coastguard Worker #include "spi.h"
28*0d6140beSAndroid Build Coastguard Worker #include "platform/pci.h"
29*0d6140beSAndroid Build Coastguard Worker
30*0d6140beSAndroid Build Coastguard Worker /* This struct is unused, but helps visualize the SB600 SPI BAR layout.
31*0d6140beSAndroid Build Coastguard Worker *struct sb600_spi_controller {
32*0d6140beSAndroid Build Coastguard Worker * unsigned int spi_cntrl0; / * 00h * /
33*0d6140beSAndroid Build Coastguard Worker * unsigned int restrictedcmd1; / * 04h * /
34*0d6140beSAndroid Build Coastguard Worker * unsigned int restrictedcmd2; / * 08h * /
35*0d6140beSAndroid Build Coastguard Worker * unsigned int spi_cntrl1; / * 0ch * /
36*0d6140beSAndroid Build Coastguard Worker * unsigned int spi_cmdvalue0; / * 10h * /
37*0d6140beSAndroid Build Coastguard Worker * unsigned int spi_cmdvalue1; / * 14h * /
38*0d6140beSAndroid Build Coastguard Worker * unsigned int spi_cmdvalue2; / * 18h * /
39*0d6140beSAndroid Build Coastguard Worker * unsigned int spi_fakeid; / * 1Ch * /
40*0d6140beSAndroid Build Coastguard Worker *};
41*0d6140beSAndroid Build Coastguard Worker */
42*0d6140beSAndroid Build Coastguard Worker
43*0d6140beSAndroid Build Coastguard Worker enum amd_chipset {
44*0d6140beSAndroid Build Coastguard Worker CHIPSET_AMD_UNKNOWN,
45*0d6140beSAndroid Build Coastguard Worker CHIPSET_SB6XX,
46*0d6140beSAndroid Build Coastguard Worker CHIPSET_SB7XX, /* SP5100 too */
47*0d6140beSAndroid Build Coastguard Worker CHIPSET_SB89XX, /* Hudson-1 too */
48*0d6140beSAndroid Build Coastguard Worker CHIPSET_HUDSON234,
49*0d6140beSAndroid Build Coastguard Worker CHIPSET_BOLTON,
50*0d6140beSAndroid Build Coastguard Worker CHIPSET_YANGTZE,
51*0d6140beSAndroid Build Coastguard Worker CHIPSET_PROMONTORY,
52*0d6140beSAndroid Build Coastguard Worker };
53*0d6140beSAndroid Build Coastguard Worker
54*0d6140beSAndroid Build Coastguard Worker #define FIFO_SIZE_OLD 8
55*0d6140beSAndroid Build Coastguard Worker #define FIFO_SIZE_YANGTZE 71
56*0d6140beSAndroid Build Coastguard Worker
57*0d6140beSAndroid Build Coastguard Worker #define SPI100_CMD_CODE_REG 0x45
58*0d6140beSAndroid Build Coastguard Worker #define SPI100_CMD_TRIGGER_REG 0x47
59*0d6140beSAndroid Build Coastguard Worker #define SPI100_EXECUTE_CMD (1 << 7)
60*0d6140beSAndroid Build Coastguard Worker
61*0d6140beSAndroid Build Coastguard Worker struct sb600spi_data {
62*0d6140beSAndroid Build Coastguard Worker struct flashctx *flash;
63*0d6140beSAndroid Build Coastguard Worker uint8_t *spibar;
64*0d6140beSAndroid Build Coastguard Worker };
65*0d6140beSAndroid Build Coastguard Worker
find_smbus_dev_rev(uint16_t vendor,uint16_t device)66*0d6140beSAndroid Build Coastguard Worker static int find_smbus_dev_rev(uint16_t vendor, uint16_t device)
67*0d6140beSAndroid Build Coastguard Worker {
68*0d6140beSAndroid Build Coastguard Worker struct pci_dev *smbus_dev = pcidev_find(vendor, device);
69*0d6140beSAndroid Build Coastguard Worker if (!smbus_dev) {
70*0d6140beSAndroid Build Coastguard Worker msg_pdbg("No SMBus device with ID %04X:%04X found.\n", vendor, device);
71*0d6140beSAndroid Build Coastguard Worker msg_perr("ERROR: SMBus device not found. Not enabling SPI.\n");
72*0d6140beSAndroid Build Coastguard Worker return -1;
73*0d6140beSAndroid Build Coastguard Worker }
74*0d6140beSAndroid Build Coastguard Worker return pci_read_byte(smbus_dev, PCI_REVISION_ID);
75*0d6140beSAndroid Build Coastguard Worker }
76*0d6140beSAndroid Build Coastguard Worker
77*0d6140beSAndroid Build Coastguard Worker /* Determine the chipset's version and identify the respective SMBUS device. */
determine_generation(struct pci_dev * dev)78*0d6140beSAndroid Build Coastguard Worker static enum amd_chipset determine_generation(struct pci_dev *dev)
79*0d6140beSAndroid Build Coastguard Worker {
80*0d6140beSAndroid Build Coastguard Worker msg_pdbg2("Trying to determine the generation of the SPI interface... ");
81*0d6140beSAndroid Build Coastguard Worker if (dev->device_id == 0x438d) {
82*0d6140beSAndroid Build Coastguard Worker msg_pdbg("SB6xx detected.\n");
83*0d6140beSAndroid Build Coastguard Worker return CHIPSET_SB6XX;
84*0d6140beSAndroid Build Coastguard Worker } else if (dev->device_id == 0x439d) {
85*0d6140beSAndroid Build Coastguard Worker int rev = find_smbus_dev_rev(0x1002, 0x4385);
86*0d6140beSAndroid Build Coastguard Worker if (rev < 0)
87*0d6140beSAndroid Build Coastguard Worker return CHIPSET_AMD_UNKNOWN;
88*0d6140beSAndroid Build Coastguard Worker if (rev >= 0x39 && rev <= 0x3D) {
89*0d6140beSAndroid Build Coastguard Worker msg_pdbg("SB7xx/SP5100 detected.\n");
90*0d6140beSAndroid Build Coastguard Worker return CHIPSET_SB7XX;
91*0d6140beSAndroid Build Coastguard Worker } else if (rev >= 0x40 && rev <= 0x42) {
92*0d6140beSAndroid Build Coastguard Worker msg_pdbg("SB8xx/SB9xx/Hudson-1 detected.\n");
93*0d6140beSAndroid Build Coastguard Worker return CHIPSET_SB89XX;
94*0d6140beSAndroid Build Coastguard Worker } else {
95*0d6140beSAndroid Build Coastguard Worker msg_pwarn("SB device found but SMBus revision 0x%02x does not match known values.\n"
96*0d6140beSAndroid Build Coastguard Worker "Assuming SB8xx/SB9xx/Hudson-1. Please send a log to [email protected]\n",
97*0d6140beSAndroid Build Coastguard Worker rev);
98*0d6140beSAndroid Build Coastguard Worker return CHIPSET_SB89XX;
99*0d6140beSAndroid Build Coastguard Worker }
100*0d6140beSAndroid Build Coastguard Worker } else if (dev->device_id == 0x780e) {
101*0d6140beSAndroid Build Coastguard Worker /* The PCI ID of the LPC bridge doesn't change between Hudson-2/3/4 and Yangtze (Kabini/Temash)
102*0d6140beSAndroid Build Coastguard Worker * although they use different SPI interfaces. */
103*0d6140beSAndroid Build Coastguard Worker int rev = find_smbus_dev_rev(0x1022, 0x780B);
104*0d6140beSAndroid Build Coastguard Worker if (rev < 0)
105*0d6140beSAndroid Build Coastguard Worker return CHIPSET_AMD_UNKNOWN;
106*0d6140beSAndroid Build Coastguard Worker if (rev >= 0x11 && rev <= 0x15) {
107*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Hudson-2/3/4 detected.\n");
108*0d6140beSAndroid Build Coastguard Worker return CHIPSET_HUDSON234;
109*0d6140beSAndroid Build Coastguard Worker } else if (rev == 0x16) {
110*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Bolton detected.\n");
111*0d6140beSAndroid Build Coastguard Worker return CHIPSET_BOLTON;
112*0d6140beSAndroid Build Coastguard Worker } else if ((rev >= 0x39 && rev <= 0x3A) || rev == 0x42) {
113*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Yangtze detected.\n");
114*0d6140beSAndroid Build Coastguard Worker return CHIPSET_YANGTZE;
115*0d6140beSAndroid Build Coastguard Worker } else {
116*0d6140beSAndroid Build Coastguard Worker msg_pwarn("FCH device found but SMBus revision 0x%02x does not match known values.\n"
117*0d6140beSAndroid Build Coastguard Worker "Please report this to [email protected] and include this log and\n"
118*0d6140beSAndroid Build Coastguard Worker "the output of lspci -nnvx, thanks!.\n", rev);
119*0d6140beSAndroid Build Coastguard Worker }
120*0d6140beSAndroid Build Coastguard Worker } else if (dev->device_id == 0x790e) {
121*0d6140beSAndroid Build Coastguard Worker int rev = find_smbus_dev_rev(0x1022, 0x790B);
122*0d6140beSAndroid Build Coastguard Worker if (rev < 0)
123*0d6140beSAndroid Build Coastguard Worker return CHIPSET_AMD_UNKNOWN;
124*0d6140beSAndroid Build Coastguard Worker if (rev == 0x4a) {
125*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Yangtze detected.\n");
126*0d6140beSAndroid Build Coastguard Worker return CHIPSET_YANGTZE;
127*0d6140beSAndroid Build Coastguard Worker /**
128*0d6140beSAndroid Build Coastguard Worker * FCH chipsets called 'Promontory' are one's with the
129*0d6140beSAndroid Build Coastguard Worker * so-called SPI100 ip core that uses memory mapping and
130*0d6140beSAndroid Build Coastguard Worker * not a ring buffer for transactions. Typically this is
131*0d6140beSAndroid Build Coastguard Worker * found on both Stoney Ridge and Zen platforms.
132*0d6140beSAndroid Build Coastguard Worker *
133*0d6140beSAndroid Build Coastguard Worker * The revisions I have found by searching various lspci
134*0d6140beSAndroid Build Coastguard Worker * outputs are as follows: 0x4b, 0x59, 0x61 & 0x71.
135*0d6140beSAndroid Build Coastguard Worker */
136*0d6140beSAndroid Build Coastguard Worker } else if (rev == 0x4b || rev == 0x51 || rev == 0x59 || rev == 0x61 || rev == 0x71) {
137*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Promontory (rev 0x%02x) detected.\n", rev);
138*0d6140beSAndroid Build Coastguard Worker return CHIPSET_PROMONTORY;
139*0d6140beSAndroid Build Coastguard Worker } else {
140*0d6140beSAndroid Build Coastguard Worker msg_pwarn("FCH device found but SMBus revision 0x%02x does not match known values.\n"
141*0d6140beSAndroid Build Coastguard Worker "Please report this to [email protected] and include this log and\n"
142*0d6140beSAndroid Build Coastguard Worker "the output of lspci -nnvx, thanks!.\n", rev);
143*0d6140beSAndroid Build Coastguard Worker }
144*0d6140beSAndroid Build Coastguard Worker
145*0d6140beSAndroid Build Coastguard Worker
146*0d6140beSAndroid Build Coastguard Worker } else
147*0d6140beSAndroid Build Coastguard Worker msg_pwarn("%s: Unknown LPC device %" PRIx16 ":%" PRIx16 ".\n"
148*0d6140beSAndroid Build Coastguard Worker "Please report this to [email protected] and include this log and\n"
149*0d6140beSAndroid Build Coastguard Worker "the output of lspci -nnvx, thanks!\n",
150*0d6140beSAndroid Build Coastguard Worker __func__, dev->vendor_id, dev->device_id);
151*0d6140beSAndroid Build Coastguard Worker
152*0d6140beSAndroid Build Coastguard Worker msg_perr("Could not determine chipset generation.");
153*0d6140beSAndroid Build Coastguard Worker return CHIPSET_AMD_UNKNOWN;
154*0d6140beSAndroid Build Coastguard Worker }
155*0d6140beSAndroid Build Coastguard Worker
reset_internal_fifo_pointer(uint8_t * sb600_spibar)156*0d6140beSAndroid Build Coastguard Worker static void reset_internal_fifo_pointer(uint8_t *sb600_spibar)
157*0d6140beSAndroid Build Coastguard Worker {
158*0d6140beSAndroid Build Coastguard Worker mmio_writeb(mmio_readb(sb600_spibar + 2) | 0x10, sb600_spibar + 2);
159*0d6140beSAndroid Build Coastguard Worker
160*0d6140beSAndroid Build Coastguard Worker /* FIXME: This loop needs a timeout and a clearer message. */
161*0d6140beSAndroid Build Coastguard Worker while (mmio_readb(sb600_spibar + 0xD) & 0x7)
162*0d6140beSAndroid Build Coastguard Worker msg_pspew("reset\n");
163*0d6140beSAndroid Build Coastguard Worker }
164*0d6140beSAndroid Build Coastguard Worker
compare_internal_fifo_pointer(uint8_t want,uint8_t * sb600_spibar)165*0d6140beSAndroid Build Coastguard Worker static int compare_internal_fifo_pointer(uint8_t want, uint8_t *sb600_spibar)
166*0d6140beSAndroid Build Coastguard Worker {
167*0d6140beSAndroid Build Coastguard Worker uint8_t have = mmio_readb(sb600_spibar + 0xd) & 0x07;
168*0d6140beSAndroid Build Coastguard Worker want %= FIFO_SIZE_OLD;
169*0d6140beSAndroid Build Coastguard Worker if (have != want) {
170*0d6140beSAndroid Build Coastguard Worker msg_perr("AMD SPI FIFO pointer corruption! Pointer is %d, wanted %d\n", have, want);
171*0d6140beSAndroid Build Coastguard Worker msg_perr("Something else is accessing the flash chip and causes random corruption.\n"
172*0d6140beSAndroid Build Coastguard Worker "Please stop all applications and drivers and IPMI which access the flash chip.\n");
173*0d6140beSAndroid Build Coastguard Worker return 1;
174*0d6140beSAndroid Build Coastguard Worker } else {
175*0d6140beSAndroid Build Coastguard Worker msg_pspew("AMD SPI FIFO pointer is %d, wanted %d\n", have, want);
176*0d6140beSAndroid Build Coastguard Worker return 0;
177*0d6140beSAndroid Build Coastguard Worker }
178*0d6140beSAndroid Build Coastguard Worker }
179*0d6140beSAndroid Build Coastguard Worker
180*0d6140beSAndroid Build Coastguard Worker /* Check the number of bytes to be transmitted and extract opcode. */
check_readwritecnt(const struct flashctx * flash,unsigned int writecnt,unsigned int readcnt)181*0d6140beSAndroid Build Coastguard Worker static int check_readwritecnt(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt)
182*0d6140beSAndroid Build Coastguard Worker {
183*0d6140beSAndroid Build Coastguard Worker unsigned int maxwritecnt = flash->mst->spi.max_data_write + 3;
184*0d6140beSAndroid Build Coastguard Worker if (writecnt > maxwritecnt) {
185*0d6140beSAndroid Build Coastguard Worker msg_pinfo("%s: SPI controller can not send %d bytes, it is limited to %d bytes\n",
186*0d6140beSAndroid Build Coastguard Worker __func__, writecnt, maxwritecnt);
187*0d6140beSAndroid Build Coastguard Worker return SPI_INVALID_LENGTH;
188*0d6140beSAndroid Build Coastguard Worker }
189*0d6140beSAndroid Build Coastguard Worker
190*0d6140beSAndroid Build Coastguard Worker unsigned int maxreadcnt = flash->mst->spi.max_data_read;
191*0d6140beSAndroid Build Coastguard Worker if (readcnt > maxreadcnt) {
192*0d6140beSAndroid Build Coastguard Worker msg_pinfo("%s: SPI controller can not receive %d bytes, it is limited to %d bytes\n",
193*0d6140beSAndroid Build Coastguard Worker __func__, readcnt, maxreadcnt);
194*0d6140beSAndroid Build Coastguard Worker return SPI_INVALID_LENGTH;
195*0d6140beSAndroid Build Coastguard Worker }
196*0d6140beSAndroid Build Coastguard Worker return 0;
197*0d6140beSAndroid Build Coastguard Worker }
198*0d6140beSAndroid Build Coastguard Worker
execute_command(uint8_t * sb600_spibar)199*0d6140beSAndroid Build Coastguard Worker static void execute_command(uint8_t *sb600_spibar)
200*0d6140beSAndroid Build Coastguard Worker {
201*0d6140beSAndroid Build Coastguard Worker msg_pspew("Executing... ");
202*0d6140beSAndroid Build Coastguard Worker mmio_writeb(mmio_readb(sb600_spibar + 2) | 1, sb600_spibar + 2);
203*0d6140beSAndroid Build Coastguard Worker while (mmio_readb(sb600_spibar + 2) & 1)
204*0d6140beSAndroid Build Coastguard Worker ;
205*0d6140beSAndroid Build Coastguard Worker msg_pspew("done\n");
206*0d6140beSAndroid Build Coastguard Worker }
207*0d6140beSAndroid Build Coastguard Worker
execute_spi100_command(uint8_t * sb600_spibar)208*0d6140beSAndroid Build Coastguard Worker static void execute_spi100_command(uint8_t *sb600_spibar)
209*0d6140beSAndroid Build Coastguard Worker {
210*0d6140beSAndroid Build Coastguard Worker msg_pspew("Executing... ");
211*0d6140beSAndroid Build Coastguard Worker mmio_writeb(mmio_readb(sb600_spibar + SPI100_CMD_TRIGGER_REG) | SPI100_EXECUTE_CMD,
212*0d6140beSAndroid Build Coastguard Worker sb600_spibar + SPI100_CMD_TRIGGER_REG);
213*0d6140beSAndroid Build Coastguard Worker while (mmio_readb(sb600_spibar + SPI100_CMD_TRIGGER_REG) & SPI100_CMD_TRIGGER_REG)
214*0d6140beSAndroid Build Coastguard Worker ;
215*0d6140beSAndroid Build Coastguard Worker msg_pspew("done\n");
216*0d6140beSAndroid Build Coastguard Worker }
217*0d6140beSAndroid Build Coastguard Worker
sb600_spi_send_command(const struct flashctx * flash,unsigned int writecnt,unsigned int readcnt,const unsigned char * writearr,unsigned char * readarr)218*0d6140beSAndroid Build Coastguard Worker static int sb600_spi_send_command(const struct flashctx *flash, unsigned int writecnt,
219*0d6140beSAndroid Build Coastguard Worker unsigned int readcnt,
220*0d6140beSAndroid Build Coastguard Worker const unsigned char *writearr,
221*0d6140beSAndroid Build Coastguard Worker unsigned char *readarr)
222*0d6140beSAndroid Build Coastguard Worker {
223*0d6140beSAndroid Build Coastguard Worker struct sb600spi_data *sb600_data = flash->mst->spi.data;
224*0d6140beSAndroid Build Coastguard Worker uint8_t *sb600_spibar = sb600_data->spibar;
225*0d6140beSAndroid Build Coastguard Worker /* First byte is cmd which can not be sent through the FIFO. */
226*0d6140beSAndroid Build Coastguard Worker unsigned char cmd = *writearr++;
227*0d6140beSAndroid Build Coastguard Worker writecnt--;
228*0d6140beSAndroid Build Coastguard Worker msg_pspew("%s, cmd=0x%02x, writecnt=%d, readcnt=%d\n", __func__, cmd, writecnt, readcnt);
229*0d6140beSAndroid Build Coastguard Worker mmio_writeb(cmd, sb600_spibar + 0);
230*0d6140beSAndroid Build Coastguard Worker
231*0d6140beSAndroid Build Coastguard Worker int ret = check_readwritecnt(flash, writecnt, readcnt);
232*0d6140beSAndroid Build Coastguard Worker if (ret != 0)
233*0d6140beSAndroid Build Coastguard Worker return ret;
234*0d6140beSAndroid Build Coastguard Worker
235*0d6140beSAndroid Build Coastguard Worker /* This is a workaround for a bug in SPI controller. If we only send
236*0d6140beSAndroid Build Coastguard Worker * an opcode and no additional data/address, the SPI controller will
237*0d6140beSAndroid Build Coastguard Worker * read one byte too few from the chip. Basically, the last byte of
238*0d6140beSAndroid Build Coastguard Worker * the chip response is discarded and will not end up in the FIFO.
239*0d6140beSAndroid Build Coastguard Worker * It is unclear if the CS# line is set high too early as well.
240*0d6140beSAndroid Build Coastguard Worker */
241*0d6140beSAndroid Build Coastguard Worker unsigned int readoffby1 = (writecnt > 0) ? 0 : 1;
242*0d6140beSAndroid Build Coastguard Worker uint8_t readwrite = (readcnt + readoffby1) << 4 | (writecnt);
243*0d6140beSAndroid Build Coastguard Worker mmio_writeb(readwrite, sb600_spibar + 1);
244*0d6140beSAndroid Build Coastguard Worker
245*0d6140beSAndroid Build Coastguard Worker reset_internal_fifo_pointer(sb600_spibar);
246*0d6140beSAndroid Build Coastguard Worker msg_pspew("Filling FIFO: ");
247*0d6140beSAndroid Build Coastguard Worker unsigned int count;
248*0d6140beSAndroid Build Coastguard Worker for (count = 0; count < writecnt; count++) {
249*0d6140beSAndroid Build Coastguard Worker msg_pspew("[%02x]", writearr[count]);
250*0d6140beSAndroid Build Coastguard Worker mmio_writeb(writearr[count], sb600_spibar + 0xC);
251*0d6140beSAndroid Build Coastguard Worker }
252*0d6140beSAndroid Build Coastguard Worker msg_pspew("\n");
253*0d6140beSAndroid Build Coastguard Worker if (compare_internal_fifo_pointer(writecnt, sb600_spibar))
254*0d6140beSAndroid Build Coastguard Worker return SPI_PROGRAMMER_ERROR;
255*0d6140beSAndroid Build Coastguard Worker
256*0d6140beSAndroid Build Coastguard Worker /*
257*0d6140beSAndroid Build Coastguard Worker * We should send the data in sequence, which means we need to reset
258*0d6140beSAndroid Build Coastguard Worker * the FIFO pointer to the first byte we want to send.
259*0d6140beSAndroid Build Coastguard Worker */
260*0d6140beSAndroid Build Coastguard Worker reset_internal_fifo_pointer(sb600_spibar);
261*0d6140beSAndroid Build Coastguard Worker execute_command(sb600_spibar);
262*0d6140beSAndroid Build Coastguard Worker if (compare_internal_fifo_pointer(writecnt + readcnt, sb600_spibar))
263*0d6140beSAndroid Build Coastguard Worker return SPI_PROGRAMMER_ERROR;
264*0d6140beSAndroid Build Coastguard Worker
265*0d6140beSAndroid Build Coastguard Worker /*
266*0d6140beSAndroid Build Coastguard Worker * After the command executed, we should find out the index of the
267*0d6140beSAndroid Build Coastguard Worker * received byte. Here we just reset the FIFO pointer and skip the
268*0d6140beSAndroid Build Coastguard Worker * writecnt.
269*0d6140beSAndroid Build Coastguard Worker * It would be possible to increase the FIFO pointer by one instead
270*0d6140beSAndroid Build Coastguard Worker * of reading and discarding one byte from the FIFO.
271*0d6140beSAndroid Build Coastguard Worker * The FIFO is implemented on top of an 8 byte ring buffer and the
272*0d6140beSAndroid Build Coastguard Worker * buffer is never cleared. For every byte that is shifted out after
273*0d6140beSAndroid Build Coastguard Worker * the opcode, the FIFO already stores the response from the chip.
274*0d6140beSAndroid Build Coastguard Worker * Usually, the chip will respond with 0x00 or 0xff.
275*0d6140beSAndroid Build Coastguard Worker */
276*0d6140beSAndroid Build Coastguard Worker reset_internal_fifo_pointer(sb600_spibar);
277*0d6140beSAndroid Build Coastguard Worker
278*0d6140beSAndroid Build Coastguard Worker /* Skip the bytes we sent. */
279*0d6140beSAndroid Build Coastguard Worker msg_pspew("Skipping: ");
280*0d6140beSAndroid Build Coastguard Worker for (count = 0; count < writecnt; count++) {
281*0d6140beSAndroid Build Coastguard Worker msg_pspew("[%02x]", mmio_readb(sb600_spibar + 0xC));
282*0d6140beSAndroid Build Coastguard Worker }
283*0d6140beSAndroid Build Coastguard Worker msg_pspew("\n");
284*0d6140beSAndroid Build Coastguard Worker if (compare_internal_fifo_pointer(writecnt, sb600_spibar))
285*0d6140beSAndroid Build Coastguard Worker return SPI_PROGRAMMER_ERROR;
286*0d6140beSAndroid Build Coastguard Worker
287*0d6140beSAndroid Build Coastguard Worker msg_pspew("Reading FIFO: ");
288*0d6140beSAndroid Build Coastguard Worker for (count = 0; count < readcnt; count++) {
289*0d6140beSAndroid Build Coastguard Worker readarr[count] = mmio_readb(sb600_spibar + 0xC);
290*0d6140beSAndroid Build Coastguard Worker msg_pspew("[%02x]", readarr[count]);
291*0d6140beSAndroid Build Coastguard Worker }
292*0d6140beSAndroid Build Coastguard Worker msg_pspew("\n");
293*0d6140beSAndroid Build Coastguard Worker if (compare_internal_fifo_pointer(writecnt+readcnt, sb600_spibar))
294*0d6140beSAndroid Build Coastguard Worker return SPI_PROGRAMMER_ERROR;
295*0d6140beSAndroid Build Coastguard Worker
296*0d6140beSAndroid Build Coastguard Worker if (mmio_readb(sb600_spibar + 1) != readwrite) {
297*0d6140beSAndroid Build Coastguard Worker msg_perr("Unexpected change in AMD SPI read/write count!\n");
298*0d6140beSAndroid Build Coastguard Worker msg_perr("Something else is accessing the flash chip and causes random corruption.\n"
299*0d6140beSAndroid Build Coastguard Worker "Please stop all applications and drivers and IPMI which access the flash chip.\n");
300*0d6140beSAndroid Build Coastguard Worker return SPI_PROGRAMMER_ERROR;
301*0d6140beSAndroid Build Coastguard Worker }
302*0d6140beSAndroid Build Coastguard Worker
303*0d6140beSAndroid Build Coastguard Worker return 0;
304*0d6140beSAndroid Build Coastguard Worker }
305*0d6140beSAndroid Build Coastguard Worker
spi100_spi_send_command(const struct flashctx * flash,unsigned int writecnt,unsigned int readcnt,const unsigned char * writearr,unsigned char * readarr)306*0d6140beSAndroid Build Coastguard Worker static int spi100_spi_send_command(const struct flashctx *flash, unsigned int writecnt,
307*0d6140beSAndroid Build Coastguard Worker unsigned int readcnt,
308*0d6140beSAndroid Build Coastguard Worker const unsigned char *writearr,
309*0d6140beSAndroid Build Coastguard Worker unsigned char *readarr)
310*0d6140beSAndroid Build Coastguard Worker {
311*0d6140beSAndroid Build Coastguard Worker struct sb600spi_data *sb600_data = flash->mst->spi.data;
312*0d6140beSAndroid Build Coastguard Worker uint8_t *sb600_spibar = sb600_data->spibar;
313*0d6140beSAndroid Build Coastguard Worker /* First byte is cmd which can not be sent through the buffer. */
314*0d6140beSAndroid Build Coastguard Worker unsigned char cmd = *writearr++;
315*0d6140beSAndroid Build Coastguard Worker writecnt--;
316*0d6140beSAndroid Build Coastguard Worker msg_pspew("%s, cmd=0x%02x, writecnt=%d, readcnt=%d\n", __func__, cmd, writecnt, readcnt);
317*0d6140beSAndroid Build Coastguard Worker mmio_writeb(cmd, sb600_spibar + SPI100_CMD_CODE_REG);
318*0d6140beSAndroid Build Coastguard Worker
319*0d6140beSAndroid Build Coastguard Worker int ret = check_readwritecnt(flash, writecnt, readcnt);
320*0d6140beSAndroid Build Coastguard Worker if (ret != 0)
321*0d6140beSAndroid Build Coastguard Worker return ret;
322*0d6140beSAndroid Build Coastguard Worker
323*0d6140beSAndroid Build Coastguard Worker /* Use the extended TxByteCount and RxByteCount registers. */
324*0d6140beSAndroid Build Coastguard Worker mmio_writeb(writecnt, sb600_spibar + 0x48);
325*0d6140beSAndroid Build Coastguard Worker mmio_writeb(readcnt, sb600_spibar + 0x4b);
326*0d6140beSAndroid Build Coastguard Worker
327*0d6140beSAndroid Build Coastguard Worker msg_pspew("Filling buffer: ");
328*0d6140beSAndroid Build Coastguard Worker unsigned int count;
329*0d6140beSAndroid Build Coastguard Worker for (count = 0; count < writecnt; count++) {
330*0d6140beSAndroid Build Coastguard Worker msg_pspew("[%02x]", writearr[count]);
331*0d6140beSAndroid Build Coastguard Worker mmio_writeb(writearr[count], sb600_spibar + 0x80 + count);
332*0d6140beSAndroid Build Coastguard Worker }
333*0d6140beSAndroid Build Coastguard Worker msg_pspew("\n");
334*0d6140beSAndroid Build Coastguard Worker
335*0d6140beSAndroid Build Coastguard Worker execute_spi100_command(sb600_spibar);
336*0d6140beSAndroid Build Coastguard Worker
337*0d6140beSAndroid Build Coastguard Worker msg_pspew("Reading buffer: ");
338*0d6140beSAndroid Build Coastguard Worker for (count = 0; count < readcnt; count++) {
339*0d6140beSAndroid Build Coastguard Worker readarr[count] = mmio_readb(sb600_spibar + 0x80 + (writecnt + count) % FIFO_SIZE_YANGTZE);
340*0d6140beSAndroid Build Coastguard Worker msg_pspew("[%02x]", readarr[count]);
341*0d6140beSAndroid Build Coastguard Worker }
342*0d6140beSAndroid Build Coastguard Worker msg_pspew("\n");
343*0d6140beSAndroid Build Coastguard Worker
344*0d6140beSAndroid Build Coastguard Worker return 0;
345*0d6140beSAndroid Build Coastguard Worker }
346*0d6140beSAndroid Build Coastguard Worker
347*0d6140beSAndroid Build Coastguard Worker struct spispeed {
348*0d6140beSAndroid Build Coastguard Worker const char *const name;
349*0d6140beSAndroid Build Coastguard Worker const uint8_t speed;
350*0d6140beSAndroid Build Coastguard Worker };
351*0d6140beSAndroid Build Coastguard Worker
352*0d6140beSAndroid Build Coastguard Worker static const char* spispeeds[] = {
353*0d6140beSAndroid Build Coastguard Worker "66 MHz",
354*0d6140beSAndroid Build Coastguard Worker "33 MHz",
355*0d6140beSAndroid Build Coastguard Worker "22 MHz",
356*0d6140beSAndroid Build Coastguard Worker "16.5 MHz",
357*0d6140beSAndroid Build Coastguard Worker "100 MHz",
358*0d6140beSAndroid Build Coastguard Worker "Reserved",
359*0d6140beSAndroid Build Coastguard Worker "Reserved",
360*0d6140beSAndroid Build Coastguard Worker "800 kHz",
361*0d6140beSAndroid Build Coastguard Worker };
362*0d6140beSAndroid Build Coastguard Worker
363*0d6140beSAndroid Build Coastguard Worker static const char* spireadmodes[] = {
364*0d6140beSAndroid Build Coastguard Worker "Normal (up to 33 MHz)",
365*0d6140beSAndroid Build Coastguard Worker "Reserved",
366*0d6140beSAndroid Build Coastguard Worker "Dual IO (1-1-2)",
367*0d6140beSAndroid Build Coastguard Worker "Quad IO (1-1-4)",
368*0d6140beSAndroid Build Coastguard Worker "Dual IO (1-2-2)",
369*0d6140beSAndroid Build Coastguard Worker "Quad IO (1-4-4)",
370*0d6140beSAndroid Build Coastguard Worker "Normal (up to 66 MHz)",
371*0d6140beSAndroid Build Coastguard Worker "Fast Read",
372*0d6140beSAndroid Build Coastguard Worker };
373*0d6140beSAndroid Build Coastguard Worker
set_speed(struct pci_dev * dev,enum amd_chipset amd_gen,uint8_t speed,uint8_t * sb600_spibar)374*0d6140beSAndroid Build Coastguard Worker static int set_speed(struct pci_dev *dev, enum amd_chipset amd_gen, uint8_t speed, uint8_t *sb600_spibar)
375*0d6140beSAndroid Build Coastguard Worker {
376*0d6140beSAndroid Build Coastguard Worker bool success = false;
377*0d6140beSAndroid Build Coastguard Worker
378*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Setting SPI clock to %s (%i)... ", spispeeds[speed], speed);
379*0d6140beSAndroid Build Coastguard Worker if (amd_gen >= CHIPSET_YANGTZE) {
380*0d6140beSAndroid Build Coastguard Worker rmmio_writew((speed << 12) | (speed << 8) | (speed << 4) | speed, sb600_spibar + 0x22);
381*0d6140beSAndroid Build Coastguard Worker uint16_t tmp = mmio_readw(sb600_spibar + 0x22);
382*0d6140beSAndroid Build Coastguard Worker success = (((tmp >> 12) & 0xf) == speed && ((tmp >> 8) & 0xf) == speed &&
383*0d6140beSAndroid Build Coastguard Worker ((tmp >> 4) & 0xf) == speed && ((tmp >> 0) & 0xf) == speed);
384*0d6140beSAndroid Build Coastguard Worker } else {
385*0d6140beSAndroid Build Coastguard Worker rmmio_writeb((mmio_readb(sb600_spibar + 0xd) & ~(0x3 << 4)) | (speed << 4), sb600_spibar + 0xd);
386*0d6140beSAndroid Build Coastguard Worker success = (speed == ((mmio_readb(sb600_spibar + 0xd) >> 4) & 0x3));
387*0d6140beSAndroid Build Coastguard Worker }
388*0d6140beSAndroid Build Coastguard Worker
389*0d6140beSAndroid Build Coastguard Worker if (!success) {
390*0d6140beSAndroid Build Coastguard Worker msg_perr("FAILED!\n");
391*0d6140beSAndroid Build Coastguard Worker return 1;
392*0d6140beSAndroid Build Coastguard Worker }
393*0d6140beSAndroid Build Coastguard Worker msg_pdbg("succeeded.\n");
394*0d6140beSAndroid Build Coastguard Worker return 0;
395*0d6140beSAndroid Build Coastguard Worker }
396*0d6140beSAndroid Build Coastguard Worker
set_mode(struct pci_dev * dev,uint8_t mode,uint8_t * sb600_spibar)397*0d6140beSAndroid Build Coastguard Worker static int set_mode(struct pci_dev *dev, uint8_t mode, uint8_t *sb600_spibar)
398*0d6140beSAndroid Build Coastguard Worker {
399*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Setting SPI read mode to %s (%i)... ", spireadmodes[mode], mode);
400*0d6140beSAndroid Build Coastguard Worker uint32_t tmp = mmio_readl(sb600_spibar + 0x00);
401*0d6140beSAndroid Build Coastguard Worker tmp &= ~(0x6 << 28 | 0x1 << 18); /* Clear mode bits */
402*0d6140beSAndroid Build Coastguard Worker tmp |= ((mode & 0x6) << 28) | ((mode & 0x1) << 18);
403*0d6140beSAndroid Build Coastguard Worker rmmio_writel(tmp, sb600_spibar + 0x00);
404*0d6140beSAndroid Build Coastguard Worker if (tmp != mmio_readl(sb600_spibar + 0x00)) {
405*0d6140beSAndroid Build Coastguard Worker msg_perr("FAILED!\n");
406*0d6140beSAndroid Build Coastguard Worker return 1;
407*0d6140beSAndroid Build Coastguard Worker }
408*0d6140beSAndroid Build Coastguard Worker msg_pdbg("succeeded.\n");
409*0d6140beSAndroid Build Coastguard Worker return 0;
410*0d6140beSAndroid Build Coastguard Worker }
411*0d6140beSAndroid Build Coastguard Worker
handle_speed(const struct programmer_cfg * cfg,struct pci_dev * dev,enum amd_chipset amd_gen,uint8_t * sb600_spibar)412*0d6140beSAndroid Build Coastguard Worker static int handle_speed(const struct programmer_cfg *cfg,
413*0d6140beSAndroid Build Coastguard Worker struct pci_dev *dev, enum amd_chipset amd_gen, uint8_t *sb600_spibar)
414*0d6140beSAndroid Build Coastguard Worker {
415*0d6140beSAndroid Build Coastguard Worker uint32_t tmp;
416*0d6140beSAndroid Build Coastguard Worker int16_t spispeed_idx = -1;
417*0d6140beSAndroid Build Coastguard Worker int16_t spireadmode_idx = -1;
418*0d6140beSAndroid Build Coastguard Worker char *param_str;
419*0d6140beSAndroid Build Coastguard Worker
420*0d6140beSAndroid Build Coastguard Worker param_str = extract_programmer_param_str(cfg, "spispeed");
421*0d6140beSAndroid Build Coastguard Worker if (param_str != NULL) {
422*0d6140beSAndroid Build Coastguard Worker unsigned int i;
423*0d6140beSAndroid Build Coastguard Worker for (i = 0; i < ARRAY_SIZE(spispeeds); i++) {
424*0d6140beSAndroid Build Coastguard Worker if (strcasecmp(spispeeds[i], param_str) == 0) {
425*0d6140beSAndroid Build Coastguard Worker spispeed_idx = i;
426*0d6140beSAndroid Build Coastguard Worker break;
427*0d6140beSAndroid Build Coastguard Worker }
428*0d6140beSAndroid Build Coastguard Worker }
429*0d6140beSAndroid Build Coastguard Worker /* "reserved" is not a valid speed.
430*0d6140beSAndroid Build Coastguard Worker * Error out on speeds not present in the spispeeds array.
431*0d6140beSAndroid Build Coastguard Worker * Only Yangtze supports the second half of indices.
432*0d6140beSAndroid Build Coastguard Worker * No 66 MHz before SB8xx. */
433*0d6140beSAndroid Build Coastguard Worker if ((strcasecmp(param_str, "reserved") == 0) ||
434*0d6140beSAndroid Build Coastguard Worker (i == ARRAY_SIZE(spispeeds)) ||
435*0d6140beSAndroid Build Coastguard Worker (amd_gen < CHIPSET_YANGTZE && spispeed_idx > 3) ||
436*0d6140beSAndroid Build Coastguard Worker (amd_gen < CHIPSET_SB89XX && spispeed_idx == 0)) {
437*0d6140beSAndroid Build Coastguard Worker msg_perr("Error: Invalid spispeed value: '%s'.\n", param_str);
438*0d6140beSAndroid Build Coastguard Worker free(param_str);
439*0d6140beSAndroid Build Coastguard Worker return 1;
440*0d6140beSAndroid Build Coastguard Worker }
441*0d6140beSAndroid Build Coastguard Worker free(param_str);
442*0d6140beSAndroid Build Coastguard Worker }
443*0d6140beSAndroid Build Coastguard Worker
444*0d6140beSAndroid Build Coastguard Worker param_str = extract_programmer_param_str(cfg, "spireadmode");
445*0d6140beSAndroid Build Coastguard Worker if (param_str != NULL) {
446*0d6140beSAndroid Build Coastguard Worker unsigned int i;
447*0d6140beSAndroid Build Coastguard Worker for (i = 0; i < ARRAY_SIZE(spireadmodes); i++) {
448*0d6140beSAndroid Build Coastguard Worker if (strcasecmp(spireadmodes[i], param_str) == 0) {
449*0d6140beSAndroid Build Coastguard Worker spireadmode_idx = i;
450*0d6140beSAndroid Build Coastguard Worker break;
451*0d6140beSAndroid Build Coastguard Worker }
452*0d6140beSAndroid Build Coastguard Worker }
453*0d6140beSAndroid Build Coastguard Worker if ((strcasecmp(param_str, "reserved") == 0) ||
454*0d6140beSAndroid Build Coastguard Worker (i == ARRAY_SIZE(spireadmodes))) {
455*0d6140beSAndroid Build Coastguard Worker msg_perr("Error: Invalid spireadmode value: '%s'.\n", param_str);
456*0d6140beSAndroid Build Coastguard Worker free(param_str);
457*0d6140beSAndroid Build Coastguard Worker return 1;
458*0d6140beSAndroid Build Coastguard Worker }
459*0d6140beSAndroid Build Coastguard Worker if (amd_gen < CHIPSET_BOLTON) {
460*0d6140beSAndroid Build Coastguard Worker msg_perr("Warning: spireadmode not supported for this chipset.");
461*0d6140beSAndroid Build Coastguard Worker }
462*0d6140beSAndroid Build Coastguard Worker free(param_str);
463*0d6140beSAndroid Build Coastguard Worker }
464*0d6140beSAndroid Build Coastguard Worker
465*0d6140beSAndroid Build Coastguard Worker /* See the chipset support matrix for SPI Base_Addr below for an explanation of the symbols used.
466*0d6140beSAndroid Build Coastguard Worker * bit 6xx 7xx/SP5100 8xx 9xx hudson1 hudson234 bolton/yangtze
467*0d6140beSAndroid Build Coastguard Worker * 18 rsvd <- fastReadEnable ? <- ? SpiReadMode[0]
468*0d6140beSAndroid Build Coastguard Worker * 29:30 rsvd <- <- ? <- ? SpiReadMode[2:1]
469*0d6140beSAndroid Build Coastguard Worker */
470*0d6140beSAndroid Build Coastguard Worker if (amd_gen >= CHIPSET_BOLTON) {
471*0d6140beSAndroid Build Coastguard Worker
472*0d6140beSAndroid Build Coastguard Worker tmp = mmio_readl(sb600_spibar + 0x00);
473*0d6140beSAndroid Build Coastguard Worker uint8_t read_mode = ((tmp >> 28) & 0x6) | ((tmp >> 18) & 0x1);
474*0d6140beSAndroid Build Coastguard Worker msg_pdbg("SPI read mode is %s (%i)\n",
475*0d6140beSAndroid Build Coastguard Worker spireadmodes[read_mode], read_mode);
476*0d6140beSAndroid Build Coastguard Worker if (spireadmode_idx < 0) {
477*0d6140beSAndroid Build Coastguard Worker msg_pdbg("spireadmode is not set, "
478*0d6140beSAndroid Build Coastguard Worker "leaving SPI read mode unchanged.\n");
479*0d6140beSAndroid Build Coastguard Worker }
480*0d6140beSAndroid Build Coastguard Worker else if (set_mode(dev, spireadmode_idx, sb600_spibar) != 0) {
481*0d6140beSAndroid Build Coastguard Worker return 1;
482*0d6140beSAndroid Build Coastguard Worker }
483*0d6140beSAndroid Build Coastguard Worker
484*0d6140beSAndroid Build Coastguard Worker if (amd_gen >= CHIPSET_YANGTZE) {
485*0d6140beSAndroid Build Coastguard Worker tmp = mmio_readb(sb600_spibar + 0x20);
486*0d6140beSAndroid Build Coastguard Worker msg_pdbg("UseSpi100 is %sabled\n", (tmp & 0x1) ? "en" : "dis");
487*0d6140beSAndroid Build Coastguard Worker if ((tmp & 0x1) == 0) {
488*0d6140beSAndroid Build Coastguard Worker rmmio_writeb(tmp | 0x1, sb600_spibar + 0x20);
489*0d6140beSAndroid Build Coastguard Worker tmp = mmio_readb(sb600_spibar + 0x20) & 0x1;
490*0d6140beSAndroid Build Coastguard Worker if (tmp == 0) {
491*0d6140beSAndroid Build Coastguard Worker msg_perr("Enabling Spi100 failed.\n");
492*0d6140beSAndroid Build Coastguard Worker return 1;
493*0d6140beSAndroid Build Coastguard Worker }
494*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Enabling Spi100 succeeded.\n");
495*0d6140beSAndroid Build Coastguard Worker }
496*0d6140beSAndroid Build Coastguard Worker
497*0d6140beSAndroid Build Coastguard Worker tmp = mmio_readw(sb600_spibar + 0x22); /* SPI 100 Speed Config */
498*0d6140beSAndroid Build Coastguard Worker msg_pdbg("NormSpeedNew is %s\n", spispeeds[(tmp >> 12) & 0xf]);
499*0d6140beSAndroid Build Coastguard Worker msg_pdbg("FastSpeedNew is %s\n", spispeeds[(tmp >> 8) & 0xf]);
500*0d6140beSAndroid Build Coastguard Worker msg_pdbg("AltSpeedNew is %s\n", spispeeds[(tmp >> 4) & 0xf]);
501*0d6140beSAndroid Build Coastguard Worker msg_pdbg("TpmSpeedNew is %s\n", spispeeds[(tmp >> 0) & 0xf]);
502*0d6140beSAndroid Build Coastguard Worker }
503*0d6140beSAndroid Build Coastguard Worker } else {
504*0d6140beSAndroid Build Coastguard Worker if (amd_gen >= CHIPSET_SB89XX && amd_gen <= CHIPSET_HUDSON234) {
505*0d6140beSAndroid Build Coastguard Worker bool fast_read = (mmio_readl(sb600_spibar + 0x00) >> 18) & 0x1;
506*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Fast Reads are %sabled\n", fast_read ? "en" : "dis");
507*0d6140beSAndroid Build Coastguard Worker if (fast_read) {
508*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Disabling them temporarily.\n");
509*0d6140beSAndroid Build Coastguard Worker rmmio_writel(mmio_readl(sb600_spibar + 0x00) & ~(0x1 << 18),
510*0d6140beSAndroid Build Coastguard Worker sb600_spibar + 0x00);
511*0d6140beSAndroid Build Coastguard Worker }
512*0d6140beSAndroid Build Coastguard Worker }
513*0d6140beSAndroid Build Coastguard Worker tmp = (mmio_readb(sb600_spibar + 0xd) >> 4) & 0x3;
514*0d6140beSAndroid Build Coastguard Worker msg_pdbg("NormSpeed is %s\n", spispeeds[tmp]);
515*0d6140beSAndroid Build Coastguard Worker if (spispeed_idx < 0) {
516*0d6140beSAndroid Build Coastguard Worker spispeed_idx = 3; /* Default to 16.5 MHz */
517*0d6140beSAndroid Build Coastguard Worker }
518*0d6140beSAndroid Build Coastguard Worker }
519*0d6140beSAndroid Build Coastguard Worker if (spispeed_idx < 0) {
520*0d6140beSAndroid Build Coastguard Worker msg_pdbg("spispeed is not set, leaving SPI speed unchanged.\n");
521*0d6140beSAndroid Build Coastguard Worker return 0;
522*0d6140beSAndroid Build Coastguard Worker }
523*0d6140beSAndroid Build Coastguard Worker return set_speed(dev, amd_gen, spispeed_idx, sb600_spibar);
524*0d6140beSAndroid Build Coastguard Worker }
525*0d6140beSAndroid Build Coastguard Worker
handle_imc(const struct programmer_cfg * cfg,struct pci_dev * dev,enum amd_chipset amd_gen)526*0d6140beSAndroid Build Coastguard Worker static int handle_imc(const struct programmer_cfg *cfg, struct pci_dev *dev, enum amd_chipset amd_gen)
527*0d6140beSAndroid Build Coastguard Worker {
528*0d6140beSAndroid Build Coastguard Worker /* Handle IMC everywhere but sb600 which does not have one. */
529*0d6140beSAndroid Build Coastguard Worker if (amd_gen == CHIPSET_SB6XX)
530*0d6140beSAndroid Build Coastguard Worker return 0;
531*0d6140beSAndroid Build Coastguard Worker
532*0d6140beSAndroid Build Coastguard Worker bool amd_imc_force = false;
533*0d6140beSAndroid Build Coastguard Worker char *param_value = extract_programmer_param_str(cfg, "amd_imc_force");
534*0d6140beSAndroid Build Coastguard Worker if (param_value && !strcmp(param_value, "yes")) {
535*0d6140beSAndroid Build Coastguard Worker amd_imc_force = true;
536*0d6140beSAndroid Build Coastguard Worker msg_pspew("amd_imc_force enabled.\n");
537*0d6140beSAndroid Build Coastguard Worker } else if (param_value && !strlen(param_value)) {
538*0d6140beSAndroid Build Coastguard Worker msg_perr("Missing argument for amd_imc_force.\n");
539*0d6140beSAndroid Build Coastguard Worker free(param_value);
540*0d6140beSAndroid Build Coastguard Worker return 1;
541*0d6140beSAndroid Build Coastguard Worker } else if (param_value) {
542*0d6140beSAndroid Build Coastguard Worker msg_perr("Unknown argument for amd_imc_force: \"%s\" (not \"yes\").\n", param_value);
543*0d6140beSAndroid Build Coastguard Worker free(param_value);
544*0d6140beSAndroid Build Coastguard Worker return 1;
545*0d6140beSAndroid Build Coastguard Worker }
546*0d6140beSAndroid Build Coastguard Worker free(param_value);
547*0d6140beSAndroid Build Coastguard Worker
548*0d6140beSAndroid Build Coastguard Worker /* TODO: we should not only look at IntegratedImcPresent (LPC Dev 20, Func 3, 40h) but also at
549*0d6140beSAndroid Build Coastguard Worker * IMCEnable(Strap) and Override EcEnable(Strap) (sb8xx, sb9xx?, a50, Bolton: Misc_Reg: 80h-87h;
550*0d6140beSAndroid Build Coastguard Worker * sb7xx, sp5100: PM_Reg: B0h-B1h) etc. */
551*0d6140beSAndroid Build Coastguard Worker uint8_t reg = pci_read_byte(dev, 0x40);
552*0d6140beSAndroid Build Coastguard Worker if ((reg & (1 << 7)) == 0) {
553*0d6140beSAndroid Build Coastguard Worker msg_pdbg("IMC is not active.\n");
554*0d6140beSAndroid Build Coastguard Worker return 0;
555*0d6140beSAndroid Build Coastguard Worker }
556*0d6140beSAndroid Build Coastguard Worker
557*0d6140beSAndroid Build Coastguard Worker if (!amd_imc_force)
558*0d6140beSAndroid Build Coastguard Worker programmer_may_write = false;
559*0d6140beSAndroid Build Coastguard Worker msg_pinfo("Writes have been disabled for safety reasons because the presence of the IMC\n"
560*0d6140beSAndroid Build Coastguard Worker "was detected and it could interfere with accessing flash memory. Flashrom will\n"
561*0d6140beSAndroid Build Coastguard Worker "try to disable it temporarily but even then this might not be safe:\n"
562*0d6140beSAndroid Build Coastguard Worker "when it is re-enabled and after a reboot it expects to find working code\n"
563*0d6140beSAndroid Build Coastguard Worker "in the flash and it is unpredictable what happens if there is none.\n"
564*0d6140beSAndroid Build Coastguard Worker "\n"
565*0d6140beSAndroid Build Coastguard Worker "To be safe make sure that there is a working IMC firmware at the right\n"
566*0d6140beSAndroid Build Coastguard Worker "location in the image you intend to write and do not attempt to erase.\n"
567*0d6140beSAndroid Build Coastguard Worker "\n"
568*0d6140beSAndroid Build Coastguard Worker "You can enforce write support with the amd_imc_force programmer option.\n");
569*0d6140beSAndroid Build Coastguard Worker if (amd_imc_force)
570*0d6140beSAndroid Build Coastguard Worker msg_pinfo("Continuing with write support because the user forced us to!\n");
571*0d6140beSAndroid Build Coastguard Worker
572*0d6140beSAndroid Build Coastguard Worker return amd_imc_shutdown(dev);
573*0d6140beSAndroid Build Coastguard Worker }
574*0d6140beSAndroid Build Coastguard Worker
promontory_read_memmapped(struct flashctx * flash,uint8_t * buf,unsigned int start,unsigned int len)575*0d6140beSAndroid Build Coastguard Worker static int promontory_read_memmapped(struct flashctx *flash, uint8_t *buf,
576*0d6140beSAndroid Build Coastguard Worker unsigned int start, unsigned int len)
577*0d6140beSAndroid Build Coastguard Worker {
578*0d6140beSAndroid Build Coastguard Worker struct sb600spi_data * data = (struct sb600spi_data *)flash->mst->spi.data;
579*0d6140beSAndroid Build Coastguard Worker if (!data->flash) {
580*0d6140beSAndroid Build Coastguard Worker map_flash(flash);
581*0d6140beSAndroid Build Coastguard Worker data->flash = flash; /* keep a copy of flashctx for unmap() on tear-down. */
582*0d6140beSAndroid Build Coastguard Worker }
583*0d6140beSAndroid Build Coastguard Worker mmio_readn((void *)(flash->virtual_memory + start), buf, len);
584*0d6140beSAndroid Build Coastguard Worker return 0;
585*0d6140beSAndroid Build Coastguard Worker }
586*0d6140beSAndroid Build Coastguard Worker
sb600spi_shutdown(void * data)587*0d6140beSAndroid Build Coastguard Worker static int sb600spi_shutdown(void *data)
588*0d6140beSAndroid Build Coastguard Worker {
589*0d6140beSAndroid Build Coastguard Worker struct sb600spi_data *sb600_data = data;
590*0d6140beSAndroid Build Coastguard Worker struct flashctx *flash = sb600_data->flash;
591*0d6140beSAndroid Build Coastguard Worker if (flash)
592*0d6140beSAndroid Build Coastguard Worker finalize_flash_access(flash);
593*0d6140beSAndroid Build Coastguard Worker
594*0d6140beSAndroid Build Coastguard Worker free(data);
595*0d6140beSAndroid Build Coastguard Worker return 0;
596*0d6140beSAndroid Build Coastguard Worker }
597*0d6140beSAndroid Build Coastguard Worker
598*0d6140beSAndroid Build Coastguard Worker static const struct spi_master spi_master_sb600 = {
599*0d6140beSAndroid Build Coastguard Worker .max_data_read = FIFO_SIZE_OLD,
600*0d6140beSAndroid Build Coastguard Worker .max_data_write = FIFO_SIZE_OLD - 3,
601*0d6140beSAndroid Build Coastguard Worker .command = sb600_spi_send_command,
602*0d6140beSAndroid Build Coastguard Worker .map_flash_region = physmap,
603*0d6140beSAndroid Build Coastguard Worker .unmap_flash_region = physunmap,
604*0d6140beSAndroid Build Coastguard Worker .read = default_spi_read,
605*0d6140beSAndroid Build Coastguard Worker .write_256 = default_spi_write_256,
606*0d6140beSAndroid Build Coastguard Worker .shutdown = sb600spi_shutdown,
607*0d6140beSAndroid Build Coastguard Worker };
608*0d6140beSAndroid Build Coastguard Worker
609*0d6140beSAndroid Build Coastguard Worker static const struct spi_master spi_master_yangtze = {
610*0d6140beSAndroid Build Coastguard Worker .max_data_read = FIFO_SIZE_YANGTZE - 3, /* Apparently the big SPI 100 buffer is not a ring buffer. */
611*0d6140beSAndroid Build Coastguard Worker .max_data_write = FIFO_SIZE_YANGTZE - 3,
612*0d6140beSAndroid Build Coastguard Worker .command = spi100_spi_send_command,
613*0d6140beSAndroid Build Coastguard Worker .map_flash_region = physmap,
614*0d6140beSAndroid Build Coastguard Worker .unmap_flash_region = physunmap,
615*0d6140beSAndroid Build Coastguard Worker .read = default_spi_read,
616*0d6140beSAndroid Build Coastguard Worker .write_256 = default_spi_write_256,
617*0d6140beSAndroid Build Coastguard Worker .shutdown = sb600spi_shutdown,
618*0d6140beSAndroid Build Coastguard Worker };
619*0d6140beSAndroid Build Coastguard Worker
620*0d6140beSAndroid Build Coastguard Worker static const struct spi_master spi_master_promontory = {
621*0d6140beSAndroid Build Coastguard Worker .max_data_read = MAX_DATA_READ_UNLIMITED,
622*0d6140beSAndroid Build Coastguard Worker .max_data_write = FIFO_SIZE_YANGTZE - 3,
623*0d6140beSAndroid Build Coastguard Worker .command = spi100_spi_send_command,
624*0d6140beSAndroid Build Coastguard Worker .map_flash_region = physmap,
625*0d6140beSAndroid Build Coastguard Worker .unmap_flash_region = physunmap,
626*0d6140beSAndroid Build Coastguard Worker .read = promontory_read_memmapped,
627*0d6140beSAndroid Build Coastguard Worker .write_256 = default_spi_write_256,
628*0d6140beSAndroid Build Coastguard Worker .shutdown = sb600spi_shutdown,
629*0d6140beSAndroid Build Coastguard Worker };
630*0d6140beSAndroid Build Coastguard Worker
sb600_probe_spi(const struct programmer_cfg * cfg,struct pci_dev * dev)631*0d6140beSAndroid Build Coastguard Worker int sb600_probe_spi(const struct programmer_cfg *cfg, struct pci_dev *dev)
632*0d6140beSAndroid Build Coastguard Worker {
633*0d6140beSAndroid Build Coastguard Worker struct pci_dev *smbus_dev;
634*0d6140beSAndroid Build Coastguard Worker uint32_t tmp;
635*0d6140beSAndroid Build Coastguard Worker uint8_t reg;
636*0d6140beSAndroid Build Coastguard Worker uint8_t *sb600_spibar = NULL;
637*0d6140beSAndroid Build Coastguard Worker
638*0d6140beSAndroid Build Coastguard Worker /* Read SPI_BaseAddr */
639*0d6140beSAndroid Build Coastguard Worker tmp = pci_read_long(dev, 0xa0);
640*0d6140beSAndroid Build Coastguard Worker tmp &= 0xffffffe0; /* remove bits 4-0 (reserved) */
641*0d6140beSAndroid Build Coastguard Worker msg_pdbg("SPI base address is at 0x%"PRIx32"\n", tmp);
642*0d6140beSAndroid Build Coastguard Worker
643*0d6140beSAndroid Build Coastguard Worker /* If the BAR has address 0, it is unlikely SPI is used. */
644*0d6140beSAndroid Build Coastguard Worker if (!tmp)
645*0d6140beSAndroid Build Coastguard Worker return 0;
646*0d6140beSAndroid Build Coastguard Worker
647*0d6140beSAndroid Build Coastguard Worker /* Physical memory has to be mapped at page (4k) boundaries. */
648*0d6140beSAndroid Build Coastguard Worker sb600_spibar = rphysmap("SB600 SPI registers", tmp & 0xfffff000, 0x1000);
649*0d6140beSAndroid Build Coastguard Worker if (sb600_spibar == ERROR_PTR)
650*0d6140beSAndroid Build Coastguard Worker return ERROR_FLASHROM_FATAL;
651*0d6140beSAndroid Build Coastguard Worker
652*0d6140beSAndroid Build Coastguard Worker /* The low bits of the SPI base address are used as offset into
653*0d6140beSAndroid Build Coastguard Worker * the mapped page.
654*0d6140beSAndroid Build Coastguard Worker */
655*0d6140beSAndroid Build Coastguard Worker sb600_spibar += tmp & 0xfff;
656*0d6140beSAndroid Build Coastguard Worker
657*0d6140beSAndroid Build Coastguard Worker enum amd_chipset amd_gen = determine_generation(dev);
658*0d6140beSAndroid Build Coastguard Worker if (amd_gen == CHIPSET_AMD_UNKNOWN)
659*0d6140beSAndroid Build Coastguard Worker return ERROR_FLASHROM_NONFATAL;
660*0d6140beSAndroid Build Coastguard Worker
661*0d6140beSAndroid Build Coastguard Worker /* How to read the following table and similar ones in this file:
662*0d6140beSAndroid Build Coastguard Worker * "?" means we have no datasheet for this chipset generation or it doesn't have any relevant info.
663*0d6140beSAndroid Build Coastguard Worker * "<-" means the bit/register meaning is identical to the next non-"?" chipset to the left. "<-" thus
664*0d6140beSAndroid Build Coastguard Worker * never refers to another "?".
665*0d6140beSAndroid Build Coastguard Worker * If a "?" chipset is between two chipsets with identical meaning, we assume the meaning didn't change
666*0d6140beSAndroid Build Coastguard Worker * twice in between, i.e. the meaning is unchanged for the "?" chipset. Usually we assume that
667*0d6140beSAndroid Build Coastguard Worker * succeeding hardware supports the same functionality as its predecessor unless proven different by
668*0d6140beSAndroid Build Coastguard Worker * tests or documentation, hence "?" will often be implemented equally to "<-".
669*0d6140beSAndroid Build Coastguard Worker *
670*0d6140beSAndroid Build Coastguard Worker * Chipset support matrix for SPI Base_Addr (LPC PCI reg 0xa0)
671*0d6140beSAndroid Build Coastguard Worker * bit 6xx 7xx/SP5100 8xx 9xx hudson1 hudson2+ yangtze
672*0d6140beSAndroid Build Coastguard Worker * 3 rsvd <- <- ? <- ? RouteTpm2Spi
673*0d6140beSAndroid Build Coastguard Worker * 2 rsvd AbortEnable rsvd ? <- ? <-
674*0d6140beSAndroid Build Coastguard Worker * 1 rsvd SpiRomEnable <- ? <- ? <-
675*0d6140beSAndroid Build Coastguard Worker * 0 rsvd AltSpiCSEnable rsvd ? <- ? <-
676*0d6140beSAndroid Build Coastguard Worker */
677*0d6140beSAndroid Build Coastguard Worker if (amd_gen >= CHIPSET_SB7XX) {
678*0d6140beSAndroid Build Coastguard Worker tmp = pci_read_long(dev, 0xa0);
679*0d6140beSAndroid Build Coastguard Worker msg_pdbg("SpiRomEnable=%"PRIi32"", (tmp >> 1) & 0x1);
680*0d6140beSAndroid Build Coastguard Worker if (amd_gen == CHIPSET_SB7XX)
681*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", AltSpiCSEnable=%"PRIi32", AbortEnable=%"PRIi32"", tmp & 0x1, (tmp >> 2) & 0x1);
682*0d6140beSAndroid Build Coastguard Worker else if (amd_gen >= CHIPSET_YANGTZE)
683*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", RouteTpm2Sp=%"PRIi32"", (tmp >> 3) & 0x1);
684*0d6140beSAndroid Build Coastguard Worker
685*0d6140beSAndroid Build Coastguard Worker tmp = pci_read_byte(dev, 0xba);
686*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", PrefetchEnSPIFromIMC=%"PRIi32"", (tmp & 0x4) >> 2);
687*0d6140beSAndroid Build Coastguard Worker
688*0d6140beSAndroid Build Coastguard Worker tmp = pci_read_byte(dev, 0xbb);
689*0d6140beSAndroid Build Coastguard Worker /* FIXME: Set bit 3,6,7 if not already set.
690*0d6140beSAndroid Build Coastguard Worker * Set bit 5, otherwise SPI accesses are pointless in LPC mode.
691*0d6140beSAndroid Build Coastguard Worker * See doc 42413 AMD SB700/710/750 RPR.
692*0d6140beSAndroid Build Coastguard Worker */
693*0d6140beSAndroid Build Coastguard Worker if (amd_gen == CHIPSET_SB7XX)
694*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", SpiOpEnInLpcMode=%"PRIi32"", (tmp >> 5) & 0x1);
695*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", PrefetchEnSPIFromHost=%"PRIi32"\n", tmp & 0x1);
696*0d6140beSAndroid Build Coastguard Worker }
697*0d6140beSAndroid Build Coastguard Worker
698*0d6140beSAndroid Build Coastguard Worker /* Chipset support matrix for SPI_Cntrl0 (spibar + 0x0)
699*0d6140beSAndroid Build Coastguard Worker * See the chipset support matrix for SPI Base_Addr above for an explanation of the symbols used.
700*0d6140beSAndroid Build Coastguard Worker * bit 6xx 7xx/SP5100 8xx 9xx hudson1 hudson2+ yangtze
701*0d6140beSAndroid Build Coastguard Worker * 17 rsvd <- <- ? <- ? <-
702*0d6140beSAndroid Build Coastguard Worker * 18 rsvd <- fastReadEnable<1> ? <- ? SpiReadMode[0]<1>
703*0d6140beSAndroid Build Coastguard Worker * 19 SpiArbEnable <- <- ? <- ? <-
704*0d6140beSAndroid Build Coastguard Worker * 20 (FifoPtrClr) <- <- ? <- ? <-
705*0d6140beSAndroid Build Coastguard Worker * 21 (FifoPtrInc) <- <- ? <- ? IllegalAccess
706*0d6140beSAndroid Build Coastguard Worker * 22 SpiAccessMacRomEn <- <- ? <- ? <-
707*0d6140beSAndroid Build Coastguard Worker * 23 SpiHostAccessRomEn <- <- ? <- ? <-
708*0d6140beSAndroid Build Coastguard Worker * 24:26 ArbWaitCount <- <- ? <- ? <-
709*0d6140beSAndroid Build Coastguard Worker * 27 SpiBridgeDisable <- <- ? <- ? rsvd
710*0d6140beSAndroid Build Coastguard Worker * 28 rsvd DropOneClkOnRd = SPIClkGate ? <- ? <-
711*0d6140beSAndroid Build Coastguard Worker * 29:30 rsvd <- <- ? <- ? SpiReadMode[2:1]<1>
712*0d6140beSAndroid Build Coastguard Worker * 31 rsvd <- SpiBusy ? <- ? <-
713*0d6140beSAndroid Build Coastguard Worker *
714*0d6140beSAndroid Build Coastguard Worker * <1> see handle_speed
715*0d6140beSAndroid Build Coastguard Worker */
716*0d6140beSAndroid Build Coastguard Worker tmp = mmio_readl(sb600_spibar + 0x00);
717*0d6140beSAndroid Build Coastguard Worker msg_pdbg("(0x%08" PRIx32 ") SpiArbEnable=%"PRIi32"", tmp, (tmp >> 19) & 0x1);
718*0d6140beSAndroid Build Coastguard Worker if (amd_gen >= CHIPSET_YANGTZE)
719*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", IllegalAccess=%"PRIi32"", (tmp >> 21) & 0x1);
720*0d6140beSAndroid Build Coastguard Worker
721*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", SpiAccessMacRomEn=%"PRIi32", SpiHostAccessRomEn=%"PRIi32", ArbWaitCount=%"PRIi32"",
722*0d6140beSAndroid Build Coastguard Worker (tmp >> 22) & 0x1, (tmp >> 23) & 0x1, (tmp >> 24) & 0x7);
723*0d6140beSAndroid Build Coastguard Worker
724*0d6140beSAndroid Build Coastguard Worker if (amd_gen < CHIPSET_YANGTZE)
725*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", SpiBridgeDisable=%"PRIi32"", (tmp >> 27) & 0x1);
726*0d6140beSAndroid Build Coastguard Worker
727*0d6140beSAndroid Build Coastguard Worker switch (amd_gen) {
728*0d6140beSAndroid Build Coastguard Worker case CHIPSET_SB7XX:
729*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", DropOneClkOnRd/SpiClkGate=%"PRIi32"", (tmp >> 28) & 0x1);
730*0d6140beSAndroid Build Coastguard Worker /* Fall through. */
731*0d6140beSAndroid Build Coastguard Worker case CHIPSET_SB89XX:
732*0d6140beSAndroid Build Coastguard Worker case CHIPSET_HUDSON234:
733*0d6140beSAndroid Build Coastguard Worker case CHIPSET_YANGTZE:
734*0d6140beSAndroid Build Coastguard Worker case CHIPSET_PROMONTORY:
735*0d6140beSAndroid Build Coastguard Worker msg_pdbg(", SpiBusy=%"PRIi32"", (tmp >> 31) & 0x1);
736*0d6140beSAndroid Build Coastguard Worker default: break;
737*0d6140beSAndroid Build Coastguard Worker }
738*0d6140beSAndroid Build Coastguard Worker msg_pdbg("\n");
739*0d6140beSAndroid Build Coastguard Worker
740*0d6140beSAndroid Build Coastguard Worker if (((tmp >> 22) & 0x1) == 0 || ((tmp >> 23) & 0x1) == 0) {
741*0d6140beSAndroid Build Coastguard Worker msg_perr("ERROR: State of SpiAccessMacRomEn or SpiHostAccessRomEn prohibits full access.\n");
742*0d6140beSAndroid Build Coastguard Worker return ERROR_FLASHROM_NONFATAL;
743*0d6140beSAndroid Build Coastguard Worker }
744*0d6140beSAndroid Build Coastguard Worker
745*0d6140beSAndroid Build Coastguard Worker if (amd_gen >= CHIPSET_SB89XX) {
746*0d6140beSAndroid Build Coastguard Worker tmp = mmio_readb(sb600_spibar + 0x1D);
747*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Using SPI_CS%"PRId32"\n", tmp & 0x3);
748*0d6140beSAndroid Build Coastguard Worker /* FIXME: Handle SpiProtect* configuration on Yangtze. */
749*0d6140beSAndroid Build Coastguard Worker }
750*0d6140beSAndroid Build Coastguard Worker
751*0d6140beSAndroid Build Coastguard Worker /* Look for the SMBus device. */
752*0d6140beSAndroid Build Coastguard Worker smbus_dev = pcidev_find(0x1002, 0x4385);
753*0d6140beSAndroid Build Coastguard Worker if (!smbus_dev)
754*0d6140beSAndroid Build Coastguard Worker smbus_dev = pcidev_find(0x1022, 0x780b); /* AMD FCH */
755*0d6140beSAndroid Build Coastguard Worker if (!smbus_dev)
756*0d6140beSAndroid Build Coastguard Worker smbus_dev = pcidev_find(0x1022, 0x790b); /* AMD FP4 */
757*0d6140beSAndroid Build Coastguard Worker if (!smbus_dev) {
758*0d6140beSAndroid Build Coastguard Worker msg_perr("ERROR: SMBus device not found. Not enabling SPI.\n");
759*0d6140beSAndroid Build Coastguard Worker return ERROR_FLASHROM_NONFATAL;
760*0d6140beSAndroid Build Coastguard Worker }
761*0d6140beSAndroid Build Coastguard Worker
762*0d6140beSAndroid Build Coastguard Worker /* Note about the bit tests below: If a bit is zero, the GPIO is SPI. */
763*0d6140beSAndroid Build Coastguard Worker /* GPIO11/SPI_DO and GPIO12/SPI_DI status */
764*0d6140beSAndroid Build Coastguard Worker reg = pci_read_byte(smbus_dev, 0xAB);
765*0d6140beSAndroid Build Coastguard Worker reg &= 0xC0;
766*0d6140beSAndroid Build Coastguard Worker msg_pdbg("GPIO11 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_DO");
767*0d6140beSAndroid Build Coastguard Worker msg_pdbg("GPIO12 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_DI");
768*0d6140beSAndroid Build Coastguard Worker if (reg != 0x00) {
769*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Not enabling SPI");
770*0d6140beSAndroid Build Coastguard Worker return 0;
771*0d6140beSAndroid Build Coastguard Worker }
772*0d6140beSAndroid Build Coastguard Worker /* GPIO31/SPI_HOLD and GPIO32/SPI_CS status */
773*0d6140beSAndroid Build Coastguard Worker reg = pci_read_byte(smbus_dev, 0x83);
774*0d6140beSAndroid Build Coastguard Worker reg &= 0xC0;
775*0d6140beSAndroid Build Coastguard Worker msg_pdbg("GPIO31 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_HOLD");
776*0d6140beSAndroid Build Coastguard Worker msg_pdbg("GPIO32 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_CS");
777*0d6140beSAndroid Build Coastguard Worker /* SPI_HOLD is not used on all boards, filter it out. */
778*0d6140beSAndroid Build Coastguard Worker if ((reg & 0x80) != 0x00) {
779*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Not enabling SPI");
780*0d6140beSAndroid Build Coastguard Worker return 0;
781*0d6140beSAndroid Build Coastguard Worker }
782*0d6140beSAndroid Build Coastguard Worker /* GPIO47/SPI_CLK status */
783*0d6140beSAndroid Build Coastguard Worker reg = pci_read_byte(smbus_dev, 0xA7);
784*0d6140beSAndroid Build Coastguard Worker reg &= 0x40;
785*0d6140beSAndroid Build Coastguard Worker msg_pdbg("GPIO47 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_CLK");
786*0d6140beSAndroid Build Coastguard Worker if (reg != 0x00) {
787*0d6140beSAndroid Build Coastguard Worker msg_pdbg("Not enabling SPI");
788*0d6140beSAndroid Build Coastguard Worker return 0;
789*0d6140beSAndroid Build Coastguard Worker }
790*0d6140beSAndroid Build Coastguard Worker
791*0d6140beSAndroid Build Coastguard Worker if (handle_speed(cfg, dev, amd_gen, sb600_spibar) != 0)
792*0d6140beSAndroid Build Coastguard Worker return ERROR_FLASHROM_FATAL;
793*0d6140beSAndroid Build Coastguard Worker
794*0d6140beSAndroid Build Coastguard Worker if (handle_imc(cfg, dev, amd_gen) != 0)
795*0d6140beSAndroid Build Coastguard Worker return ERROR_FLASHROM_FATAL;
796*0d6140beSAndroid Build Coastguard Worker
797*0d6140beSAndroid Build Coastguard Worker struct sb600spi_data *data = calloc(1, sizeof(*data));
798*0d6140beSAndroid Build Coastguard Worker if (!data) {
799*0d6140beSAndroid Build Coastguard Worker msg_perr("Unable to allocate space for extra SPI master data.\n");
800*0d6140beSAndroid Build Coastguard Worker return SPI_GENERIC_ERROR;
801*0d6140beSAndroid Build Coastguard Worker }
802*0d6140beSAndroid Build Coastguard Worker
803*0d6140beSAndroid Build Coastguard Worker data->flash = NULL;
804*0d6140beSAndroid Build Coastguard Worker data->spibar = sb600_spibar;
805*0d6140beSAndroid Build Coastguard Worker
806*0d6140beSAndroid Build Coastguard Worker /* Starting with Yangtze the SPI controller got a different interface with a much bigger buffer. */
807*0d6140beSAndroid Build Coastguard Worker if (amd_gen < CHIPSET_YANGTZE)
808*0d6140beSAndroid Build Coastguard Worker register_spi_master(&spi_master_sb600, data);
809*0d6140beSAndroid Build Coastguard Worker else if (amd_gen == CHIPSET_YANGTZE)
810*0d6140beSAndroid Build Coastguard Worker register_spi_master(&spi_master_yangtze, data);
811*0d6140beSAndroid Build Coastguard Worker else
812*0d6140beSAndroid Build Coastguard Worker register_spi_master(&spi_master_promontory, data);
813*0d6140beSAndroid Build Coastguard Worker
814*0d6140beSAndroid Build Coastguard Worker return 0;
815*0d6140beSAndroid Build Coastguard Worker }
816