xref: /aosp_15_r20/external/llvm/lib/Target/AArch64/InstPrinter/AArch64InstPrinter.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This class prints an AArch64 MCInst to a .s file.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker 
14*9880d681SAndroid Build Coastguard Worker #include "AArch64InstPrinter.h"
15*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/AArch64AddressingModes.h"
16*9880d681SAndroid Build Coastguard Worker #include "Utils/AArch64BaseInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/STLExtras.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/StringExtras.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCExpr.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCRegisterInfo.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCSubtargetInfo.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Format.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
25*9880d681SAndroid Build Coastguard Worker using namespace llvm;
26*9880d681SAndroid Build Coastguard Worker 
27*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "asm-printer"
28*9880d681SAndroid Build Coastguard Worker 
29*9880d681SAndroid Build Coastguard Worker #define GET_INSTRUCTION_NAME
30*9880d681SAndroid Build Coastguard Worker #define PRINT_ALIAS_INSTR
31*9880d681SAndroid Build Coastguard Worker #include "AArch64GenAsmWriter.inc"
32*9880d681SAndroid Build Coastguard Worker #define GET_INSTRUCTION_NAME
33*9880d681SAndroid Build Coastguard Worker #define PRINT_ALIAS_INSTR
34*9880d681SAndroid Build Coastguard Worker #include "AArch64GenAsmWriter1.inc"
35*9880d681SAndroid Build Coastguard Worker 
AArch64InstPrinter(const MCAsmInfo & MAI,const MCInstrInfo & MII,const MCRegisterInfo & MRI)36*9880d681SAndroid Build Coastguard Worker AArch64InstPrinter::AArch64InstPrinter(const MCAsmInfo &MAI,
37*9880d681SAndroid Build Coastguard Worker                                        const MCInstrInfo &MII,
38*9880d681SAndroid Build Coastguard Worker                                        const MCRegisterInfo &MRI)
39*9880d681SAndroid Build Coastguard Worker     : MCInstPrinter(MAI, MII, MRI) {}
40*9880d681SAndroid Build Coastguard Worker 
AArch64AppleInstPrinter(const MCAsmInfo & MAI,const MCInstrInfo & MII,const MCRegisterInfo & MRI)41*9880d681SAndroid Build Coastguard Worker AArch64AppleInstPrinter::AArch64AppleInstPrinter(const MCAsmInfo &MAI,
42*9880d681SAndroid Build Coastguard Worker                                                  const MCInstrInfo &MII,
43*9880d681SAndroid Build Coastguard Worker                                                  const MCRegisterInfo &MRI)
44*9880d681SAndroid Build Coastguard Worker     : AArch64InstPrinter(MAI, MII, MRI) {}
45*9880d681SAndroid Build Coastguard Worker 
printRegName(raw_ostream & OS,unsigned RegNo) const46*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
47*9880d681SAndroid Build Coastguard Worker   // This is for .cfi directives.
48*9880d681SAndroid Build Coastguard Worker   OS << getRegisterName(RegNo);
49*9880d681SAndroid Build Coastguard Worker }
50*9880d681SAndroid Build Coastguard Worker 
printInst(const MCInst * MI,raw_ostream & O,StringRef Annot,const MCSubtargetInfo & STI)51*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printInst(const MCInst *MI, raw_ostream &O,
52*9880d681SAndroid Build Coastguard Worker                                    StringRef Annot,
53*9880d681SAndroid Build Coastguard Worker                                    const MCSubtargetInfo &STI) {
54*9880d681SAndroid Build Coastguard Worker   // Check for special encodings and print the canonical alias instead.
55*9880d681SAndroid Build Coastguard Worker 
56*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI->getOpcode();
57*9880d681SAndroid Build Coastguard Worker 
58*9880d681SAndroid Build Coastguard Worker   if (Opcode == AArch64::SYSxt)
59*9880d681SAndroid Build Coastguard Worker     if (printSysAlias(MI, STI, O)) {
60*9880d681SAndroid Build Coastguard Worker       printAnnotation(O, Annot);
61*9880d681SAndroid Build Coastguard Worker       return;
62*9880d681SAndroid Build Coastguard Worker     }
63*9880d681SAndroid Build Coastguard Worker 
64*9880d681SAndroid Build Coastguard Worker   // SBFM/UBFM should print to a nicer aliased form if possible.
65*9880d681SAndroid Build Coastguard Worker   if (Opcode == AArch64::SBFMXri || Opcode == AArch64::SBFMWri ||
66*9880d681SAndroid Build Coastguard Worker       Opcode == AArch64::UBFMXri || Opcode == AArch64::UBFMWri) {
67*9880d681SAndroid Build Coastguard Worker     const MCOperand &Op0 = MI->getOperand(0);
68*9880d681SAndroid Build Coastguard Worker     const MCOperand &Op1 = MI->getOperand(1);
69*9880d681SAndroid Build Coastguard Worker     const MCOperand &Op2 = MI->getOperand(2);
70*9880d681SAndroid Build Coastguard Worker     const MCOperand &Op3 = MI->getOperand(3);
71*9880d681SAndroid Build Coastguard Worker 
72*9880d681SAndroid Build Coastguard Worker     bool IsSigned = (Opcode == AArch64::SBFMXri || Opcode == AArch64::SBFMWri);
73*9880d681SAndroid Build Coastguard Worker     bool Is64Bit = (Opcode == AArch64::SBFMXri || Opcode == AArch64::UBFMXri);
74*9880d681SAndroid Build Coastguard Worker     if (Op2.isImm() && Op2.getImm() == 0 && Op3.isImm()) {
75*9880d681SAndroid Build Coastguard Worker       const char *AsmMnemonic = nullptr;
76*9880d681SAndroid Build Coastguard Worker 
77*9880d681SAndroid Build Coastguard Worker       switch (Op3.getImm()) {
78*9880d681SAndroid Build Coastguard Worker       default:
79*9880d681SAndroid Build Coastguard Worker         break;
80*9880d681SAndroid Build Coastguard Worker       case 7:
81*9880d681SAndroid Build Coastguard Worker         if (IsSigned)
82*9880d681SAndroid Build Coastguard Worker           AsmMnemonic = "sxtb";
83*9880d681SAndroid Build Coastguard Worker         else if (!Is64Bit)
84*9880d681SAndroid Build Coastguard Worker           AsmMnemonic = "uxtb";
85*9880d681SAndroid Build Coastguard Worker         break;
86*9880d681SAndroid Build Coastguard Worker       case 15:
87*9880d681SAndroid Build Coastguard Worker         if (IsSigned)
88*9880d681SAndroid Build Coastguard Worker           AsmMnemonic = "sxth";
89*9880d681SAndroid Build Coastguard Worker         else if (!Is64Bit)
90*9880d681SAndroid Build Coastguard Worker           AsmMnemonic = "uxth";
91*9880d681SAndroid Build Coastguard Worker         break;
92*9880d681SAndroid Build Coastguard Worker       case 31:
93*9880d681SAndroid Build Coastguard Worker         // *xtw is only valid for signed 64-bit operations.
94*9880d681SAndroid Build Coastguard Worker         if (Is64Bit && IsSigned)
95*9880d681SAndroid Build Coastguard Worker           AsmMnemonic = "sxtw";
96*9880d681SAndroid Build Coastguard Worker         break;
97*9880d681SAndroid Build Coastguard Worker       }
98*9880d681SAndroid Build Coastguard Worker 
99*9880d681SAndroid Build Coastguard Worker       if (AsmMnemonic) {
100*9880d681SAndroid Build Coastguard Worker         O << '\t' << AsmMnemonic << '\t' << getRegisterName(Op0.getReg())
101*9880d681SAndroid Build Coastguard Worker           << ", " << getRegisterName(getWRegFromXReg(Op1.getReg()));
102*9880d681SAndroid Build Coastguard Worker         printAnnotation(O, Annot);
103*9880d681SAndroid Build Coastguard Worker         return;
104*9880d681SAndroid Build Coastguard Worker       }
105*9880d681SAndroid Build Coastguard Worker     }
106*9880d681SAndroid Build Coastguard Worker 
107*9880d681SAndroid Build Coastguard Worker     // All immediate shifts are aliases, implemented using the Bitfield
108*9880d681SAndroid Build Coastguard Worker     // instruction. In all cases the immediate shift amount shift must be in
109*9880d681SAndroid Build Coastguard Worker     // the range 0 to (reg.size -1).
110*9880d681SAndroid Build Coastguard Worker     if (Op2.isImm() && Op3.isImm()) {
111*9880d681SAndroid Build Coastguard Worker       const char *AsmMnemonic = nullptr;
112*9880d681SAndroid Build Coastguard Worker       int shift = 0;
113*9880d681SAndroid Build Coastguard Worker       int64_t immr = Op2.getImm();
114*9880d681SAndroid Build Coastguard Worker       int64_t imms = Op3.getImm();
115*9880d681SAndroid Build Coastguard Worker       if (Opcode == AArch64::UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
116*9880d681SAndroid Build Coastguard Worker         AsmMnemonic = "lsl";
117*9880d681SAndroid Build Coastguard Worker         shift = 31 - imms;
118*9880d681SAndroid Build Coastguard Worker       } else if (Opcode == AArch64::UBFMXri && imms != 0x3f &&
119*9880d681SAndroid Build Coastguard Worker                  ((imms + 1 == immr))) {
120*9880d681SAndroid Build Coastguard Worker         AsmMnemonic = "lsl";
121*9880d681SAndroid Build Coastguard Worker         shift = 63 - imms;
122*9880d681SAndroid Build Coastguard Worker       } else if (Opcode == AArch64::UBFMWri && imms == 0x1f) {
123*9880d681SAndroid Build Coastguard Worker         AsmMnemonic = "lsr";
124*9880d681SAndroid Build Coastguard Worker         shift = immr;
125*9880d681SAndroid Build Coastguard Worker       } else if (Opcode == AArch64::UBFMXri && imms == 0x3f) {
126*9880d681SAndroid Build Coastguard Worker         AsmMnemonic = "lsr";
127*9880d681SAndroid Build Coastguard Worker         shift = immr;
128*9880d681SAndroid Build Coastguard Worker       } else if (Opcode == AArch64::SBFMWri && imms == 0x1f) {
129*9880d681SAndroid Build Coastguard Worker         AsmMnemonic = "asr";
130*9880d681SAndroid Build Coastguard Worker         shift = immr;
131*9880d681SAndroid Build Coastguard Worker       } else if (Opcode == AArch64::SBFMXri && imms == 0x3f) {
132*9880d681SAndroid Build Coastguard Worker         AsmMnemonic = "asr";
133*9880d681SAndroid Build Coastguard Worker         shift = immr;
134*9880d681SAndroid Build Coastguard Worker       }
135*9880d681SAndroid Build Coastguard Worker       if (AsmMnemonic) {
136*9880d681SAndroid Build Coastguard Worker         O << '\t' << AsmMnemonic << '\t' << getRegisterName(Op0.getReg())
137*9880d681SAndroid Build Coastguard Worker           << ", " << getRegisterName(Op1.getReg()) << ", #" << shift;
138*9880d681SAndroid Build Coastguard Worker         printAnnotation(O, Annot);
139*9880d681SAndroid Build Coastguard Worker         return;
140*9880d681SAndroid Build Coastguard Worker       }
141*9880d681SAndroid Build Coastguard Worker     }
142*9880d681SAndroid Build Coastguard Worker 
143*9880d681SAndroid Build Coastguard Worker     // SBFIZ/UBFIZ aliases
144*9880d681SAndroid Build Coastguard Worker     if (Op2.getImm() > Op3.getImm()) {
145*9880d681SAndroid Build Coastguard Worker       O << '\t' << (IsSigned ? "sbfiz" : "ubfiz") << '\t'
146*9880d681SAndroid Build Coastguard Worker         << getRegisterName(Op0.getReg()) << ", " << getRegisterName(Op1.getReg())
147*9880d681SAndroid Build Coastguard Worker         << ", #" << (Is64Bit ? 64 : 32) - Op2.getImm() << ", #" << Op3.getImm() + 1;
148*9880d681SAndroid Build Coastguard Worker       printAnnotation(O, Annot);
149*9880d681SAndroid Build Coastguard Worker       return;
150*9880d681SAndroid Build Coastguard Worker     }
151*9880d681SAndroid Build Coastguard Worker 
152*9880d681SAndroid Build Coastguard Worker     // Otherwise SBFX/UBFX is the preferred form
153*9880d681SAndroid Build Coastguard Worker     O << '\t' << (IsSigned ? "sbfx" : "ubfx") << '\t'
154*9880d681SAndroid Build Coastguard Worker       << getRegisterName(Op0.getReg()) << ", " << getRegisterName(Op1.getReg())
155*9880d681SAndroid Build Coastguard Worker       << ", #" << Op2.getImm() << ", #" << Op3.getImm() - Op2.getImm() + 1;
156*9880d681SAndroid Build Coastguard Worker     printAnnotation(O, Annot);
157*9880d681SAndroid Build Coastguard Worker     return;
158*9880d681SAndroid Build Coastguard Worker   }
159*9880d681SAndroid Build Coastguard Worker 
160*9880d681SAndroid Build Coastguard Worker   if (Opcode == AArch64::BFMXri || Opcode == AArch64::BFMWri) {
161*9880d681SAndroid Build Coastguard Worker     const MCOperand &Op0 = MI->getOperand(0); // Op1 == Op0
162*9880d681SAndroid Build Coastguard Worker     const MCOperand &Op2 = MI->getOperand(2);
163*9880d681SAndroid Build Coastguard Worker     int ImmR = MI->getOperand(3).getImm();
164*9880d681SAndroid Build Coastguard Worker     int ImmS = MI->getOperand(4).getImm();
165*9880d681SAndroid Build Coastguard Worker 
166*9880d681SAndroid Build Coastguard Worker     if ((Op2.getReg() == AArch64::WZR || Op2.getReg() == AArch64::XZR) &&
167*9880d681SAndroid Build Coastguard Worker         (ImmR == 0 || ImmS < ImmR)) {
168*9880d681SAndroid Build Coastguard Worker       // BFC takes precedence over its entire range, sligtly differently to BFI.
169*9880d681SAndroid Build Coastguard Worker       int BitWidth = Opcode == AArch64::BFMXri ? 64 : 32;
170*9880d681SAndroid Build Coastguard Worker       int LSB = (BitWidth - ImmR) % BitWidth;
171*9880d681SAndroid Build Coastguard Worker       int Width = ImmS + 1;
172*9880d681SAndroid Build Coastguard Worker 
173*9880d681SAndroid Build Coastguard Worker       O << "\tbfc\t" << getRegisterName(Op0.getReg())
174*9880d681SAndroid Build Coastguard Worker         << ", #" << LSB << ", #" << Width;
175*9880d681SAndroid Build Coastguard Worker       printAnnotation(O, Annot);
176*9880d681SAndroid Build Coastguard Worker       return;
177*9880d681SAndroid Build Coastguard Worker     } else if (ImmS < ImmR) {
178*9880d681SAndroid Build Coastguard Worker       // BFI alias
179*9880d681SAndroid Build Coastguard Worker       int BitWidth = Opcode == AArch64::BFMXri ? 64 : 32;
180*9880d681SAndroid Build Coastguard Worker       int LSB = (BitWidth - ImmR) % BitWidth;
181*9880d681SAndroid Build Coastguard Worker       int Width = ImmS + 1;
182*9880d681SAndroid Build Coastguard Worker 
183*9880d681SAndroid Build Coastguard Worker       O << "\tbfi\t" << getRegisterName(Op0.getReg()) << ", "
184*9880d681SAndroid Build Coastguard Worker         << getRegisterName(Op2.getReg()) << ", #" << LSB << ", #" << Width;
185*9880d681SAndroid Build Coastguard Worker       printAnnotation(O, Annot);
186*9880d681SAndroid Build Coastguard Worker       return;
187*9880d681SAndroid Build Coastguard Worker     }
188*9880d681SAndroid Build Coastguard Worker 
189*9880d681SAndroid Build Coastguard Worker     int LSB = ImmR;
190*9880d681SAndroid Build Coastguard Worker     int Width = ImmS - ImmR + 1;
191*9880d681SAndroid Build Coastguard Worker     // Otherwise BFXIL the preferred form
192*9880d681SAndroid Build Coastguard Worker     O << "\tbfxil\t"
193*9880d681SAndroid Build Coastguard Worker       << getRegisterName(Op0.getReg()) << ", " << getRegisterName(Op2.getReg())
194*9880d681SAndroid Build Coastguard Worker       << ", #" << LSB << ", #" << Width;
195*9880d681SAndroid Build Coastguard Worker     printAnnotation(O, Annot);
196*9880d681SAndroid Build Coastguard Worker     return;
197*9880d681SAndroid Build Coastguard Worker   }
198*9880d681SAndroid Build Coastguard Worker 
199*9880d681SAndroid Build Coastguard Worker   // Symbolic operands for MOVZ, MOVN and MOVK already imply a shift
200*9880d681SAndroid Build Coastguard Worker   // (e.g. :gottprel_g1: is always going to be "lsl #16") so it should not be
201*9880d681SAndroid Build Coastguard Worker   // printed.
202*9880d681SAndroid Build Coastguard Worker   if ((Opcode == AArch64::MOVZXi || Opcode == AArch64::MOVZWi ||
203*9880d681SAndroid Build Coastguard Worker        Opcode == AArch64::MOVNXi || Opcode == AArch64::MOVNWi) &&
204*9880d681SAndroid Build Coastguard Worker       MI->getOperand(1).isExpr()) {
205*9880d681SAndroid Build Coastguard Worker     if (Opcode == AArch64::MOVZXi || Opcode == AArch64::MOVZWi)
206*9880d681SAndroid Build Coastguard Worker       O << "\tmovz\t";
207*9880d681SAndroid Build Coastguard Worker     else
208*9880d681SAndroid Build Coastguard Worker       O << "\tmovn\t";
209*9880d681SAndroid Build Coastguard Worker 
210*9880d681SAndroid Build Coastguard Worker     O << getRegisterName(MI->getOperand(0).getReg()) << ", #";
211*9880d681SAndroid Build Coastguard Worker     MI->getOperand(1).getExpr()->print(O, &MAI);
212*9880d681SAndroid Build Coastguard Worker     return;
213*9880d681SAndroid Build Coastguard Worker   }
214*9880d681SAndroid Build Coastguard Worker 
215*9880d681SAndroid Build Coastguard Worker   if ((Opcode == AArch64::MOVKXi || Opcode == AArch64::MOVKWi) &&
216*9880d681SAndroid Build Coastguard Worker       MI->getOperand(2).isExpr()) {
217*9880d681SAndroid Build Coastguard Worker     O << "\tmovk\t" << getRegisterName(MI->getOperand(0).getReg()) << ", #";
218*9880d681SAndroid Build Coastguard Worker     MI->getOperand(2).getExpr()->print(O, &MAI);
219*9880d681SAndroid Build Coastguard Worker     return;
220*9880d681SAndroid Build Coastguard Worker   }
221*9880d681SAndroid Build Coastguard Worker 
222*9880d681SAndroid Build Coastguard Worker   // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
223*9880d681SAndroid Build Coastguard Worker   // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
224*9880d681SAndroid Build Coastguard Worker   // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
225*9880d681SAndroid Build Coastguard Worker   // that can represent the move is the MOV alias, and the rest get printed
226*9880d681SAndroid Build Coastguard Worker   // normally.
227*9880d681SAndroid Build Coastguard Worker   if ((Opcode == AArch64::MOVZXi || Opcode == AArch64::MOVZWi) &&
228*9880d681SAndroid Build Coastguard Worker       MI->getOperand(1).isImm() && MI->getOperand(2).isImm()) {
229*9880d681SAndroid Build Coastguard Worker     int RegWidth = Opcode == AArch64::MOVZXi ? 64 : 32;
230*9880d681SAndroid Build Coastguard Worker     int Shift = MI->getOperand(2).getImm();
231*9880d681SAndroid Build Coastguard Worker     uint64_t Value = (uint64_t)MI->getOperand(1).getImm() << Shift;
232*9880d681SAndroid Build Coastguard Worker 
233*9880d681SAndroid Build Coastguard Worker     if (AArch64_AM::isMOVZMovAlias(Value, Shift,
234*9880d681SAndroid Build Coastguard Worker                                    Opcode == AArch64::MOVZXi ? 64 : 32)) {
235*9880d681SAndroid Build Coastguard Worker       O << "\tmov\t" << getRegisterName(MI->getOperand(0).getReg()) << ", #"
236*9880d681SAndroid Build Coastguard Worker         << formatImm(SignExtend64(Value, RegWidth));
237*9880d681SAndroid Build Coastguard Worker       return;
238*9880d681SAndroid Build Coastguard Worker     }
239*9880d681SAndroid Build Coastguard Worker   }
240*9880d681SAndroid Build Coastguard Worker 
241*9880d681SAndroid Build Coastguard Worker   if ((Opcode == AArch64::MOVNXi || Opcode == AArch64::MOVNWi) &&
242*9880d681SAndroid Build Coastguard Worker       MI->getOperand(1).isImm() && MI->getOperand(2).isImm()) {
243*9880d681SAndroid Build Coastguard Worker     int RegWidth = Opcode == AArch64::MOVNXi ? 64 : 32;
244*9880d681SAndroid Build Coastguard Worker     int Shift = MI->getOperand(2).getImm();
245*9880d681SAndroid Build Coastguard Worker     uint64_t Value = ~((uint64_t)MI->getOperand(1).getImm() << Shift);
246*9880d681SAndroid Build Coastguard Worker     if (RegWidth == 32)
247*9880d681SAndroid Build Coastguard Worker       Value = Value & 0xffffffff;
248*9880d681SAndroid Build Coastguard Worker 
249*9880d681SAndroid Build Coastguard Worker     if (AArch64_AM::isMOVNMovAlias(Value, Shift, RegWidth)) {
250*9880d681SAndroid Build Coastguard Worker       O << "\tmov\t" << getRegisterName(MI->getOperand(0).getReg()) << ", #"
251*9880d681SAndroid Build Coastguard Worker         << formatImm(SignExtend64(Value, RegWidth));
252*9880d681SAndroid Build Coastguard Worker       return;
253*9880d681SAndroid Build Coastguard Worker     }
254*9880d681SAndroid Build Coastguard Worker   }
255*9880d681SAndroid Build Coastguard Worker 
256*9880d681SAndroid Build Coastguard Worker   if ((Opcode == AArch64::ORRXri || Opcode == AArch64::ORRWri) &&
257*9880d681SAndroid Build Coastguard Worker       (MI->getOperand(1).getReg() == AArch64::XZR ||
258*9880d681SAndroid Build Coastguard Worker        MI->getOperand(1).getReg() == AArch64::WZR) &&
259*9880d681SAndroid Build Coastguard Worker       MI->getOperand(2).isImm()) {
260*9880d681SAndroid Build Coastguard Worker     int RegWidth = Opcode == AArch64::ORRXri ? 64 : 32;
261*9880d681SAndroid Build Coastguard Worker     uint64_t Value = AArch64_AM::decodeLogicalImmediate(
262*9880d681SAndroid Build Coastguard Worker         MI->getOperand(2).getImm(), RegWidth);
263*9880d681SAndroid Build Coastguard Worker     if (!AArch64_AM::isAnyMOVWMovAlias(Value, RegWidth)) {
264*9880d681SAndroid Build Coastguard Worker       O << "\tmov\t" << getRegisterName(MI->getOperand(0).getReg()) << ", #"
265*9880d681SAndroid Build Coastguard Worker         << formatImm(SignExtend64(Value, RegWidth));
266*9880d681SAndroid Build Coastguard Worker       return;
267*9880d681SAndroid Build Coastguard Worker     }
268*9880d681SAndroid Build Coastguard Worker   }
269*9880d681SAndroid Build Coastguard Worker 
270*9880d681SAndroid Build Coastguard Worker   if (!printAliasInstr(MI, STI, O))
271*9880d681SAndroid Build Coastguard Worker     printInstruction(MI, STI, O);
272*9880d681SAndroid Build Coastguard Worker 
273*9880d681SAndroid Build Coastguard Worker   printAnnotation(O, Annot);
274*9880d681SAndroid Build Coastguard Worker }
275*9880d681SAndroid Build Coastguard Worker 
isTblTbxInstruction(unsigned Opcode,StringRef & Layout,bool & IsTbx)276*9880d681SAndroid Build Coastguard Worker static bool isTblTbxInstruction(unsigned Opcode, StringRef &Layout,
277*9880d681SAndroid Build Coastguard Worker                                 bool &IsTbx) {
278*9880d681SAndroid Build Coastguard Worker   switch (Opcode) {
279*9880d681SAndroid Build Coastguard Worker   case AArch64::TBXv8i8One:
280*9880d681SAndroid Build Coastguard Worker   case AArch64::TBXv8i8Two:
281*9880d681SAndroid Build Coastguard Worker   case AArch64::TBXv8i8Three:
282*9880d681SAndroid Build Coastguard Worker   case AArch64::TBXv8i8Four:
283*9880d681SAndroid Build Coastguard Worker     IsTbx = true;
284*9880d681SAndroid Build Coastguard Worker     Layout = ".8b";
285*9880d681SAndroid Build Coastguard Worker     return true;
286*9880d681SAndroid Build Coastguard Worker   case AArch64::TBLv8i8One:
287*9880d681SAndroid Build Coastguard Worker   case AArch64::TBLv8i8Two:
288*9880d681SAndroid Build Coastguard Worker   case AArch64::TBLv8i8Three:
289*9880d681SAndroid Build Coastguard Worker   case AArch64::TBLv8i8Four:
290*9880d681SAndroid Build Coastguard Worker     IsTbx = false;
291*9880d681SAndroid Build Coastguard Worker     Layout = ".8b";
292*9880d681SAndroid Build Coastguard Worker     return true;
293*9880d681SAndroid Build Coastguard Worker   case AArch64::TBXv16i8One:
294*9880d681SAndroid Build Coastguard Worker   case AArch64::TBXv16i8Two:
295*9880d681SAndroid Build Coastguard Worker   case AArch64::TBXv16i8Three:
296*9880d681SAndroid Build Coastguard Worker   case AArch64::TBXv16i8Four:
297*9880d681SAndroid Build Coastguard Worker     IsTbx = true;
298*9880d681SAndroid Build Coastguard Worker     Layout = ".16b";
299*9880d681SAndroid Build Coastguard Worker     return true;
300*9880d681SAndroid Build Coastguard Worker   case AArch64::TBLv16i8One:
301*9880d681SAndroid Build Coastguard Worker   case AArch64::TBLv16i8Two:
302*9880d681SAndroid Build Coastguard Worker   case AArch64::TBLv16i8Three:
303*9880d681SAndroid Build Coastguard Worker   case AArch64::TBLv16i8Four:
304*9880d681SAndroid Build Coastguard Worker     IsTbx = false;
305*9880d681SAndroid Build Coastguard Worker     Layout = ".16b";
306*9880d681SAndroid Build Coastguard Worker     return true;
307*9880d681SAndroid Build Coastguard Worker   default:
308*9880d681SAndroid Build Coastguard Worker     return false;
309*9880d681SAndroid Build Coastguard Worker   }
310*9880d681SAndroid Build Coastguard Worker }
311*9880d681SAndroid Build Coastguard Worker 
312*9880d681SAndroid Build Coastguard Worker struct LdStNInstrDesc {
313*9880d681SAndroid Build Coastguard Worker   unsigned Opcode;
314*9880d681SAndroid Build Coastguard Worker   const char *Mnemonic;
315*9880d681SAndroid Build Coastguard Worker   const char *Layout;
316*9880d681SAndroid Build Coastguard Worker   int ListOperand;
317*9880d681SAndroid Build Coastguard Worker   bool HasLane;
318*9880d681SAndroid Build Coastguard Worker   int NaturalOffset;
319*9880d681SAndroid Build Coastguard Worker };
320*9880d681SAndroid Build Coastguard Worker 
321*9880d681SAndroid Build Coastguard Worker static const LdStNInstrDesc LdStNInstInfo[] = {
322*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1i8,             "ld1",  ".b",     1, true,  0  },
323*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1i16,            "ld1",  ".h",     1, true,  0  },
324*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1i32,            "ld1",  ".s",     1, true,  0  },
325*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1i64,            "ld1",  ".d",     1, true,  0  },
326*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1i8_POST,        "ld1",  ".b",     2, true,  1  },
327*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1i16_POST,       "ld1",  ".h",     2, true,  2  },
328*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1i32_POST,       "ld1",  ".s",     2, true,  4  },
329*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1i64_POST,       "ld1",  ".d",     2, true,  8  },
330*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv16b,          "ld1r", ".16b",   0, false, 0  },
331*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv8h,           "ld1r", ".8h",    0, false, 0  },
332*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv4s,           "ld1r", ".4s",    0, false, 0  },
333*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv2d,           "ld1r", ".2d",    0, false, 0  },
334*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv8b,           "ld1r", ".8b",    0, false, 0  },
335*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv4h,           "ld1r", ".4h",    0, false, 0  },
336*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv2s,           "ld1r", ".2s",    0, false, 0  },
337*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv1d,           "ld1r", ".1d",    0, false, 0  },
338*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv16b_POST,     "ld1r", ".16b",   1, false, 1  },
339*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv8h_POST,      "ld1r", ".8h",    1, false, 2  },
340*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv4s_POST,      "ld1r", ".4s",    1, false, 4  },
341*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv2d_POST,      "ld1r", ".2d",    1, false, 8  },
342*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv8b_POST,      "ld1r", ".8b",    1, false, 1  },
343*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv4h_POST,      "ld1r", ".4h",    1, false, 2  },
344*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv2s_POST,      "ld1r", ".2s",    1, false, 4  },
345*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Rv1d_POST,      "ld1r", ".1d",    1, false, 8  },
346*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev16b,        "ld1",  ".16b",   0, false, 0  },
347*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev8h,         "ld1",  ".8h",    0, false, 0  },
348*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev4s,         "ld1",  ".4s",    0, false, 0  },
349*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev2d,         "ld1",  ".2d",    0, false, 0  },
350*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev8b,         "ld1",  ".8b",    0, false, 0  },
351*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev4h,         "ld1",  ".4h",    0, false, 0  },
352*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev2s,         "ld1",  ".2s",    0, false, 0  },
353*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev1d,         "ld1",  ".1d",    0, false, 0  },
354*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev16b_POST,   "ld1",  ".16b",   1, false, 16 },
355*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev8h_POST,    "ld1",  ".8h",    1, false, 16 },
356*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev4s_POST,    "ld1",  ".4s",    1, false, 16 },
357*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev2d_POST,    "ld1",  ".2d",    1, false, 16 },
358*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev8b_POST,    "ld1",  ".8b",    1, false, 8  },
359*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev4h_POST,    "ld1",  ".4h",    1, false, 8  },
360*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev2s_POST,    "ld1",  ".2s",    1, false, 8  },
361*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Onev1d_POST,    "ld1",  ".1d",    1, false, 8  },
362*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov16b,        "ld1",  ".16b",   0, false, 0  },
363*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov8h,         "ld1",  ".8h",    0, false, 0  },
364*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov4s,         "ld1",  ".4s",    0, false, 0  },
365*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov2d,         "ld1",  ".2d",    0, false, 0  },
366*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov8b,         "ld1",  ".8b",    0, false, 0  },
367*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov4h,         "ld1",  ".4h",    0, false, 0  },
368*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov2s,         "ld1",  ".2s",    0, false, 0  },
369*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov1d,         "ld1",  ".1d",    0, false, 0  },
370*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov16b_POST,   "ld1",  ".16b",   1, false, 32 },
371*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov8h_POST,    "ld1",  ".8h",    1, false, 32 },
372*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov4s_POST,    "ld1",  ".4s",    1, false, 32 },
373*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov2d_POST,    "ld1",  ".2d",    1, false, 32 },
374*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov8b_POST,    "ld1",  ".8b",    1, false, 16 },
375*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov4h_POST,    "ld1",  ".4h",    1, false, 16 },
376*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov2s_POST,    "ld1",  ".2s",    1, false, 16 },
377*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Twov1d_POST,    "ld1",  ".1d",    1, false, 16 },
378*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev16b,      "ld1",  ".16b",   0, false, 0  },
379*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev8h,       "ld1",  ".8h",    0, false, 0  },
380*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev4s,       "ld1",  ".4s",    0, false, 0  },
381*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev2d,       "ld1",  ".2d",    0, false, 0  },
382*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev8b,       "ld1",  ".8b",    0, false, 0  },
383*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev4h,       "ld1",  ".4h",    0, false, 0  },
384*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev2s,       "ld1",  ".2s",    0, false, 0  },
385*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev1d,       "ld1",  ".1d",    0, false, 0  },
386*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev16b_POST, "ld1",  ".16b",   1, false, 48 },
387*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev8h_POST,  "ld1",  ".8h",    1, false, 48 },
388*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev4s_POST,  "ld1",  ".4s",    1, false, 48 },
389*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev2d_POST,  "ld1",  ".2d",    1, false, 48 },
390*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev8b_POST,  "ld1",  ".8b",    1, false, 24 },
391*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev4h_POST,  "ld1",  ".4h",    1, false, 24 },
392*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev2s_POST,  "ld1",  ".2s",    1, false, 24 },
393*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Threev1d_POST,  "ld1",  ".1d",    1, false, 24 },
394*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv16b,       "ld1",  ".16b",   0, false, 0  },
395*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv8h,        "ld1",  ".8h",    0, false, 0  },
396*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv4s,        "ld1",  ".4s",    0, false, 0  },
397*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv2d,        "ld1",  ".2d",    0, false, 0  },
398*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv8b,        "ld1",  ".8b",    0, false, 0  },
399*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv4h,        "ld1",  ".4h",    0, false, 0  },
400*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv2s,        "ld1",  ".2s",    0, false, 0  },
401*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv1d,        "ld1",  ".1d",    0, false, 0  },
402*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv16b_POST,  "ld1",  ".16b",   1, false, 64 },
403*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv8h_POST,   "ld1",  ".8h",    1, false, 64 },
404*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv4s_POST,   "ld1",  ".4s",    1, false, 64 },
405*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv2d_POST,   "ld1",  ".2d",    1, false, 64 },
406*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv8b_POST,   "ld1",  ".8b",    1, false, 32 },
407*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv4h_POST,   "ld1",  ".4h",    1, false, 32 },
408*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv2s_POST,   "ld1",  ".2s",    1, false, 32 },
409*9880d681SAndroid Build Coastguard Worker   { AArch64::LD1Fourv1d_POST,   "ld1",  ".1d",    1, false, 32 },
410*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2i8,             "ld2",  ".b",     1, true,  0  },
411*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2i16,            "ld2",  ".h",     1, true,  0  },
412*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2i32,            "ld2",  ".s",     1, true,  0  },
413*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2i64,            "ld2",  ".d",     1, true,  0  },
414*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2i8_POST,        "ld2",  ".b",     2, true,  2  },
415*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2i16_POST,       "ld2",  ".h",     2, true,  4  },
416*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2i32_POST,       "ld2",  ".s",     2, true,  8  },
417*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2i64_POST,       "ld2",  ".d",     2, true,  16  },
418*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv16b,          "ld2r", ".16b",   0, false, 0  },
419*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv8h,           "ld2r", ".8h",    0, false, 0  },
420*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv4s,           "ld2r", ".4s",    0, false, 0  },
421*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv2d,           "ld2r", ".2d",    0, false, 0  },
422*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv8b,           "ld2r", ".8b",    0, false, 0  },
423*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv4h,           "ld2r", ".4h",    0, false, 0  },
424*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv2s,           "ld2r", ".2s",    0, false, 0  },
425*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv1d,           "ld2r", ".1d",    0, false, 0  },
426*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv16b_POST,     "ld2r", ".16b",   1, false, 2  },
427*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv8h_POST,      "ld2r", ".8h",    1, false, 4  },
428*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv4s_POST,      "ld2r", ".4s",    1, false, 8  },
429*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv2d_POST,      "ld2r", ".2d",    1, false, 16 },
430*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv8b_POST,      "ld2r", ".8b",    1, false, 2  },
431*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv4h_POST,      "ld2r", ".4h",    1, false, 4  },
432*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv2s_POST,      "ld2r", ".2s",    1, false, 8  },
433*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Rv1d_POST,      "ld2r", ".1d",    1, false, 16 },
434*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov16b,        "ld2",  ".16b",   0, false, 0  },
435*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov8h,         "ld2",  ".8h",    0, false, 0  },
436*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov4s,         "ld2",  ".4s",    0, false, 0  },
437*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov2d,         "ld2",  ".2d",    0, false, 0  },
438*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov8b,         "ld2",  ".8b",    0, false, 0  },
439*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov4h,         "ld2",  ".4h",    0, false, 0  },
440*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov2s,         "ld2",  ".2s",    0, false, 0  },
441*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov16b_POST,   "ld2",  ".16b",   1, false, 32 },
442*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov8h_POST,    "ld2",  ".8h",    1, false, 32 },
443*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov4s_POST,    "ld2",  ".4s",    1, false, 32 },
444*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov2d_POST,    "ld2",  ".2d",    1, false, 32 },
445*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov8b_POST,    "ld2",  ".8b",    1, false, 16 },
446*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov4h_POST,    "ld2",  ".4h",    1, false, 16 },
447*9880d681SAndroid Build Coastguard Worker   { AArch64::LD2Twov2s_POST,    "ld2",  ".2s",    1, false, 16 },
448*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3i8,             "ld3",  ".b",     1, true,  0  },
449*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3i16,            "ld3",  ".h",     1, true,  0  },
450*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3i32,            "ld3",  ".s",     1, true,  0  },
451*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3i64,            "ld3",  ".d",     1, true,  0  },
452*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3i8_POST,        "ld3",  ".b",     2, true,  3  },
453*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3i16_POST,       "ld3",  ".h",     2, true,  6  },
454*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3i32_POST,       "ld3",  ".s",     2, true,  12  },
455*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3i64_POST,       "ld3",  ".d",     2, true,  24  },
456*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv16b,          "ld3r", ".16b",   0, false, 0  },
457*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv8h,           "ld3r", ".8h",    0, false, 0  },
458*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv4s,           "ld3r", ".4s",    0, false, 0  },
459*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv2d,           "ld3r", ".2d",    0, false, 0  },
460*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv8b,           "ld3r", ".8b",    0, false, 0  },
461*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv4h,           "ld3r", ".4h",    0, false, 0  },
462*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv2s,           "ld3r", ".2s",    0, false, 0  },
463*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv1d,           "ld3r", ".1d",    0, false, 0  },
464*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv16b_POST,     "ld3r", ".16b",   1, false, 3  },
465*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv8h_POST,      "ld3r", ".8h",    1, false, 6  },
466*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv4s_POST,      "ld3r", ".4s",    1, false, 12 },
467*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv2d_POST,      "ld3r", ".2d",    1, false, 24 },
468*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv8b_POST,      "ld3r", ".8b",    1, false, 3  },
469*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv4h_POST,      "ld3r", ".4h",    1, false, 6  },
470*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv2s_POST,      "ld3r", ".2s",    1, false, 12 },
471*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Rv1d_POST,      "ld3r", ".1d",    1, false, 24 },
472*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev16b,      "ld3",  ".16b",   0, false, 0  },
473*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev8h,       "ld3",  ".8h",    0, false, 0  },
474*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev4s,       "ld3",  ".4s",    0, false, 0  },
475*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev2d,       "ld3",  ".2d",    0, false, 0  },
476*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev8b,       "ld3",  ".8b",    0, false, 0  },
477*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev4h,       "ld3",  ".4h",    0, false, 0  },
478*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev2s,       "ld3",  ".2s",    0, false, 0  },
479*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev16b_POST, "ld3",  ".16b",   1, false, 48 },
480*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev8h_POST,  "ld3",  ".8h",    1, false, 48 },
481*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev4s_POST,  "ld3",  ".4s",    1, false, 48 },
482*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev2d_POST,  "ld3",  ".2d",    1, false, 48 },
483*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev8b_POST,  "ld3",  ".8b",    1, false, 24 },
484*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev4h_POST,  "ld3",  ".4h",    1, false, 24 },
485*9880d681SAndroid Build Coastguard Worker   { AArch64::LD3Threev2s_POST,  "ld3",  ".2s",    1, false, 24 },
486*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4i8,             "ld4",  ".b",     1, true,  0  },
487*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4i16,            "ld4",  ".h",     1, true,  0  },
488*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4i32,            "ld4",  ".s",     1, true,  0  },
489*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4i64,            "ld4",  ".d",     1, true,  0  },
490*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4i8_POST,        "ld4",  ".b",     2, true,  4  },
491*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4i16_POST,       "ld4",  ".h",     2, true,  8  },
492*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4i32_POST,       "ld4",  ".s",     2, true,  16 },
493*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4i64_POST,       "ld4",  ".d",     2, true,  32 },
494*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv16b,          "ld4r", ".16b",   0, false, 0  },
495*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv8h,           "ld4r", ".8h",    0, false, 0  },
496*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv4s,           "ld4r", ".4s",    0, false, 0  },
497*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv2d,           "ld4r", ".2d",    0, false, 0  },
498*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv8b,           "ld4r", ".8b",    0, false, 0  },
499*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv4h,           "ld4r", ".4h",    0, false, 0  },
500*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv2s,           "ld4r", ".2s",    0, false, 0  },
501*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv1d,           "ld4r", ".1d",    0, false, 0  },
502*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv16b_POST,     "ld4r", ".16b",   1, false, 4  },
503*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv8h_POST,      "ld4r", ".8h",    1, false, 8  },
504*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv4s_POST,      "ld4r", ".4s",    1, false, 16 },
505*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv2d_POST,      "ld4r", ".2d",    1, false, 32 },
506*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv8b_POST,      "ld4r", ".8b",    1, false, 4  },
507*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv4h_POST,      "ld4r", ".4h",    1, false, 8  },
508*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv2s_POST,      "ld4r", ".2s",    1, false, 16 },
509*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Rv1d_POST,      "ld4r", ".1d",    1, false, 32 },
510*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv16b,       "ld4",  ".16b",   0, false, 0  },
511*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv8h,        "ld4",  ".8h",    0, false, 0  },
512*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv4s,        "ld4",  ".4s",    0, false, 0  },
513*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv2d,        "ld4",  ".2d",    0, false, 0  },
514*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv8b,        "ld4",  ".8b",    0, false, 0  },
515*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv4h,        "ld4",  ".4h",    0, false, 0  },
516*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv2s,        "ld4",  ".2s",    0, false, 0  },
517*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv16b_POST,  "ld4",  ".16b",   1, false, 64 },
518*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv8h_POST,   "ld4",  ".8h",    1, false, 64 },
519*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv4s_POST,   "ld4",  ".4s",    1, false, 64 },
520*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv2d_POST,   "ld4",  ".2d",    1, false, 64 },
521*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv8b_POST,   "ld4",  ".8b",    1, false, 32 },
522*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv4h_POST,   "ld4",  ".4h",    1, false, 32 },
523*9880d681SAndroid Build Coastguard Worker   { AArch64::LD4Fourv2s_POST,   "ld4",  ".2s",    1, false, 32 },
524*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1i8,             "st1",  ".b",     0, true,  0  },
525*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1i16,            "st1",  ".h",     0, true,  0  },
526*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1i32,            "st1",  ".s",     0, true,  0  },
527*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1i64,            "st1",  ".d",     0, true,  0  },
528*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1i8_POST,        "st1",  ".b",     1, true,  1  },
529*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1i16_POST,       "st1",  ".h",     1, true,  2  },
530*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1i32_POST,       "st1",  ".s",     1, true,  4  },
531*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1i64_POST,       "st1",  ".d",     1, true,  8  },
532*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev16b,        "st1",  ".16b",   0, false, 0  },
533*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev8h,         "st1",  ".8h",    0, false, 0  },
534*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev4s,         "st1",  ".4s",    0, false, 0  },
535*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev2d,         "st1",  ".2d",    0, false, 0  },
536*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev8b,         "st1",  ".8b",    0, false, 0  },
537*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev4h,         "st1",  ".4h",    0, false, 0  },
538*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev2s,         "st1",  ".2s",    0, false, 0  },
539*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev1d,         "st1",  ".1d",    0, false, 0  },
540*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev16b_POST,   "st1",  ".16b",   1, false, 16 },
541*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev8h_POST,    "st1",  ".8h",    1, false, 16 },
542*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev4s_POST,    "st1",  ".4s",    1, false, 16 },
543*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev2d_POST,    "st1",  ".2d",    1, false, 16 },
544*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev8b_POST,    "st1",  ".8b",    1, false, 8  },
545*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev4h_POST,    "st1",  ".4h",    1, false, 8  },
546*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev2s_POST,    "st1",  ".2s",    1, false, 8  },
547*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Onev1d_POST,    "st1",  ".1d",    1, false, 8  },
548*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov16b,        "st1",  ".16b",   0, false, 0  },
549*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov8h,         "st1",  ".8h",    0, false, 0  },
550*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov4s,         "st1",  ".4s",    0, false, 0  },
551*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov2d,         "st1",  ".2d",    0, false, 0  },
552*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov8b,         "st1",  ".8b",    0, false, 0  },
553*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov4h,         "st1",  ".4h",    0, false, 0  },
554*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov2s,         "st1",  ".2s",    0, false, 0  },
555*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov1d,         "st1",  ".1d",    0, false, 0  },
556*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov16b_POST,   "st1",  ".16b",   1, false, 32 },
557*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov8h_POST,    "st1",  ".8h",    1, false, 32 },
558*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov4s_POST,    "st1",  ".4s",    1, false, 32 },
559*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov2d_POST,    "st1",  ".2d",    1, false, 32 },
560*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov8b_POST,    "st1",  ".8b",    1, false, 16 },
561*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov4h_POST,    "st1",  ".4h",    1, false, 16 },
562*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov2s_POST,    "st1",  ".2s",    1, false, 16 },
563*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Twov1d_POST,    "st1",  ".1d",    1, false, 16 },
564*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev16b,      "st1",  ".16b",   0, false, 0  },
565*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev8h,       "st1",  ".8h",    0, false, 0  },
566*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev4s,       "st1",  ".4s",    0, false, 0  },
567*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev2d,       "st1",  ".2d",    0, false, 0  },
568*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev8b,       "st1",  ".8b",    0, false, 0  },
569*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev4h,       "st1",  ".4h",    0, false, 0  },
570*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev2s,       "st1",  ".2s",    0, false, 0  },
571*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev1d,       "st1",  ".1d",    0, false, 0  },
572*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev16b_POST, "st1",  ".16b",   1, false, 48 },
573*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev8h_POST,  "st1",  ".8h",    1, false, 48 },
574*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev4s_POST,  "st1",  ".4s",    1, false, 48 },
575*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev2d_POST,  "st1",  ".2d",    1, false, 48 },
576*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev8b_POST,  "st1",  ".8b",    1, false, 24 },
577*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev4h_POST,  "st1",  ".4h",    1, false, 24 },
578*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev2s_POST,  "st1",  ".2s",    1, false, 24 },
579*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Threev1d_POST,  "st1",  ".1d",    1, false, 24 },
580*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv16b,       "st1",  ".16b",   0, false, 0  },
581*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv8h,        "st1",  ".8h",    0, false, 0  },
582*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv4s,        "st1",  ".4s",    0, false, 0  },
583*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv2d,        "st1",  ".2d",    0, false, 0  },
584*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv8b,        "st1",  ".8b",    0, false, 0  },
585*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv4h,        "st1",  ".4h",    0, false, 0  },
586*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv2s,        "st1",  ".2s",    0, false, 0  },
587*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv1d,        "st1",  ".1d",    0, false, 0  },
588*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv16b_POST,  "st1",  ".16b",   1, false, 64 },
589*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv8h_POST,   "st1",  ".8h",    1, false, 64 },
590*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv4s_POST,   "st1",  ".4s",    1, false, 64 },
591*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv2d_POST,   "st1",  ".2d",    1, false, 64 },
592*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv8b_POST,   "st1",  ".8b",    1, false, 32 },
593*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv4h_POST,   "st1",  ".4h",    1, false, 32 },
594*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv2s_POST,   "st1",  ".2s",    1, false, 32 },
595*9880d681SAndroid Build Coastguard Worker   { AArch64::ST1Fourv1d_POST,   "st1",  ".1d",    1, false, 32 },
596*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2i8,             "st2",  ".b",     0, true,  0  },
597*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2i16,            "st2",  ".h",     0, true,  0  },
598*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2i32,            "st2",  ".s",     0, true,  0  },
599*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2i64,            "st2",  ".d",     0, true,  0  },
600*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2i8_POST,        "st2",  ".b",     1, true,  2  },
601*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2i16_POST,       "st2",  ".h",     1, true,  4  },
602*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2i32_POST,       "st2",  ".s",     1, true,  8  },
603*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2i64_POST,       "st2",  ".d",     1, true,  16 },
604*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov16b,        "st2",  ".16b",   0, false, 0  },
605*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov8h,         "st2",  ".8h",    0, false, 0  },
606*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov4s,         "st2",  ".4s",    0, false, 0  },
607*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov2d,         "st2",  ".2d",    0, false, 0  },
608*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov8b,         "st2",  ".8b",    0, false, 0  },
609*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov4h,         "st2",  ".4h",    0, false, 0  },
610*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov2s,         "st2",  ".2s",    0, false, 0  },
611*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov16b_POST,   "st2",  ".16b",   1, false, 32 },
612*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov8h_POST,    "st2",  ".8h",    1, false, 32 },
613*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov4s_POST,    "st2",  ".4s",    1, false, 32 },
614*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov2d_POST,    "st2",  ".2d",    1, false, 32 },
615*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov8b_POST,    "st2",  ".8b",    1, false, 16 },
616*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov4h_POST,    "st2",  ".4h",    1, false, 16 },
617*9880d681SAndroid Build Coastguard Worker   { AArch64::ST2Twov2s_POST,    "st2",  ".2s",    1, false, 16 },
618*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3i8,             "st3",  ".b",     0, true,  0  },
619*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3i16,            "st3",  ".h",     0, true,  0  },
620*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3i32,            "st3",  ".s",     0, true,  0  },
621*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3i64,            "st3",  ".d",     0, true,  0  },
622*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3i8_POST,        "st3",  ".b",     1, true,  3  },
623*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3i16_POST,       "st3",  ".h",     1, true,  6  },
624*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3i32_POST,       "st3",  ".s",     1, true,  12 },
625*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3i64_POST,       "st3",  ".d",     1, true,  24 },
626*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev16b,      "st3",  ".16b",   0, false, 0  },
627*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev8h,       "st3",  ".8h",    0, false, 0  },
628*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev4s,       "st3",  ".4s",    0, false, 0  },
629*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev2d,       "st3",  ".2d",    0, false, 0  },
630*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev8b,       "st3",  ".8b",    0, false, 0  },
631*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev4h,       "st3",  ".4h",    0, false, 0  },
632*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev2s,       "st3",  ".2s",    0, false, 0  },
633*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev16b_POST, "st3",  ".16b",   1, false, 48 },
634*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev8h_POST,  "st3",  ".8h",    1, false, 48 },
635*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev4s_POST,  "st3",  ".4s",    1, false, 48 },
636*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev2d_POST,  "st3",  ".2d",    1, false, 48 },
637*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev8b_POST,  "st3",  ".8b",    1, false, 24 },
638*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev4h_POST,  "st3",  ".4h",    1, false, 24 },
639*9880d681SAndroid Build Coastguard Worker   { AArch64::ST3Threev2s_POST,  "st3",  ".2s",    1, false, 24 },
640*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4i8,             "st4",  ".b",     0, true,  0  },
641*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4i16,            "st4",  ".h",     0, true,  0  },
642*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4i32,            "st4",  ".s",     0, true,  0  },
643*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4i64,            "st4",  ".d",     0, true,  0  },
644*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4i8_POST,        "st4",  ".b",     1, true,  4  },
645*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4i16_POST,       "st4",  ".h",     1, true,  8  },
646*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4i32_POST,       "st4",  ".s",     1, true,  16 },
647*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4i64_POST,       "st4",  ".d",     1, true,  32 },
648*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv16b,       "st4",  ".16b",   0, false, 0  },
649*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv8h,        "st4",  ".8h",    0, false, 0  },
650*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv4s,        "st4",  ".4s",    0, false, 0  },
651*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv2d,        "st4",  ".2d",    0, false, 0  },
652*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv8b,        "st4",  ".8b",    0, false, 0  },
653*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv4h,        "st4",  ".4h",    0, false, 0  },
654*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv2s,        "st4",  ".2s",    0, false, 0  },
655*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv16b_POST,  "st4",  ".16b",   1, false, 64 },
656*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv8h_POST,   "st4",  ".8h",    1, false, 64 },
657*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv4s_POST,   "st4",  ".4s",    1, false, 64 },
658*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv2d_POST,   "st4",  ".2d",    1, false, 64 },
659*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv8b_POST,   "st4",  ".8b",    1, false, 32 },
660*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv4h_POST,   "st4",  ".4h",    1, false, 32 },
661*9880d681SAndroid Build Coastguard Worker   { AArch64::ST4Fourv2s_POST,   "st4",  ".2s",    1, false, 32 },
662*9880d681SAndroid Build Coastguard Worker };
663*9880d681SAndroid Build Coastguard Worker 
getLdStNInstrDesc(unsigned Opcode)664*9880d681SAndroid Build Coastguard Worker static const LdStNInstrDesc *getLdStNInstrDesc(unsigned Opcode) {
665*9880d681SAndroid Build Coastguard Worker   unsigned Idx;
666*9880d681SAndroid Build Coastguard Worker   for (Idx = 0; Idx != array_lengthof(LdStNInstInfo); ++Idx)
667*9880d681SAndroid Build Coastguard Worker     if (LdStNInstInfo[Idx].Opcode == Opcode)
668*9880d681SAndroid Build Coastguard Worker       return &LdStNInstInfo[Idx];
669*9880d681SAndroid Build Coastguard Worker 
670*9880d681SAndroid Build Coastguard Worker   return nullptr;
671*9880d681SAndroid Build Coastguard Worker }
672*9880d681SAndroid Build Coastguard Worker 
printInst(const MCInst * MI,raw_ostream & O,StringRef Annot,const MCSubtargetInfo & STI)673*9880d681SAndroid Build Coastguard Worker void AArch64AppleInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
674*9880d681SAndroid Build Coastguard Worker                                         StringRef Annot,
675*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI) {
676*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI->getOpcode();
677*9880d681SAndroid Build Coastguard Worker   StringRef Layout, Mnemonic;
678*9880d681SAndroid Build Coastguard Worker 
679*9880d681SAndroid Build Coastguard Worker   bool IsTbx;
680*9880d681SAndroid Build Coastguard Worker   if (isTblTbxInstruction(MI->getOpcode(), Layout, IsTbx)) {
681*9880d681SAndroid Build Coastguard Worker     O << "\t" << (IsTbx ? "tbx" : "tbl") << Layout << '\t'
682*9880d681SAndroid Build Coastguard Worker       << getRegisterName(MI->getOperand(0).getReg(), AArch64::vreg) << ", ";
683*9880d681SAndroid Build Coastguard Worker 
684*9880d681SAndroid Build Coastguard Worker     unsigned ListOpNum = IsTbx ? 2 : 1;
685*9880d681SAndroid Build Coastguard Worker     printVectorList(MI, ListOpNum, STI, O, "");
686*9880d681SAndroid Build Coastguard Worker 
687*9880d681SAndroid Build Coastguard Worker     O << ", "
688*9880d681SAndroid Build Coastguard Worker       << getRegisterName(MI->getOperand(ListOpNum + 1).getReg(), AArch64::vreg);
689*9880d681SAndroid Build Coastguard Worker     printAnnotation(O, Annot);
690*9880d681SAndroid Build Coastguard Worker     return;
691*9880d681SAndroid Build Coastguard Worker   }
692*9880d681SAndroid Build Coastguard Worker 
693*9880d681SAndroid Build Coastguard Worker   if (const LdStNInstrDesc *LdStDesc = getLdStNInstrDesc(Opcode)) {
694*9880d681SAndroid Build Coastguard Worker     O << "\t" << LdStDesc->Mnemonic << LdStDesc->Layout << '\t';
695*9880d681SAndroid Build Coastguard Worker 
696*9880d681SAndroid Build Coastguard Worker     // Now onto the operands: first a vector list with possible lane
697*9880d681SAndroid Build Coastguard Worker     // specifier. E.g. { v0 }[2]
698*9880d681SAndroid Build Coastguard Worker     int OpNum = LdStDesc->ListOperand;
699*9880d681SAndroid Build Coastguard Worker     printVectorList(MI, OpNum++, STI, O, "");
700*9880d681SAndroid Build Coastguard Worker 
701*9880d681SAndroid Build Coastguard Worker     if (LdStDesc->HasLane)
702*9880d681SAndroid Build Coastguard Worker       O << '[' << MI->getOperand(OpNum++).getImm() << ']';
703*9880d681SAndroid Build Coastguard Worker 
704*9880d681SAndroid Build Coastguard Worker     // Next the address: [xN]
705*9880d681SAndroid Build Coastguard Worker     unsigned AddrReg = MI->getOperand(OpNum++).getReg();
706*9880d681SAndroid Build Coastguard Worker     O << ", [" << getRegisterName(AddrReg) << ']';
707*9880d681SAndroid Build Coastguard Worker 
708*9880d681SAndroid Build Coastguard Worker     // Finally, there might be a post-indexed offset.
709*9880d681SAndroid Build Coastguard Worker     if (LdStDesc->NaturalOffset != 0) {
710*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MI->getOperand(OpNum++).getReg();
711*9880d681SAndroid Build Coastguard Worker       if (Reg != AArch64::XZR)
712*9880d681SAndroid Build Coastguard Worker         O << ", " << getRegisterName(Reg);
713*9880d681SAndroid Build Coastguard Worker       else {
714*9880d681SAndroid Build Coastguard Worker         assert(LdStDesc->NaturalOffset && "no offset on post-inc instruction?");
715*9880d681SAndroid Build Coastguard Worker         O << ", #" << LdStDesc->NaturalOffset;
716*9880d681SAndroid Build Coastguard Worker       }
717*9880d681SAndroid Build Coastguard Worker     }
718*9880d681SAndroid Build Coastguard Worker 
719*9880d681SAndroid Build Coastguard Worker     printAnnotation(O, Annot);
720*9880d681SAndroid Build Coastguard Worker     return;
721*9880d681SAndroid Build Coastguard Worker   }
722*9880d681SAndroid Build Coastguard Worker 
723*9880d681SAndroid Build Coastguard Worker   AArch64InstPrinter::printInst(MI, O, Annot, STI);
724*9880d681SAndroid Build Coastguard Worker }
725*9880d681SAndroid Build Coastguard Worker 
printSysAlias(const MCInst * MI,const MCSubtargetInfo & STI,raw_ostream & O)726*9880d681SAndroid Build Coastguard Worker bool AArch64InstPrinter::printSysAlias(const MCInst *MI,
727*9880d681SAndroid Build Coastguard Worker                                        const MCSubtargetInfo &STI,
728*9880d681SAndroid Build Coastguard Worker                                        raw_ostream &O) {
729*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
730*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI->getOpcode();
731*9880d681SAndroid Build Coastguard Worker   assert(Opcode == AArch64::SYSxt && "Invalid opcode for SYS alias!");
732*9880d681SAndroid Build Coastguard Worker #endif
733*9880d681SAndroid Build Coastguard Worker 
734*9880d681SAndroid Build Coastguard Worker   const char *Asm = nullptr;
735*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op1 = MI->getOperand(0);
736*9880d681SAndroid Build Coastguard Worker   const MCOperand &Cn = MI->getOperand(1);
737*9880d681SAndroid Build Coastguard Worker   const MCOperand &Cm = MI->getOperand(2);
738*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op2 = MI->getOperand(3);
739*9880d681SAndroid Build Coastguard Worker 
740*9880d681SAndroid Build Coastguard Worker   unsigned Op1Val = Op1.getImm();
741*9880d681SAndroid Build Coastguard Worker   unsigned CnVal = Cn.getImm();
742*9880d681SAndroid Build Coastguard Worker   unsigned CmVal = Cm.getImm();
743*9880d681SAndroid Build Coastguard Worker   unsigned Op2Val = Op2.getImm();
744*9880d681SAndroid Build Coastguard Worker 
745*9880d681SAndroid Build Coastguard Worker   if (CnVal == 7) {
746*9880d681SAndroid Build Coastguard Worker     switch (CmVal) {
747*9880d681SAndroid Build Coastguard Worker     default:
748*9880d681SAndroid Build Coastguard Worker       break;
749*9880d681SAndroid Build Coastguard Worker 
750*9880d681SAndroid Build Coastguard Worker     // IC aliases
751*9880d681SAndroid Build Coastguard Worker     case 1:
752*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 0 && Op2Val == 0)
753*9880d681SAndroid Build Coastguard Worker         Asm = "ic\tialluis";
754*9880d681SAndroid Build Coastguard Worker       break;
755*9880d681SAndroid Build Coastguard Worker     case 5:
756*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 0 && Op2Val == 0)
757*9880d681SAndroid Build Coastguard Worker         Asm = "ic\tiallu";
758*9880d681SAndroid Build Coastguard Worker       else if (Op1Val == 3 && Op2Val == 1)
759*9880d681SAndroid Build Coastguard Worker         Asm = "ic\tivau";
760*9880d681SAndroid Build Coastguard Worker       break;
761*9880d681SAndroid Build Coastguard Worker 
762*9880d681SAndroid Build Coastguard Worker     // DC aliases
763*9880d681SAndroid Build Coastguard Worker     case 4:
764*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 3 && Op2Val == 1)
765*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tzva";
766*9880d681SAndroid Build Coastguard Worker       break;
767*9880d681SAndroid Build Coastguard Worker     case 6:
768*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 0 && Op2Val == 1)
769*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tivac";
770*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 0 && Op2Val == 2)
771*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tisw";
772*9880d681SAndroid Build Coastguard Worker       break;
773*9880d681SAndroid Build Coastguard Worker     case 10:
774*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 3 && Op2Val == 1)
775*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tcvac";
776*9880d681SAndroid Build Coastguard Worker       else if (Op1Val == 0 && Op2Val == 2)
777*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tcsw";
778*9880d681SAndroid Build Coastguard Worker       break;
779*9880d681SAndroid Build Coastguard Worker     case 11:
780*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 3 && Op2Val == 1)
781*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tcvau";
782*9880d681SAndroid Build Coastguard Worker       break;
783*9880d681SAndroid Build Coastguard Worker     case 12:
784*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 3 && Op2Val == 1 &&
785*9880d681SAndroid Build Coastguard Worker           (STI.getFeatureBits()[AArch64::HasV8_2aOps]))
786*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tcvap";
787*9880d681SAndroid Build Coastguard Worker       break;
788*9880d681SAndroid Build Coastguard Worker     case 14:
789*9880d681SAndroid Build Coastguard Worker       if (Op1Val == 3 && Op2Val == 1)
790*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tcivac";
791*9880d681SAndroid Build Coastguard Worker       else if (Op1Val == 0 && Op2Val == 2)
792*9880d681SAndroid Build Coastguard Worker         Asm = "dc\tcisw";
793*9880d681SAndroid Build Coastguard Worker       break;
794*9880d681SAndroid Build Coastguard Worker 
795*9880d681SAndroid Build Coastguard Worker     // AT aliases
796*9880d681SAndroid Build Coastguard Worker     case 8:
797*9880d681SAndroid Build Coastguard Worker       switch (Op1Val) {
798*9880d681SAndroid Build Coastguard Worker       default:
799*9880d681SAndroid Build Coastguard Worker         break;
800*9880d681SAndroid Build Coastguard Worker       case 0:
801*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
802*9880d681SAndroid Build Coastguard Worker         default:
803*9880d681SAndroid Build Coastguard Worker           break;
804*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "at\ts1e1r"; break;
805*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "at\ts1e1w"; break;
806*9880d681SAndroid Build Coastguard Worker         case 2: Asm = "at\ts1e0r"; break;
807*9880d681SAndroid Build Coastguard Worker         case 3: Asm = "at\ts1e0w"; break;
808*9880d681SAndroid Build Coastguard Worker         }
809*9880d681SAndroid Build Coastguard Worker         break;
810*9880d681SAndroid Build Coastguard Worker       case 4:
811*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
812*9880d681SAndroid Build Coastguard Worker         default:
813*9880d681SAndroid Build Coastguard Worker           break;
814*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "at\ts1e2r"; break;
815*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "at\ts1e2w"; break;
816*9880d681SAndroid Build Coastguard Worker         case 4: Asm = "at\ts12e1r"; break;
817*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "at\ts12e1w"; break;
818*9880d681SAndroid Build Coastguard Worker         case 6: Asm = "at\ts12e0r"; break;
819*9880d681SAndroid Build Coastguard Worker         case 7: Asm = "at\ts12e0w"; break;
820*9880d681SAndroid Build Coastguard Worker         }
821*9880d681SAndroid Build Coastguard Worker         break;
822*9880d681SAndroid Build Coastguard Worker       case 6:
823*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
824*9880d681SAndroid Build Coastguard Worker         default:
825*9880d681SAndroid Build Coastguard Worker           break;
826*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "at\ts1e3r"; break;
827*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "at\ts1e3w"; break;
828*9880d681SAndroid Build Coastguard Worker         }
829*9880d681SAndroid Build Coastguard Worker         break;
830*9880d681SAndroid Build Coastguard Worker       }
831*9880d681SAndroid Build Coastguard Worker       break;
832*9880d681SAndroid Build Coastguard Worker     case 9:
833*9880d681SAndroid Build Coastguard Worker       switch (Op1Val) {
834*9880d681SAndroid Build Coastguard Worker       default:
835*9880d681SAndroid Build Coastguard Worker         break;
836*9880d681SAndroid Build Coastguard Worker       case 0:
837*9880d681SAndroid Build Coastguard Worker         if (STI.getFeatureBits()[AArch64::HasV8_2aOps]) {
838*9880d681SAndroid Build Coastguard Worker           switch (Op2Val) {
839*9880d681SAndroid Build Coastguard Worker           default:
840*9880d681SAndroid Build Coastguard Worker             break;
841*9880d681SAndroid Build Coastguard Worker           case 0: Asm = "at\ts1e1rp"; break;
842*9880d681SAndroid Build Coastguard Worker           case 1: Asm = "at\ts1e1wp"; break;
843*9880d681SAndroid Build Coastguard Worker           }
844*9880d681SAndroid Build Coastguard Worker         }
845*9880d681SAndroid Build Coastguard Worker         break;
846*9880d681SAndroid Build Coastguard Worker       }
847*9880d681SAndroid Build Coastguard Worker     }
848*9880d681SAndroid Build Coastguard Worker   } else if (CnVal == 8) {
849*9880d681SAndroid Build Coastguard Worker     // TLBI aliases
850*9880d681SAndroid Build Coastguard Worker     switch (CmVal) {
851*9880d681SAndroid Build Coastguard Worker     default:
852*9880d681SAndroid Build Coastguard Worker       break;
853*9880d681SAndroid Build Coastguard Worker     case 3:
854*9880d681SAndroid Build Coastguard Worker       switch (Op1Val) {
855*9880d681SAndroid Build Coastguard Worker       default:
856*9880d681SAndroid Build Coastguard Worker         break;
857*9880d681SAndroid Build Coastguard Worker       case 0:
858*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
859*9880d681SAndroid Build Coastguard Worker         default:
860*9880d681SAndroid Build Coastguard Worker           break;
861*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "tlbi\tvmalle1is"; break;
862*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "tlbi\tvae1is"; break;
863*9880d681SAndroid Build Coastguard Worker         case 2: Asm = "tlbi\taside1is"; break;
864*9880d681SAndroid Build Coastguard Worker         case 3: Asm = "tlbi\tvaae1is"; break;
865*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "tlbi\tvale1is"; break;
866*9880d681SAndroid Build Coastguard Worker         case 7: Asm = "tlbi\tvaale1is"; break;
867*9880d681SAndroid Build Coastguard Worker         }
868*9880d681SAndroid Build Coastguard Worker         break;
869*9880d681SAndroid Build Coastguard Worker       case 4:
870*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
871*9880d681SAndroid Build Coastguard Worker         default:
872*9880d681SAndroid Build Coastguard Worker           break;
873*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "tlbi\talle2is"; break;
874*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "tlbi\tvae2is"; break;
875*9880d681SAndroid Build Coastguard Worker         case 4: Asm = "tlbi\talle1is"; break;
876*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "tlbi\tvale2is"; break;
877*9880d681SAndroid Build Coastguard Worker         case 6: Asm = "tlbi\tvmalls12e1is"; break;
878*9880d681SAndroid Build Coastguard Worker         }
879*9880d681SAndroid Build Coastguard Worker         break;
880*9880d681SAndroid Build Coastguard Worker       case 6:
881*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
882*9880d681SAndroid Build Coastguard Worker         default:
883*9880d681SAndroid Build Coastguard Worker           break;
884*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "tlbi\talle3is"; break;
885*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "tlbi\tvae3is"; break;
886*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "tlbi\tvale3is"; break;
887*9880d681SAndroid Build Coastguard Worker         }
888*9880d681SAndroid Build Coastguard Worker         break;
889*9880d681SAndroid Build Coastguard Worker       }
890*9880d681SAndroid Build Coastguard Worker       break;
891*9880d681SAndroid Build Coastguard Worker     case 0:
892*9880d681SAndroid Build Coastguard Worker       switch (Op1Val) {
893*9880d681SAndroid Build Coastguard Worker       default:
894*9880d681SAndroid Build Coastguard Worker         break;
895*9880d681SAndroid Build Coastguard Worker       case 4:
896*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
897*9880d681SAndroid Build Coastguard Worker         default:
898*9880d681SAndroid Build Coastguard Worker           break;
899*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "tlbi\tipas2e1is"; break;
900*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "tlbi\tipas2le1is"; break;
901*9880d681SAndroid Build Coastguard Worker         }
902*9880d681SAndroid Build Coastguard Worker         break;
903*9880d681SAndroid Build Coastguard Worker       }
904*9880d681SAndroid Build Coastguard Worker       break;
905*9880d681SAndroid Build Coastguard Worker     case 4:
906*9880d681SAndroid Build Coastguard Worker       switch (Op1Val) {
907*9880d681SAndroid Build Coastguard Worker       default:
908*9880d681SAndroid Build Coastguard Worker         break;
909*9880d681SAndroid Build Coastguard Worker       case 4:
910*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
911*9880d681SAndroid Build Coastguard Worker         default:
912*9880d681SAndroid Build Coastguard Worker           break;
913*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "tlbi\tipas2e1"; break;
914*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "tlbi\tipas2le1"; break;
915*9880d681SAndroid Build Coastguard Worker         }
916*9880d681SAndroid Build Coastguard Worker         break;
917*9880d681SAndroid Build Coastguard Worker       }
918*9880d681SAndroid Build Coastguard Worker       break;
919*9880d681SAndroid Build Coastguard Worker     case 7:
920*9880d681SAndroid Build Coastguard Worker       switch (Op1Val) {
921*9880d681SAndroid Build Coastguard Worker       default:
922*9880d681SAndroid Build Coastguard Worker         break;
923*9880d681SAndroid Build Coastguard Worker       case 0:
924*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
925*9880d681SAndroid Build Coastguard Worker         default:
926*9880d681SAndroid Build Coastguard Worker           break;
927*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "tlbi\tvmalle1"; break;
928*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "tlbi\tvae1"; break;
929*9880d681SAndroid Build Coastguard Worker         case 2: Asm = "tlbi\taside1"; break;
930*9880d681SAndroid Build Coastguard Worker         case 3: Asm = "tlbi\tvaae1"; break;
931*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "tlbi\tvale1"; break;
932*9880d681SAndroid Build Coastguard Worker         case 7: Asm = "tlbi\tvaale1"; break;
933*9880d681SAndroid Build Coastguard Worker         }
934*9880d681SAndroid Build Coastguard Worker         break;
935*9880d681SAndroid Build Coastguard Worker       case 4:
936*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
937*9880d681SAndroid Build Coastguard Worker         default:
938*9880d681SAndroid Build Coastguard Worker           break;
939*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "tlbi\talle2"; break;
940*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "tlbi\tvae2"; break;
941*9880d681SAndroid Build Coastguard Worker         case 4: Asm = "tlbi\talle1"; break;
942*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "tlbi\tvale2"; break;
943*9880d681SAndroid Build Coastguard Worker         case 6: Asm = "tlbi\tvmalls12e1"; break;
944*9880d681SAndroid Build Coastguard Worker         }
945*9880d681SAndroid Build Coastguard Worker         break;
946*9880d681SAndroid Build Coastguard Worker       case 6:
947*9880d681SAndroid Build Coastguard Worker         switch (Op2Val) {
948*9880d681SAndroid Build Coastguard Worker         default:
949*9880d681SAndroid Build Coastguard Worker           break;
950*9880d681SAndroid Build Coastguard Worker         case 0: Asm = "tlbi\talle3"; break;
951*9880d681SAndroid Build Coastguard Worker         case 1: Asm = "tlbi\tvae3";  break;
952*9880d681SAndroid Build Coastguard Worker         case 5: Asm = "tlbi\tvale3"; break;
953*9880d681SAndroid Build Coastguard Worker         }
954*9880d681SAndroid Build Coastguard Worker         break;
955*9880d681SAndroid Build Coastguard Worker       }
956*9880d681SAndroid Build Coastguard Worker       break;
957*9880d681SAndroid Build Coastguard Worker     }
958*9880d681SAndroid Build Coastguard Worker   }
959*9880d681SAndroid Build Coastguard Worker 
960*9880d681SAndroid Build Coastguard Worker   if (Asm) {
961*9880d681SAndroid Build Coastguard Worker     unsigned Reg = MI->getOperand(4).getReg();
962*9880d681SAndroid Build Coastguard Worker 
963*9880d681SAndroid Build Coastguard Worker     O << '\t' << Asm;
964*9880d681SAndroid Build Coastguard Worker     if (StringRef(Asm).lower().find("all") == StringRef::npos)
965*9880d681SAndroid Build Coastguard Worker       O << ", " << getRegisterName(Reg);
966*9880d681SAndroid Build Coastguard Worker   }
967*9880d681SAndroid Build Coastguard Worker 
968*9880d681SAndroid Build Coastguard Worker   return Asm != nullptr;
969*9880d681SAndroid Build Coastguard Worker }
970*9880d681SAndroid Build Coastguard Worker 
printOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)971*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
972*9880d681SAndroid Build Coastguard Worker                                       const MCSubtargetInfo &STI,
973*9880d681SAndroid Build Coastguard Worker                                       raw_ostream &O) {
974*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNo);
975*9880d681SAndroid Build Coastguard Worker   if (Op.isReg()) {
976*9880d681SAndroid Build Coastguard Worker     unsigned Reg = Op.getReg();
977*9880d681SAndroid Build Coastguard Worker     O << getRegisterName(Reg);
978*9880d681SAndroid Build Coastguard Worker   } else if (Op.isImm()) {
979*9880d681SAndroid Build Coastguard Worker     printImm(MI, OpNo, STI, O);
980*9880d681SAndroid Build Coastguard Worker   } else {
981*9880d681SAndroid Build Coastguard Worker     assert(Op.isExpr() && "unknown operand kind in printOperand");
982*9880d681SAndroid Build Coastguard Worker     Op.getExpr()->print(O, &MAI);
983*9880d681SAndroid Build Coastguard Worker   }
984*9880d681SAndroid Build Coastguard Worker }
985*9880d681SAndroid Build Coastguard Worker 
printImm(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)986*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printImm(const MCInst *MI, unsigned OpNo,
987*9880d681SAndroid Build Coastguard Worker                                      const MCSubtargetInfo &STI,
988*9880d681SAndroid Build Coastguard Worker                                      raw_ostream &O) {
989*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNo);
990*9880d681SAndroid Build Coastguard Worker   O << "#" << formatImm(Op.getImm());
991*9880d681SAndroid Build Coastguard Worker }
992*9880d681SAndroid Build Coastguard Worker 
printImmHex(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)993*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printImmHex(const MCInst *MI, unsigned OpNo,
994*9880d681SAndroid Build Coastguard Worker                                      const MCSubtargetInfo &STI,
995*9880d681SAndroid Build Coastguard Worker                                      raw_ostream &O) {
996*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNo);
997*9880d681SAndroid Build Coastguard Worker   O << format("#%#llx", Op.getImm());
998*9880d681SAndroid Build Coastguard Worker }
999*9880d681SAndroid Build Coastguard Worker 
printPostIncOperand(const MCInst * MI,unsigned OpNo,unsigned Imm,raw_ostream & O)1000*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printPostIncOperand(const MCInst *MI, unsigned OpNo,
1001*9880d681SAndroid Build Coastguard Worker                                              unsigned Imm, raw_ostream &O) {
1002*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNo);
1003*9880d681SAndroid Build Coastguard Worker   if (Op.isReg()) {
1004*9880d681SAndroid Build Coastguard Worker     unsigned Reg = Op.getReg();
1005*9880d681SAndroid Build Coastguard Worker     if (Reg == AArch64::XZR)
1006*9880d681SAndroid Build Coastguard Worker       O << "#" << Imm;
1007*9880d681SAndroid Build Coastguard Worker     else
1008*9880d681SAndroid Build Coastguard Worker       O << getRegisterName(Reg);
1009*9880d681SAndroid Build Coastguard Worker   } else
1010*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("unknown operand kind in printPostIncOperand64");
1011*9880d681SAndroid Build Coastguard Worker }
1012*9880d681SAndroid Build Coastguard Worker 
printVRegOperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1013*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printVRegOperand(const MCInst *MI, unsigned OpNo,
1014*9880d681SAndroid Build Coastguard Worker                                           const MCSubtargetInfo &STI,
1015*9880d681SAndroid Build Coastguard Worker                                           raw_ostream &O) {
1016*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNo);
1017*9880d681SAndroid Build Coastguard Worker   assert(Op.isReg() && "Non-register vreg operand!");
1018*9880d681SAndroid Build Coastguard Worker   unsigned Reg = Op.getReg();
1019*9880d681SAndroid Build Coastguard Worker   O << getRegisterName(Reg, AArch64::vreg);
1020*9880d681SAndroid Build Coastguard Worker }
1021*9880d681SAndroid Build Coastguard Worker 
printSysCROperand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1022*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printSysCROperand(const MCInst *MI, unsigned OpNo,
1023*9880d681SAndroid Build Coastguard Worker                                            const MCSubtargetInfo &STI,
1024*9880d681SAndroid Build Coastguard Worker                                            raw_ostream &O) {
1025*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNo);
1026*9880d681SAndroid Build Coastguard Worker   assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1027*9880d681SAndroid Build Coastguard Worker   O << "c" << Op.getImm();
1028*9880d681SAndroid Build Coastguard Worker }
1029*9880d681SAndroid Build Coastguard Worker 
printAddSubImm(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1030*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printAddSubImm(const MCInst *MI, unsigned OpNum,
1031*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI,
1032*9880d681SAndroid Build Coastguard Worker                                         raw_ostream &O) {
1033*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI->getOperand(OpNum);
1034*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
1035*9880d681SAndroid Build Coastguard Worker     unsigned Val = (MO.getImm() & 0xfff);
1036*9880d681SAndroid Build Coastguard Worker     assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1037*9880d681SAndroid Build Coastguard Worker     unsigned Shift =
1038*9880d681SAndroid Build Coastguard Worker         AArch64_AM::getShiftValue(MI->getOperand(OpNum + 1).getImm());
1039*9880d681SAndroid Build Coastguard Worker     O << '#' << formatImm(Val);
1040*9880d681SAndroid Build Coastguard Worker     if (Shift != 0)
1041*9880d681SAndroid Build Coastguard Worker       printShifter(MI, OpNum + 1, STI, O);
1042*9880d681SAndroid Build Coastguard Worker 
1043*9880d681SAndroid Build Coastguard Worker     if (CommentStream)
1044*9880d681SAndroid Build Coastguard Worker       *CommentStream << '=' << formatImm(Val << Shift) << '\n';
1045*9880d681SAndroid Build Coastguard Worker   } else {
1046*9880d681SAndroid Build Coastguard Worker     assert(MO.isExpr() && "Unexpected operand type!");
1047*9880d681SAndroid Build Coastguard Worker     MO.getExpr()->print(O, &MAI);
1048*9880d681SAndroid Build Coastguard Worker     printShifter(MI, OpNum + 1, STI, O);
1049*9880d681SAndroid Build Coastguard Worker   }
1050*9880d681SAndroid Build Coastguard Worker }
1051*9880d681SAndroid Build Coastguard Worker 
printLogicalImm32(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1052*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printLogicalImm32(const MCInst *MI, unsigned OpNum,
1053*9880d681SAndroid Build Coastguard Worker                                            const MCSubtargetInfo &STI,
1054*9880d681SAndroid Build Coastguard Worker                                            raw_ostream &O) {
1055*9880d681SAndroid Build Coastguard Worker   uint64_t Val = MI->getOperand(OpNum).getImm();
1056*9880d681SAndroid Build Coastguard Worker   O << "#0x";
1057*9880d681SAndroid Build Coastguard Worker   O.write_hex(AArch64_AM::decodeLogicalImmediate(Val, 32));
1058*9880d681SAndroid Build Coastguard Worker }
1059*9880d681SAndroid Build Coastguard Worker 
printLogicalImm64(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1060*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printLogicalImm64(const MCInst *MI, unsigned OpNum,
1061*9880d681SAndroid Build Coastguard Worker                                            const MCSubtargetInfo &STI,
1062*9880d681SAndroid Build Coastguard Worker                                            raw_ostream &O) {
1063*9880d681SAndroid Build Coastguard Worker   uint64_t Val = MI->getOperand(OpNum).getImm();
1064*9880d681SAndroid Build Coastguard Worker   O << "#0x";
1065*9880d681SAndroid Build Coastguard Worker   O.write_hex(AArch64_AM::decodeLogicalImmediate(Val, 64));
1066*9880d681SAndroid Build Coastguard Worker }
1067*9880d681SAndroid Build Coastguard Worker 
printShifter(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1068*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printShifter(const MCInst *MI, unsigned OpNum,
1069*9880d681SAndroid Build Coastguard Worker                                       const MCSubtargetInfo &STI,
1070*9880d681SAndroid Build Coastguard Worker                                       raw_ostream &O) {
1071*9880d681SAndroid Build Coastguard Worker   unsigned Val = MI->getOperand(OpNum).getImm();
1072*9880d681SAndroid Build Coastguard Worker   // LSL #0 should not be printed.
1073*9880d681SAndroid Build Coastguard Worker   if (AArch64_AM::getShiftType(Val) == AArch64_AM::LSL &&
1074*9880d681SAndroid Build Coastguard Worker       AArch64_AM::getShiftValue(Val) == 0)
1075*9880d681SAndroid Build Coastguard Worker     return;
1076*9880d681SAndroid Build Coastguard Worker   O << ", " << AArch64_AM::getShiftExtendName(AArch64_AM::getShiftType(Val))
1077*9880d681SAndroid Build Coastguard Worker     << " #" << AArch64_AM::getShiftValue(Val);
1078*9880d681SAndroid Build Coastguard Worker }
1079*9880d681SAndroid Build Coastguard Worker 
printShiftedRegister(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1080*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printShiftedRegister(const MCInst *MI, unsigned OpNum,
1081*9880d681SAndroid Build Coastguard Worker                                               const MCSubtargetInfo &STI,
1082*9880d681SAndroid Build Coastguard Worker                                               raw_ostream &O) {
1083*9880d681SAndroid Build Coastguard Worker   O << getRegisterName(MI->getOperand(OpNum).getReg());
1084*9880d681SAndroid Build Coastguard Worker   printShifter(MI, OpNum + 1, STI, O);
1085*9880d681SAndroid Build Coastguard Worker }
1086*9880d681SAndroid Build Coastguard Worker 
printExtendedRegister(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1087*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printExtendedRegister(const MCInst *MI, unsigned OpNum,
1088*9880d681SAndroid Build Coastguard Worker                                                const MCSubtargetInfo &STI,
1089*9880d681SAndroid Build Coastguard Worker                                                raw_ostream &O) {
1090*9880d681SAndroid Build Coastguard Worker   O << getRegisterName(MI->getOperand(OpNum).getReg());
1091*9880d681SAndroid Build Coastguard Worker   printArithExtend(MI, OpNum + 1, STI, O);
1092*9880d681SAndroid Build Coastguard Worker }
1093*9880d681SAndroid Build Coastguard Worker 
printArithExtend(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1094*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printArithExtend(const MCInst *MI, unsigned OpNum,
1095*9880d681SAndroid Build Coastguard Worker                                           const MCSubtargetInfo &STI,
1096*9880d681SAndroid Build Coastguard Worker                                           raw_ostream &O) {
1097*9880d681SAndroid Build Coastguard Worker   unsigned Val = MI->getOperand(OpNum).getImm();
1098*9880d681SAndroid Build Coastguard Worker   AArch64_AM::ShiftExtendType ExtType = AArch64_AM::getArithExtendType(Val);
1099*9880d681SAndroid Build Coastguard Worker   unsigned ShiftVal = AArch64_AM::getArithShiftValue(Val);
1100*9880d681SAndroid Build Coastguard Worker 
1101*9880d681SAndroid Build Coastguard Worker   // If the destination or first source register operand is [W]SP, print
1102*9880d681SAndroid Build Coastguard Worker   // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1103*9880d681SAndroid Build Coastguard Worker   // all.
1104*9880d681SAndroid Build Coastguard Worker   if (ExtType == AArch64_AM::UXTW || ExtType == AArch64_AM::UXTX) {
1105*9880d681SAndroid Build Coastguard Worker     unsigned Dest = MI->getOperand(0).getReg();
1106*9880d681SAndroid Build Coastguard Worker     unsigned Src1 = MI->getOperand(1).getReg();
1107*9880d681SAndroid Build Coastguard Worker     if ( ((Dest == AArch64::SP || Src1 == AArch64::SP) &&
1108*9880d681SAndroid Build Coastguard Worker           ExtType == AArch64_AM::UXTX) ||
1109*9880d681SAndroid Build Coastguard Worker          ((Dest == AArch64::WSP || Src1 == AArch64::WSP) &&
1110*9880d681SAndroid Build Coastguard Worker           ExtType == AArch64_AM::UXTW) ) {
1111*9880d681SAndroid Build Coastguard Worker       if (ShiftVal != 0)
1112*9880d681SAndroid Build Coastguard Worker         O << ", lsl #" << ShiftVal;
1113*9880d681SAndroid Build Coastguard Worker       return;
1114*9880d681SAndroid Build Coastguard Worker     }
1115*9880d681SAndroid Build Coastguard Worker   }
1116*9880d681SAndroid Build Coastguard Worker   O << ", " << AArch64_AM::getShiftExtendName(ExtType);
1117*9880d681SAndroid Build Coastguard Worker   if (ShiftVal != 0)
1118*9880d681SAndroid Build Coastguard Worker     O << " #" << ShiftVal;
1119*9880d681SAndroid Build Coastguard Worker }
1120*9880d681SAndroid Build Coastguard Worker 
printMemExtend(const MCInst * MI,unsigned OpNum,raw_ostream & O,char SrcRegKind,unsigned Width)1121*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printMemExtend(const MCInst *MI, unsigned OpNum,
1122*9880d681SAndroid Build Coastguard Worker                                         raw_ostream &O, char SrcRegKind,
1123*9880d681SAndroid Build Coastguard Worker                                         unsigned Width) {
1124*9880d681SAndroid Build Coastguard Worker   unsigned SignExtend = MI->getOperand(OpNum).getImm();
1125*9880d681SAndroid Build Coastguard Worker   unsigned DoShift = MI->getOperand(OpNum + 1).getImm();
1126*9880d681SAndroid Build Coastguard Worker 
1127*9880d681SAndroid Build Coastguard Worker   // sxtw, sxtx, uxtw or lsl (== uxtx)
1128*9880d681SAndroid Build Coastguard Worker   bool IsLSL = !SignExtend && SrcRegKind == 'x';
1129*9880d681SAndroid Build Coastguard Worker   if (IsLSL)
1130*9880d681SAndroid Build Coastguard Worker     O << "lsl";
1131*9880d681SAndroid Build Coastguard Worker   else
1132*9880d681SAndroid Build Coastguard Worker     O << (SignExtend ? 's' : 'u') << "xt" << SrcRegKind;
1133*9880d681SAndroid Build Coastguard Worker 
1134*9880d681SAndroid Build Coastguard Worker   if (DoShift || IsLSL)
1135*9880d681SAndroid Build Coastguard Worker     O << " #" << Log2_32(Width / 8);
1136*9880d681SAndroid Build Coastguard Worker }
1137*9880d681SAndroid Build Coastguard Worker 
printCondCode(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1138*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printCondCode(const MCInst *MI, unsigned OpNum,
1139*9880d681SAndroid Build Coastguard Worker                                        const MCSubtargetInfo &STI,
1140*9880d681SAndroid Build Coastguard Worker                                        raw_ostream &O) {
1141*9880d681SAndroid Build Coastguard Worker   AArch64CC::CondCode CC = (AArch64CC::CondCode)MI->getOperand(OpNum).getImm();
1142*9880d681SAndroid Build Coastguard Worker   O << AArch64CC::getCondCodeName(CC);
1143*9880d681SAndroid Build Coastguard Worker }
1144*9880d681SAndroid Build Coastguard Worker 
printInverseCondCode(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1145*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printInverseCondCode(const MCInst *MI, unsigned OpNum,
1146*9880d681SAndroid Build Coastguard Worker                                               const MCSubtargetInfo &STI,
1147*9880d681SAndroid Build Coastguard Worker                                               raw_ostream &O) {
1148*9880d681SAndroid Build Coastguard Worker   AArch64CC::CondCode CC = (AArch64CC::CondCode)MI->getOperand(OpNum).getImm();
1149*9880d681SAndroid Build Coastguard Worker   O << AArch64CC::getCondCodeName(AArch64CC::getInvertedCondCode(CC));
1150*9880d681SAndroid Build Coastguard Worker }
1151*9880d681SAndroid Build Coastguard Worker 
printAMNoIndex(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1152*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printAMNoIndex(const MCInst *MI, unsigned OpNum,
1153*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI,
1154*9880d681SAndroid Build Coastguard Worker                                         raw_ostream &O) {
1155*9880d681SAndroid Build Coastguard Worker   O << '[' << getRegisterName(MI->getOperand(OpNum).getReg()) << ']';
1156*9880d681SAndroid Build Coastguard Worker }
1157*9880d681SAndroid Build Coastguard Worker 
1158*9880d681SAndroid Build Coastguard Worker template<int Scale>
printImmScale(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1159*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printImmScale(const MCInst *MI, unsigned OpNum,
1160*9880d681SAndroid Build Coastguard Worker                                        const MCSubtargetInfo &STI,
1161*9880d681SAndroid Build Coastguard Worker                                        raw_ostream &O) {
1162*9880d681SAndroid Build Coastguard Worker   O << '#' << formatImm(Scale * MI->getOperand(OpNum).getImm());
1163*9880d681SAndroid Build Coastguard Worker }
1164*9880d681SAndroid Build Coastguard Worker 
printUImm12Offset(const MCInst * MI,unsigned OpNum,unsigned Scale,raw_ostream & O)1165*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printUImm12Offset(const MCInst *MI, unsigned OpNum,
1166*9880d681SAndroid Build Coastguard Worker                                            unsigned Scale, raw_ostream &O) {
1167*9880d681SAndroid Build Coastguard Worker   const MCOperand MO = MI->getOperand(OpNum);
1168*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
1169*9880d681SAndroid Build Coastguard Worker     O << "#" << formatImm(MO.getImm() * Scale);
1170*9880d681SAndroid Build Coastguard Worker   } else {
1171*9880d681SAndroid Build Coastguard Worker     assert(MO.isExpr() && "Unexpected operand type!");
1172*9880d681SAndroid Build Coastguard Worker     MO.getExpr()->print(O, &MAI);
1173*9880d681SAndroid Build Coastguard Worker   }
1174*9880d681SAndroid Build Coastguard Worker }
1175*9880d681SAndroid Build Coastguard Worker 
printAMIndexedWB(const MCInst * MI,unsigned OpNum,unsigned Scale,raw_ostream & O)1176*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printAMIndexedWB(const MCInst *MI, unsigned OpNum,
1177*9880d681SAndroid Build Coastguard Worker                                           unsigned Scale, raw_ostream &O) {
1178*9880d681SAndroid Build Coastguard Worker   const MCOperand MO1 = MI->getOperand(OpNum + 1);
1179*9880d681SAndroid Build Coastguard Worker   O << '[' << getRegisterName(MI->getOperand(OpNum).getReg());
1180*9880d681SAndroid Build Coastguard Worker   if (MO1.isImm()) {
1181*9880d681SAndroid Build Coastguard Worker       O << ", #" << formatImm(MO1.getImm() * Scale);
1182*9880d681SAndroid Build Coastguard Worker   } else {
1183*9880d681SAndroid Build Coastguard Worker     assert(MO1.isExpr() && "Unexpected operand type!");
1184*9880d681SAndroid Build Coastguard Worker     O << ", ";
1185*9880d681SAndroid Build Coastguard Worker     MO1.getExpr()->print(O, &MAI);
1186*9880d681SAndroid Build Coastguard Worker   }
1187*9880d681SAndroid Build Coastguard Worker   O << ']';
1188*9880d681SAndroid Build Coastguard Worker }
1189*9880d681SAndroid Build Coastguard Worker 
printPrefetchOp(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1190*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printPrefetchOp(const MCInst *MI, unsigned OpNum,
1191*9880d681SAndroid Build Coastguard Worker                                          const MCSubtargetInfo &STI,
1192*9880d681SAndroid Build Coastguard Worker                                          raw_ostream &O) {
1193*9880d681SAndroid Build Coastguard Worker   unsigned prfop = MI->getOperand(OpNum).getImm();
1194*9880d681SAndroid Build Coastguard Worker   auto PRFM = AArch64PRFM::lookupPRFMByEncoding(prfop);
1195*9880d681SAndroid Build Coastguard Worker   if (PRFM)
1196*9880d681SAndroid Build Coastguard Worker     O << PRFM->Name;
1197*9880d681SAndroid Build Coastguard Worker   else
1198*9880d681SAndroid Build Coastguard Worker     O << '#' << formatImm(prfop);
1199*9880d681SAndroid Build Coastguard Worker }
1200*9880d681SAndroid Build Coastguard Worker 
printPSBHintOp(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1201*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printPSBHintOp(const MCInst *MI, unsigned OpNum,
1202*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI,
1203*9880d681SAndroid Build Coastguard Worker                                         raw_ostream &O) {
1204*9880d681SAndroid Build Coastguard Worker   unsigned psbhintop = MI->getOperand(OpNum).getImm();
1205*9880d681SAndroid Build Coastguard Worker   auto PSB = AArch64PSBHint::lookupPSBByEncoding(psbhintop);
1206*9880d681SAndroid Build Coastguard Worker   if (PSB)
1207*9880d681SAndroid Build Coastguard Worker     O << PSB->Name;
1208*9880d681SAndroid Build Coastguard Worker   else
1209*9880d681SAndroid Build Coastguard Worker     O << '#' << formatImm(psbhintop);
1210*9880d681SAndroid Build Coastguard Worker }
1211*9880d681SAndroid Build Coastguard Worker 
printFPImmOperand(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1212*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1213*9880d681SAndroid Build Coastguard Worker                                            const MCSubtargetInfo &STI,
1214*9880d681SAndroid Build Coastguard Worker                                            raw_ostream &O) {
1215*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI->getOperand(OpNum);
1216*9880d681SAndroid Build Coastguard Worker   float FPImm =
1217*9880d681SAndroid Build Coastguard Worker       MO.isFPImm() ? MO.getFPImm() : AArch64_AM::getFPImmFloat(MO.getImm());
1218*9880d681SAndroid Build Coastguard Worker 
1219*9880d681SAndroid Build Coastguard Worker   // 8 decimal places are enough to perfectly represent permitted floats.
1220*9880d681SAndroid Build Coastguard Worker   O << format("#%.8f", FPImm);
1221*9880d681SAndroid Build Coastguard Worker }
1222*9880d681SAndroid Build Coastguard Worker 
getNextVectorRegister(unsigned Reg,unsigned Stride=1)1223*9880d681SAndroid Build Coastguard Worker static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1) {
1224*9880d681SAndroid Build Coastguard Worker   while (Stride--) {
1225*9880d681SAndroid Build Coastguard Worker     switch (Reg) {
1226*9880d681SAndroid Build Coastguard Worker     default:
1227*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("Vector register expected!");
1228*9880d681SAndroid Build Coastguard Worker     case AArch64::Q0:  Reg = AArch64::Q1;  break;
1229*9880d681SAndroid Build Coastguard Worker     case AArch64::Q1:  Reg = AArch64::Q2;  break;
1230*9880d681SAndroid Build Coastguard Worker     case AArch64::Q2:  Reg = AArch64::Q3;  break;
1231*9880d681SAndroid Build Coastguard Worker     case AArch64::Q3:  Reg = AArch64::Q4;  break;
1232*9880d681SAndroid Build Coastguard Worker     case AArch64::Q4:  Reg = AArch64::Q5;  break;
1233*9880d681SAndroid Build Coastguard Worker     case AArch64::Q5:  Reg = AArch64::Q6;  break;
1234*9880d681SAndroid Build Coastguard Worker     case AArch64::Q6:  Reg = AArch64::Q7;  break;
1235*9880d681SAndroid Build Coastguard Worker     case AArch64::Q7:  Reg = AArch64::Q8;  break;
1236*9880d681SAndroid Build Coastguard Worker     case AArch64::Q8:  Reg = AArch64::Q9;  break;
1237*9880d681SAndroid Build Coastguard Worker     case AArch64::Q9:  Reg = AArch64::Q10; break;
1238*9880d681SAndroid Build Coastguard Worker     case AArch64::Q10: Reg = AArch64::Q11; break;
1239*9880d681SAndroid Build Coastguard Worker     case AArch64::Q11: Reg = AArch64::Q12; break;
1240*9880d681SAndroid Build Coastguard Worker     case AArch64::Q12: Reg = AArch64::Q13; break;
1241*9880d681SAndroid Build Coastguard Worker     case AArch64::Q13: Reg = AArch64::Q14; break;
1242*9880d681SAndroid Build Coastguard Worker     case AArch64::Q14: Reg = AArch64::Q15; break;
1243*9880d681SAndroid Build Coastguard Worker     case AArch64::Q15: Reg = AArch64::Q16; break;
1244*9880d681SAndroid Build Coastguard Worker     case AArch64::Q16: Reg = AArch64::Q17; break;
1245*9880d681SAndroid Build Coastguard Worker     case AArch64::Q17: Reg = AArch64::Q18; break;
1246*9880d681SAndroid Build Coastguard Worker     case AArch64::Q18: Reg = AArch64::Q19; break;
1247*9880d681SAndroid Build Coastguard Worker     case AArch64::Q19: Reg = AArch64::Q20; break;
1248*9880d681SAndroid Build Coastguard Worker     case AArch64::Q20: Reg = AArch64::Q21; break;
1249*9880d681SAndroid Build Coastguard Worker     case AArch64::Q21: Reg = AArch64::Q22; break;
1250*9880d681SAndroid Build Coastguard Worker     case AArch64::Q22: Reg = AArch64::Q23; break;
1251*9880d681SAndroid Build Coastguard Worker     case AArch64::Q23: Reg = AArch64::Q24; break;
1252*9880d681SAndroid Build Coastguard Worker     case AArch64::Q24: Reg = AArch64::Q25; break;
1253*9880d681SAndroid Build Coastguard Worker     case AArch64::Q25: Reg = AArch64::Q26; break;
1254*9880d681SAndroid Build Coastguard Worker     case AArch64::Q26: Reg = AArch64::Q27; break;
1255*9880d681SAndroid Build Coastguard Worker     case AArch64::Q27: Reg = AArch64::Q28; break;
1256*9880d681SAndroid Build Coastguard Worker     case AArch64::Q28: Reg = AArch64::Q29; break;
1257*9880d681SAndroid Build Coastguard Worker     case AArch64::Q29: Reg = AArch64::Q30; break;
1258*9880d681SAndroid Build Coastguard Worker     case AArch64::Q30: Reg = AArch64::Q31; break;
1259*9880d681SAndroid Build Coastguard Worker     // Vector lists can wrap around.
1260*9880d681SAndroid Build Coastguard Worker     case AArch64::Q31:
1261*9880d681SAndroid Build Coastguard Worker       Reg = AArch64::Q0;
1262*9880d681SAndroid Build Coastguard Worker       break;
1263*9880d681SAndroid Build Coastguard Worker     }
1264*9880d681SAndroid Build Coastguard Worker   }
1265*9880d681SAndroid Build Coastguard Worker   return Reg;
1266*9880d681SAndroid Build Coastguard Worker }
1267*9880d681SAndroid Build Coastguard Worker 
1268*9880d681SAndroid Build Coastguard Worker template<unsigned size>
printGPRSeqPairsClassOperand(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1269*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printGPRSeqPairsClassOperand(const MCInst *MI,
1270*9880d681SAndroid Build Coastguard Worker                                                    unsigned OpNum,
1271*9880d681SAndroid Build Coastguard Worker                                                    const MCSubtargetInfo &STI,
1272*9880d681SAndroid Build Coastguard Worker                                                    raw_ostream &O) {
1273*9880d681SAndroid Build Coastguard Worker   static_assert(size == 64 || size == 32,
1274*9880d681SAndroid Build Coastguard Worker                 "Template parameter must be either 32 or 64");
1275*9880d681SAndroid Build Coastguard Worker   unsigned Reg = MI->getOperand(OpNum).getReg();
1276*9880d681SAndroid Build Coastguard Worker 
1277*9880d681SAndroid Build Coastguard Worker   unsigned Sube = (size == 32) ? AArch64::sube32 : AArch64::sube64;
1278*9880d681SAndroid Build Coastguard Worker   unsigned Subo = (size == 32) ? AArch64::subo32 : AArch64::subo64;
1279*9880d681SAndroid Build Coastguard Worker 
1280*9880d681SAndroid Build Coastguard Worker   unsigned Even = MRI.getSubReg(Reg,  Sube);
1281*9880d681SAndroid Build Coastguard Worker   unsigned Odd = MRI.getSubReg(Reg,  Subo);
1282*9880d681SAndroid Build Coastguard Worker   O << getRegisterName(Even) << ", " << getRegisterName(Odd);
1283*9880d681SAndroid Build Coastguard Worker }
1284*9880d681SAndroid Build Coastguard Worker 
printVectorList(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O,StringRef LayoutSuffix)1285*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printVectorList(const MCInst *MI, unsigned OpNum,
1286*9880d681SAndroid Build Coastguard Worker                                          const MCSubtargetInfo &STI,
1287*9880d681SAndroid Build Coastguard Worker                                          raw_ostream &O,
1288*9880d681SAndroid Build Coastguard Worker                                          StringRef LayoutSuffix) {
1289*9880d681SAndroid Build Coastguard Worker   unsigned Reg = MI->getOperand(OpNum).getReg();
1290*9880d681SAndroid Build Coastguard Worker 
1291*9880d681SAndroid Build Coastguard Worker   O << "{ ";
1292*9880d681SAndroid Build Coastguard Worker 
1293*9880d681SAndroid Build Coastguard Worker   // Work out how many registers there are in the list (if there is an actual
1294*9880d681SAndroid Build Coastguard Worker   // list).
1295*9880d681SAndroid Build Coastguard Worker   unsigned NumRegs = 1;
1296*9880d681SAndroid Build Coastguard Worker   if (MRI.getRegClass(AArch64::DDRegClassID).contains(Reg) ||
1297*9880d681SAndroid Build Coastguard Worker       MRI.getRegClass(AArch64::QQRegClassID).contains(Reg))
1298*9880d681SAndroid Build Coastguard Worker     NumRegs = 2;
1299*9880d681SAndroid Build Coastguard Worker   else if (MRI.getRegClass(AArch64::DDDRegClassID).contains(Reg) ||
1300*9880d681SAndroid Build Coastguard Worker            MRI.getRegClass(AArch64::QQQRegClassID).contains(Reg))
1301*9880d681SAndroid Build Coastguard Worker     NumRegs = 3;
1302*9880d681SAndroid Build Coastguard Worker   else if (MRI.getRegClass(AArch64::DDDDRegClassID).contains(Reg) ||
1303*9880d681SAndroid Build Coastguard Worker            MRI.getRegClass(AArch64::QQQQRegClassID).contains(Reg))
1304*9880d681SAndroid Build Coastguard Worker     NumRegs = 4;
1305*9880d681SAndroid Build Coastguard Worker 
1306*9880d681SAndroid Build Coastguard Worker   // Now forget about the list and find out what the first register is.
1307*9880d681SAndroid Build Coastguard Worker   if (unsigned FirstReg = MRI.getSubReg(Reg, AArch64::dsub0))
1308*9880d681SAndroid Build Coastguard Worker     Reg = FirstReg;
1309*9880d681SAndroid Build Coastguard Worker   else if (unsigned FirstReg = MRI.getSubReg(Reg, AArch64::qsub0))
1310*9880d681SAndroid Build Coastguard Worker     Reg = FirstReg;
1311*9880d681SAndroid Build Coastguard Worker 
1312*9880d681SAndroid Build Coastguard Worker   // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1313*9880d681SAndroid Build Coastguard Worker   // printing (otherwise getRegisterName fails).
1314*9880d681SAndroid Build Coastguard Worker   if (MRI.getRegClass(AArch64::FPR64RegClassID).contains(Reg)) {
1315*9880d681SAndroid Build Coastguard Worker     const MCRegisterClass &FPR128RC =
1316*9880d681SAndroid Build Coastguard Worker         MRI.getRegClass(AArch64::FPR128RegClassID);
1317*9880d681SAndroid Build Coastguard Worker     Reg = MRI.getMatchingSuperReg(Reg, AArch64::dsub, &FPR128RC);
1318*9880d681SAndroid Build Coastguard Worker   }
1319*9880d681SAndroid Build Coastguard Worker 
1320*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg)) {
1321*9880d681SAndroid Build Coastguard Worker     O << getRegisterName(Reg, AArch64::vreg) << LayoutSuffix;
1322*9880d681SAndroid Build Coastguard Worker     if (i + 1 != NumRegs)
1323*9880d681SAndroid Build Coastguard Worker       O << ", ";
1324*9880d681SAndroid Build Coastguard Worker   }
1325*9880d681SAndroid Build Coastguard Worker 
1326*9880d681SAndroid Build Coastguard Worker   O << " }";
1327*9880d681SAndroid Build Coastguard Worker }
1328*9880d681SAndroid Build Coastguard Worker 
1329*9880d681SAndroid Build Coastguard Worker void
printImplicitlyTypedVectorList(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1330*9880d681SAndroid Build Coastguard Worker AArch64InstPrinter::printImplicitlyTypedVectorList(const MCInst *MI,
1331*9880d681SAndroid Build Coastguard Worker                                                    unsigned OpNum,
1332*9880d681SAndroid Build Coastguard Worker                                                    const MCSubtargetInfo &STI,
1333*9880d681SAndroid Build Coastguard Worker                                                    raw_ostream &O) {
1334*9880d681SAndroid Build Coastguard Worker   printVectorList(MI, OpNum, STI, O, "");
1335*9880d681SAndroid Build Coastguard Worker }
1336*9880d681SAndroid Build Coastguard Worker 
1337*9880d681SAndroid Build Coastguard Worker template <unsigned NumLanes, char LaneKind>
printTypedVectorList(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1338*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printTypedVectorList(const MCInst *MI, unsigned OpNum,
1339*9880d681SAndroid Build Coastguard Worker                                               const MCSubtargetInfo &STI,
1340*9880d681SAndroid Build Coastguard Worker                                               raw_ostream &O) {
1341*9880d681SAndroid Build Coastguard Worker   std::string Suffix(".");
1342*9880d681SAndroid Build Coastguard Worker   if (NumLanes)
1343*9880d681SAndroid Build Coastguard Worker     Suffix += itostr(NumLanes) + LaneKind;
1344*9880d681SAndroid Build Coastguard Worker   else
1345*9880d681SAndroid Build Coastguard Worker     Suffix += LaneKind;
1346*9880d681SAndroid Build Coastguard Worker 
1347*9880d681SAndroid Build Coastguard Worker   printVectorList(MI, OpNum, STI, O, Suffix);
1348*9880d681SAndroid Build Coastguard Worker }
1349*9880d681SAndroid Build Coastguard Worker 
printVectorIndex(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1350*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1351*9880d681SAndroid Build Coastguard Worker                                           const MCSubtargetInfo &STI,
1352*9880d681SAndroid Build Coastguard Worker                                           raw_ostream &O) {
1353*9880d681SAndroid Build Coastguard Worker   O << "[" << MI->getOperand(OpNum).getImm() << "]";
1354*9880d681SAndroid Build Coastguard Worker }
1355*9880d681SAndroid Build Coastguard Worker 
printAlignedLabel(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1356*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printAlignedLabel(const MCInst *MI, unsigned OpNum,
1357*9880d681SAndroid Build Coastguard Worker                                            const MCSubtargetInfo &STI,
1358*9880d681SAndroid Build Coastguard Worker                                            raw_ostream &O) {
1359*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNum);
1360*9880d681SAndroid Build Coastguard Worker 
1361*9880d681SAndroid Build Coastguard Worker   // If the label has already been resolved to an immediate offset (say, when
1362*9880d681SAndroid Build Coastguard Worker   // we're running the disassembler), just print the immediate.
1363*9880d681SAndroid Build Coastguard Worker   if (Op.isImm()) {
1364*9880d681SAndroid Build Coastguard Worker     O << "#" << formatImm(Op.getImm() * 4);
1365*9880d681SAndroid Build Coastguard Worker     return;
1366*9880d681SAndroid Build Coastguard Worker   }
1367*9880d681SAndroid Build Coastguard Worker 
1368*9880d681SAndroid Build Coastguard Worker   // If the branch target is simply an address then print it in hex.
1369*9880d681SAndroid Build Coastguard Worker   const MCConstantExpr *BranchTarget =
1370*9880d681SAndroid Build Coastguard Worker       dyn_cast<MCConstantExpr>(MI->getOperand(OpNum).getExpr());
1371*9880d681SAndroid Build Coastguard Worker   int64_t Address;
1372*9880d681SAndroid Build Coastguard Worker   if (BranchTarget && BranchTarget->evaluateAsAbsolute(Address)) {
1373*9880d681SAndroid Build Coastguard Worker     O << "0x";
1374*9880d681SAndroid Build Coastguard Worker     O.write_hex(Address);
1375*9880d681SAndroid Build Coastguard Worker   } else {
1376*9880d681SAndroid Build Coastguard Worker     // Otherwise, just print the expression.
1377*9880d681SAndroid Build Coastguard Worker     MI->getOperand(OpNum).getExpr()->print(O, &MAI);
1378*9880d681SAndroid Build Coastguard Worker   }
1379*9880d681SAndroid Build Coastguard Worker }
1380*9880d681SAndroid Build Coastguard Worker 
printAdrpLabel(const MCInst * MI,unsigned OpNum,const MCSubtargetInfo & STI,raw_ostream & O)1381*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printAdrpLabel(const MCInst *MI, unsigned OpNum,
1382*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI,
1383*9880d681SAndroid Build Coastguard Worker                                         raw_ostream &O) {
1384*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNum);
1385*9880d681SAndroid Build Coastguard Worker 
1386*9880d681SAndroid Build Coastguard Worker   // If the label has already been resolved to an immediate offset (say, when
1387*9880d681SAndroid Build Coastguard Worker   // we're running the disassembler), just print the immediate.
1388*9880d681SAndroid Build Coastguard Worker   if (Op.isImm()) {
1389*9880d681SAndroid Build Coastguard Worker     O << "#" << formatImm(Op.getImm() * (1 << 12));
1390*9880d681SAndroid Build Coastguard Worker     return;
1391*9880d681SAndroid Build Coastguard Worker   }
1392*9880d681SAndroid Build Coastguard Worker 
1393*9880d681SAndroid Build Coastguard Worker   // Otherwise, just print the expression.
1394*9880d681SAndroid Build Coastguard Worker   MI->getOperand(OpNum).getExpr()->print(O, &MAI);
1395*9880d681SAndroid Build Coastguard Worker }
1396*9880d681SAndroid Build Coastguard Worker 
printBarrierOption(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1397*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printBarrierOption(const MCInst *MI, unsigned OpNo,
1398*9880d681SAndroid Build Coastguard Worker                                             const MCSubtargetInfo &STI,
1399*9880d681SAndroid Build Coastguard Worker                                             raw_ostream &O) {
1400*9880d681SAndroid Build Coastguard Worker   unsigned Val = MI->getOperand(OpNo).getImm();
1401*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI->getOpcode();
1402*9880d681SAndroid Build Coastguard Worker 
1403*9880d681SAndroid Build Coastguard Worker   StringRef Name;
1404*9880d681SAndroid Build Coastguard Worker   if (Opcode == AArch64::ISB) {
1405*9880d681SAndroid Build Coastguard Worker     auto ISB = AArch64ISB::lookupISBByEncoding(Val);
1406*9880d681SAndroid Build Coastguard Worker     Name = ISB ? ISB->Name : "";
1407*9880d681SAndroid Build Coastguard Worker   } else {
1408*9880d681SAndroid Build Coastguard Worker     auto DB = AArch64DB::lookupDBByEncoding(Val);
1409*9880d681SAndroid Build Coastguard Worker     Name = DB ? DB->Name : "";
1410*9880d681SAndroid Build Coastguard Worker   }
1411*9880d681SAndroid Build Coastguard Worker   if (!Name.empty())
1412*9880d681SAndroid Build Coastguard Worker     O << Name;
1413*9880d681SAndroid Build Coastguard Worker   else
1414*9880d681SAndroid Build Coastguard Worker     O << "#" << Val;
1415*9880d681SAndroid Build Coastguard Worker }
1416*9880d681SAndroid Build Coastguard Worker 
printMRSSystemRegister(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1417*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printMRSSystemRegister(const MCInst *MI, unsigned OpNo,
1418*9880d681SAndroid Build Coastguard Worker                                                 const MCSubtargetInfo &STI,
1419*9880d681SAndroid Build Coastguard Worker                                                 raw_ostream &O) {
1420*9880d681SAndroid Build Coastguard Worker   unsigned Val = MI->getOperand(OpNo).getImm();
1421*9880d681SAndroid Build Coastguard Worker 
1422*9880d681SAndroid Build Coastguard Worker   // Horrible hack for the one register that has identical encodings but
1423*9880d681SAndroid Build Coastguard Worker   // different names in MSR and MRS. Because of this, one of MRS and MSR is
1424*9880d681SAndroid Build Coastguard Worker   // going to get the wrong entry
1425*9880d681SAndroid Build Coastguard Worker   if (Val == AArch64SysReg::DBGDTRRX_EL0) {
1426*9880d681SAndroid Build Coastguard Worker     O << "DBGDTRRX_EL0";
1427*9880d681SAndroid Build Coastguard Worker     return;
1428*9880d681SAndroid Build Coastguard Worker   }
1429*9880d681SAndroid Build Coastguard Worker 
1430*9880d681SAndroid Build Coastguard Worker   const AArch64SysReg::SysReg *Reg = AArch64SysReg::lookupSysRegByEncoding(Val);
1431*9880d681SAndroid Build Coastguard Worker   if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
1432*9880d681SAndroid Build Coastguard Worker     O << Reg->Name;
1433*9880d681SAndroid Build Coastguard Worker   else
1434*9880d681SAndroid Build Coastguard Worker     O << AArch64SysReg::genericRegisterString(Val);
1435*9880d681SAndroid Build Coastguard Worker }
1436*9880d681SAndroid Build Coastguard Worker 
printMSRSystemRegister(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1437*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printMSRSystemRegister(const MCInst *MI, unsigned OpNo,
1438*9880d681SAndroid Build Coastguard Worker                                                 const MCSubtargetInfo &STI,
1439*9880d681SAndroid Build Coastguard Worker                                                 raw_ostream &O) {
1440*9880d681SAndroid Build Coastguard Worker   unsigned Val = MI->getOperand(OpNo).getImm();
1441*9880d681SAndroid Build Coastguard Worker 
1442*9880d681SAndroid Build Coastguard Worker   // Horrible hack for the one register that has identical encodings but
1443*9880d681SAndroid Build Coastguard Worker   // different names in MSR and MRS. Because of this, one of MRS and MSR is
1444*9880d681SAndroid Build Coastguard Worker   // going to get the wrong entry
1445*9880d681SAndroid Build Coastguard Worker   if (Val == AArch64SysReg::DBGDTRTX_EL0) {
1446*9880d681SAndroid Build Coastguard Worker     O << "DBGDTRTX_EL0";
1447*9880d681SAndroid Build Coastguard Worker     return;
1448*9880d681SAndroid Build Coastguard Worker   }
1449*9880d681SAndroid Build Coastguard Worker 
1450*9880d681SAndroid Build Coastguard Worker   const AArch64SysReg::SysReg *Reg = AArch64SysReg::lookupSysRegByEncoding(Val);
1451*9880d681SAndroid Build Coastguard Worker   if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
1452*9880d681SAndroid Build Coastguard Worker     O << Reg->Name;
1453*9880d681SAndroid Build Coastguard Worker   else
1454*9880d681SAndroid Build Coastguard Worker     O << AArch64SysReg::genericRegisterString(Val);
1455*9880d681SAndroid Build Coastguard Worker }
1456*9880d681SAndroid Build Coastguard Worker 
printSystemPStateField(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1457*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printSystemPStateField(const MCInst *MI, unsigned OpNo,
1458*9880d681SAndroid Build Coastguard Worker                                                 const MCSubtargetInfo &STI,
1459*9880d681SAndroid Build Coastguard Worker                                                 raw_ostream &O) {
1460*9880d681SAndroid Build Coastguard Worker   unsigned Val = MI->getOperand(OpNo).getImm();
1461*9880d681SAndroid Build Coastguard Worker 
1462*9880d681SAndroid Build Coastguard Worker   auto PState = AArch64PState::lookupPStateByEncoding(Val);
1463*9880d681SAndroid Build Coastguard Worker   if (PState && PState->haveFeatures(STI.getFeatureBits()))
1464*9880d681SAndroid Build Coastguard Worker     O << PState->Name;
1465*9880d681SAndroid Build Coastguard Worker   else
1466*9880d681SAndroid Build Coastguard Worker     O << "#" << formatImm(Val);
1467*9880d681SAndroid Build Coastguard Worker }
1468*9880d681SAndroid Build Coastguard Worker 
printSIMDType10Operand(const MCInst * MI,unsigned OpNo,const MCSubtargetInfo & STI,raw_ostream & O)1469*9880d681SAndroid Build Coastguard Worker void AArch64InstPrinter::printSIMDType10Operand(const MCInst *MI, unsigned OpNo,
1470*9880d681SAndroid Build Coastguard Worker                                                 const MCSubtargetInfo &STI,
1471*9880d681SAndroid Build Coastguard Worker                                                 raw_ostream &O) {
1472*9880d681SAndroid Build Coastguard Worker   unsigned RawVal = MI->getOperand(OpNo).getImm();
1473*9880d681SAndroid Build Coastguard Worker   uint64_t Val = AArch64_AM::decodeAdvSIMDModImmType10(RawVal);
1474*9880d681SAndroid Build Coastguard Worker   O << format("#%#016llx", Val);
1475*9880d681SAndroid Build Coastguard Worker }
1476