1*9880d681SAndroid Build Coastguard Worker //===-- R600InstrInfo.h - R600 Instruction Info Interface -------*- C++ -*-===// 2*9880d681SAndroid Build Coastguard Worker // 3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure 4*9880d681SAndroid Build Coastguard Worker // 5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source 6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details. 7*9880d681SAndroid Build Coastguard Worker // 8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===// 9*9880d681SAndroid Build Coastguard Worker // 10*9880d681SAndroid Build Coastguard Worker /// \file 11*9880d681SAndroid Build Coastguard Worker /// \brief Interface definition for R600InstrInfo 12*9880d681SAndroid Build Coastguard Worker // 13*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===// 14*9880d681SAndroid Build Coastguard Worker 15*9880d681SAndroid Build Coastguard Worker #ifndef LLVM_LIB_TARGET_AMDGPU_R600INSTRINFO_H 16*9880d681SAndroid Build Coastguard Worker #define LLVM_LIB_TARGET_AMDGPU_R600INSTRINFO_H 17*9880d681SAndroid Build Coastguard Worker 18*9880d681SAndroid Build Coastguard Worker #include "AMDGPUInstrInfo.h" 19*9880d681SAndroid Build Coastguard Worker #include "R600RegisterInfo.h" 20*9880d681SAndroid Build Coastguard Worker 21*9880d681SAndroid Build Coastguard Worker namespace llvm { 22*9880d681SAndroid Build Coastguard Worker class AMDGPUTargetMachine; 23*9880d681SAndroid Build Coastguard Worker class DFAPacketizer; 24*9880d681SAndroid Build Coastguard Worker class MachineFunction; 25*9880d681SAndroid Build Coastguard Worker class MachineInstr; 26*9880d681SAndroid Build Coastguard Worker class MachineInstrBuilder; 27*9880d681SAndroid Build Coastguard Worker class R600Subtarget; 28*9880d681SAndroid Build Coastguard Worker 29*9880d681SAndroid Build Coastguard Worker class R600InstrInfo final : public AMDGPUInstrInfo { 30*9880d681SAndroid Build Coastguard Worker private: 31*9880d681SAndroid Build Coastguard Worker const R600RegisterInfo RI; 32*9880d681SAndroid Build Coastguard Worker const R600Subtarget &ST; 33*9880d681SAndroid Build Coastguard Worker 34*9880d681SAndroid Build Coastguard Worker std::vector<std::pair<int, unsigned>> 35*9880d681SAndroid Build Coastguard Worker ExtractSrcs(MachineInstr &MI, const DenseMap<unsigned, unsigned> &PV, 36*9880d681SAndroid Build Coastguard Worker unsigned &ConstCount) const; 37*9880d681SAndroid Build Coastguard Worker 38*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB, 39*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I, 40*9880d681SAndroid Build Coastguard Worker unsigned ValueReg, unsigned Address, 41*9880d681SAndroid Build Coastguard Worker unsigned OffsetReg, 42*9880d681SAndroid Build Coastguard Worker unsigned AddrChan) const; 43*9880d681SAndroid Build Coastguard Worker 44*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB, 45*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I, 46*9880d681SAndroid Build Coastguard Worker unsigned ValueReg, unsigned Address, 47*9880d681SAndroid Build Coastguard Worker unsigned OffsetReg, 48*9880d681SAndroid Build Coastguard Worker unsigned AddrChan) const; 49*9880d681SAndroid Build Coastguard Worker public: 50*9880d681SAndroid Build Coastguard Worker enum BankSwizzle { 51*9880d681SAndroid Build Coastguard Worker ALU_VEC_012_SCL_210 = 0, 52*9880d681SAndroid Build Coastguard Worker ALU_VEC_021_SCL_122, 53*9880d681SAndroid Build Coastguard Worker ALU_VEC_120_SCL_212, 54*9880d681SAndroid Build Coastguard Worker ALU_VEC_102_SCL_221, 55*9880d681SAndroid Build Coastguard Worker ALU_VEC_201, 56*9880d681SAndroid Build Coastguard Worker ALU_VEC_210 57*9880d681SAndroid Build Coastguard Worker }; 58*9880d681SAndroid Build Coastguard Worker 59*9880d681SAndroid Build Coastguard Worker explicit R600InstrInfo(const R600Subtarget &); 60*9880d681SAndroid Build Coastguard Worker getRegisterInfo()61*9880d681SAndroid Build Coastguard Worker const R600RegisterInfo &getRegisterInfo() const { 62*9880d681SAndroid Build Coastguard Worker return RI; 63*9880d681SAndroid Build Coastguard Worker } 64*9880d681SAndroid Build Coastguard Worker 65*9880d681SAndroid Build Coastguard Worker void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, 66*9880d681SAndroid Build Coastguard Worker const DebugLoc &DL, unsigned DestReg, unsigned SrcReg, 67*9880d681SAndroid Build Coastguard Worker bool KillSrc) const override; 68*9880d681SAndroid Build Coastguard Worker bool isLegalToSplitMBBAt(MachineBasicBlock &MBB, 69*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI) const override; 70*9880d681SAndroid Build Coastguard Worker 71*9880d681SAndroid Build Coastguard Worker bool isTrig(const MachineInstr &MI) const; 72*9880d681SAndroid Build Coastguard Worker bool isPlaceHolderOpcode(unsigned opcode) const; 73*9880d681SAndroid Build Coastguard Worker bool isReductionOp(unsigned opcode) const; 74*9880d681SAndroid Build Coastguard Worker bool isCubeOp(unsigned opcode) const; 75*9880d681SAndroid Build Coastguard Worker 76*9880d681SAndroid Build Coastguard Worker /// \returns true if this \p Opcode represents an ALU instruction. 77*9880d681SAndroid Build Coastguard Worker bool isALUInstr(unsigned Opcode) const; 78*9880d681SAndroid Build Coastguard Worker bool hasInstrModifiers(unsigned Opcode) const; 79*9880d681SAndroid Build Coastguard Worker bool isLDSInstr(unsigned Opcode) const; 80*9880d681SAndroid Build Coastguard Worker bool isLDSNoRetInstr(unsigned Opcode) const; 81*9880d681SAndroid Build Coastguard Worker bool isLDSRetInstr(unsigned Opcode) const; 82*9880d681SAndroid Build Coastguard Worker 83*9880d681SAndroid Build Coastguard Worker /// \returns true if this \p Opcode represents an ALU instruction or an 84*9880d681SAndroid Build Coastguard Worker /// instruction that will be lowered in ExpandSpecialInstrs Pass. 85*9880d681SAndroid Build Coastguard Worker bool canBeConsideredALU(const MachineInstr &MI) const; 86*9880d681SAndroid Build Coastguard Worker 87*9880d681SAndroid Build Coastguard Worker bool isTransOnly(unsigned Opcode) const; 88*9880d681SAndroid Build Coastguard Worker bool isTransOnly(const MachineInstr &MI) const; 89*9880d681SAndroid Build Coastguard Worker bool isVectorOnly(unsigned Opcode) const; 90*9880d681SAndroid Build Coastguard Worker bool isVectorOnly(const MachineInstr &MI) const; 91*9880d681SAndroid Build Coastguard Worker bool isExport(unsigned Opcode) const; 92*9880d681SAndroid Build Coastguard Worker 93*9880d681SAndroid Build Coastguard Worker bool usesVertexCache(unsigned Opcode) const; 94*9880d681SAndroid Build Coastguard Worker bool usesVertexCache(const MachineInstr &MI) const; 95*9880d681SAndroid Build Coastguard Worker bool usesTextureCache(unsigned Opcode) const; 96*9880d681SAndroid Build Coastguard Worker bool usesTextureCache(const MachineInstr &MI) const; 97*9880d681SAndroid Build Coastguard Worker 98*9880d681SAndroid Build Coastguard Worker bool mustBeLastInClause(unsigned Opcode) const; 99*9880d681SAndroid Build Coastguard Worker bool usesAddressRegister(MachineInstr &MI) const; 100*9880d681SAndroid Build Coastguard Worker bool definesAddressRegister(MachineInstr &MI) const; 101*9880d681SAndroid Build Coastguard Worker bool readsLDSSrcReg(const MachineInstr &MI) const; 102*9880d681SAndroid Build Coastguard Worker 103*9880d681SAndroid Build Coastguard Worker /// \returns The operand index for the given source number. Legal values 104*9880d681SAndroid Build Coastguard Worker /// for SrcNum are 0, 1, and 2. 105*9880d681SAndroid Build Coastguard Worker int getSrcIdx(unsigned Opcode, unsigned SrcNum) const; 106*9880d681SAndroid Build Coastguard Worker /// \returns The operand Index for the Sel operand given an index to one 107*9880d681SAndroid Build Coastguard Worker /// of the instruction's src operands. 108*9880d681SAndroid Build Coastguard Worker int getSelIdx(unsigned Opcode, unsigned SrcIdx) const; 109*9880d681SAndroid Build Coastguard Worker 110*9880d681SAndroid Build Coastguard Worker /// \returns a pair for each src of an ALU instructions. 111*9880d681SAndroid Build Coastguard Worker /// The first member of a pair is the register id. 112*9880d681SAndroid Build Coastguard Worker /// If register is ALU_CONST, second member is SEL. 113*9880d681SAndroid Build Coastguard Worker /// If register is ALU_LITERAL, second member is IMM. 114*9880d681SAndroid Build Coastguard Worker /// Otherwise, second member value is undefined. 115*9880d681SAndroid Build Coastguard Worker SmallVector<std::pair<MachineOperand *, int64_t>, 3> 116*9880d681SAndroid Build Coastguard Worker getSrcs(MachineInstr &MI) const; 117*9880d681SAndroid Build Coastguard Worker 118*9880d681SAndroid Build Coastguard Worker unsigned isLegalUpTo( 119*9880d681SAndroid Build Coastguard Worker const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs, 120*9880d681SAndroid Build Coastguard Worker const std::vector<R600InstrInfo::BankSwizzle> &Swz, 121*9880d681SAndroid Build Coastguard Worker const std::vector<std::pair<int, unsigned> > &TransSrcs, 122*9880d681SAndroid Build Coastguard Worker R600InstrInfo::BankSwizzle TransSwz) const; 123*9880d681SAndroid Build Coastguard Worker 124*9880d681SAndroid Build Coastguard Worker bool FindSwizzleForVectorSlot( 125*9880d681SAndroid Build Coastguard Worker const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs, 126*9880d681SAndroid Build Coastguard Worker std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate, 127*9880d681SAndroid Build Coastguard Worker const std::vector<std::pair<int, unsigned> > &TransSrcs, 128*9880d681SAndroid Build Coastguard Worker R600InstrInfo::BankSwizzle TransSwz) const; 129*9880d681SAndroid Build Coastguard Worker 130*9880d681SAndroid Build Coastguard Worker /// Given the order VEC_012 < VEC_021 < VEC_120 < VEC_102 < VEC_201 < VEC_210 131*9880d681SAndroid Build Coastguard Worker /// returns true and the first (in lexical order) BankSwizzle affectation 132*9880d681SAndroid Build Coastguard Worker /// starting from the one already provided in the Instruction Group MIs that 133*9880d681SAndroid Build Coastguard Worker /// fits Read Port limitations in BS if available. Otherwise returns false 134*9880d681SAndroid Build Coastguard Worker /// and undefined content in BS. 135*9880d681SAndroid Build Coastguard Worker /// isLastAluTrans should be set if the last Alu of MIs will be executed on 136*9880d681SAndroid Build Coastguard Worker /// Trans ALU. In this case, ValidTSwizzle returns the BankSwizzle value to 137*9880d681SAndroid Build Coastguard Worker /// apply to the last instruction. 138*9880d681SAndroid Build Coastguard Worker /// PV holds GPR to PV registers in the Instruction Group MIs. 139*9880d681SAndroid Build Coastguard Worker bool fitsReadPortLimitations(const std::vector<MachineInstr *> &MIs, 140*9880d681SAndroid Build Coastguard Worker const DenseMap<unsigned, unsigned> &PV, 141*9880d681SAndroid Build Coastguard Worker std::vector<BankSwizzle> &BS, 142*9880d681SAndroid Build Coastguard Worker bool isLastAluTrans) const; 143*9880d681SAndroid Build Coastguard Worker 144*9880d681SAndroid Build Coastguard Worker /// An instruction group can only access 2 channel pair (either [XY] or [ZW]) 145*9880d681SAndroid Build Coastguard Worker /// from KCache bank on R700+. This function check if MI set in input meet 146*9880d681SAndroid Build Coastguard Worker /// this limitations 147*9880d681SAndroid Build Coastguard Worker bool fitsConstReadLimitations(const std::vector<MachineInstr *> &) const; 148*9880d681SAndroid Build Coastguard Worker /// Same but using const index set instead of MI set. 149*9880d681SAndroid Build Coastguard Worker bool fitsConstReadLimitations(const std::vector<unsigned>&) const; 150*9880d681SAndroid Build Coastguard Worker 151*9880d681SAndroid Build Coastguard Worker /// \brief Vector instructions are instructions that must fill all 152*9880d681SAndroid Build Coastguard Worker /// instruction slots within an instruction group. 153*9880d681SAndroid Build Coastguard Worker bool isVector(const MachineInstr &MI) const; 154*9880d681SAndroid Build Coastguard Worker 155*9880d681SAndroid Build Coastguard Worker bool isMov(unsigned Opcode) const; 156*9880d681SAndroid Build Coastguard Worker 157*9880d681SAndroid Build Coastguard Worker DFAPacketizer * 158*9880d681SAndroid Build Coastguard Worker CreateTargetScheduleState(const TargetSubtargetInfo &) const override; 159*9880d681SAndroid Build Coastguard Worker 160*9880d681SAndroid Build Coastguard Worker bool ReverseBranchCondition( 161*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MachineOperand> &Cond) const override; 162*9880d681SAndroid Build Coastguard Worker 163*9880d681SAndroid Build Coastguard Worker bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, 164*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *&FBB, 165*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MachineOperand> &Cond, 166*9880d681SAndroid Build Coastguard Worker bool AllowModify) const override; 167*9880d681SAndroid Build Coastguard Worker 168*9880d681SAndroid Build Coastguard Worker unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, 169*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond, 170*9880d681SAndroid Build Coastguard Worker const DebugLoc &DL) const override; 171*9880d681SAndroid Build Coastguard Worker 172*9880d681SAndroid Build Coastguard Worker unsigned RemoveBranch(MachineBasicBlock &MBB) const override; 173*9880d681SAndroid Build Coastguard Worker 174*9880d681SAndroid Build Coastguard Worker bool isPredicated(const MachineInstr &MI) const override; 175*9880d681SAndroid Build Coastguard Worker 176*9880d681SAndroid Build Coastguard Worker bool isPredicable(MachineInstr &MI) const override; 177*9880d681SAndroid Build Coastguard Worker 178*9880d681SAndroid Build Coastguard Worker bool isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCyles, 179*9880d681SAndroid Build Coastguard Worker BranchProbability Probability) const override; 180*9880d681SAndroid Build Coastguard Worker 181*9880d681SAndroid Build Coastguard Worker bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCyles, 182*9880d681SAndroid Build Coastguard Worker unsigned ExtraPredCycles, 183*9880d681SAndroid Build Coastguard Worker BranchProbability Probability) const override ; 184*9880d681SAndroid Build Coastguard Worker 185*9880d681SAndroid Build Coastguard Worker bool isProfitableToIfCvt(MachineBasicBlock &TMBB, 186*9880d681SAndroid Build Coastguard Worker unsigned NumTCycles, unsigned ExtraTCycles, 187*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &FMBB, 188*9880d681SAndroid Build Coastguard Worker unsigned NumFCycles, unsigned ExtraFCycles, 189*9880d681SAndroid Build Coastguard Worker BranchProbability Probability) const override; 190*9880d681SAndroid Build Coastguard Worker 191*9880d681SAndroid Build Coastguard Worker bool DefinesPredicate(MachineInstr &MI, 192*9880d681SAndroid Build Coastguard Worker std::vector<MachineOperand> &Pred) const override; 193*9880d681SAndroid Build Coastguard Worker 194*9880d681SAndroid Build Coastguard Worker bool SubsumesPredicate(ArrayRef<MachineOperand> Pred1, 195*9880d681SAndroid Build Coastguard Worker ArrayRef<MachineOperand> Pred2) const override; 196*9880d681SAndroid Build Coastguard Worker 197*9880d681SAndroid Build Coastguard Worker bool isProfitableToUnpredicate(MachineBasicBlock &TMBB, 198*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &FMBB) const override; 199*9880d681SAndroid Build Coastguard Worker 200*9880d681SAndroid Build Coastguard Worker bool PredicateInstruction(MachineInstr &MI, 201*9880d681SAndroid Build Coastguard Worker ArrayRef<MachineOperand> Pred) const override; 202*9880d681SAndroid Build Coastguard Worker 203*9880d681SAndroid Build Coastguard Worker unsigned int getPredicationCost(const MachineInstr &) const override; 204*9880d681SAndroid Build Coastguard Worker 205*9880d681SAndroid Build Coastguard Worker unsigned int getInstrLatency(const InstrItineraryData *ItinData, 206*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI, 207*9880d681SAndroid Build Coastguard Worker unsigned *PredCost = nullptr) const override; 208*9880d681SAndroid Build Coastguard Worker getInstrLatency(const InstrItineraryData * ItinData,SDNode * Node)209*9880d681SAndroid Build Coastguard Worker int getInstrLatency(const InstrItineraryData *ItinData, 210*9880d681SAndroid Build Coastguard Worker SDNode *Node) const override { return 1;} 211*9880d681SAndroid Build Coastguard Worker 212*9880d681SAndroid Build Coastguard Worker bool expandPostRAPseudo(MachineInstr &MI) const override; 213*9880d681SAndroid Build Coastguard Worker 214*9880d681SAndroid Build Coastguard Worker /// \brief Reserve the registers that may be accesed using indirect addressing. 215*9880d681SAndroid Build Coastguard Worker void reserveIndirectRegisters(BitVector &Reserved, 216*9880d681SAndroid Build Coastguard Worker const MachineFunction &MF) const; 217*9880d681SAndroid Build Coastguard Worker 218*9880d681SAndroid Build Coastguard Worker /// Calculate the "Indirect Address" for the given \p RegIndex and 219*9880d681SAndroid Build Coastguard Worker /// \p Channel 220*9880d681SAndroid Build Coastguard Worker /// 221*9880d681SAndroid Build Coastguard Worker /// We model indirect addressing using a virtual address space that can be 222*9880d681SAndroid Build Coastguard Worker /// accesed with loads and stores. The "Indirect Address" is the memory 223*9880d681SAndroid Build Coastguard Worker /// address in this virtual address space that maps to the given \p RegIndex 224*9880d681SAndroid Build Coastguard Worker /// and \p Channel. 225*9880d681SAndroid Build Coastguard Worker unsigned calculateIndirectAddress(unsigned RegIndex, unsigned Channel) const; 226*9880d681SAndroid Build Coastguard Worker 227*9880d681SAndroid Build Coastguard Worker 228*9880d681SAndroid Build Coastguard Worker /// \returns The register class to be used for loading and storing values 229*9880d681SAndroid Build Coastguard Worker /// from an "Indirect Address" . 230*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *getIndirectAddrRegClass() const; 231*9880d681SAndroid Build Coastguard Worker 232*9880d681SAndroid Build Coastguard Worker /// \returns the smallest register index that will be accessed by an indirect 233*9880d681SAndroid Build Coastguard Worker /// read or write or -1 if indirect addressing is not used by this program. 234*9880d681SAndroid Build Coastguard Worker int getIndirectIndexBegin(const MachineFunction &MF) const; 235*9880d681SAndroid Build Coastguard Worker 236*9880d681SAndroid Build Coastguard Worker /// \returns the largest register index that will be accessed by an indirect 237*9880d681SAndroid Build Coastguard Worker /// read or write or -1 if indirect addressing is not used by this program. 238*9880d681SAndroid Build Coastguard Worker int getIndirectIndexEnd(const MachineFunction &MF) const; 239*9880d681SAndroid Build Coastguard Worker 240*9880d681SAndroid Build Coastguard Worker /// \brief Build instruction(s) for an indirect register write. 241*9880d681SAndroid Build Coastguard Worker /// 242*9880d681SAndroid Build Coastguard Worker /// \returns The instruction that performs the indirect register write 243*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB, 244*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I, 245*9880d681SAndroid Build Coastguard Worker unsigned ValueReg, unsigned Address, 246*9880d681SAndroid Build Coastguard Worker unsigned OffsetReg) const; 247*9880d681SAndroid Build Coastguard Worker 248*9880d681SAndroid Build Coastguard Worker /// \brief Build instruction(s) for an indirect register read. 249*9880d681SAndroid Build Coastguard Worker /// 250*9880d681SAndroid Build Coastguard Worker /// \returns The instruction that performs the indirect register read 251*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB, 252*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I, 253*9880d681SAndroid Build Coastguard Worker unsigned ValueReg, unsigned Address, 254*9880d681SAndroid Build Coastguard Worker unsigned OffsetReg) const; 255*9880d681SAndroid Build Coastguard Worker 256*9880d681SAndroid Build Coastguard Worker unsigned getMaxAlusPerClause() const; 257*9880d681SAndroid Build Coastguard Worker 258*9880d681SAndroid Build Coastguard Worker /// buildDefaultInstruction - This function returns a MachineInstr with all 259*9880d681SAndroid Build Coastguard Worker /// the instruction modifiers initialized to their default values. You can 260*9880d681SAndroid Build Coastguard Worker /// use this function to avoid manually specifying each instruction modifier 261*9880d681SAndroid Build Coastguard Worker /// operand when building a new instruction. 262*9880d681SAndroid Build Coastguard Worker /// 263*9880d681SAndroid Build Coastguard Worker /// \returns a MachineInstr with all the instruction modifiers initialized 264*9880d681SAndroid Build Coastguard Worker /// to their default values. 265*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder buildDefaultInstruction(MachineBasicBlock &MBB, 266*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I, 267*9880d681SAndroid Build Coastguard Worker unsigned Opcode, 268*9880d681SAndroid Build Coastguard Worker unsigned DstReg, 269*9880d681SAndroid Build Coastguard Worker unsigned Src0Reg, 270*9880d681SAndroid Build Coastguard Worker unsigned Src1Reg = 0) const; 271*9880d681SAndroid Build Coastguard Worker 272*9880d681SAndroid Build Coastguard Worker MachineInstr *buildSlotOfVectorInstruction(MachineBasicBlock &MBB, 273*9880d681SAndroid Build Coastguard Worker MachineInstr *MI, 274*9880d681SAndroid Build Coastguard Worker unsigned Slot, 275*9880d681SAndroid Build Coastguard Worker unsigned DstReg) const; 276*9880d681SAndroid Build Coastguard Worker 277*9880d681SAndroid Build Coastguard Worker MachineInstr *buildMovImm(MachineBasicBlock &BB, 278*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I, 279*9880d681SAndroid Build Coastguard Worker unsigned DstReg, 280*9880d681SAndroid Build Coastguard Worker uint64_t Imm) const; 281*9880d681SAndroid Build Coastguard Worker 282*9880d681SAndroid Build Coastguard Worker MachineInstr *buildMovInstr(MachineBasicBlock *MBB, 283*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I, 284*9880d681SAndroid Build Coastguard Worker unsigned DstReg, unsigned SrcReg) const; 285*9880d681SAndroid Build Coastguard Worker 286*9880d681SAndroid Build Coastguard Worker /// \brief Get the index of Op in the MachineInstr. 287*9880d681SAndroid Build Coastguard Worker /// 288*9880d681SAndroid Build Coastguard Worker /// \returns -1 if the Instruction does not contain the specified \p Op. 289*9880d681SAndroid Build Coastguard Worker int getOperandIdx(const MachineInstr &MI, unsigned Op) const; 290*9880d681SAndroid Build Coastguard Worker 291*9880d681SAndroid Build Coastguard Worker /// \brief Get the index of \p Op for the given Opcode. 292*9880d681SAndroid Build Coastguard Worker /// 293*9880d681SAndroid Build Coastguard Worker /// \returns -1 if the Instruction does not contain the specified \p Op. 294*9880d681SAndroid Build Coastguard Worker int getOperandIdx(unsigned Opcode, unsigned Op) const; 295*9880d681SAndroid Build Coastguard Worker 296*9880d681SAndroid Build Coastguard Worker /// \brief Helper function for setting instruction flag values. 297*9880d681SAndroid Build Coastguard Worker void setImmOperand(MachineInstr &MI, unsigned Op, int64_t Imm) const; 298*9880d681SAndroid Build Coastguard Worker 299*9880d681SAndroid Build Coastguard Worker /// \returns true if this instruction has an operand for storing target flags. 300*9880d681SAndroid Build Coastguard Worker bool hasFlagOperand(const MachineInstr &MI) const; 301*9880d681SAndroid Build Coastguard Worker 302*9880d681SAndroid Build Coastguard Worker ///\brief Add one of the MO_FLAG* flags to the specified \p Operand. 303*9880d681SAndroid Build Coastguard Worker void addFlag(MachineInstr &MI, unsigned Operand, unsigned Flag) const; 304*9880d681SAndroid Build Coastguard Worker 305*9880d681SAndroid Build Coastguard Worker ///\brief Determine if the specified \p Flag is set on this \p Operand. 306*9880d681SAndroid Build Coastguard Worker bool isFlagSet(const MachineInstr &MI, unsigned Operand, unsigned Flag) const; 307*9880d681SAndroid Build Coastguard Worker 308*9880d681SAndroid Build Coastguard Worker /// \param SrcIdx The register source to set the flag on (e.g src0, src1, src2) 309*9880d681SAndroid Build Coastguard Worker /// \param Flag The flag being set. 310*9880d681SAndroid Build Coastguard Worker /// 311*9880d681SAndroid Build Coastguard Worker /// \returns the operand containing the flags for this instruction. 312*9880d681SAndroid Build Coastguard Worker MachineOperand &getFlagOp(MachineInstr &MI, unsigned SrcIdx = 0, 313*9880d681SAndroid Build Coastguard Worker unsigned Flag = 0) const; 314*9880d681SAndroid Build Coastguard Worker 315*9880d681SAndroid Build Coastguard Worker /// \brief Clear the specified flag on the instruction. 316*9880d681SAndroid Build Coastguard Worker void clearFlag(MachineInstr &MI, unsigned Operand, unsigned Flag) const; 317*9880d681SAndroid Build Coastguard Worker 318*9880d681SAndroid Build Coastguard Worker // Helper functions that check the opcode for status information 319*9880d681SAndroid Build Coastguard Worker bool isRegisterStore(const MachineInstr &MI) const; 320*9880d681SAndroid Build Coastguard Worker bool isRegisterLoad(const MachineInstr &MI) const; 321*9880d681SAndroid Build Coastguard Worker }; 322*9880d681SAndroid Build Coastguard Worker 323*9880d681SAndroid Build Coastguard Worker namespace AMDGPU { 324*9880d681SAndroid Build Coastguard Worker 325*9880d681SAndroid Build Coastguard Worker int getLDSNoRetOp(uint16_t Opcode); 326*9880d681SAndroid Build Coastguard Worker 327*9880d681SAndroid Build Coastguard Worker } //End namespace AMDGPU 328*9880d681SAndroid Build Coastguard Worker 329*9880d681SAndroid Build Coastguard Worker } // End llvm namespace 330*9880d681SAndroid Build Coastguard Worker 331*9880d681SAndroid Build Coastguard Worker #endif 332