1*9880d681SAndroid Build Coastguard Worker //===-- SIISelLowering.cpp - SI DAG Lowering Implementation ---------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker /// \file
11*9880d681SAndroid Build Coastguard Worker /// \brief Custom DAG lowering for SI
12*9880d681SAndroid Build Coastguard Worker //
13*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
14*9880d681SAndroid Build Coastguard Worker
15*9880d681SAndroid Build Coastguard Worker #ifdef _MSC_VER
16*9880d681SAndroid Build Coastguard Worker // Provide M_PI.
17*9880d681SAndroid Build Coastguard Worker #define _USE_MATH_DEFINES
18*9880d681SAndroid Build Coastguard Worker #include <cmath>
19*9880d681SAndroid Build Coastguard Worker #endif
20*9880d681SAndroid Build Coastguard Worker
21*9880d681SAndroid Build Coastguard Worker #include "AMDGPU.h"
22*9880d681SAndroid Build Coastguard Worker #include "AMDGPUIntrinsicInfo.h"
23*9880d681SAndroid Build Coastguard Worker #include "AMDGPUSubtarget.h"
24*9880d681SAndroid Build Coastguard Worker #include "SIISelLowering.h"
25*9880d681SAndroid Build Coastguard Worker #include "SIInstrInfo.h"
26*9880d681SAndroid Build Coastguard Worker #include "SIMachineFunctionInfo.h"
27*9880d681SAndroid Build Coastguard Worker #include "SIRegisterInfo.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/BitVector.h"
29*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/StringSwitch.h"
30*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/CallingConvLower.h"
31*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
32*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
33*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/SelectionDAG.h"
34*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/DiagnosticInfo.h"
35*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Function.h"
36*9880d681SAndroid Build Coastguard Worker
37*9880d681SAndroid Build Coastguard Worker using namespace llvm;
38*9880d681SAndroid Build Coastguard Worker
39*9880d681SAndroid Build Coastguard Worker // -amdgpu-fast-fdiv - Command line option to enable faster 2.5 ulp fdiv.
40*9880d681SAndroid Build Coastguard Worker static cl::opt<bool> EnableAMDGPUFastFDIV(
41*9880d681SAndroid Build Coastguard Worker "amdgpu-fast-fdiv",
42*9880d681SAndroid Build Coastguard Worker cl::desc("Enable faster 2.5 ulp fdiv"),
43*9880d681SAndroid Build Coastguard Worker cl::init(false));
44*9880d681SAndroid Build Coastguard Worker
findFirstFreeSGPR(CCState & CCInfo)45*9880d681SAndroid Build Coastguard Worker static unsigned findFirstFreeSGPR(CCState &CCInfo) {
46*9880d681SAndroid Build Coastguard Worker unsigned NumSGPRs = AMDGPU::SGPR_32RegClass.getNumRegs();
47*9880d681SAndroid Build Coastguard Worker for (unsigned Reg = 0; Reg < NumSGPRs; ++Reg) {
48*9880d681SAndroid Build Coastguard Worker if (!CCInfo.isAllocated(AMDGPU::SGPR0 + Reg)) {
49*9880d681SAndroid Build Coastguard Worker return AMDGPU::SGPR0 + Reg;
50*9880d681SAndroid Build Coastguard Worker }
51*9880d681SAndroid Build Coastguard Worker }
52*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Cannot allocate sgpr");
53*9880d681SAndroid Build Coastguard Worker }
54*9880d681SAndroid Build Coastguard Worker
SITargetLowering(const TargetMachine & TM,const SISubtarget & STI)55*9880d681SAndroid Build Coastguard Worker SITargetLowering::SITargetLowering(const TargetMachine &TM,
56*9880d681SAndroid Build Coastguard Worker const SISubtarget &STI)
57*9880d681SAndroid Build Coastguard Worker : AMDGPUTargetLowering(TM, STI) {
58*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::i1, &AMDGPU::VReg_1RegClass);
59*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::i64, &AMDGPU::SReg_64RegClass);
60*9880d681SAndroid Build Coastguard Worker
61*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::i32, &AMDGPU::SReg_32RegClass);
62*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::f32, &AMDGPU::VGPR_32RegClass);
63*9880d681SAndroid Build Coastguard Worker
64*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::f64, &AMDGPU::VReg_64RegClass);
65*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v2i32, &AMDGPU::SReg_64RegClass);
66*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v2f32, &AMDGPU::VReg_64RegClass);
67*9880d681SAndroid Build Coastguard Worker
68*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v2i64, &AMDGPU::SReg_128RegClass);
69*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v2f64, &AMDGPU::SReg_128RegClass);
70*9880d681SAndroid Build Coastguard Worker
71*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v4i32, &AMDGPU::SReg_128RegClass);
72*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v4f32, &AMDGPU::VReg_128RegClass);
73*9880d681SAndroid Build Coastguard Worker
74*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v8i32, &AMDGPU::SReg_256RegClass);
75*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass);
76*9880d681SAndroid Build Coastguard Worker
77*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v16i32, &AMDGPU::SReg_512RegClass);
78*9880d681SAndroid Build Coastguard Worker addRegisterClass(MVT::v16f32, &AMDGPU::VReg_512RegClass);
79*9880d681SAndroid Build Coastguard Worker
80*9880d681SAndroid Build Coastguard Worker computeRegisterProperties(STI.getRegisterInfo());
81*9880d681SAndroid Build Coastguard Worker
82*9880d681SAndroid Build Coastguard Worker // We need to custom lower vector stores from local memory
83*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::LOAD, MVT::v2i32, Custom);
84*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::LOAD, MVT::v4i32, Custom);
85*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::LOAD, MVT::v8i32, Custom);
86*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::LOAD, MVT::v16i32, Custom);
87*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::LOAD, MVT::i1, Custom);
88*9880d681SAndroid Build Coastguard Worker
89*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::STORE, MVT::v2i32, Custom);
90*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::STORE, MVT::v4i32, Custom);
91*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::STORE, MVT::v8i32, Custom);
92*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::STORE, MVT::v16i32, Custom);
93*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::STORE, MVT::i1, Custom);
94*9880d681SAndroid Build Coastguard Worker
95*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
96*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
97*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
98*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::ConstantPool, MVT::v2i64, Expand);
99*9880d681SAndroid Build Coastguard Worker
100*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SELECT, MVT::i1, Promote);
101*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SELECT, MVT::i64, Custom);
102*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SELECT, MVT::f64, Promote);
103*9880d681SAndroid Build Coastguard Worker AddPromotedToType(ISD::SELECT, MVT::f64, MVT::i64);
104*9880d681SAndroid Build Coastguard Worker
105*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
106*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
107*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
108*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
109*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
110*9880d681SAndroid Build Coastguard Worker
111*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SETCC, MVT::i1, Promote);
112*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SETCC, MVT::v2i1, Expand);
113*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SETCC, MVT::v4i1, Expand);
114*9880d681SAndroid Build Coastguard Worker
115*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::TRUNCATE, MVT::v2i32, Expand);
116*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
117*9880d681SAndroid Build Coastguard Worker
118*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i1, Custom);
119*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i1, Custom);
120*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
121*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8, Custom);
122*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
123*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Custom);
124*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::Other, Custom);
125*9880d681SAndroid Build Coastguard Worker
126*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f32, Custom);
127*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v4f32, Custom);
128*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
129*9880d681SAndroid Build Coastguard Worker
130*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BRCOND, MVT::Other, Custom);
131*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BR_CC, MVT::i1, Expand);
132*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BR_CC, MVT::i32, Expand);
133*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BR_CC, MVT::i64, Expand);
134*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BR_CC, MVT::f32, Expand);
135*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BR_CC, MVT::f64, Expand);
136*9880d681SAndroid Build Coastguard Worker
137*9880d681SAndroid Build Coastguard Worker // We only support LOAD/STORE and vector manipulation ops for vectors
138*9880d681SAndroid Build Coastguard Worker // with > 4 elements.
139*9880d681SAndroid Build Coastguard Worker for (MVT VT : {MVT::v8i32, MVT::v8f32, MVT::v16i32, MVT::v16f32, MVT::v2i64, MVT::v2f64}) {
140*9880d681SAndroid Build Coastguard Worker for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
141*9880d681SAndroid Build Coastguard Worker switch (Op) {
142*9880d681SAndroid Build Coastguard Worker case ISD::LOAD:
143*9880d681SAndroid Build Coastguard Worker case ISD::STORE:
144*9880d681SAndroid Build Coastguard Worker case ISD::BUILD_VECTOR:
145*9880d681SAndroid Build Coastguard Worker case ISD::BITCAST:
146*9880d681SAndroid Build Coastguard Worker case ISD::EXTRACT_VECTOR_ELT:
147*9880d681SAndroid Build Coastguard Worker case ISD::INSERT_VECTOR_ELT:
148*9880d681SAndroid Build Coastguard Worker case ISD::INSERT_SUBVECTOR:
149*9880d681SAndroid Build Coastguard Worker case ISD::EXTRACT_SUBVECTOR:
150*9880d681SAndroid Build Coastguard Worker case ISD::SCALAR_TO_VECTOR:
151*9880d681SAndroid Build Coastguard Worker break;
152*9880d681SAndroid Build Coastguard Worker case ISD::CONCAT_VECTORS:
153*9880d681SAndroid Build Coastguard Worker setOperationAction(Op, VT, Custom);
154*9880d681SAndroid Build Coastguard Worker break;
155*9880d681SAndroid Build Coastguard Worker default:
156*9880d681SAndroid Build Coastguard Worker setOperationAction(Op, VT, Expand);
157*9880d681SAndroid Build Coastguard Worker break;
158*9880d681SAndroid Build Coastguard Worker }
159*9880d681SAndroid Build Coastguard Worker }
160*9880d681SAndroid Build Coastguard Worker }
161*9880d681SAndroid Build Coastguard Worker
162*9880d681SAndroid Build Coastguard Worker // Most operations are naturally 32-bit vector operations. We only support
163*9880d681SAndroid Build Coastguard Worker // load and store of i64 vectors, so promote v2i64 vector operations to v4i32.
164*9880d681SAndroid Build Coastguard Worker for (MVT Vec64 : { MVT::v2i64, MVT::v2f64 }) {
165*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BUILD_VECTOR, Vec64, Promote);
166*9880d681SAndroid Build Coastguard Worker AddPromotedToType(ISD::BUILD_VECTOR, Vec64, MVT::v4i32);
167*9880d681SAndroid Build Coastguard Worker
168*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::EXTRACT_VECTOR_ELT, Vec64, Promote);
169*9880d681SAndroid Build Coastguard Worker AddPromotedToType(ISD::EXTRACT_VECTOR_ELT, Vec64, MVT::v4i32);
170*9880d681SAndroid Build Coastguard Worker
171*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::INSERT_VECTOR_ELT, Vec64, Promote);
172*9880d681SAndroid Build Coastguard Worker AddPromotedToType(ISD::INSERT_VECTOR_ELT, Vec64, MVT::v4i32);
173*9880d681SAndroid Build Coastguard Worker
174*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::SCALAR_TO_VECTOR, Vec64, Promote);
175*9880d681SAndroid Build Coastguard Worker AddPromotedToType(ISD::SCALAR_TO_VECTOR, Vec64, MVT::v4i32);
176*9880d681SAndroid Build Coastguard Worker }
177*9880d681SAndroid Build Coastguard Worker
178*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i32, Expand);
179*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand);
180*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i32, Expand);
181*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16f32, Expand);
182*9880d681SAndroid Build Coastguard Worker
183*9880d681SAndroid Build Coastguard Worker // BUFFER/FLAT_ATOMIC_CMP_SWAP on GCN GPUs needs input marshalling,
184*9880d681SAndroid Build Coastguard Worker // and output demarshalling
185*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
186*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
187*9880d681SAndroid Build Coastguard Worker
188*9880d681SAndroid Build Coastguard Worker // We can't return success/failure, only the old value,
189*9880d681SAndroid Build Coastguard Worker // let LLVM add the comparison
190*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i32, Expand);
191*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i64, Expand);
192*9880d681SAndroid Build Coastguard Worker
193*9880d681SAndroid Build Coastguard Worker if (getSubtarget()->hasFlatAddressSpace()) {
194*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::ADDRSPACECAST, MVT::i32, Custom);
195*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::ADDRSPACECAST, MVT::i64, Custom);
196*9880d681SAndroid Build Coastguard Worker }
197*9880d681SAndroid Build Coastguard Worker
198*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BSWAP, MVT::i32, Legal);
199*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
200*9880d681SAndroid Build Coastguard Worker
201*9880d681SAndroid Build Coastguard Worker // On SI this is s_memtime and s_memrealtime on VI.
202*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
203*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::TRAP, MVT::Other, Custom);
204*9880d681SAndroid Build Coastguard Worker
205*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
206*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
207*9880d681SAndroid Build Coastguard Worker
208*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() >= SISubtarget::SEA_ISLANDS) {
209*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
210*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FCEIL, MVT::f64, Legal);
211*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FRINT, MVT::f64, Legal);
212*9880d681SAndroid Build Coastguard Worker }
213*9880d681SAndroid Build Coastguard Worker
214*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
215*9880d681SAndroid Build Coastguard Worker
216*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FSIN, MVT::f32, Custom);
217*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FCOS, MVT::f32, Custom);
218*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FDIV, MVT::f32, Custom);
219*9880d681SAndroid Build Coastguard Worker setOperationAction(ISD::FDIV, MVT::f64, Custom);
220*9880d681SAndroid Build Coastguard Worker
221*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::FADD);
222*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::FSUB);
223*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::FMINNUM);
224*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::FMAXNUM);
225*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::SMIN);
226*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::SMAX);
227*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::UMIN);
228*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::UMAX);
229*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::SETCC);
230*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::AND);
231*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::OR);
232*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::UINT_TO_FP);
233*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::FCANONICALIZE);
234*9880d681SAndroid Build Coastguard Worker
235*9880d681SAndroid Build Coastguard Worker // All memory operations. Some folding on the pointer operand is done to help
236*9880d681SAndroid Build Coastguard Worker // matching the constant offsets in the addressing modes.
237*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::LOAD);
238*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::STORE);
239*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD);
240*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_STORE);
241*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP);
242*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
243*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_SWAP);
244*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_ADD);
245*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_SUB);
246*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_AND);
247*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_OR);
248*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_XOR);
249*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_NAND);
250*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_MIN);
251*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_MAX);
252*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_UMIN);
253*9880d681SAndroid Build Coastguard Worker setTargetDAGCombine(ISD::ATOMIC_LOAD_UMAX);
254*9880d681SAndroid Build Coastguard Worker
255*9880d681SAndroid Build Coastguard Worker setSchedulingPreference(Sched::RegPressure);
256*9880d681SAndroid Build Coastguard Worker }
257*9880d681SAndroid Build Coastguard Worker
getSubtarget() const258*9880d681SAndroid Build Coastguard Worker const SISubtarget *SITargetLowering::getSubtarget() const {
259*9880d681SAndroid Build Coastguard Worker return static_cast<const SISubtarget *>(Subtarget);
260*9880d681SAndroid Build Coastguard Worker }
261*9880d681SAndroid Build Coastguard Worker
262*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
263*9880d681SAndroid Build Coastguard Worker // TargetLowering queries
264*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
265*9880d681SAndroid Build Coastguard Worker
getTgtMemIntrinsic(IntrinsicInfo & Info,const CallInst & CI,unsigned IntrID) const266*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
267*9880d681SAndroid Build Coastguard Worker const CallInst &CI,
268*9880d681SAndroid Build Coastguard Worker unsigned IntrID) const {
269*9880d681SAndroid Build Coastguard Worker switch (IntrID) {
270*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_atomic_inc:
271*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_atomic_dec:
272*9880d681SAndroid Build Coastguard Worker Info.opc = ISD::INTRINSIC_W_CHAIN;
273*9880d681SAndroid Build Coastguard Worker Info.memVT = MVT::getVT(CI.getType());
274*9880d681SAndroid Build Coastguard Worker Info.ptrVal = CI.getOperand(0);
275*9880d681SAndroid Build Coastguard Worker Info.align = 0;
276*9880d681SAndroid Build Coastguard Worker Info.vol = false;
277*9880d681SAndroid Build Coastguard Worker Info.readMem = true;
278*9880d681SAndroid Build Coastguard Worker Info.writeMem = true;
279*9880d681SAndroid Build Coastguard Worker return true;
280*9880d681SAndroid Build Coastguard Worker default:
281*9880d681SAndroid Build Coastguard Worker return false;
282*9880d681SAndroid Build Coastguard Worker }
283*9880d681SAndroid Build Coastguard Worker }
284*9880d681SAndroid Build Coastguard Worker
isShuffleMaskLegal(const SmallVectorImpl<int> &,EVT) const285*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &,
286*9880d681SAndroid Build Coastguard Worker EVT) const {
287*9880d681SAndroid Build Coastguard Worker // SI has some legal vector types, but no legal vector operations. Say no
288*9880d681SAndroid Build Coastguard Worker // shuffles are legal in order to prefer scalarizing some vector operations.
289*9880d681SAndroid Build Coastguard Worker return false;
290*9880d681SAndroid Build Coastguard Worker }
291*9880d681SAndroid Build Coastguard Worker
isLegalFlatAddressingMode(const AddrMode & AM) const292*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isLegalFlatAddressingMode(const AddrMode &AM) const {
293*9880d681SAndroid Build Coastguard Worker // Flat instructions do not have offsets, and only have the register
294*9880d681SAndroid Build Coastguard Worker // address.
295*9880d681SAndroid Build Coastguard Worker return AM.BaseOffs == 0 && (AM.Scale == 0 || AM.Scale == 1);
296*9880d681SAndroid Build Coastguard Worker }
297*9880d681SAndroid Build Coastguard Worker
isLegalMUBUFAddressingMode(const AddrMode & AM) const298*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isLegalMUBUFAddressingMode(const AddrMode &AM) const {
299*9880d681SAndroid Build Coastguard Worker // MUBUF / MTBUF instructions have a 12-bit unsigned byte offset, and
300*9880d681SAndroid Build Coastguard Worker // additionally can do r + r + i with addr64. 32-bit has more addressing
301*9880d681SAndroid Build Coastguard Worker // mode options. Depending on the resource constant, it can also do
302*9880d681SAndroid Build Coastguard Worker // (i64 r0) + (i32 r1) * (i14 i).
303*9880d681SAndroid Build Coastguard Worker //
304*9880d681SAndroid Build Coastguard Worker // Private arrays end up using a scratch buffer most of the time, so also
305*9880d681SAndroid Build Coastguard Worker // assume those use MUBUF instructions. Scratch loads / stores are currently
306*9880d681SAndroid Build Coastguard Worker // implemented as mubuf instructions with offen bit set, so slightly
307*9880d681SAndroid Build Coastguard Worker // different than the normal addr64.
308*9880d681SAndroid Build Coastguard Worker if (!isUInt<12>(AM.BaseOffs))
309*9880d681SAndroid Build Coastguard Worker return false;
310*9880d681SAndroid Build Coastguard Worker
311*9880d681SAndroid Build Coastguard Worker // FIXME: Since we can split immediate into soffset and immediate offset,
312*9880d681SAndroid Build Coastguard Worker // would it make sense to allow any immediate?
313*9880d681SAndroid Build Coastguard Worker
314*9880d681SAndroid Build Coastguard Worker switch (AM.Scale) {
315*9880d681SAndroid Build Coastguard Worker case 0: // r + i or just i, depending on HasBaseReg.
316*9880d681SAndroid Build Coastguard Worker return true;
317*9880d681SAndroid Build Coastguard Worker case 1:
318*9880d681SAndroid Build Coastguard Worker return true; // We have r + r or r + i.
319*9880d681SAndroid Build Coastguard Worker case 2:
320*9880d681SAndroid Build Coastguard Worker if (AM.HasBaseReg) {
321*9880d681SAndroid Build Coastguard Worker // Reject 2 * r + r.
322*9880d681SAndroid Build Coastguard Worker return false;
323*9880d681SAndroid Build Coastguard Worker }
324*9880d681SAndroid Build Coastguard Worker
325*9880d681SAndroid Build Coastguard Worker // Allow 2 * r as r + r
326*9880d681SAndroid Build Coastguard Worker // Or 2 * r + i is allowed as r + r + i.
327*9880d681SAndroid Build Coastguard Worker return true;
328*9880d681SAndroid Build Coastguard Worker default: // Don't allow n * r
329*9880d681SAndroid Build Coastguard Worker return false;
330*9880d681SAndroid Build Coastguard Worker }
331*9880d681SAndroid Build Coastguard Worker }
332*9880d681SAndroid Build Coastguard Worker
isLegalAddressingMode(const DataLayout & DL,const AddrMode & AM,Type * Ty,unsigned AS) const333*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isLegalAddressingMode(const DataLayout &DL,
334*9880d681SAndroid Build Coastguard Worker const AddrMode &AM, Type *Ty,
335*9880d681SAndroid Build Coastguard Worker unsigned AS) const {
336*9880d681SAndroid Build Coastguard Worker // No global is ever allowed as a base.
337*9880d681SAndroid Build Coastguard Worker if (AM.BaseGV)
338*9880d681SAndroid Build Coastguard Worker return false;
339*9880d681SAndroid Build Coastguard Worker
340*9880d681SAndroid Build Coastguard Worker switch (AS) {
341*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::GLOBAL_ADDRESS: {
342*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
343*9880d681SAndroid Build Coastguard Worker // Assume the we will use FLAT for all global memory accesses
344*9880d681SAndroid Build Coastguard Worker // on VI.
345*9880d681SAndroid Build Coastguard Worker // FIXME: This assumption is currently wrong. On VI we still use
346*9880d681SAndroid Build Coastguard Worker // MUBUF instructions for the r + i addressing mode. As currently
347*9880d681SAndroid Build Coastguard Worker // implemented, the MUBUF instructions only work on buffer < 4GB.
348*9880d681SAndroid Build Coastguard Worker // It may be possible to support > 4GB buffers with MUBUF instructions,
349*9880d681SAndroid Build Coastguard Worker // by setting the stride value in the resource descriptor which would
350*9880d681SAndroid Build Coastguard Worker // increase the size limit to (stride * 4GB). However, this is risky,
351*9880d681SAndroid Build Coastguard Worker // because it has never been validated.
352*9880d681SAndroid Build Coastguard Worker return isLegalFlatAddressingMode(AM);
353*9880d681SAndroid Build Coastguard Worker }
354*9880d681SAndroid Build Coastguard Worker
355*9880d681SAndroid Build Coastguard Worker return isLegalMUBUFAddressingMode(AM);
356*9880d681SAndroid Build Coastguard Worker }
357*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::CONSTANT_ADDRESS: {
358*9880d681SAndroid Build Coastguard Worker // If the offset isn't a multiple of 4, it probably isn't going to be
359*9880d681SAndroid Build Coastguard Worker // correctly aligned.
360*9880d681SAndroid Build Coastguard Worker if (AM.BaseOffs % 4 != 0)
361*9880d681SAndroid Build Coastguard Worker return isLegalMUBUFAddressingMode(AM);
362*9880d681SAndroid Build Coastguard Worker
363*9880d681SAndroid Build Coastguard Worker // There are no SMRD extloads, so if we have to do a small type access we
364*9880d681SAndroid Build Coastguard Worker // will use a MUBUF load.
365*9880d681SAndroid Build Coastguard Worker // FIXME?: We also need to do this if unaligned, but we don't know the
366*9880d681SAndroid Build Coastguard Worker // alignment here.
367*9880d681SAndroid Build Coastguard Worker if (DL.getTypeStoreSize(Ty) < 4)
368*9880d681SAndroid Build Coastguard Worker return isLegalMUBUFAddressingMode(AM);
369*9880d681SAndroid Build Coastguard Worker
370*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
371*9880d681SAndroid Build Coastguard Worker // SMRD instructions have an 8-bit, dword offset on SI.
372*9880d681SAndroid Build Coastguard Worker if (!isUInt<8>(AM.BaseOffs / 4))
373*9880d681SAndroid Build Coastguard Worker return false;
374*9880d681SAndroid Build Coastguard Worker } else if (Subtarget->getGeneration() == SISubtarget::SEA_ISLANDS) {
375*9880d681SAndroid Build Coastguard Worker // On CI+, this can also be a 32-bit literal constant offset. If it fits
376*9880d681SAndroid Build Coastguard Worker // in 8-bits, it can use a smaller encoding.
377*9880d681SAndroid Build Coastguard Worker if (!isUInt<32>(AM.BaseOffs / 4))
378*9880d681SAndroid Build Coastguard Worker return false;
379*9880d681SAndroid Build Coastguard Worker } else if (Subtarget->getGeneration() == SISubtarget::VOLCANIC_ISLANDS) {
380*9880d681SAndroid Build Coastguard Worker // On VI, these use the SMEM format and the offset is 20-bit in bytes.
381*9880d681SAndroid Build Coastguard Worker if (!isUInt<20>(AM.BaseOffs))
382*9880d681SAndroid Build Coastguard Worker return false;
383*9880d681SAndroid Build Coastguard Worker } else
384*9880d681SAndroid Build Coastguard Worker llvm_unreachable("unhandled generation");
385*9880d681SAndroid Build Coastguard Worker
386*9880d681SAndroid Build Coastguard Worker if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
387*9880d681SAndroid Build Coastguard Worker return true;
388*9880d681SAndroid Build Coastguard Worker
389*9880d681SAndroid Build Coastguard Worker if (AM.Scale == 1 && AM.HasBaseReg)
390*9880d681SAndroid Build Coastguard Worker return true;
391*9880d681SAndroid Build Coastguard Worker
392*9880d681SAndroid Build Coastguard Worker return false;
393*9880d681SAndroid Build Coastguard Worker }
394*9880d681SAndroid Build Coastguard Worker
395*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::PRIVATE_ADDRESS:
396*9880d681SAndroid Build Coastguard Worker return isLegalMUBUFAddressingMode(AM);
397*9880d681SAndroid Build Coastguard Worker
398*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::LOCAL_ADDRESS:
399*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::REGION_ADDRESS: {
400*9880d681SAndroid Build Coastguard Worker // Basic, single offset DS instructions allow a 16-bit unsigned immediate
401*9880d681SAndroid Build Coastguard Worker // field.
402*9880d681SAndroid Build Coastguard Worker // XXX - If doing a 4-byte aligned 8-byte type access, we effectively have
403*9880d681SAndroid Build Coastguard Worker // an 8-bit dword offset but we don't know the alignment here.
404*9880d681SAndroid Build Coastguard Worker if (!isUInt<16>(AM.BaseOffs))
405*9880d681SAndroid Build Coastguard Worker return false;
406*9880d681SAndroid Build Coastguard Worker
407*9880d681SAndroid Build Coastguard Worker if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
408*9880d681SAndroid Build Coastguard Worker return true;
409*9880d681SAndroid Build Coastguard Worker
410*9880d681SAndroid Build Coastguard Worker if (AM.Scale == 1 && AM.HasBaseReg)
411*9880d681SAndroid Build Coastguard Worker return true;
412*9880d681SAndroid Build Coastguard Worker
413*9880d681SAndroid Build Coastguard Worker return false;
414*9880d681SAndroid Build Coastguard Worker }
415*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::FLAT_ADDRESS:
416*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::UNKNOWN_ADDRESS_SPACE:
417*9880d681SAndroid Build Coastguard Worker // For an unknown address space, this usually means that this is for some
418*9880d681SAndroid Build Coastguard Worker // reason being used for pure arithmetic, and not based on some addressing
419*9880d681SAndroid Build Coastguard Worker // computation. We don't have instructions that compute pointers with any
420*9880d681SAndroid Build Coastguard Worker // addressing modes, so treat them as having no offset like flat
421*9880d681SAndroid Build Coastguard Worker // instructions.
422*9880d681SAndroid Build Coastguard Worker return isLegalFlatAddressingMode(AM);
423*9880d681SAndroid Build Coastguard Worker
424*9880d681SAndroid Build Coastguard Worker default:
425*9880d681SAndroid Build Coastguard Worker llvm_unreachable("unhandled address space");
426*9880d681SAndroid Build Coastguard Worker }
427*9880d681SAndroid Build Coastguard Worker }
428*9880d681SAndroid Build Coastguard Worker
allowsMisalignedMemoryAccesses(EVT VT,unsigned AddrSpace,unsigned Align,bool * IsFast) const429*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
430*9880d681SAndroid Build Coastguard Worker unsigned AddrSpace,
431*9880d681SAndroid Build Coastguard Worker unsigned Align,
432*9880d681SAndroid Build Coastguard Worker bool *IsFast) const {
433*9880d681SAndroid Build Coastguard Worker if (IsFast)
434*9880d681SAndroid Build Coastguard Worker *IsFast = false;
435*9880d681SAndroid Build Coastguard Worker
436*9880d681SAndroid Build Coastguard Worker // TODO: I think v3i32 should allow unaligned accesses on CI with DS_READ_B96,
437*9880d681SAndroid Build Coastguard Worker // which isn't a simple VT.
438*9880d681SAndroid Build Coastguard Worker if (!VT.isSimple() || VT == MVT::Other)
439*9880d681SAndroid Build Coastguard Worker return false;
440*9880d681SAndroid Build Coastguard Worker
441*9880d681SAndroid Build Coastguard Worker if (AddrSpace == AMDGPUAS::LOCAL_ADDRESS ||
442*9880d681SAndroid Build Coastguard Worker AddrSpace == AMDGPUAS::REGION_ADDRESS) {
443*9880d681SAndroid Build Coastguard Worker // ds_read/write_b64 require 8-byte alignment, but we can do a 4 byte
444*9880d681SAndroid Build Coastguard Worker // aligned, 8 byte access in a single operation using ds_read2/write2_b32
445*9880d681SAndroid Build Coastguard Worker // with adjacent offsets.
446*9880d681SAndroid Build Coastguard Worker bool AlignedBy4 = (Align % 4 == 0);
447*9880d681SAndroid Build Coastguard Worker if (IsFast)
448*9880d681SAndroid Build Coastguard Worker *IsFast = AlignedBy4;
449*9880d681SAndroid Build Coastguard Worker
450*9880d681SAndroid Build Coastguard Worker return AlignedBy4;
451*9880d681SAndroid Build Coastguard Worker }
452*9880d681SAndroid Build Coastguard Worker
453*9880d681SAndroid Build Coastguard Worker if (Subtarget->hasUnalignedBufferAccess()) {
454*9880d681SAndroid Build Coastguard Worker // If we have an uniform constant load, it still requires using a slow
455*9880d681SAndroid Build Coastguard Worker // buffer instruction if unaligned.
456*9880d681SAndroid Build Coastguard Worker if (IsFast) {
457*9880d681SAndroid Build Coastguard Worker *IsFast = (AddrSpace == AMDGPUAS::CONSTANT_ADDRESS) ?
458*9880d681SAndroid Build Coastguard Worker (Align % 4 == 0) : true;
459*9880d681SAndroid Build Coastguard Worker }
460*9880d681SAndroid Build Coastguard Worker
461*9880d681SAndroid Build Coastguard Worker return true;
462*9880d681SAndroid Build Coastguard Worker }
463*9880d681SAndroid Build Coastguard Worker
464*9880d681SAndroid Build Coastguard Worker // Smaller than dword value must be aligned.
465*9880d681SAndroid Build Coastguard Worker if (VT.bitsLT(MVT::i32))
466*9880d681SAndroid Build Coastguard Worker return false;
467*9880d681SAndroid Build Coastguard Worker
468*9880d681SAndroid Build Coastguard Worker // 8.1.6 - For Dword or larger reads or writes, the two LSBs of the
469*9880d681SAndroid Build Coastguard Worker // byte-address are ignored, thus forcing Dword alignment.
470*9880d681SAndroid Build Coastguard Worker // This applies to private, global, and constant memory.
471*9880d681SAndroid Build Coastguard Worker if (IsFast)
472*9880d681SAndroid Build Coastguard Worker *IsFast = true;
473*9880d681SAndroid Build Coastguard Worker
474*9880d681SAndroid Build Coastguard Worker return VT.bitsGT(MVT::i32) && Align % 4 == 0;
475*9880d681SAndroid Build Coastguard Worker }
476*9880d681SAndroid Build Coastguard Worker
getOptimalMemOpType(uint64_t Size,unsigned DstAlign,unsigned SrcAlign,bool IsMemset,bool ZeroMemset,bool MemcpyStrSrc,MachineFunction & MF) const477*9880d681SAndroid Build Coastguard Worker EVT SITargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
478*9880d681SAndroid Build Coastguard Worker unsigned SrcAlign, bool IsMemset,
479*9880d681SAndroid Build Coastguard Worker bool ZeroMemset,
480*9880d681SAndroid Build Coastguard Worker bool MemcpyStrSrc,
481*9880d681SAndroid Build Coastguard Worker MachineFunction &MF) const {
482*9880d681SAndroid Build Coastguard Worker // FIXME: Should account for address space here.
483*9880d681SAndroid Build Coastguard Worker
484*9880d681SAndroid Build Coastguard Worker // The default fallback uses the private pointer size as a guess for a type to
485*9880d681SAndroid Build Coastguard Worker // use. Make sure we switch these to 64-bit accesses.
486*9880d681SAndroid Build Coastguard Worker
487*9880d681SAndroid Build Coastguard Worker if (Size >= 16 && DstAlign >= 4) // XXX: Should only do for global
488*9880d681SAndroid Build Coastguard Worker return MVT::v4i32;
489*9880d681SAndroid Build Coastguard Worker
490*9880d681SAndroid Build Coastguard Worker if (Size >= 8 && DstAlign >= 4)
491*9880d681SAndroid Build Coastguard Worker return MVT::v2i32;
492*9880d681SAndroid Build Coastguard Worker
493*9880d681SAndroid Build Coastguard Worker // Use the default.
494*9880d681SAndroid Build Coastguard Worker return MVT::Other;
495*9880d681SAndroid Build Coastguard Worker }
496*9880d681SAndroid Build Coastguard Worker
isFlatGlobalAddrSpace(unsigned AS)497*9880d681SAndroid Build Coastguard Worker static bool isFlatGlobalAddrSpace(unsigned AS) {
498*9880d681SAndroid Build Coastguard Worker return AS == AMDGPUAS::GLOBAL_ADDRESS ||
499*9880d681SAndroid Build Coastguard Worker AS == AMDGPUAS::FLAT_ADDRESS ||
500*9880d681SAndroid Build Coastguard Worker AS == AMDGPUAS::CONSTANT_ADDRESS;
501*9880d681SAndroid Build Coastguard Worker }
502*9880d681SAndroid Build Coastguard Worker
isNoopAddrSpaceCast(unsigned SrcAS,unsigned DestAS) const503*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isNoopAddrSpaceCast(unsigned SrcAS,
504*9880d681SAndroid Build Coastguard Worker unsigned DestAS) const {
505*9880d681SAndroid Build Coastguard Worker return isFlatGlobalAddrSpace(SrcAS) && isFlatGlobalAddrSpace(DestAS);
506*9880d681SAndroid Build Coastguard Worker }
507*9880d681SAndroid Build Coastguard Worker
isMemOpUniform(const SDNode * N) const508*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isMemOpUniform(const SDNode *N) const {
509*9880d681SAndroid Build Coastguard Worker const MemSDNode *MemNode = cast<MemSDNode>(N);
510*9880d681SAndroid Build Coastguard Worker const Value *Ptr = MemNode->getMemOperand()->getValue();
511*9880d681SAndroid Build Coastguard Worker
512*9880d681SAndroid Build Coastguard Worker // UndefValue means this is a load of a kernel input. These are uniform.
513*9880d681SAndroid Build Coastguard Worker // Sometimes LDS instructions have constant pointers.
514*9880d681SAndroid Build Coastguard Worker // If Ptr is null, then that means this mem operand contains a
515*9880d681SAndroid Build Coastguard Worker // PseudoSourceValue like GOT.
516*9880d681SAndroid Build Coastguard Worker if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
517*9880d681SAndroid Build Coastguard Worker isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
518*9880d681SAndroid Build Coastguard Worker return true;
519*9880d681SAndroid Build Coastguard Worker
520*9880d681SAndroid Build Coastguard Worker const Instruction *I = dyn_cast<Instruction>(Ptr);
521*9880d681SAndroid Build Coastguard Worker return I && I->getMetadata("amdgpu.uniform");
522*9880d681SAndroid Build Coastguard Worker }
523*9880d681SAndroid Build Coastguard Worker
524*9880d681SAndroid Build Coastguard Worker TargetLoweringBase::LegalizeTypeAction
getPreferredVectorAction(EVT VT) const525*9880d681SAndroid Build Coastguard Worker SITargetLowering::getPreferredVectorAction(EVT VT) const {
526*9880d681SAndroid Build Coastguard Worker if (VT.getVectorNumElements() != 1 && VT.getScalarType().bitsLE(MVT::i16))
527*9880d681SAndroid Build Coastguard Worker return TypeSplitVector;
528*9880d681SAndroid Build Coastguard Worker
529*9880d681SAndroid Build Coastguard Worker return TargetLoweringBase::getPreferredVectorAction(VT);
530*9880d681SAndroid Build Coastguard Worker }
531*9880d681SAndroid Build Coastguard Worker
shouldConvertConstantLoadToIntImm(const APInt & Imm,Type * Ty) const532*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
533*9880d681SAndroid Build Coastguard Worker Type *Ty) const {
534*9880d681SAndroid Build Coastguard Worker const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
535*9880d681SAndroid Build Coastguard Worker return TII->isInlineConstant(Imm);
536*9880d681SAndroid Build Coastguard Worker }
537*9880d681SAndroid Build Coastguard Worker
isTypeDesirableForOp(unsigned Op,EVT VT) const538*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isTypeDesirableForOp(unsigned Op, EVT VT) const {
539*9880d681SAndroid Build Coastguard Worker
540*9880d681SAndroid Build Coastguard Worker // SimplifySetCC uses this function to determine whether or not it should
541*9880d681SAndroid Build Coastguard Worker // create setcc with i1 operands. We don't have instructions for i1 setcc.
542*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i1 && Op == ISD::SETCC)
543*9880d681SAndroid Build Coastguard Worker return false;
544*9880d681SAndroid Build Coastguard Worker
545*9880d681SAndroid Build Coastguard Worker return TargetLowering::isTypeDesirableForOp(Op, VT);
546*9880d681SAndroid Build Coastguard Worker }
547*9880d681SAndroid Build Coastguard Worker
LowerParameterPtr(SelectionDAG & DAG,const SDLoc & SL,SDValue Chain,unsigned Offset) const548*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerParameterPtr(SelectionDAG &DAG,
549*9880d681SAndroid Build Coastguard Worker const SDLoc &SL, SDValue Chain,
550*9880d681SAndroid Build Coastguard Worker unsigned Offset) const {
551*9880d681SAndroid Build Coastguard Worker const DataLayout &DL = DAG.getDataLayout();
552*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = DAG.getMachineFunction();
553*9880d681SAndroid Build Coastguard Worker const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
554*9880d681SAndroid Build Coastguard Worker unsigned InputPtrReg = TRI->getPreloadedValue(MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
555*9880d681SAndroid Build Coastguard Worker
556*9880d681SAndroid Build Coastguard Worker MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
557*9880d681SAndroid Build Coastguard Worker MVT PtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
558*9880d681SAndroid Build Coastguard Worker SDValue BasePtr = DAG.getCopyFromReg(Chain, SL,
559*9880d681SAndroid Build Coastguard Worker MRI.getLiveInVirtReg(InputPtrReg), PtrVT);
560*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
561*9880d681SAndroid Build Coastguard Worker DAG.getConstant(Offset, SL, PtrVT));
562*9880d681SAndroid Build Coastguard Worker }
LowerParameter(SelectionDAG & DAG,EVT VT,EVT MemVT,const SDLoc & SL,SDValue Chain,unsigned Offset,bool Signed) const563*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerParameter(SelectionDAG &DAG, EVT VT, EVT MemVT,
564*9880d681SAndroid Build Coastguard Worker const SDLoc &SL, SDValue Chain,
565*9880d681SAndroid Build Coastguard Worker unsigned Offset, bool Signed) const {
566*9880d681SAndroid Build Coastguard Worker const DataLayout &DL = DAG.getDataLayout();
567*9880d681SAndroid Build Coastguard Worker Type *Ty = VT.getTypeForEVT(*DAG.getContext());
568*9880d681SAndroid Build Coastguard Worker MVT PtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
569*9880d681SAndroid Build Coastguard Worker PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
570*9880d681SAndroid Build Coastguard Worker SDValue PtrOffset = DAG.getUNDEF(PtrVT);
571*9880d681SAndroid Build Coastguard Worker MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
572*9880d681SAndroid Build Coastguard Worker
573*9880d681SAndroid Build Coastguard Worker unsigned Align = DL.getABITypeAlignment(Ty);
574*9880d681SAndroid Build Coastguard Worker
575*9880d681SAndroid Build Coastguard Worker ISD::LoadExtType ExtTy = Signed ? ISD::SEXTLOAD : ISD::ZEXTLOAD;
576*9880d681SAndroid Build Coastguard Worker if (MemVT.isFloatingPoint())
577*9880d681SAndroid Build Coastguard Worker ExtTy = ISD::EXTLOAD;
578*9880d681SAndroid Build Coastguard Worker
579*9880d681SAndroid Build Coastguard Worker SDValue Ptr = LowerParameterPtr(DAG, SL, Chain, Offset);
580*9880d681SAndroid Build Coastguard Worker return DAG.getLoad(ISD::UNINDEXED, ExtTy,
581*9880d681SAndroid Build Coastguard Worker VT, SL, Chain, Ptr, PtrOffset, PtrInfo, MemVT,
582*9880d681SAndroid Build Coastguard Worker false, // isVolatile
583*9880d681SAndroid Build Coastguard Worker true, // isNonTemporal
584*9880d681SAndroid Build Coastguard Worker true, // isInvariant
585*9880d681SAndroid Build Coastguard Worker Align); // Alignment
586*9880d681SAndroid Build Coastguard Worker }
587*9880d681SAndroid Build Coastguard Worker
LowerFormalArguments(SDValue Chain,CallingConv::ID CallConv,bool isVarArg,const SmallVectorImpl<ISD::InputArg> & Ins,const SDLoc & DL,SelectionDAG & DAG,SmallVectorImpl<SDValue> & InVals) const588*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerFormalArguments(
589*9880d681SAndroid Build Coastguard Worker SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
590*9880d681SAndroid Build Coastguard Worker const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
591*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
592*9880d681SAndroid Build Coastguard Worker const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
593*9880d681SAndroid Build Coastguard Worker
594*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = DAG.getMachineFunction();
595*9880d681SAndroid Build Coastguard Worker FunctionType *FType = MF.getFunction()->getFunctionType();
596*9880d681SAndroid Build Coastguard Worker SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
597*9880d681SAndroid Build Coastguard Worker const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
598*9880d681SAndroid Build Coastguard Worker
599*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS() && AMDGPU::isShader(CallConv)) {
600*9880d681SAndroid Build Coastguard Worker const Function *Fn = MF.getFunction();
601*9880d681SAndroid Build Coastguard Worker DiagnosticInfoUnsupported NoGraphicsHSA(
602*9880d681SAndroid Build Coastguard Worker *Fn, "unsupported non-compute shaders with HSA", DL.getDebugLoc());
603*9880d681SAndroid Build Coastguard Worker DAG.getContext()->diagnose(NoGraphicsHSA);
604*9880d681SAndroid Build Coastguard Worker return DAG.getEntryNode();
605*9880d681SAndroid Build Coastguard Worker }
606*9880d681SAndroid Build Coastguard Worker
607*9880d681SAndroid Build Coastguard Worker // Create stack objects that are used for emitting debugger prologue if
608*9880d681SAndroid Build Coastguard Worker // "amdgpu-debugger-emit-prologue" attribute was specified.
609*9880d681SAndroid Build Coastguard Worker if (ST.debuggerEmitPrologue())
610*9880d681SAndroid Build Coastguard Worker createDebuggerPrologueStackObjects(MF);
611*9880d681SAndroid Build Coastguard Worker
612*9880d681SAndroid Build Coastguard Worker SmallVector<ISD::InputArg, 16> Splits;
613*9880d681SAndroid Build Coastguard Worker BitVector Skipped(Ins.size());
614*9880d681SAndroid Build Coastguard Worker
615*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = Ins.size(), PSInputNum = 0; i != e; ++i) {
616*9880d681SAndroid Build Coastguard Worker const ISD::InputArg &Arg = Ins[i];
617*9880d681SAndroid Build Coastguard Worker
618*9880d681SAndroid Build Coastguard Worker // First check if it's a PS input addr
619*9880d681SAndroid Build Coastguard Worker if (CallConv == CallingConv::AMDGPU_PS && !Arg.Flags.isInReg() &&
620*9880d681SAndroid Build Coastguard Worker !Arg.Flags.isByVal() && PSInputNum <= 15) {
621*9880d681SAndroid Build Coastguard Worker
622*9880d681SAndroid Build Coastguard Worker if (!Arg.Used && !Info->isPSInputAllocated(PSInputNum)) {
623*9880d681SAndroid Build Coastguard Worker // We can safely skip PS inputs
624*9880d681SAndroid Build Coastguard Worker Skipped.set(i);
625*9880d681SAndroid Build Coastguard Worker ++PSInputNum;
626*9880d681SAndroid Build Coastguard Worker continue;
627*9880d681SAndroid Build Coastguard Worker }
628*9880d681SAndroid Build Coastguard Worker
629*9880d681SAndroid Build Coastguard Worker Info->markPSInputAllocated(PSInputNum);
630*9880d681SAndroid Build Coastguard Worker if (Arg.Used)
631*9880d681SAndroid Build Coastguard Worker Info->PSInputEna |= 1 << PSInputNum;
632*9880d681SAndroid Build Coastguard Worker
633*9880d681SAndroid Build Coastguard Worker ++PSInputNum;
634*9880d681SAndroid Build Coastguard Worker }
635*9880d681SAndroid Build Coastguard Worker
636*9880d681SAndroid Build Coastguard Worker if (AMDGPU::isShader(CallConv)) {
637*9880d681SAndroid Build Coastguard Worker // Second split vertices into their elements
638*9880d681SAndroid Build Coastguard Worker if (Arg.VT.isVector()) {
639*9880d681SAndroid Build Coastguard Worker ISD::InputArg NewArg = Arg;
640*9880d681SAndroid Build Coastguard Worker NewArg.Flags.setSplit();
641*9880d681SAndroid Build Coastguard Worker NewArg.VT = Arg.VT.getVectorElementType();
642*9880d681SAndroid Build Coastguard Worker
643*9880d681SAndroid Build Coastguard Worker // We REALLY want the ORIGINAL number of vertex elements here, e.g. a
644*9880d681SAndroid Build Coastguard Worker // three or five element vertex only needs three or five registers,
645*9880d681SAndroid Build Coastguard Worker // NOT four or eight.
646*9880d681SAndroid Build Coastguard Worker Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
647*9880d681SAndroid Build Coastguard Worker unsigned NumElements = ParamType->getVectorNumElements();
648*9880d681SAndroid Build Coastguard Worker
649*9880d681SAndroid Build Coastguard Worker for (unsigned j = 0; j != NumElements; ++j) {
650*9880d681SAndroid Build Coastguard Worker Splits.push_back(NewArg);
651*9880d681SAndroid Build Coastguard Worker NewArg.PartOffset += NewArg.VT.getStoreSize();
652*9880d681SAndroid Build Coastguard Worker }
653*9880d681SAndroid Build Coastguard Worker } else {
654*9880d681SAndroid Build Coastguard Worker Splits.push_back(Arg);
655*9880d681SAndroid Build Coastguard Worker }
656*9880d681SAndroid Build Coastguard Worker }
657*9880d681SAndroid Build Coastguard Worker }
658*9880d681SAndroid Build Coastguard Worker
659*9880d681SAndroid Build Coastguard Worker SmallVector<CCValAssign, 16> ArgLocs;
660*9880d681SAndroid Build Coastguard Worker CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
661*9880d681SAndroid Build Coastguard Worker *DAG.getContext());
662*9880d681SAndroid Build Coastguard Worker
663*9880d681SAndroid Build Coastguard Worker // At least one interpolation mode must be enabled or else the GPU will hang.
664*9880d681SAndroid Build Coastguard Worker //
665*9880d681SAndroid Build Coastguard Worker // Check PSInputAddr instead of PSInputEna. The idea is that if the user set
666*9880d681SAndroid Build Coastguard Worker // PSInputAddr, the user wants to enable some bits after the compilation
667*9880d681SAndroid Build Coastguard Worker // based on run-time states. Since we can't know what the final PSInputEna
668*9880d681SAndroid Build Coastguard Worker // will look like, so we shouldn't do anything here and the user should take
669*9880d681SAndroid Build Coastguard Worker // responsibility for the correct programming.
670*9880d681SAndroid Build Coastguard Worker //
671*9880d681SAndroid Build Coastguard Worker // Otherwise, the following restrictions apply:
672*9880d681SAndroid Build Coastguard Worker // - At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled.
673*9880d681SAndroid Build Coastguard Worker // - If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be
674*9880d681SAndroid Build Coastguard Worker // enabled too.
675*9880d681SAndroid Build Coastguard Worker if (CallConv == CallingConv::AMDGPU_PS &&
676*9880d681SAndroid Build Coastguard Worker ((Info->getPSInputAddr() & 0x7F) == 0 ||
677*9880d681SAndroid Build Coastguard Worker ((Info->getPSInputAddr() & 0xF) == 0 && Info->isPSInputAllocated(11)))) {
678*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(AMDGPU::VGPR0);
679*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(AMDGPU::VGPR1);
680*9880d681SAndroid Build Coastguard Worker Info->markPSInputAllocated(0);
681*9880d681SAndroid Build Coastguard Worker Info->PSInputEna |= 1;
682*9880d681SAndroid Build Coastguard Worker }
683*9880d681SAndroid Build Coastguard Worker
684*9880d681SAndroid Build Coastguard Worker if (!AMDGPU::isShader(CallConv)) {
685*9880d681SAndroid Build Coastguard Worker getOriginalFunctionArgs(DAG, DAG.getMachineFunction().getFunction(), Ins,
686*9880d681SAndroid Build Coastguard Worker Splits);
687*9880d681SAndroid Build Coastguard Worker
688*9880d681SAndroid Build Coastguard Worker assert(Info->hasWorkGroupIDX() && Info->hasWorkItemIDX());
689*9880d681SAndroid Build Coastguard Worker } else {
690*9880d681SAndroid Build Coastguard Worker assert(!Info->hasPrivateSegmentBuffer() && !Info->hasDispatchPtr() &&
691*9880d681SAndroid Build Coastguard Worker !Info->hasKernargSegmentPtr() && !Info->hasFlatScratchInit() &&
692*9880d681SAndroid Build Coastguard Worker !Info->hasWorkGroupIDX() && !Info->hasWorkGroupIDY() &&
693*9880d681SAndroid Build Coastguard Worker !Info->hasWorkGroupIDZ() && !Info->hasWorkGroupInfo() &&
694*9880d681SAndroid Build Coastguard Worker !Info->hasWorkItemIDX() && !Info->hasWorkItemIDY() &&
695*9880d681SAndroid Build Coastguard Worker !Info->hasWorkItemIDZ());
696*9880d681SAndroid Build Coastguard Worker }
697*9880d681SAndroid Build Coastguard Worker
698*9880d681SAndroid Build Coastguard Worker // FIXME: How should these inputs interact with inreg / custom SGPR inputs?
699*9880d681SAndroid Build Coastguard Worker if (Info->hasPrivateSegmentBuffer()) {
700*9880d681SAndroid Build Coastguard Worker unsigned PrivateSegmentBufferReg = Info->addPrivateSegmentBuffer(*TRI);
701*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SReg_128RegClass);
702*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(PrivateSegmentBufferReg);
703*9880d681SAndroid Build Coastguard Worker }
704*9880d681SAndroid Build Coastguard Worker
705*9880d681SAndroid Build Coastguard Worker if (Info->hasDispatchPtr()) {
706*9880d681SAndroid Build Coastguard Worker unsigned DispatchPtrReg = Info->addDispatchPtr(*TRI);
707*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(DispatchPtrReg, &AMDGPU::SReg_64RegClass);
708*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(DispatchPtrReg);
709*9880d681SAndroid Build Coastguard Worker }
710*9880d681SAndroid Build Coastguard Worker
711*9880d681SAndroid Build Coastguard Worker if (Info->hasQueuePtr()) {
712*9880d681SAndroid Build Coastguard Worker unsigned QueuePtrReg = Info->addQueuePtr(*TRI);
713*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(QueuePtrReg, &AMDGPU::SReg_64RegClass);
714*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(QueuePtrReg);
715*9880d681SAndroid Build Coastguard Worker }
716*9880d681SAndroid Build Coastguard Worker
717*9880d681SAndroid Build Coastguard Worker if (Info->hasKernargSegmentPtr()) {
718*9880d681SAndroid Build Coastguard Worker unsigned InputPtrReg = Info->addKernargSegmentPtr(*TRI);
719*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(InputPtrReg, &AMDGPU::SReg_64RegClass);
720*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(InputPtrReg);
721*9880d681SAndroid Build Coastguard Worker }
722*9880d681SAndroid Build Coastguard Worker
723*9880d681SAndroid Build Coastguard Worker if (Info->hasFlatScratchInit()) {
724*9880d681SAndroid Build Coastguard Worker unsigned FlatScratchInitReg = Info->addFlatScratchInit(*TRI);
725*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(FlatScratchInitReg, &AMDGPU::SReg_64RegClass);
726*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(FlatScratchInitReg);
727*9880d681SAndroid Build Coastguard Worker }
728*9880d681SAndroid Build Coastguard Worker
729*9880d681SAndroid Build Coastguard Worker AnalyzeFormalArguments(CCInfo, Splits);
730*9880d681SAndroid Build Coastguard Worker
731*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 16> Chains;
732*9880d681SAndroid Build Coastguard Worker
733*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = Ins.size(), ArgIdx = 0; i != e; ++i) {
734*9880d681SAndroid Build Coastguard Worker
735*9880d681SAndroid Build Coastguard Worker const ISD::InputArg &Arg = Ins[i];
736*9880d681SAndroid Build Coastguard Worker if (Skipped[i]) {
737*9880d681SAndroid Build Coastguard Worker InVals.push_back(DAG.getUNDEF(Arg.VT));
738*9880d681SAndroid Build Coastguard Worker continue;
739*9880d681SAndroid Build Coastguard Worker }
740*9880d681SAndroid Build Coastguard Worker
741*9880d681SAndroid Build Coastguard Worker CCValAssign &VA = ArgLocs[ArgIdx++];
742*9880d681SAndroid Build Coastguard Worker MVT VT = VA.getLocVT();
743*9880d681SAndroid Build Coastguard Worker
744*9880d681SAndroid Build Coastguard Worker if (VA.isMemLoc()) {
745*9880d681SAndroid Build Coastguard Worker VT = Ins[i].VT;
746*9880d681SAndroid Build Coastguard Worker EVT MemVT = Splits[i].VT;
747*9880d681SAndroid Build Coastguard Worker const unsigned Offset = Subtarget->getExplicitKernelArgOffset() +
748*9880d681SAndroid Build Coastguard Worker VA.getLocMemOffset();
749*9880d681SAndroid Build Coastguard Worker // The first 36 bytes of the input buffer contains information about
750*9880d681SAndroid Build Coastguard Worker // thread group and global sizes.
751*9880d681SAndroid Build Coastguard Worker SDValue Arg = LowerParameter(DAG, VT, MemVT, DL, Chain,
752*9880d681SAndroid Build Coastguard Worker Offset, Ins[i].Flags.isSExt());
753*9880d681SAndroid Build Coastguard Worker Chains.push_back(Arg.getValue(1));
754*9880d681SAndroid Build Coastguard Worker
755*9880d681SAndroid Build Coastguard Worker auto *ParamTy =
756*9880d681SAndroid Build Coastguard Worker dyn_cast<PointerType>(FType->getParamType(Ins[i].getOrigArgIndex()));
757*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
758*9880d681SAndroid Build Coastguard Worker ParamTy && ParamTy->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS) {
759*9880d681SAndroid Build Coastguard Worker // On SI local pointers are just offsets into LDS, so they are always
760*9880d681SAndroid Build Coastguard Worker // less than 16-bits. On CI and newer they could potentially be
761*9880d681SAndroid Build Coastguard Worker // real pointers, so we can't guarantee their size.
762*9880d681SAndroid Build Coastguard Worker Arg = DAG.getNode(ISD::AssertZext, DL, Arg.getValueType(), Arg,
763*9880d681SAndroid Build Coastguard Worker DAG.getValueType(MVT::i16));
764*9880d681SAndroid Build Coastguard Worker }
765*9880d681SAndroid Build Coastguard Worker
766*9880d681SAndroid Build Coastguard Worker InVals.push_back(Arg);
767*9880d681SAndroid Build Coastguard Worker Info->ABIArgOffset = Offset + MemVT.getStoreSize();
768*9880d681SAndroid Build Coastguard Worker continue;
769*9880d681SAndroid Build Coastguard Worker }
770*9880d681SAndroid Build Coastguard Worker assert(VA.isRegLoc() && "Parameter must be in a register!");
771*9880d681SAndroid Build Coastguard Worker
772*9880d681SAndroid Build Coastguard Worker unsigned Reg = VA.getLocReg();
773*9880d681SAndroid Build Coastguard Worker
774*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i64) {
775*9880d681SAndroid Build Coastguard Worker // For now assume it is a pointer
776*9880d681SAndroid Build Coastguard Worker Reg = TRI->getMatchingSuperReg(Reg, AMDGPU::sub0,
777*9880d681SAndroid Build Coastguard Worker &AMDGPU::SReg_64RegClass);
778*9880d681SAndroid Build Coastguard Worker Reg = MF.addLiveIn(Reg, &AMDGPU::SReg_64RegClass);
779*9880d681SAndroid Build Coastguard Worker SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
780*9880d681SAndroid Build Coastguard Worker InVals.push_back(Copy);
781*9880d681SAndroid Build Coastguard Worker continue;
782*9880d681SAndroid Build Coastguard Worker }
783*9880d681SAndroid Build Coastguard Worker
784*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
785*9880d681SAndroid Build Coastguard Worker
786*9880d681SAndroid Build Coastguard Worker Reg = MF.addLiveIn(Reg, RC);
787*9880d681SAndroid Build Coastguard Worker SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, VT);
788*9880d681SAndroid Build Coastguard Worker
789*9880d681SAndroid Build Coastguard Worker if (Arg.VT.isVector()) {
790*9880d681SAndroid Build Coastguard Worker
791*9880d681SAndroid Build Coastguard Worker // Build a vector from the registers
792*9880d681SAndroid Build Coastguard Worker Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
793*9880d681SAndroid Build Coastguard Worker unsigned NumElements = ParamType->getVectorNumElements();
794*9880d681SAndroid Build Coastguard Worker
795*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Regs;
796*9880d681SAndroid Build Coastguard Worker Regs.push_back(Val);
797*9880d681SAndroid Build Coastguard Worker for (unsigned j = 1; j != NumElements; ++j) {
798*9880d681SAndroid Build Coastguard Worker Reg = ArgLocs[ArgIdx++].getLocReg();
799*9880d681SAndroid Build Coastguard Worker Reg = MF.addLiveIn(Reg, RC);
800*9880d681SAndroid Build Coastguard Worker
801*9880d681SAndroid Build Coastguard Worker SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
802*9880d681SAndroid Build Coastguard Worker Regs.push_back(Copy);
803*9880d681SAndroid Build Coastguard Worker }
804*9880d681SAndroid Build Coastguard Worker
805*9880d681SAndroid Build Coastguard Worker // Fill up the missing vector elements
806*9880d681SAndroid Build Coastguard Worker NumElements = Arg.VT.getVectorNumElements() - NumElements;
807*9880d681SAndroid Build Coastguard Worker Regs.append(NumElements, DAG.getUNDEF(VT));
808*9880d681SAndroid Build Coastguard Worker
809*9880d681SAndroid Build Coastguard Worker InVals.push_back(DAG.getBuildVector(Arg.VT, DL, Regs));
810*9880d681SAndroid Build Coastguard Worker continue;
811*9880d681SAndroid Build Coastguard Worker }
812*9880d681SAndroid Build Coastguard Worker
813*9880d681SAndroid Build Coastguard Worker InVals.push_back(Val);
814*9880d681SAndroid Build Coastguard Worker }
815*9880d681SAndroid Build Coastguard Worker
816*9880d681SAndroid Build Coastguard Worker // TODO: Add GridWorkGroupCount user SGPRs when used. For now with HSA we read
817*9880d681SAndroid Build Coastguard Worker // these from the dispatch pointer.
818*9880d681SAndroid Build Coastguard Worker
819*9880d681SAndroid Build Coastguard Worker // Start adding system SGPRs.
820*9880d681SAndroid Build Coastguard Worker if (Info->hasWorkGroupIDX()) {
821*9880d681SAndroid Build Coastguard Worker unsigned Reg = Info->addWorkGroupIDX();
822*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(Reg, &AMDGPU::SReg_32RegClass);
823*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(Reg);
824*9880d681SAndroid Build Coastguard Worker }
825*9880d681SAndroid Build Coastguard Worker
826*9880d681SAndroid Build Coastguard Worker if (Info->hasWorkGroupIDY()) {
827*9880d681SAndroid Build Coastguard Worker unsigned Reg = Info->addWorkGroupIDY();
828*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(Reg, &AMDGPU::SReg_32RegClass);
829*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(Reg);
830*9880d681SAndroid Build Coastguard Worker }
831*9880d681SAndroid Build Coastguard Worker
832*9880d681SAndroid Build Coastguard Worker if (Info->hasWorkGroupIDZ()) {
833*9880d681SAndroid Build Coastguard Worker unsigned Reg = Info->addWorkGroupIDZ();
834*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(Reg, &AMDGPU::SReg_32RegClass);
835*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(Reg);
836*9880d681SAndroid Build Coastguard Worker }
837*9880d681SAndroid Build Coastguard Worker
838*9880d681SAndroid Build Coastguard Worker if (Info->hasWorkGroupInfo()) {
839*9880d681SAndroid Build Coastguard Worker unsigned Reg = Info->addWorkGroupInfo();
840*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(Reg, &AMDGPU::SReg_32RegClass);
841*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(Reg);
842*9880d681SAndroid Build Coastguard Worker }
843*9880d681SAndroid Build Coastguard Worker
844*9880d681SAndroid Build Coastguard Worker if (Info->hasPrivateSegmentWaveByteOffset()) {
845*9880d681SAndroid Build Coastguard Worker // Scratch wave offset passed in system SGPR.
846*9880d681SAndroid Build Coastguard Worker unsigned PrivateSegmentWaveByteOffsetReg;
847*9880d681SAndroid Build Coastguard Worker
848*9880d681SAndroid Build Coastguard Worker if (AMDGPU::isShader(CallConv)) {
849*9880d681SAndroid Build Coastguard Worker PrivateSegmentWaveByteOffsetReg = findFirstFreeSGPR(CCInfo);
850*9880d681SAndroid Build Coastguard Worker Info->setPrivateSegmentWaveByteOffset(PrivateSegmentWaveByteOffsetReg);
851*9880d681SAndroid Build Coastguard Worker } else
852*9880d681SAndroid Build Coastguard Worker PrivateSegmentWaveByteOffsetReg = Info->addPrivateSegmentWaveByteOffset();
853*9880d681SAndroid Build Coastguard Worker
854*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(PrivateSegmentWaveByteOffsetReg, &AMDGPU::SGPR_32RegClass);
855*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(PrivateSegmentWaveByteOffsetReg);
856*9880d681SAndroid Build Coastguard Worker }
857*9880d681SAndroid Build Coastguard Worker
858*9880d681SAndroid Build Coastguard Worker // Now that we've figured out where the scratch register inputs are, see if
859*9880d681SAndroid Build Coastguard Worker // should reserve the arguments and use them directly.
860*9880d681SAndroid Build Coastguard Worker bool HasStackObjects = MF.getFrameInfo()->hasStackObjects();
861*9880d681SAndroid Build Coastguard Worker // Record that we know we have non-spill stack objects so we don't need to
862*9880d681SAndroid Build Coastguard Worker // check all stack objects later.
863*9880d681SAndroid Build Coastguard Worker if (HasStackObjects)
864*9880d681SAndroid Build Coastguard Worker Info->setHasNonSpillStackObjects(true);
865*9880d681SAndroid Build Coastguard Worker
866*9880d681SAndroid Build Coastguard Worker if (ST.isAmdHsaOS()) {
867*9880d681SAndroid Build Coastguard Worker // TODO: Assume we will spill without optimizations.
868*9880d681SAndroid Build Coastguard Worker if (HasStackObjects) {
869*9880d681SAndroid Build Coastguard Worker // If we have stack objects, we unquestionably need the private buffer
870*9880d681SAndroid Build Coastguard Worker // resource. For the HSA ABI, this will be the first 4 user SGPR
871*9880d681SAndroid Build Coastguard Worker // inputs. We can reserve those and use them directly.
872*9880d681SAndroid Build Coastguard Worker
873*9880d681SAndroid Build Coastguard Worker unsigned PrivateSegmentBufferReg = TRI->getPreloadedValue(
874*9880d681SAndroid Build Coastguard Worker MF, SIRegisterInfo::PRIVATE_SEGMENT_BUFFER);
875*9880d681SAndroid Build Coastguard Worker Info->setScratchRSrcReg(PrivateSegmentBufferReg);
876*9880d681SAndroid Build Coastguard Worker
877*9880d681SAndroid Build Coastguard Worker unsigned PrivateSegmentWaveByteOffsetReg = TRI->getPreloadedValue(
878*9880d681SAndroid Build Coastguard Worker MF, SIRegisterInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
879*9880d681SAndroid Build Coastguard Worker Info->setScratchWaveOffsetReg(PrivateSegmentWaveByteOffsetReg);
880*9880d681SAndroid Build Coastguard Worker } else {
881*9880d681SAndroid Build Coastguard Worker unsigned ReservedBufferReg
882*9880d681SAndroid Build Coastguard Worker = TRI->reservedPrivateSegmentBufferReg(MF);
883*9880d681SAndroid Build Coastguard Worker unsigned ReservedOffsetReg
884*9880d681SAndroid Build Coastguard Worker = TRI->reservedPrivateSegmentWaveByteOffsetReg(MF);
885*9880d681SAndroid Build Coastguard Worker
886*9880d681SAndroid Build Coastguard Worker // We tentatively reserve the last registers (skipping the last two
887*9880d681SAndroid Build Coastguard Worker // which may contain VCC). After register allocation, we'll replace
888*9880d681SAndroid Build Coastguard Worker // these with the ones immediately after those which were really
889*9880d681SAndroid Build Coastguard Worker // allocated. In the prologue copies will be inserted from the argument
890*9880d681SAndroid Build Coastguard Worker // to these reserved registers.
891*9880d681SAndroid Build Coastguard Worker Info->setScratchRSrcReg(ReservedBufferReg);
892*9880d681SAndroid Build Coastguard Worker Info->setScratchWaveOffsetReg(ReservedOffsetReg);
893*9880d681SAndroid Build Coastguard Worker }
894*9880d681SAndroid Build Coastguard Worker } else {
895*9880d681SAndroid Build Coastguard Worker unsigned ReservedBufferReg = TRI->reservedPrivateSegmentBufferReg(MF);
896*9880d681SAndroid Build Coastguard Worker
897*9880d681SAndroid Build Coastguard Worker // Without HSA, relocations are used for the scratch pointer and the
898*9880d681SAndroid Build Coastguard Worker // buffer resource setup is always inserted in the prologue. Scratch wave
899*9880d681SAndroid Build Coastguard Worker // offset is still in an input SGPR.
900*9880d681SAndroid Build Coastguard Worker Info->setScratchRSrcReg(ReservedBufferReg);
901*9880d681SAndroid Build Coastguard Worker
902*9880d681SAndroid Build Coastguard Worker if (HasStackObjects) {
903*9880d681SAndroid Build Coastguard Worker unsigned ScratchWaveOffsetReg = TRI->getPreloadedValue(
904*9880d681SAndroid Build Coastguard Worker MF, SIRegisterInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
905*9880d681SAndroid Build Coastguard Worker Info->setScratchWaveOffsetReg(ScratchWaveOffsetReg);
906*9880d681SAndroid Build Coastguard Worker } else {
907*9880d681SAndroid Build Coastguard Worker unsigned ReservedOffsetReg
908*9880d681SAndroid Build Coastguard Worker = TRI->reservedPrivateSegmentWaveByteOffsetReg(MF);
909*9880d681SAndroid Build Coastguard Worker Info->setScratchWaveOffsetReg(ReservedOffsetReg);
910*9880d681SAndroid Build Coastguard Worker }
911*9880d681SAndroid Build Coastguard Worker }
912*9880d681SAndroid Build Coastguard Worker
913*9880d681SAndroid Build Coastguard Worker if (Info->hasWorkItemIDX()) {
914*9880d681SAndroid Build Coastguard Worker unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_X);
915*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
916*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(Reg);
917*9880d681SAndroid Build Coastguard Worker }
918*9880d681SAndroid Build Coastguard Worker
919*9880d681SAndroid Build Coastguard Worker if (Info->hasWorkItemIDY()) {
920*9880d681SAndroid Build Coastguard Worker unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Y);
921*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
922*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(Reg);
923*9880d681SAndroid Build Coastguard Worker }
924*9880d681SAndroid Build Coastguard Worker
925*9880d681SAndroid Build Coastguard Worker if (Info->hasWorkItemIDZ()) {
926*9880d681SAndroid Build Coastguard Worker unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Z);
927*9880d681SAndroid Build Coastguard Worker MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
928*9880d681SAndroid Build Coastguard Worker CCInfo.AllocateReg(Reg);
929*9880d681SAndroid Build Coastguard Worker }
930*9880d681SAndroid Build Coastguard Worker
931*9880d681SAndroid Build Coastguard Worker if (Chains.empty())
932*9880d681SAndroid Build Coastguard Worker return Chain;
933*9880d681SAndroid Build Coastguard Worker
934*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
935*9880d681SAndroid Build Coastguard Worker }
936*9880d681SAndroid Build Coastguard Worker
937*9880d681SAndroid Build Coastguard Worker SDValue
LowerReturn(SDValue Chain,CallingConv::ID CallConv,bool isVarArg,const SmallVectorImpl<ISD::OutputArg> & Outs,const SmallVectorImpl<SDValue> & OutVals,const SDLoc & DL,SelectionDAG & DAG) const938*9880d681SAndroid Build Coastguard Worker SITargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
939*9880d681SAndroid Build Coastguard Worker bool isVarArg,
940*9880d681SAndroid Build Coastguard Worker const SmallVectorImpl<ISD::OutputArg> &Outs,
941*9880d681SAndroid Build Coastguard Worker const SmallVectorImpl<SDValue> &OutVals,
942*9880d681SAndroid Build Coastguard Worker const SDLoc &DL, SelectionDAG &DAG) const {
943*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = DAG.getMachineFunction();
944*9880d681SAndroid Build Coastguard Worker SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
945*9880d681SAndroid Build Coastguard Worker
946*9880d681SAndroid Build Coastguard Worker if (!AMDGPU::isShader(CallConv))
947*9880d681SAndroid Build Coastguard Worker return AMDGPUTargetLowering::LowerReturn(Chain, CallConv, isVarArg, Outs,
948*9880d681SAndroid Build Coastguard Worker OutVals, DL, DAG);
949*9880d681SAndroid Build Coastguard Worker
950*9880d681SAndroid Build Coastguard Worker Info->setIfReturnsVoid(Outs.size() == 0);
951*9880d681SAndroid Build Coastguard Worker
952*9880d681SAndroid Build Coastguard Worker SmallVector<ISD::OutputArg, 48> Splits;
953*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 48> SplitVals;
954*9880d681SAndroid Build Coastguard Worker
955*9880d681SAndroid Build Coastguard Worker // Split vectors into their elements.
956*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
957*9880d681SAndroid Build Coastguard Worker const ISD::OutputArg &Out = Outs[i];
958*9880d681SAndroid Build Coastguard Worker
959*9880d681SAndroid Build Coastguard Worker if (Out.VT.isVector()) {
960*9880d681SAndroid Build Coastguard Worker MVT VT = Out.VT.getVectorElementType();
961*9880d681SAndroid Build Coastguard Worker ISD::OutputArg NewOut = Out;
962*9880d681SAndroid Build Coastguard Worker NewOut.Flags.setSplit();
963*9880d681SAndroid Build Coastguard Worker NewOut.VT = VT;
964*9880d681SAndroid Build Coastguard Worker
965*9880d681SAndroid Build Coastguard Worker // We want the original number of vector elements here, e.g.
966*9880d681SAndroid Build Coastguard Worker // three or five, not four or eight.
967*9880d681SAndroid Build Coastguard Worker unsigned NumElements = Out.ArgVT.getVectorNumElements();
968*9880d681SAndroid Build Coastguard Worker
969*9880d681SAndroid Build Coastguard Worker for (unsigned j = 0; j != NumElements; ++j) {
970*9880d681SAndroid Build Coastguard Worker SDValue Elem = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, OutVals[i],
971*9880d681SAndroid Build Coastguard Worker DAG.getConstant(j, DL, MVT::i32));
972*9880d681SAndroid Build Coastguard Worker SplitVals.push_back(Elem);
973*9880d681SAndroid Build Coastguard Worker Splits.push_back(NewOut);
974*9880d681SAndroid Build Coastguard Worker NewOut.PartOffset += NewOut.VT.getStoreSize();
975*9880d681SAndroid Build Coastguard Worker }
976*9880d681SAndroid Build Coastguard Worker } else {
977*9880d681SAndroid Build Coastguard Worker SplitVals.push_back(OutVals[i]);
978*9880d681SAndroid Build Coastguard Worker Splits.push_back(Out);
979*9880d681SAndroid Build Coastguard Worker }
980*9880d681SAndroid Build Coastguard Worker }
981*9880d681SAndroid Build Coastguard Worker
982*9880d681SAndroid Build Coastguard Worker // CCValAssign - represent the assignment of the return value to a location.
983*9880d681SAndroid Build Coastguard Worker SmallVector<CCValAssign, 48> RVLocs;
984*9880d681SAndroid Build Coastguard Worker
985*9880d681SAndroid Build Coastguard Worker // CCState - Info about the registers and stack slots.
986*9880d681SAndroid Build Coastguard Worker CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
987*9880d681SAndroid Build Coastguard Worker *DAG.getContext());
988*9880d681SAndroid Build Coastguard Worker
989*9880d681SAndroid Build Coastguard Worker // Analyze outgoing return values.
990*9880d681SAndroid Build Coastguard Worker AnalyzeReturn(CCInfo, Splits);
991*9880d681SAndroid Build Coastguard Worker
992*9880d681SAndroid Build Coastguard Worker SDValue Flag;
993*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 48> RetOps;
994*9880d681SAndroid Build Coastguard Worker RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
995*9880d681SAndroid Build Coastguard Worker
996*9880d681SAndroid Build Coastguard Worker // Copy the result values into the output registers.
997*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, realRVLocIdx = 0;
998*9880d681SAndroid Build Coastguard Worker i != RVLocs.size();
999*9880d681SAndroid Build Coastguard Worker ++i, ++realRVLocIdx) {
1000*9880d681SAndroid Build Coastguard Worker CCValAssign &VA = RVLocs[i];
1001*9880d681SAndroid Build Coastguard Worker assert(VA.isRegLoc() && "Can only return in registers!");
1002*9880d681SAndroid Build Coastguard Worker
1003*9880d681SAndroid Build Coastguard Worker SDValue Arg = SplitVals[realRVLocIdx];
1004*9880d681SAndroid Build Coastguard Worker
1005*9880d681SAndroid Build Coastguard Worker // Copied from other backends.
1006*9880d681SAndroid Build Coastguard Worker switch (VA.getLocInfo()) {
1007*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unknown loc info!");
1008*9880d681SAndroid Build Coastguard Worker case CCValAssign::Full:
1009*9880d681SAndroid Build Coastguard Worker break;
1010*9880d681SAndroid Build Coastguard Worker case CCValAssign::BCvt:
1011*9880d681SAndroid Build Coastguard Worker Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
1012*9880d681SAndroid Build Coastguard Worker break;
1013*9880d681SAndroid Build Coastguard Worker }
1014*9880d681SAndroid Build Coastguard Worker
1015*9880d681SAndroid Build Coastguard Worker Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Arg, Flag);
1016*9880d681SAndroid Build Coastguard Worker Flag = Chain.getValue(1);
1017*9880d681SAndroid Build Coastguard Worker RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
1018*9880d681SAndroid Build Coastguard Worker }
1019*9880d681SAndroid Build Coastguard Worker
1020*9880d681SAndroid Build Coastguard Worker // Update chain and glue.
1021*9880d681SAndroid Build Coastguard Worker RetOps[0] = Chain;
1022*9880d681SAndroid Build Coastguard Worker if (Flag.getNode())
1023*9880d681SAndroid Build Coastguard Worker RetOps.push_back(Flag);
1024*9880d681SAndroid Build Coastguard Worker
1025*9880d681SAndroid Build Coastguard Worker unsigned Opc = Info->returnsVoid() ? AMDGPUISD::ENDPGM : AMDGPUISD::RETURN;
1026*9880d681SAndroid Build Coastguard Worker return DAG.getNode(Opc, DL, MVT::Other, RetOps);
1027*9880d681SAndroid Build Coastguard Worker }
1028*9880d681SAndroid Build Coastguard Worker
getRegisterByName(const char * RegName,EVT VT,SelectionDAG & DAG) const1029*9880d681SAndroid Build Coastguard Worker unsigned SITargetLowering::getRegisterByName(const char* RegName, EVT VT,
1030*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1031*9880d681SAndroid Build Coastguard Worker unsigned Reg = StringSwitch<unsigned>(RegName)
1032*9880d681SAndroid Build Coastguard Worker .Case("m0", AMDGPU::M0)
1033*9880d681SAndroid Build Coastguard Worker .Case("exec", AMDGPU::EXEC)
1034*9880d681SAndroid Build Coastguard Worker .Case("exec_lo", AMDGPU::EXEC_LO)
1035*9880d681SAndroid Build Coastguard Worker .Case("exec_hi", AMDGPU::EXEC_HI)
1036*9880d681SAndroid Build Coastguard Worker .Case("flat_scratch", AMDGPU::FLAT_SCR)
1037*9880d681SAndroid Build Coastguard Worker .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
1038*9880d681SAndroid Build Coastguard Worker .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
1039*9880d681SAndroid Build Coastguard Worker .Default(AMDGPU::NoRegister);
1040*9880d681SAndroid Build Coastguard Worker
1041*9880d681SAndroid Build Coastguard Worker if (Reg == AMDGPU::NoRegister) {
1042*9880d681SAndroid Build Coastguard Worker report_fatal_error(Twine("invalid register name \""
1043*9880d681SAndroid Build Coastguard Worker + StringRef(RegName) + "\"."));
1044*9880d681SAndroid Build Coastguard Worker
1045*9880d681SAndroid Build Coastguard Worker }
1046*9880d681SAndroid Build Coastguard Worker
1047*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
1048*9880d681SAndroid Build Coastguard Worker Subtarget->getRegisterInfo()->regsOverlap(Reg, AMDGPU::FLAT_SCR)) {
1049*9880d681SAndroid Build Coastguard Worker report_fatal_error(Twine("invalid register \""
1050*9880d681SAndroid Build Coastguard Worker + StringRef(RegName) + "\" for subtarget."));
1051*9880d681SAndroid Build Coastguard Worker }
1052*9880d681SAndroid Build Coastguard Worker
1053*9880d681SAndroid Build Coastguard Worker switch (Reg) {
1054*9880d681SAndroid Build Coastguard Worker case AMDGPU::M0:
1055*9880d681SAndroid Build Coastguard Worker case AMDGPU::EXEC_LO:
1056*9880d681SAndroid Build Coastguard Worker case AMDGPU::EXEC_HI:
1057*9880d681SAndroid Build Coastguard Worker case AMDGPU::FLAT_SCR_LO:
1058*9880d681SAndroid Build Coastguard Worker case AMDGPU::FLAT_SCR_HI:
1059*9880d681SAndroid Build Coastguard Worker if (VT.getSizeInBits() == 32)
1060*9880d681SAndroid Build Coastguard Worker return Reg;
1061*9880d681SAndroid Build Coastguard Worker break;
1062*9880d681SAndroid Build Coastguard Worker case AMDGPU::EXEC:
1063*9880d681SAndroid Build Coastguard Worker case AMDGPU::FLAT_SCR:
1064*9880d681SAndroid Build Coastguard Worker if (VT.getSizeInBits() == 64)
1065*9880d681SAndroid Build Coastguard Worker return Reg;
1066*9880d681SAndroid Build Coastguard Worker break;
1067*9880d681SAndroid Build Coastguard Worker default:
1068*9880d681SAndroid Build Coastguard Worker llvm_unreachable("missing register type checking");
1069*9880d681SAndroid Build Coastguard Worker }
1070*9880d681SAndroid Build Coastguard Worker
1071*9880d681SAndroid Build Coastguard Worker report_fatal_error(Twine("invalid type for register \""
1072*9880d681SAndroid Build Coastguard Worker + StringRef(RegName) + "\"."));
1073*9880d681SAndroid Build Coastguard Worker }
1074*9880d681SAndroid Build Coastguard Worker
1075*9880d681SAndroid Build Coastguard Worker // If kill is not the last instruction, split the block so kill is always a
1076*9880d681SAndroid Build Coastguard Worker // proper terminator.
splitKillBlock(MachineInstr & MI,MachineBasicBlock * BB) const1077*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *SITargetLowering::splitKillBlock(MachineInstr &MI,
1078*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *BB) const {
1079*9880d681SAndroid Build Coastguard Worker const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1080*9880d681SAndroid Build Coastguard Worker
1081*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator SplitPoint(&MI);
1082*9880d681SAndroid Build Coastguard Worker ++SplitPoint;
1083*9880d681SAndroid Build Coastguard Worker
1084*9880d681SAndroid Build Coastguard Worker if (SplitPoint == BB->end()) {
1085*9880d681SAndroid Build Coastguard Worker // Don't bother with a new block.
1086*9880d681SAndroid Build Coastguard Worker MI.setDesc(TII->get(AMDGPU::SI_KILL_TERMINATOR));
1087*9880d681SAndroid Build Coastguard Worker return BB;
1088*9880d681SAndroid Build Coastguard Worker }
1089*9880d681SAndroid Build Coastguard Worker
1090*9880d681SAndroid Build Coastguard Worker MachineFunction *MF = BB->getParent();
1091*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *SplitBB
1092*9880d681SAndroid Build Coastguard Worker = MF->CreateMachineBasicBlock(BB->getBasicBlock());
1093*9880d681SAndroid Build Coastguard Worker
1094*9880d681SAndroid Build Coastguard Worker SmallSet<unsigned, 8> SplitDefRegs;
1095*9880d681SAndroid Build Coastguard Worker for (auto I = SplitPoint, E = BB->end(); I != E; ++I) {
1096*9880d681SAndroid Build Coastguard Worker for (MachineOperand &Def : I->defs())
1097*9880d681SAndroid Build Coastguard Worker SplitDefRegs.insert(Def.getReg());
1098*9880d681SAndroid Build Coastguard Worker }
1099*9880d681SAndroid Build Coastguard Worker
1100*9880d681SAndroid Build Coastguard Worker // Fix the block phi references to point to the new block for the defs in the
1101*9880d681SAndroid Build Coastguard Worker // second piece of the block.
1102*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock *Succ : BB->successors()) {
1103*9880d681SAndroid Build Coastguard Worker for (MachineInstr &MI : *Succ) {
1104*9880d681SAndroid Build Coastguard Worker if (!MI.isPHI())
1105*9880d681SAndroid Build Coastguard Worker break;
1106*9880d681SAndroid Build Coastguard Worker
1107*9880d681SAndroid Build Coastguard Worker for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
1108*9880d681SAndroid Build Coastguard Worker unsigned IncomingReg = MI.getOperand(I).getReg();
1109*9880d681SAndroid Build Coastguard Worker MachineOperand &FromBB = MI.getOperand(I + 1);
1110*9880d681SAndroid Build Coastguard Worker if (BB == FromBB.getMBB()) {
1111*9880d681SAndroid Build Coastguard Worker if (SplitDefRegs.count(IncomingReg))
1112*9880d681SAndroid Build Coastguard Worker FromBB.setMBB(SplitBB);
1113*9880d681SAndroid Build Coastguard Worker
1114*9880d681SAndroid Build Coastguard Worker break;
1115*9880d681SAndroid Build Coastguard Worker }
1116*9880d681SAndroid Build Coastguard Worker }
1117*9880d681SAndroid Build Coastguard Worker }
1118*9880d681SAndroid Build Coastguard Worker }
1119*9880d681SAndroid Build Coastguard Worker
1120*9880d681SAndroid Build Coastguard Worker MF->insert(++MachineFunction::iterator(BB), SplitBB);
1121*9880d681SAndroid Build Coastguard Worker SplitBB->splice(SplitBB->begin(), BB, SplitPoint, BB->end());
1122*9880d681SAndroid Build Coastguard Worker
1123*9880d681SAndroid Build Coastguard Worker
1124*9880d681SAndroid Build Coastguard Worker SplitBB->transferSuccessors(BB);
1125*9880d681SAndroid Build Coastguard Worker BB->addSuccessor(SplitBB);
1126*9880d681SAndroid Build Coastguard Worker
1127*9880d681SAndroid Build Coastguard Worker MI.setDesc(TII->get(AMDGPU::SI_KILL_TERMINATOR));
1128*9880d681SAndroid Build Coastguard Worker return SplitBB;
1129*9880d681SAndroid Build Coastguard Worker }
1130*9880d681SAndroid Build Coastguard Worker
EmitInstrWithCustomInserter(MachineInstr & MI,MachineBasicBlock * BB) const1131*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *SITargetLowering::EmitInstrWithCustomInserter(
1132*9880d681SAndroid Build Coastguard Worker MachineInstr &MI, MachineBasicBlock *BB) const {
1133*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
1134*9880d681SAndroid Build Coastguard Worker case AMDGPU::SI_INIT_M0: {
1135*9880d681SAndroid Build Coastguard Worker const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1136*9880d681SAndroid Build Coastguard Worker BuildMI(*BB, MI.getIterator(), MI.getDebugLoc(),
1137*9880d681SAndroid Build Coastguard Worker TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1138*9880d681SAndroid Build Coastguard Worker .addOperand(MI.getOperand(0));
1139*9880d681SAndroid Build Coastguard Worker MI.eraseFromParent();
1140*9880d681SAndroid Build Coastguard Worker break;
1141*9880d681SAndroid Build Coastguard Worker }
1142*9880d681SAndroid Build Coastguard Worker case AMDGPU::BRANCH:
1143*9880d681SAndroid Build Coastguard Worker return BB;
1144*9880d681SAndroid Build Coastguard Worker case AMDGPU::GET_GROUPSTATICSIZE: {
1145*9880d681SAndroid Build Coastguard Worker const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1146*9880d681SAndroid Build Coastguard Worker
1147*9880d681SAndroid Build Coastguard Worker MachineFunction *MF = BB->getParent();
1148*9880d681SAndroid Build Coastguard Worker SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
1149*9880d681SAndroid Build Coastguard Worker DebugLoc DL = MI.getDebugLoc();
1150*9880d681SAndroid Build Coastguard Worker BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_MOVK_I32))
1151*9880d681SAndroid Build Coastguard Worker .addOperand(MI.getOperand(0))
1152*9880d681SAndroid Build Coastguard Worker .addImm(MFI->LDSSize);
1153*9880d681SAndroid Build Coastguard Worker MI.eraseFromParent();
1154*9880d681SAndroid Build Coastguard Worker return BB;
1155*9880d681SAndroid Build Coastguard Worker }
1156*9880d681SAndroid Build Coastguard Worker case AMDGPU::SI_KILL:
1157*9880d681SAndroid Build Coastguard Worker return splitKillBlock(MI, BB);
1158*9880d681SAndroid Build Coastguard Worker default:
1159*9880d681SAndroid Build Coastguard Worker return AMDGPUTargetLowering::EmitInstrWithCustomInserter(MI, BB);
1160*9880d681SAndroid Build Coastguard Worker }
1161*9880d681SAndroid Build Coastguard Worker return BB;
1162*9880d681SAndroid Build Coastguard Worker }
1163*9880d681SAndroid Build Coastguard Worker
enableAggressiveFMAFusion(EVT VT) const1164*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::enableAggressiveFMAFusion(EVT VT) const {
1165*9880d681SAndroid Build Coastguard Worker // This currently forces unfolding various combinations of fsub into fma with
1166*9880d681SAndroid Build Coastguard Worker // free fneg'd operands. As long as we have fast FMA (controlled by
1167*9880d681SAndroid Build Coastguard Worker // isFMAFasterThanFMulAndFAdd), we should perform these.
1168*9880d681SAndroid Build Coastguard Worker
1169*9880d681SAndroid Build Coastguard Worker // When fma is quarter rate, for f64 where add / sub are at best half rate,
1170*9880d681SAndroid Build Coastguard Worker // most of these combines appear to be cycle neutral but save on instruction
1171*9880d681SAndroid Build Coastguard Worker // count / code size.
1172*9880d681SAndroid Build Coastguard Worker return true;
1173*9880d681SAndroid Build Coastguard Worker }
1174*9880d681SAndroid Build Coastguard Worker
getSetCCResultType(const DataLayout & DL,LLVMContext & Ctx,EVT VT) const1175*9880d681SAndroid Build Coastguard Worker EVT SITargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx,
1176*9880d681SAndroid Build Coastguard Worker EVT VT) const {
1177*9880d681SAndroid Build Coastguard Worker if (!VT.isVector()) {
1178*9880d681SAndroid Build Coastguard Worker return MVT::i1;
1179*9880d681SAndroid Build Coastguard Worker }
1180*9880d681SAndroid Build Coastguard Worker return EVT::getVectorVT(Ctx, MVT::i1, VT.getVectorNumElements());
1181*9880d681SAndroid Build Coastguard Worker }
1182*9880d681SAndroid Build Coastguard Worker
getScalarShiftAmountTy(const DataLayout &,EVT) const1183*9880d681SAndroid Build Coastguard Worker MVT SITargetLowering::getScalarShiftAmountTy(const DataLayout &, EVT) const {
1184*9880d681SAndroid Build Coastguard Worker return MVT::i32;
1185*9880d681SAndroid Build Coastguard Worker }
1186*9880d681SAndroid Build Coastguard Worker
1187*9880d681SAndroid Build Coastguard Worker // Answering this is somewhat tricky and depends on the specific device which
1188*9880d681SAndroid Build Coastguard Worker // have different rates for fma or all f64 operations.
1189*9880d681SAndroid Build Coastguard Worker //
1190*9880d681SAndroid Build Coastguard Worker // v_fma_f64 and v_mul_f64 always take the same number of cycles as each other
1191*9880d681SAndroid Build Coastguard Worker // regardless of which device (although the number of cycles differs between
1192*9880d681SAndroid Build Coastguard Worker // devices), so it is always profitable for f64.
1193*9880d681SAndroid Build Coastguard Worker //
1194*9880d681SAndroid Build Coastguard Worker // v_fma_f32 takes 4 or 16 cycles depending on the device, so it is profitable
1195*9880d681SAndroid Build Coastguard Worker // only on full rate devices. Normally, we should prefer selecting v_mad_f32
1196*9880d681SAndroid Build Coastguard Worker // which we can always do even without fused FP ops since it returns the same
1197*9880d681SAndroid Build Coastguard Worker // result as the separate operations and since it is always full
1198*9880d681SAndroid Build Coastguard Worker // rate. Therefore, we lie and report that it is not faster for f32. v_mad_f32
1199*9880d681SAndroid Build Coastguard Worker // however does not support denormals, so we do report fma as faster if we have
1200*9880d681SAndroid Build Coastguard Worker // a fast fma device and require denormals.
1201*9880d681SAndroid Build Coastguard Worker //
isFMAFasterThanFMulAndFAdd(EVT VT) const1202*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
1203*9880d681SAndroid Build Coastguard Worker VT = VT.getScalarType();
1204*9880d681SAndroid Build Coastguard Worker
1205*9880d681SAndroid Build Coastguard Worker if (!VT.isSimple())
1206*9880d681SAndroid Build Coastguard Worker return false;
1207*9880d681SAndroid Build Coastguard Worker
1208*9880d681SAndroid Build Coastguard Worker switch (VT.getSimpleVT().SimpleTy) {
1209*9880d681SAndroid Build Coastguard Worker case MVT::f32:
1210*9880d681SAndroid Build Coastguard Worker // This is as fast on some subtargets. However, we always have full rate f32
1211*9880d681SAndroid Build Coastguard Worker // mad available which returns the same result as the separate operations
1212*9880d681SAndroid Build Coastguard Worker // which we should prefer over fma. We can't use this if we want to support
1213*9880d681SAndroid Build Coastguard Worker // denormals, so only report this in these cases.
1214*9880d681SAndroid Build Coastguard Worker return Subtarget->hasFP32Denormals() && Subtarget->hasFastFMAF32();
1215*9880d681SAndroid Build Coastguard Worker case MVT::f64:
1216*9880d681SAndroid Build Coastguard Worker return true;
1217*9880d681SAndroid Build Coastguard Worker default:
1218*9880d681SAndroid Build Coastguard Worker break;
1219*9880d681SAndroid Build Coastguard Worker }
1220*9880d681SAndroid Build Coastguard Worker
1221*9880d681SAndroid Build Coastguard Worker return false;
1222*9880d681SAndroid Build Coastguard Worker }
1223*9880d681SAndroid Build Coastguard Worker
1224*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
1225*9880d681SAndroid Build Coastguard Worker // Custom DAG Lowering Operations
1226*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
1227*9880d681SAndroid Build Coastguard Worker
LowerOperation(SDValue Op,SelectionDAG & DAG) const1228*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
1229*9880d681SAndroid Build Coastguard Worker switch (Op.getOpcode()) {
1230*9880d681SAndroid Build Coastguard Worker default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
1231*9880d681SAndroid Build Coastguard Worker case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
1232*9880d681SAndroid Build Coastguard Worker case ISD::BRCOND: return LowerBRCOND(Op, DAG);
1233*9880d681SAndroid Build Coastguard Worker case ISD::LOAD: {
1234*9880d681SAndroid Build Coastguard Worker SDValue Result = LowerLOAD(Op, DAG);
1235*9880d681SAndroid Build Coastguard Worker assert((!Result.getNode() ||
1236*9880d681SAndroid Build Coastguard Worker Result.getNode()->getNumValues() == 2) &&
1237*9880d681SAndroid Build Coastguard Worker "Load should return a value and a chain");
1238*9880d681SAndroid Build Coastguard Worker return Result;
1239*9880d681SAndroid Build Coastguard Worker }
1240*9880d681SAndroid Build Coastguard Worker
1241*9880d681SAndroid Build Coastguard Worker case ISD::FSIN:
1242*9880d681SAndroid Build Coastguard Worker case ISD::FCOS:
1243*9880d681SAndroid Build Coastguard Worker return LowerTrig(Op, DAG);
1244*9880d681SAndroid Build Coastguard Worker case ISD::SELECT: return LowerSELECT(Op, DAG);
1245*9880d681SAndroid Build Coastguard Worker case ISD::FDIV: return LowerFDIV(Op, DAG);
1246*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_CMP_SWAP: return LowerATOMIC_CMP_SWAP(Op, DAG);
1247*9880d681SAndroid Build Coastguard Worker case ISD::STORE: return LowerSTORE(Op, DAG);
1248*9880d681SAndroid Build Coastguard Worker case ISD::GlobalAddress: {
1249*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = DAG.getMachineFunction();
1250*9880d681SAndroid Build Coastguard Worker SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1251*9880d681SAndroid Build Coastguard Worker return LowerGlobalAddress(MFI, Op, DAG);
1252*9880d681SAndroid Build Coastguard Worker }
1253*9880d681SAndroid Build Coastguard Worker case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
1254*9880d681SAndroid Build Coastguard Worker case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
1255*9880d681SAndroid Build Coastguard Worker case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
1256*9880d681SAndroid Build Coastguard Worker case ISD::ADDRSPACECAST: return lowerADDRSPACECAST(Op, DAG);
1257*9880d681SAndroid Build Coastguard Worker case ISD::TRAP: return lowerTRAP(Op, DAG);
1258*9880d681SAndroid Build Coastguard Worker }
1259*9880d681SAndroid Build Coastguard Worker return SDValue();
1260*9880d681SAndroid Build Coastguard Worker }
1261*9880d681SAndroid Build Coastguard Worker
1262*9880d681SAndroid Build Coastguard Worker /// \brief Helper function for LowerBRCOND
findUser(SDValue Value,unsigned Opcode)1263*9880d681SAndroid Build Coastguard Worker static SDNode *findUser(SDValue Value, unsigned Opcode) {
1264*9880d681SAndroid Build Coastguard Worker
1265*9880d681SAndroid Build Coastguard Worker SDNode *Parent = Value.getNode();
1266*9880d681SAndroid Build Coastguard Worker for (SDNode::use_iterator I = Parent->use_begin(), E = Parent->use_end();
1267*9880d681SAndroid Build Coastguard Worker I != E; ++I) {
1268*9880d681SAndroid Build Coastguard Worker
1269*9880d681SAndroid Build Coastguard Worker if (I.getUse().get() != Value)
1270*9880d681SAndroid Build Coastguard Worker continue;
1271*9880d681SAndroid Build Coastguard Worker
1272*9880d681SAndroid Build Coastguard Worker if (I->getOpcode() == Opcode)
1273*9880d681SAndroid Build Coastguard Worker return *I;
1274*9880d681SAndroid Build Coastguard Worker }
1275*9880d681SAndroid Build Coastguard Worker return nullptr;
1276*9880d681SAndroid Build Coastguard Worker }
1277*9880d681SAndroid Build Coastguard Worker
LowerFrameIndex(SDValue Op,SelectionDAG & DAG) const1278*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const {
1279*9880d681SAndroid Build Coastguard Worker
1280*9880d681SAndroid Build Coastguard Worker SDLoc SL(Op);
1281*9880d681SAndroid Build Coastguard Worker FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Op);
1282*9880d681SAndroid Build Coastguard Worker unsigned FrameIndex = FINode->getIndex();
1283*9880d681SAndroid Build Coastguard Worker
1284*9880d681SAndroid Build Coastguard Worker // A FrameIndex node represents a 32-bit offset into scratch memory. If the
1285*9880d681SAndroid Build Coastguard Worker // high bit of a frame index offset were to be set, this would mean that it
1286*9880d681SAndroid Build Coastguard Worker // represented an offset of ~2GB * 64 = ~128GB from the start of the scratch
1287*9880d681SAndroid Build Coastguard Worker // buffer, with 64 being the number of threads per wave.
1288*9880d681SAndroid Build Coastguard Worker //
1289*9880d681SAndroid Build Coastguard Worker // The maximum private allocation for the entire GPU is 4G, and we are
1290*9880d681SAndroid Build Coastguard Worker // concerned with the largest the index could ever be for an individual
1291*9880d681SAndroid Build Coastguard Worker // workitem. This will occur with the minmum dispatch size. If a program
1292*9880d681SAndroid Build Coastguard Worker // requires more, the dispatch size will be reduced.
1293*9880d681SAndroid Build Coastguard Worker //
1294*9880d681SAndroid Build Coastguard Worker // With this limit, we can mark the high bit of the FrameIndex node as known
1295*9880d681SAndroid Build Coastguard Worker // zero, which is important, because it means in most situations we can prove
1296*9880d681SAndroid Build Coastguard Worker // that values derived from FrameIndex nodes are non-negative. This enables us
1297*9880d681SAndroid Build Coastguard Worker // to take advantage of more addressing modes when accessing scratch buffers,
1298*9880d681SAndroid Build Coastguard Worker // since for scratch reads/writes, the register offset must always be
1299*9880d681SAndroid Build Coastguard Worker // positive.
1300*9880d681SAndroid Build Coastguard Worker
1301*9880d681SAndroid Build Coastguard Worker uint64_t MaxGPUAlloc = UINT64_C(4) * 1024 * 1024 * 1024;
1302*9880d681SAndroid Build Coastguard Worker
1303*9880d681SAndroid Build Coastguard Worker // XXX - It is unclear if partial dispatch works. Assume it works at half wave
1304*9880d681SAndroid Build Coastguard Worker // granularity. It is probably a full wave.
1305*9880d681SAndroid Build Coastguard Worker uint64_t MinGranularity = 32;
1306*9880d681SAndroid Build Coastguard Worker
1307*9880d681SAndroid Build Coastguard Worker unsigned KnownBits = Log2_64(MaxGPUAlloc / MinGranularity);
1308*9880d681SAndroid Build Coastguard Worker EVT ExtVT = EVT::getIntegerVT(*DAG.getContext(), KnownBits);
1309*9880d681SAndroid Build Coastguard Worker
1310*9880d681SAndroid Build Coastguard Worker SDValue TFI = DAG.getTargetFrameIndex(FrameIndex, MVT::i32);
1311*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::AssertZext, SL, MVT::i32, TFI,
1312*9880d681SAndroid Build Coastguard Worker DAG.getValueType(ExtVT));
1313*9880d681SAndroid Build Coastguard Worker }
1314*9880d681SAndroid Build Coastguard Worker
isCFIntrinsic(const SDNode * Intr) const1315*9880d681SAndroid Build Coastguard Worker bool SITargetLowering::isCFIntrinsic(const SDNode *Intr) const {
1316*9880d681SAndroid Build Coastguard Worker if (Intr->getOpcode() != ISD::INTRINSIC_W_CHAIN)
1317*9880d681SAndroid Build Coastguard Worker return false;
1318*9880d681SAndroid Build Coastguard Worker
1319*9880d681SAndroid Build Coastguard Worker switch (cast<ConstantSDNode>(Intr->getOperand(1))->getZExtValue()) {
1320*9880d681SAndroid Build Coastguard Worker default: return false;
1321*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::amdgcn_if:
1322*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::amdgcn_else:
1323*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::amdgcn_break:
1324*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::amdgcn_if_break:
1325*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::amdgcn_else_break:
1326*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::amdgcn_loop:
1327*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::amdgcn_end_cf:
1328*9880d681SAndroid Build Coastguard Worker return true;
1329*9880d681SAndroid Build Coastguard Worker }
1330*9880d681SAndroid Build Coastguard Worker }
1331*9880d681SAndroid Build Coastguard Worker
createDebuggerPrologueStackObjects(MachineFunction & MF) const1332*9880d681SAndroid Build Coastguard Worker void SITargetLowering::createDebuggerPrologueStackObjects(
1333*9880d681SAndroid Build Coastguard Worker MachineFunction &MF) const {
1334*9880d681SAndroid Build Coastguard Worker // Create stack objects that are used for emitting debugger prologue.
1335*9880d681SAndroid Build Coastguard Worker //
1336*9880d681SAndroid Build Coastguard Worker // Debugger prologue writes work group IDs and work item IDs to scratch memory
1337*9880d681SAndroid Build Coastguard Worker // at fixed location in the following format:
1338*9880d681SAndroid Build Coastguard Worker // offset 0: work group ID x
1339*9880d681SAndroid Build Coastguard Worker // offset 4: work group ID y
1340*9880d681SAndroid Build Coastguard Worker // offset 8: work group ID z
1341*9880d681SAndroid Build Coastguard Worker // offset 16: work item ID x
1342*9880d681SAndroid Build Coastguard Worker // offset 20: work item ID y
1343*9880d681SAndroid Build Coastguard Worker // offset 24: work item ID z
1344*9880d681SAndroid Build Coastguard Worker SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1345*9880d681SAndroid Build Coastguard Worker int ObjectIdx = 0;
1346*9880d681SAndroid Build Coastguard Worker
1347*9880d681SAndroid Build Coastguard Worker // For each dimension:
1348*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < 3; ++i) {
1349*9880d681SAndroid Build Coastguard Worker // Create fixed stack object for work group ID.
1350*9880d681SAndroid Build Coastguard Worker ObjectIdx = MF.getFrameInfo()->CreateFixedObject(4, i * 4, true);
1351*9880d681SAndroid Build Coastguard Worker Info->setDebuggerWorkGroupIDStackObjectIndex(i, ObjectIdx);
1352*9880d681SAndroid Build Coastguard Worker // Create fixed stack object for work item ID.
1353*9880d681SAndroid Build Coastguard Worker ObjectIdx = MF.getFrameInfo()->CreateFixedObject(4, i * 4 + 16, true);
1354*9880d681SAndroid Build Coastguard Worker Info->setDebuggerWorkItemIDStackObjectIndex(i, ObjectIdx);
1355*9880d681SAndroid Build Coastguard Worker }
1356*9880d681SAndroid Build Coastguard Worker }
1357*9880d681SAndroid Build Coastguard Worker
1358*9880d681SAndroid Build Coastguard Worker /// This transforms the control flow intrinsics to get the branch destination as
1359*9880d681SAndroid Build Coastguard Worker /// last parameter, also switches branch target with BR if the need arise
LowerBRCOND(SDValue BRCOND,SelectionDAG & DAG) const1360*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerBRCOND(SDValue BRCOND,
1361*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1362*9880d681SAndroid Build Coastguard Worker
1363*9880d681SAndroid Build Coastguard Worker SDLoc DL(BRCOND);
1364*9880d681SAndroid Build Coastguard Worker
1365*9880d681SAndroid Build Coastguard Worker SDNode *Intr = BRCOND.getOperand(1).getNode();
1366*9880d681SAndroid Build Coastguard Worker SDValue Target = BRCOND.getOperand(2);
1367*9880d681SAndroid Build Coastguard Worker SDNode *BR = nullptr;
1368*9880d681SAndroid Build Coastguard Worker SDNode *SetCC = nullptr;
1369*9880d681SAndroid Build Coastguard Worker
1370*9880d681SAndroid Build Coastguard Worker if (Intr->getOpcode() == ISD::SETCC) {
1371*9880d681SAndroid Build Coastguard Worker // As long as we negate the condition everything is fine
1372*9880d681SAndroid Build Coastguard Worker SetCC = Intr;
1373*9880d681SAndroid Build Coastguard Worker Intr = SetCC->getOperand(0).getNode();
1374*9880d681SAndroid Build Coastguard Worker
1375*9880d681SAndroid Build Coastguard Worker } else {
1376*9880d681SAndroid Build Coastguard Worker // Get the target from BR if we don't negate the condition
1377*9880d681SAndroid Build Coastguard Worker BR = findUser(BRCOND, ISD::BR);
1378*9880d681SAndroid Build Coastguard Worker Target = BR->getOperand(1);
1379*9880d681SAndroid Build Coastguard Worker }
1380*9880d681SAndroid Build Coastguard Worker
1381*9880d681SAndroid Build Coastguard Worker if (!isCFIntrinsic(Intr)) {
1382*9880d681SAndroid Build Coastguard Worker // This is a uniform branch so we don't need to legalize.
1383*9880d681SAndroid Build Coastguard Worker return BRCOND;
1384*9880d681SAndroid Build Coastguard Worker }
1385*9880d681SAndroid Build Coastguard Worker
1386*9880d681SAndroid Build Coastguard Worker assert(!SetCC ||
1387*9880d681SAndroid Build Coastguard Worker (SetCC->getConstantOperandVal(1) == 1 &&
1388*9880d681SAndroid Build Coastguard Worker cast<CondCodeSDNode>(SetCC->getOperand(2).getNode())->get() ==
1389*9880d681SAndroid Build Coastguard Worker ISD::SETNE));
1390*9880d681SAndroid Build Coastguard Worker
1391*9880d681SAndroid Build Coastguard Worker // Build the result and
1392*9880d681SAndroid Build Coastguard Worker ArrayRef<EVT> Res(Intr->value_begin() + 1, Intr->value_end());
1393*9880d681SAndroid Build Coastguard Worker
1394*9880d681SAndroid Build Coastguard Worker // operands of the new intrinsic call
1395*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Ops;
1396*9880d681SAndroid Build Coastguard Worker Ops.push_back(BRCOND.getOperand(0));
1397*9880d681SAndroid Build Coastguard Worker Ops.append(Intr->op_begin() + 1, Intr->op_end());
1398*9880d681SAndroid Build Coastguard Worker Ops.push_back(Target);
1399*9880d681SAndroid Build Coastguard Worker
1400*9880d681SAndroid Build Coastguard Worker // build the new intrinsic call
1401*9880d681SAndroid Build Coastguard Worker SDNode *Result = DAG.getNode(
1402*9880d681SAndroid Build Coastguard Worker Res.size() > 1 ? ISD::INTRINSIC_W_CHAIN : ISD::INTRINSIC_VOID, DL,
1403*9880d681SAndroid Build Coastguard Worker DAG.getVTList(Res), Ops).getNode();
1404*9880d681SAndroid Build Coastguard Worker
1405*9880d681SAndroid Build Coastguard Worker if (BR) {
1406*9880d681SAndroid Build Coastguard Worker // Give the branch instruction our target
1407*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {
1408*9880d681SAndroid Build Coastguard Worker BR->getOperand(0),
1409*9880d681SAndroid Build Coastguard Worker BRCOND.getOperand(2)
1410*9880d681SAndroid Build Coastguard Worker };
1411*9880d681SAndroid Build Coastguard Worker SDValue NewBR = DAG.getNode(ISD::BR, DL, BR->getVTList(), Ops);
1412*9880d681SAndroid Build Coastguard Worker DAG.ReplaceAllUsesWith(BR, NewBR.getNode());
1413*9880d681SAndroid Build Coastguard Worker BR = NewBR.getNode();
1414*9880d681SAndroid Build Coastguard Worker }
1415*9880d681SAndroid Build Coastguard Worker
1416*9880d681SAndroid Build Coastguard Worker SDValue Chain = SDValue(Result, Result->getNumValues() - 1);
1417*9880d681SAndroid Build Coastguard Worker
1418*9880d681SAndroid Build Coastguard Worker // Copy the intrinsic results to registers
1419*9880d681SAndroid Build Coastguard Worker for (unsigned i = 1, e = Intr->getNumValues() - 1; i != e; ++i) {
1420*9880d681SAndroid Build Coastguard Worker SDNode *CopyToReg = findUser(SDValue(Intr, i), ISD::CopyToReg);
1421*9880d681SAndroid Build Coastguard Worker if (!CopyToReg)
1422*9880d681SAndroid Build Coastguard Worker continue;
1423*9880d681SAndroid Build Coastguard Worker
1424*9880d681SAndroid Build Coastguard Worker Chain = DAG.getCopyToReg(
1425*9880d681SAndroid Build Coastguard Worker Chain, DL,
1426*9880d681SAndroid Build Coastguard Worker CopyToReg->getOperand(1),
1427*9880d681SAndroid Build Coastguard Worker SDValue(Result, i - 1),
1428*9880d681SAndroid Build Coastguard Worker SDValue());
1429*9880d681SAndroid Build Coastguard Worker
1430*9880d681SAndroid Build Coastguard Worker DAG.ReplaceAllUsesWith(SDValue(CopyToReg, 0), CopyToReg->getOperand(0));
1431*9880d681SAndroid Build Coastguard Worker }
1432*9880d681SAndroid Build Coastguard Worker
1433*9880d681SAndroid Build Coastguard Worker // Remove the old intrinsic from the chain
1434*9880d681SAndroid Build Coastguard Worker DAG.ReplaceAllUsesOfValueWith(
1435*9880d681SAndroid Build Coastguard Worker SDValue(Intr, Intr->getNumValues() - 1),
1436*9880d681SAndroid Build Coastguard Worker Intr->getOperand(0));
1437*9880d681SAndroid Build Coastguard Worker
1438*9880d681SAndroid Build Coastguard Worker return Chain;
1439*9880d681SAndroid Build Coastguard Worker }
1440*9880d681SAndroid Build Coastguard Worker
getSegmentAperture(unsigned AS,SelectionDAG & DAG) const1441*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::getSegmentAperture(unsigned AS,
1442*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1443*9880d681SAndroid Build Coastguard Worker SDLoc SL;
1444*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = DAG.getMachineFunction();
1445*9880d681SAndroid Build Coastguard Worker SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1446*9880d681SAndroid Build Coastguard Worker unsigned UserSGPR = Info->getQueuePtrUserSGPR();
1447*9880d681SAndroid Build Coastguard Worker assert(UserSGPR != AMDGPU::NoRegister);
1448*9880d681SAndroid Build Coastguard Worker
1449*9880d681SAndroid Build Coastguard Worker SDValue QueuePtr = CreateLiveInRegister(
1450*9880d681SAndroid Build Coastguard Worker DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
1451*9880d681SAndroid Build Coastguard Worker
1452*9880d681SAndroid Build Coastguard Worker // Offset into amd_queue_t for group_segment_aperture_base_hi /
1453*9880d681SAndroid Build Coastguard Worker // private_segment_aperture_base_hi.
1454*9880d681SAndroid Build Coastguard Worker uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
1455*9880d681SAndroid Build Coastguard Worker
1456*9880d681SAndroid Build Coastguard Worker SDValue Ptr = DAG.getNode(ISD::ADD, SL, MVT::i64, QueuePtr,
1457*9880d681SAndroid Build Coastguard Worker DAG.getConstant(StructOffset, SL, MVT::i64));
1458*9880d681SAndroid Build Coastguard Worker
1459*9880d681SAndroid Build Coastguard Worker // TODO: Use custom target PseudoSourceValue.
1460*9880d681SAndroid Build Coastguard Worker // TODO: We should use the value from the IR intrinsic call, but it might not
1461*9880d681SAndroid Build Coastguard Worker // be available and how do we get it?
1462*9880d681SAndroid Build Coastguard Worker Value *V = UndefValue::get(PointerType::get(Type::getInt8Ty(*DAG.getContext()),
1463*9880d681SAndroid Build Coastguard Worker AMDGPUAS::CONSTANT_ADDRESS));
1464*9880d681SAndroid Build Coastguard Worker
1465*9880d681SAndroid Build Coastguard Worker MachinePointerInfo PtrInfo(V, StructOffset);
1466*9880d681SAndroid Build Coastguard Worker return DAG.getLoad(MVT::i32, SL, QueuePtr.getValue(1), Ptr,
1467*9880d681SAndroid Build Coastguard Worker PtrInfo, false,
1468*9880d681SAndroid Build Coastguard Worker false, true,
1469*9880d681SAndroid Build Coastguard Worker MinAlign(64, StructOffset));
1470*9880d681SAndroid Build Coastguard Worker }
1471*9880d681SAndroid Build Coastguard Worker
lowerADDRSPACECAST(SDValue Op,SelectionDAG & DAG) const1472*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::lowerADDRSPACECAST(SDValue Op,
1473*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1474*9880d681SAndroid Build Coastguard Worker SDLoc SL(Op);
1475*9880d681SAndroid Build Coastguard Worker const AddrSpaceCastSDNode *ASC = cast<AddrSpaceCastSDNode>(Op);
1476*9880d681SAndroid Build Coastguard Worker
1477*9880d681SAndroid Build Coastguard Worker SDValue Src = ASC->getOperand(0);
1478*9880d681SAndroid Build Coastguard Worker
1479*9880d681SAndroid Build Coastguard Worker // FIXME: Really support non-0 null pointers.
1480*9880d681SAndroid Build Coastguard Worker SDValue SegmentNullPtr = DAG.getConstant(-1, SL, MVT::i32);
1481*9880d681SAndroid Build Coastguard Worker SDValue FlatNullPtr = DAG.getConstant(0, SL, MVT::i64);
1482*9880d681SAndroid Build Coastguard Worker
1483*9880d681SAndroid Build Coastguard Worker // flat -> local/private
1484*9880d681SAndroid Build Coastguard Worker if (ASC->getSrcAddressSpace() == AMDGPUAS::FLAT_ADDRESS) {
1485*9880d681SAndroid Build Coastguard Worker if (ASC->getDestAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
1486*9880d681SAndroid Build Coastguard Worker ASC->getDestAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) {
1487*9880d681SAndroid Build Coastguard Worker SDValue NonNull = DAG.getSetCC(SL, MVT::i1, Src, FlatNullPtr, ISD::SETNE);
1488*9880d681SAndroid Build Coastguard Worker SDValue Ptr = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, Src);
1489*9880d681SAndroid Build Coastguard Worker
1490*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::SELECT, SL, MVT::i32,
1491*9880d681SAndroid Build Coastguard Worker NonNull, Ptr, SegmentNullPtr);
1492*9880d681SAndroid Build Coastguard Worker }
1493*9880d681SAndroid Build Coastguard Worker }
1494*9880d681SAndroid Build Coastguard Worker
1495*9880d681SAndroid Build Coastguard Worker // local/private -> flat
1496*9880d681SAndroid Build Coastguard Worker if (ASC->getDestAddressSpace() == AMDGPUAS::FLAT_ADDRESS) {
1497*9880d681SAndroid Build Coastguard Worker if (ASC->getSrcAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
1498*9880d681SAndroid Build Coastguard Worker ASC->getSrcAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) {
1499*9880d681SAndroid Build Coastguard Worker SDValue NonNull
1500*9880d681SAndroid Build Coastguard Worker = DAG.getSetCC(SL, MVT::i1, Src, SegmentNullPtr, ISD::SETNE);
1501*9880d681SAndroid Build Coastguard Worker
1502*9880d681SAndroid Build Coastguard Worker SDValue Aperture = getSegmentAperture(ASC->getSrcAddressSpace(), DAG);
1503*9880d681SAndroid Build Coastguard Worker SDValue CvtPtr
1504*9880d681SAndroid Build Coastguard Worker = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Src, Aperture);
1505*9880d681SAndroid Build Coastguard Worker
1506*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::SELECT, SL, MVT::i64, NonNull,
1507*9880d681SAndroid Build Coastguard Worker DAG.getNode(ISD::BITCAST, SL, MVT::i64, CvtPtr),
1508*9880d681SAndroid Build Coastguard Worker FlatNullPtr);
1509*9880d681SAndroid Build Coastguard Worker }
1510*9880d681SAndroid Build Coastguard Worker }
1511*9880d681SAndroid Build Coastguard Worker
1512*9880d681SAndroid Build Coastguard Worker // global <-> flat are no-ops and never emitted.
1513*9880d681SAndroid Build Coastguard Worker
1514*9880d681SAndroid Build Coastguard Worker const MachineFunction &MF = DAG.getMachineFunction();
1515*9880d681SAndroid Build Coastguard Worker DiagnosticInfoUnsupported InvalidAddrSpaceCast(
1516*9880d681SAndroid Build Coastguard Worker *MF.getFunction(), "invalid addrspacecast", SL.getDebugLoc());
1517*9880d681SAndroid Build Coastguard Worker DAG.getContext()->diagnose(InvalidAddrSpaceCast);
1518*9880d681SAndroid Build Coastguard Worker
1519*9880d681SAndroid Build Coastguard Worker return DAG.getUNDEF(ASC->getValueType(0));
1520*9880d681SAndroid Build Coastguard Worker }
1521*9880d681SAndroid Build Coastguard Worker
shouldEmitGOTReloc(const GlobalValue * GV,const TargetMachine & TM)1522*9880d681SAndroid Build Coastguard Worker static bool shouldEmitGOTReloc(const GlobalValue *GV,
1523*9880d681SAndroid Build Coastguard Worker const TargetMachine &TM) {
1524*9880d681SAndroid Build Coastguard Worker return GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS &&
1525*9880d681SAndroid Build Coastguard Worker !TM.shouldAssumeDSOLocal(*GV->getParent(), GV);
1526*9880d681SAndroid Build Coastguard Worker }
1527*9880d681SAndroid Build Coastguard Worker
1528*9880d681SAndroid Build Coastguard Worker bool
isOffsetFoldingLegal(const GlobalAddressSDNode * GA) const1529*9880d681SAndroid Build Coastguard Worker SITargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1530*9880d681SAndroid Build Coastguard Worker // We can fold offsets for anything that doesn't require a GOT relocation.
1531*9880d681SAndroid Build Coastguard Worker return GA->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS &&
1532*9880d681SAndroid Build Coastguard Worker !shouldEmitGOTReloc(GA->getGlobal(), getTargetMachine());
1533*9880d681SAndroid Build Coastguard Worker }
1534*9880d681SAndroid Build Coastguard Worker
buildPCRelGlobalAddress(SelectionDAG & DAG,const GlobalValue * GV,SDLoc DL,unsigned Offset,EVT PtrVT,unsigned GAFlags=SIInstrInfo::MO_NONE)1535*9880d681SAndroid Build Coastguard Worker static SDValue buildPCRelGlobalAddress(SelectionDAG &DAG, const GlobalValue *GV,
1536*9880d681SAndroid Build Coastguard Worker SDLoc DL, unsigned Offset, EVT PtrVT,
1537*9880d681SAndroid Build Coastguard Worker unsigned GAFlags = SIInstrInfo::MO_NONE) {
1538*9880d681SAndroid Build Coastguard Worker // In order to support pc-relative addressing, the PC_ADD_REL_OFFSET SDNode is
1539*9880d681SAndroid Build Coastguard Worker // lowered to the following code sequence:
1540*9880d681SAndroid Build Coastguard Worker // s_getpc_b64 s[0:1]
1541*9880d681SAndroid Build Coastguard Worker // s_add_u32 s0, s0, $symbol
1542*9880d681SAndroid Build Coastguard Worker // s_addc_u32 s1, s1, 0
1543*9880d681SAndroid Build Coastguard Worker //
1544*9880d681SAndroid Build Coastguard Worker // s_getpc_b64 returns the address of the s_add_u32 instruction and then
1545*9880d681SAndroid Build Coastguard Worker // a fixup or relocation is emitted to replace $symbol with a literal
1546*9880d681SAndroid Build Coastguard Worker // constant, which is a pc-relative offset from the encoding of the $symbol
1547*9880d681SAndroid Build Coastguard Worker // operand to the global variable.
1548*9880d681SAndroid Build Coastguard Worker //
1549*9880d681SAndroid Build Coastguard Worker // What we want here is an offset from the value returned by s_getpc
1550*9880d681SAndroid Build Coastguard Worker // (which is the address of the s_add_u32 instruction) to the global
1551*9880d681SAndroid Build Coastguard Worker // variable, but since the encoding of $symbol starts 4 bytes after the start
1552*9880d681SAndroid Build Coastguard Worker // of the s_add_u32 instruction, we end up with an offset that is 4 bytes too
1553*9880d681SAndroid Build Coastguard Worker // small. This requires us to add 4 to the global variable offset in order to
1554*9880d681SAndroid Build Coastguard Worker // compute the correct address.
1555*9880d681SAndroid Build Coastguard Worker SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
1556*9880d681SAndroid Build Coastguard Worker GAFlags);
1557*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::PC_ADD_REL_OFFSET, DL, PtrVT, GA);
1558*9880d681SAndroid Build Coastguard Worker }
1559*9880d681SAndroid Build Coastguard Worker
LowerGlobalAddress(AMDGPUMachineFunction * MFI,SDValue Op,SelectionDAG & DAG) const1560*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerGlobalAddress(AMDGPUMachineFunction *MFI,
1561*9880d681SAndroid Build Coastguard Worker SDValue Op,
1562*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1563*9880d681SAndroid Build Coastguard Worker GlobalAddressSDNode *GSD = cast<GlobalAddressSDNode>(Op);
1564*9880d681SAndroid Build Coastguard Worker
1565*9880d681SAndroid Build Coastguard Worker if (GSD->getAddressSpace() != AMDGPUAS::CONSTANT_ADDRESS &&
1566*9880d681SAndroid Build Coastguard Worker GSD->getAddressSpace() != AMDGPUAS::GLOBAL_ADDRESS)
1567*9880d681SAndroid Build Coastguard Worker return AMDGPUTargetLowering::LowerGlobalAddress(MFI, Op, DAG);
1568*9880d681SAndroid Build Coastguard Worker
1569*9880d681SAndroid Build Coastguard Worker SDLoc DL(GSD);
1570*9880d681SAndroid Build Coastguard Worker const GlobalValue *GV = GSD->getGlobal();
1571*9880d681SAndroid Build Coastguard Worker EVT PtrVT = Op.getValueType();
1572*9880d681SAndroid Build Coastguard Worker
1573*9880d681SAndroid Build Coastguard Worker if (!shouldEmitGOTReloc(GV, getTargetMachine()))
1574*9880d681SAndroid Build Coastguard Worker return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT);
1575*9880d681SAndroid Build Coastguard Worker
1576*9880d681SAndroid Build Coastguard Worker SDValue GOTAddr = buildPCRelGlobalAddress(DAG, GV, DL, 0, PtrVT,
1577*9880d681SAndroid Build Coastguard Worker SIInstrInfo::MO_GOTPCREL);
1578*9880d681SAndroid Build Coastguard Worker
1579*9880d681SAndroid Build Coastguard Worker Type *Ty = PtrVT.getTypeForEVT(*DAG.getContext());
1580*9880d681SAndroid Build Coastguard Worker PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
1581*9880d681SAndroid Build Coastguard Worker const DataLayout &DataLayout = DAG.getDataLayout();
1582*9880d681SAndroid Build Coastguard Worker unsigned Align = DataLayout.getABITypeAlignment(PtrTy);
1583*9880d681SAndroid Build Coastguard Worker // FIXME: Use a PseudoSourceValue once those can be assigned an address space.
1584*9880d681SAndroid Build Coastguard Worker MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
1585*9880d681SAndroid Build Coastguard Worker
1586*9880d681SAndroid Build Coastguard Worker return DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), GOTAddr,
1587*9880d681SAndroid Build Coastguard Worker PtrInfo, false, false, true, Align);
1588*9880d681SAndroid Build Coastguard Worker }
1589*9880d681SAndroid Build Coastguard Worker
lowerTRAP(SDValue Op,SelectionDAG & DAG) const1590*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::lowerTRAP(SDValue Op,
1591*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1592*9880d681SAndroid Build Coastguard Worker const MachineFunction &MF = DAG.getMachineFunction();
1593*9880d681SAndroid Build Coastguard Worker DiagnosticInfoUnsupported NoTrap(*MF.getFunction(),
1594*9880d681SAndroid Build Coastguard Worker "trap handler not supported",
1595*9880d681SAndroid Build Coastguard Worker Op.getDebugLoc(),
1596*9880d681SAndroid Build Coastguard Worker DS_Warning);
1597*9880d681SAndroid Build Coastguard Worker DAG.getContext()->diagnose(NoTrap);
1598*9880d681SAndroid Build Coastguard Worker
1599*9880d681SAndroid Build Coastguard Worker // Emit s_endpgm.
1600*9880d681SAndroid Build Coastguard Worker
1601*9880d681SAndroid Build Coastguard Worker // FIXME: This should really be selected to s_trap, but that requires
1602*9880d681SAndroid Build Coastguard Worker // setting up the trap handler for it o do anything.
1603*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::ENDPGM, SDLoc(Op), MVT::Other,
1604*9880d681SAndroid Build Coastguard Worker Op.getOperand(0));
1605*9880d681SAndroid Build Coastguard Worker }
1606*9880d681SAndroid Build Coastguard Worker
copyToM0(SelectionDAG & DAG,SDValue Chain,const SDLoc & DL,SDValue V) const1607*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::copyToM0(SelectionDAG &DAG, SDValue Chain,
1608*9880d681SAndroid Build Coastguard Worker const SDLoc &DL, SDValue V) const {
1609*9880d681SAndroid Build Coastguard Worker // We can't use S_MOV_B32 directly, because there is no way to specify m0 as
1610*9880d681SAndroid Build Coastguard Worker // the destination register.
1611*9880d681SAndroid Build Coastguard Worker //
1612*9880d681SAndroid Build Coastguard Worker // We can't use CopyToReg, because MachineCSE won't combine COPY instructions,
1613*9880d681SAndroid Build Coastguard Worker // so we will end up with redundant moves to m0.
1614*9880d681SAndroid Build Coastguard Worker //
1615*9880d681SAndroid Build Coastguard Worker // We use a pseudo to ensure we emit s_mov_b32 with m0 as the direct result.
1616*9880d681SAndroid Build Coastguard Worker
1617*9880d681SAndroid Build Coastguard Worker // A Null SDValue creates a glue result.
1618*9880d681SAndroid Build Coastguard Worker SDNode *M0 = DAG.getMachineNode(AMDGPU::SI_INIT_M0, DL, MVT::Other, MVT::Glue,
1619*9880d681SAndroid Build Coastguard Worker V, Chain);
1620*9880d681SAndroid Build Coastguard Worker return SDValue(M0, 0);
1621*9880d681SAndroid Build Coastguard Worker }
1622*9880d681SAndroid Build Coastguard Worker
lowerImplicitZextParam(SelectionDAG & DAG,SDValue Op,MVT VT,unsigned Offset) const1623*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::lowerImplicitZextParam(SelectionDAG &DAG,
1624*9880d681SAndroid Build Coastguard Worker SDValue Op,
1625*9880d681SAndroid Build Coastguard Worker MVT VT,
1626*9880d681SAndroid Build Coastguard Worker unsigned Offset) const {
1627*9880d681SAndroid Build Coastguard Worker SDLoc SL(Op);
1628*9880d681SAndroid Build Coastguard Worker SDValue Param = LowerParameter(DAG, MVT::i32, MVT::i32, SL,
1629*9880d681SAndroid Build Coastguard Worker DAG.getEntryNode(), Offset, false);
1630*9880d681SAndroid Build Coastguard Worker // The local size values will have the hi 16-bits as zero.
1631*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::AssertZext, SL, MVT::i32, Param,
1632*9880d681SAndroid Build Coastguard Worker DAG.getValueType(VT));
1633*9880d681SAndroid Build Coastguard Worker }
1634*9880d681SAndroid Build Coastguard Worker
emitNonHSAIntrinsicError(SelectionDAG & DAG,SDLoc DL,EVT VT)1635*9880d681SAndroid Build Coastguard Worker static SDValue emitNonHSAIntrinsicError(SelectionDAG& DAG, SDLoc DL, EVT VT) {
1636*9880d681SAndroid Build Coastguard Worker DiagnosticInfoUnsupported BadIntrin(*DAG.getMachineFunction().getFunction(),
1637*9880d681SAndroid Build Coastguard Worker "non-hsa intrinsic with hsa target",
1638*9880d681SAndroid Build Coastguard Worker DL.getDebugLoc());
1639*9880d681SAndroid Build Coastguard Worker DAG.getContext()->diagnose(BadIntrin);
1640*9880d681SAndroid Build Coastguard Worker return DAG.getUNDEF(VT);
1641*9880d681SAndroid Build Coastguard Worker }
1642*9880d681SAndroid Build Coastguard Worker
emitRemovedIntrinsicError(SelectionDAG & DAG,SDLoc DL,EVT VT)1643*9880d681SAndroid Build Coastguard Worker static SDValue emitRemovedIntrinsicError(SelectionDAG& DAG, SDLoc DL, EVT VT) {
1644*9880d681SAndroid Build Coastguard Worker DiagnosticInfoUnsupported BadIntrin(*DAG.getMachineFunction().getFunction(),
1645*9880d681SAndroid Build Coastguard Worker "intrinsic not supported on subtarget",
1646*9880d681SAndroid Build Coastguard Worker DL.getDebugLoc());
1647*9880d681SAndroid Build Coastguard Worker DAG.getContext()->diagnose(BadIntrin);
1648*9880d681SAndroid Build Coastguard Worker return DAG.getUNDEF(VT);
1649*9880d681SAndroid Build Coastguard Worker }
1650*9880d681SAndroid Build Coastguard Worker
LowerINTRINSIC_WO_CHAIN(SDValue Op,SelectionDAG & DAG) const1651*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
1652*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1653*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = DAG.getMachineFunction();
1654*9880d681SAndroid Build Coastguard Worker auto MFI = MF.getInfo<SIMachineFunctionInfo>();
1655*9880d681SAndroid Build Coastguard Worker const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
1656*9880d681SAndroid Build Coastguard Worker
1657*9880d681SAndroid Build Coastguard Worker EVT VT = Op.getValueType();
1658*9880d681SAndroid Build Coastguard Worker SDLoc DL(Op);
1659*9880d681SAndroid Build Coastguard Worker unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1660*9880d681SAndroid Build Coastguard Worker
1661*9880d681SAndroid Build Coastguard Worker // TODO: Should this propagate fast-math-flags?
1662*9880d681SAndroid Build Coastguard Worker
1663*9880d681SAndroid Build Coastguard Worker switch (IntrinsicID) {
1664*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_dispatch_ptr:
1665*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_queue_ptr: {
1666*9880d681SAndroid Build Coastguard Worker if (!Subtarget->isAmdHsaOS()) {
1667*9880d681SAndroid Build Coastguard Worker DiagnosticInfoUnsupported BadIntrin(
1668*9880d681SAndroid Build Coastguard Worker *MF.getFunction(), "unsupported hsa intrinsic without hsa target",
1669*9880d681SAndroid Build Coastguard Worker DL.getDebugLoc());
1670*9880d681SAndroid Build Coastguard Worker DAG.getContext()->diagnose(BadIntrin);
1671*9880d681SAndroid Build Coastguard Worker return DAG.getUNDEF(VT);
1672*9880d681SAndroid Build Coastguard Worker }
1673*9880d681SAndroid Build Coastguard Worker
1674*9880d681SAndroid Build Coastguard Worker auto Reg = IntrinsicID == Intrinsic::amdgcn_dispatch_ptr ?
1675*9880d681SAndroid Build Coastguard Worker SIRegisterInfo::DISPATCH_PTR : SIRegisterInfo::QUEUE_PTR;
1676*9880d681SAndroid Build Coastguard Worker return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass,
1677*9880d681SAndroid Build Coastguard Worker TRI->getPreloadedValue(MF, Reg), VT);
1678*9880d681SAndroid Build Coastguard Worker }
1679*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_implicitarg_ptr: {
1680*9880d681SAndroid Build Coastguard Worker unsigned offset = getImplicitParameterOffset(MFI, FIRST_IMPLICIT);
1681*9880d681SAndroid Build Coastguard Worker return LowerParameterPtr(DAG, DL, DAG.getEntryNode(), offset);
1682*9880d681SAndroid Build Coastguard Worker }
1683*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_kernarg_segment_ptr: {
1684*9880d681SAndroid Build Coastguard Worker unsigned Reg
1685*9880d681SAndroid Build Coastguard Worker = TRI->getPreloadedValue(MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
1686*9880d681SAndroid Build Coastguard Worker return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass, Reg, VT);
1687*9880d681SAndroid Build Coastguard Worker }
1688*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_rcp:
1689*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
1690*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_rsq:
1691*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::AMDGPU_rsq: // Legacy name
1692*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
1693*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_rsq_legacy: {
1694*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
1695*9880d681SAndroid Build Coastguard Worker return emitRemovedIntrinsicError(DAG, DL, VT);
1696*9880d681SAndroid Build Coastguard Worker
1697*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
1698*9880d681SAndroid Build Coastguard Worker }
1699*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_rsq_clamp:
1700*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::AMDGPU_rsq_clamped: { // Legacy name
1701*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
1702*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::RSQ_CLAMP, DL, VT, Op.getOperand(1));
1703*9880d681SAndroid Build Coastguard Worker
1704*9880d681SAndroid Build Coastguard Worker Type *Type = VT.getTypeForEVT(*DAG.getContext());
1705*9880d681SAndroid Build Coastguard Worker APFloat Max = APFloat::getLargest(Type->getFltSemantics());
1706*9880d681SAndroid Build Coastguard Worker APFloat Min = APFloat::getLargest(Type->getFltSemantics(), true);
1707*9880d681SAndroid Build Coastguard Worker
1708*9880d681SAndroid Build Coastguard Worker SDValue Rsq = DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
1709*9880d681SAndroid Build Coastguard Worker SDValue Tmp = DAG.getNode(ISD::FMINNUM, DL, VT, Rsq,
1710*9880d681SAndroid Build Coastguard Worker DAG.getConstantFP(Max, DL, VT));
1711*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::FMAXNUM, DL, VT, Tmp,
1712*9880d681SAndroid Build Coastguard Worker DAG.getConstantFP(Min, DL, VT));
1713*9880d681SAndroid Build Coastguard Worker }
1714*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_ngroups_x:
1715*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1716*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1717*9880d681SAndroid Build Coastguard Worker
1718*9880d681SAndroid Build Coastguard Worker return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1719*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::NGROUPS_X, false);
1720*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_ngroups_y:
1721*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1722*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1723*9880d681SAndroid Build Coastguard Worker
1724*9880d681SAndroid Build Coastguard Worker return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1725*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::NGROUPS_Y, false);
1726*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_ngroups_z:
1727*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1728*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1729*9880d681SAndroid Build Coastguard Worker
1730*9880d681SAndroid Build Coastguard Worker return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1731*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::NGROUPS_Z, false);
1732*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_global_size_x:
1733*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1734*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1735*9880d681SAndroid Build Coastguard Worker
1736*9880d681SAndroid Build Coastguard Worker return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1737*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::GLOBAL_SIZE_X, false);
1738*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_global_size_y:
1739*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1740*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1741*9880d681SAndroid Build Coastguard Worker
1742*9880d681SAndroid Build Coastguard Worker return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1743*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::GLOBAL_SIZE_Y, false);
1744*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_global_size_z:
1745*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1746*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1747*9880d681SAndroid Build Coastguard Worker
1748*9880d681SAndroid Build Coastguard Worker return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1749*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::GLOBAL_SIZE_Z, false);
1750*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_local_size_x:
1751*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1752*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1753*9880d681SAndroid Build Coastguard Worker
1754*9880d681SAndroid Build Coastguard Worker return lowerImplicitZextParam(DAG, Op, MVT::i16,
1755*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::LOCAL_SIZE_X);
1756*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_local_size_y:
1757*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1758*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1759*9880d681SAndroid Build Coastguard Worker
1760*9880d681SAndroid Build Coastguard Worker return lowerImplicitZextParam(DAG, Op, MVT::i16,
1761*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::LOCAL_SIZE_Y);
1762*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_local_size_z:
1763*9880d681SAndroid Build Coastguard Worker if (Subtarget->isAmdHsaOS())
1764*9880d681SAndroid Build Coastguard Worker return emitNonHSAIntrinsicError(DAG, DL, VT);
1765*9880d681SAndroid Build Coastguard Worker
1766*9880d681SAndroid Build Coastguard Worker return lowerImplicitZextParam(DAG, Op, MVT::i16,
1767*9880d681SAndroid Build Coastguard Worker SI::KernelInputOffsets::LOCAL_SIZE_Z);
1768*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_read_workdim:
1769*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::AMDGPU_read_workdim: // Legacy name.
1770*9880d681SAndroid Build Coastguard Worker // Really only 2 bits.
1771*9880d681SAndroid Build Coastguard Worker return lowerImplicitZextParam(DAG, Op, MVT::i8,
1772*9880d681SAndroid Build Coastguard Worker getImplicitParameterOffset(MFI, GRID_DIM));
1773*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_workgroup_id_x:
1774*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_tgid_x:
1775*9880d681SAndroid Build Coastguard Worker return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
1776*9880d681SAndroid Build Coastguard Worker TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_X), VT);
1777*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_workgroup_id_y:
1778*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_tgid_y:
1779*9880d681SAndroid Build Coastguard Worker return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
1780*9880d681SAndroid Build Coastguard Worker TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_Y), VT);
1781*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_workgroup_id_z:
1782*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_tgid_z:
1783*9880d681SAndroid Build Coastguard Worker return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
1784*9880d681SAndroid Build Coastguard Worker TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_Z), VT);
1785*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_workitem_id_x:
1786*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_tidig_x:
1787*9880d681SAndroid Build Coastguard Worker return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
1788*9880d681SAndroid Build Coastguard Worker TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_X), VT);
1789*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_workitem_id_y:
1790*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_tidig_y:
1791*9880d681SAndroid Build Coastguard Worker return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
1792*9880d681SAndroid Build Coastguard Worker TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Y), VT);
1793*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_workitem_id_z:
1794*9880d681SAndroid Build Coastguard Worker case Intrinsic::r600_read_tidig_z:
1795*9880d681SAndroid Build Coastguard Worker return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
1796*9880d681SAndroid Build Coastguard Worker TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Z), VT);
1797*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::SI_load_const: {
1798*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {
1799*9880d681SAndroid Build Coastguard Worker Op.getOperand(1),
1800*9880d681SAndroid Build Coastguard Worker Op.getOperand(2)
1801*9880d681SAndroid Build Coastguard Worker };
1802*9880d681SAndroid Build Coastguard Worker
1803*9880d681SAndroid Build Coastguard Worker MachineMemOperand *MMO = MF.getMachineMemOperand(
1804*9880d681SAndroid Build Coastguard Worker MachinePointerInfo(),
1805*9880d681SAndroid Build Coastguard Worker MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant,
1806*9880d681SAndroid Build Coastguard Worker VT.getStoreSize(), 4);
1807*9880d681SAndroid Build Coastguard Worker return DAG.getMemIntrinsicNode(AMDGPUISD::LOAD_CONSTANT, DL,
1808*9880d681SAndroid Build Coastguard Worker Op->getVTList(), Ops, VT, MMO);
1809*9880d681SAndroid Build Coastguard Worker }
1810*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::SI_vs_load_input:
1811*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::LOAD_INPUT, DL, VT,
1812*9880d681SAndroid Build Coastguard Worker Op.getOperand(1),
1813*9880d681SAndroid Build Coastguard Worker Op.getOperand(2),
1814*9880d681SAndroid Build Coastguard Worker Op.getOperand(3));
1815*9880d681SAndroid Build Coastguard Worker
1816*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::SI_fs_constant: {
1817*9880d681SAndroid Build Coastguard Worker SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(3));
1818*9880d681SAndroid Build Coastguard Worker SDValue Glue = M0.getValue(1);
1819*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::INTERP_MOV, DL, MVT::f32,
1820*9880d681SAndroid Build Coastguard Worker DAG.getConstant(2, DL, MVT::i32), // P0
1821*9880d681SAndroid Build Coastguard Worker Op.getOperand(1), Op.getOperand(2), Glue);
1822*9880d681SAndroid Build Coastguard Worker }
1823*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::SI_packf16:
1824*9880d681SAndroid Build Coastguard Worker if (Op.getOperand(1).isUndef() && Op.getOperand(2).isUndef())
1825*9880d681SAndroid Build Coastguard Worker return DAG.getUNDEF(MVT::i32);
1826*9880d681SAndroid Build Coastguard Worker return Op;
1827*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::SI_fs_interp: {
1828*9880d681SAndroid Build Coastguard Worker SDValue IJ = Op.getOperand(4);
1829*9880d681SAndroid Build Coastguard Worker SDValue I = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, IJ,
1830*9880d681SAndroid Build Coastguard Worker DAG.getConstant(0, DL, MVT::i32));
1831*9880d681SAndroid Build Coastguard Worker SDValue J = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, IJ,
1832*9880d681SAndroid Build Coastguard Worker DAG.getConstant(1, DL, MVT::i32));
1833*9880d681SAndroid Build Coastguard Worker SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(3));
1834*9880d681SAndroid Build Coastguard Worker SDValue Glue = M0.getValue(1);
1835*9880d681SAndroid Build Coastguard Worker SDValue P1 = DAG.getNode(AMDGPUISD::INTERP_P1, DL,
1836*9880d681SAndroid Build Coastguard Worker DAG.getVTList(MVT::f32, MVT::Glue),
1837*9880d681SAndroid Build Coastguard Worker I, Op.getOperand(1), Op.getOperand(2), Glue);
1838*9880d681SAndroid Build Coastguard Worker Glue = SDValue(P1.getNode(), 1);
1839*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, P1, J,
1840*9880d681SAndroid Build Coastguard Worker Op.getOperand(1), Op.getOperand(2), Glue);
1841*9880d681SAndroid Build Coastguard Worker }
1842*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_interp_p1: {
1843*9880d681SAndroid Build Coastguard Worker SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
1844*9880d681SAndroid Build Coastguard Worker SDValue Glue = M0.getValue(1);
1845*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::INTERP_P1, DL, MVT::f32, Op.getOperand(1),
1846*9880d681SAndroid Build Coastguard Worker Op.getOperand(2), Op.getOperand(3), Glue);
1847*9880d681SAndroid Build Coastguard Worker }
1848*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_interp_p2: {
1849*9880d681SAndroid Build Coastguard Worker SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(5));
1850*9880d681SAndroid Build Coastguard Worker SDValue Glue = SDValue(M0.getNode(), 1);
1851*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, Op.getOperand(1),
1852*9880d681SAndroid Build Coastguard Worker Op.getOperand(2), Op.getOperand(3), Op.getOperand(4),
1853*9880d681SAndroid Build Coastguard Worker Glue);
1854*9880d681SAndroid Build Coastguard Worker }
1855*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_sin:
1856*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::SIN_HW, DL, VT, Op.getOperand(1));
1857*9880d681SAndroid Build Coastguard Worker
1858*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_cos:
1859*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::COS_HW, DL, VT, Op.getOperand(1));
1860*9880d681SAndroid Build Coastguard Worker
1861*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_log_clamp: {
1862*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
1863*9880d681SAndroid Build Coastguard Worker return SDValue();
1864*9880d681SAndroid Build Coastguard Worker
1865*9880d681SAndroid Build Coastguard Worker DiagnosticInfoUnsupported BadIntrin(
1866*9880d681SAndroid Build Coastguard Worker *MF.getFunction(), "intrinsic not supported on subtarget",
1867*9880d681SAndroid Build Coastguard Worker DL.getDebugLoc());
1868*9880d681SAndroid Build Coastguard Worker DAG.getContext()->diagnose(BadIntrin);
1869*9880d681SAndroid Build Coastguard Worker return DAG.getUNDEF(VT);
1870*9880d681SAndroid Build Coastguard Worker }
1871*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_ldexp:
1872*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::LDEXP, DL, VT,
1873*9880d681SAndroid Build Coastguard Worker Op.getOperand(1), Op.getOperand(2));
1874*9880d681SAndroid Build Coastguard Worker
1875*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_fract:
1876*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
1877*9880d681SAndroid Build Coastguard Worker
1878*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_class:
1879*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::FP_CLASS, DL, VT,
1880*9880d681SAndroid Build Coastguard Worker Op.getOperand(1), Op.getOperand(2));
1881*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_div_fmas:
1882*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
1883*9880d681SAndroid Build Coastguard Worker Op.getOperand(1), Op.getOperand(2), Op.getOperand(3),
1884*9880d681SAndroid Build Coastguard Worker Op.getOperand(4));
1885*9880d681SAndroid Build Coastguard Worker
1886*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_div_fixup:
1887*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
1888*9880d681SAndroid Build Coastguard Worker Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
1889*9880d681SAndroid Build Coastguard Worker
1890*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_trig_preop:
1891*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
1892*9880d681SAndroid Build Coastguard Worker Op.getOperand(1), Op.getOperand(2));
1893*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_div_scale: {
1894*9880d681SAndroid Build Coastguard Worker // 3rd parameter required to be a constant.
1895*9880d681SAndroid Build Coastguard Worker const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
1896*9880d681SAndroid Build Coastguard Worker if (!Param)
1897*9880d681SAndroid Build Coastguard Worker return DAG.getUNDEF(VT);
1898*9880d681SAndroid Build Coastguard Worker
1899*9880d681SAndroid Build Coastguard Worker // Translate to the operands expected by the machine instruction. The
1900*9880d681SAndroid Build Coastguard Worker // first parameter must be the same as the first instruction.
1901*9880d681SAndroid Build Coastguard Worker SDValue Numerator = Op.getOperand(1);
1902*9880d681SAndroid Build Coastguard Worker SDValue Denominator = Op.getOperand(2);
1903*9880d681SAndroid Build Coastguard Worker
1904*9880d681SAndroid Build Coastguard Worker // Note this order is opposite of the machine instruction's operations,
1905*9880d681SAndroid Build Coastguard Worker // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
1906*9880d681SAndroid Build Coastguard Worker // intrinsic has the numerator as the first operand to match a normal
1907*9880d681SAndroid Build Coastguard Worker // division operation.
1908*9880d681SAndroid Build Coastguard Worker
1909*9880d681SAndroid Build Coastguard Worker SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
1910*9880d681SAndroid Build Coastguard Worker
1911*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
1912*9880d681SAndroid Build Coastguard Worker Denominator, Numerator);
1913*9880d681SAndroid Build Coastguard Worker }
1914*9880d681SAndroid Build Coastguard Worker default:
1915*9880d681SAndroid Build Coastguard Worker return AMDGPUTargetLowering::LowerOperation(Op, DAG);
1916*9880d681SAndroid Build Coastguard Worker }
1917*9880d681SAndroid Build Coastguard Worker }
1918*9880d681SAndroid Build Coastguard Worker
LowerINTRINSIC_W_CHAIN(SDValue Op,SelectionDAG & DAG) const1919*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
1920*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1921*9880d681SAndroid Build Coastguard Worker unsigned IntrID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1922*9880d681SAndroid Build Coastguard Worker switch (IntrID) {
1923*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_atomic_inc:
1924*9880d681SAndroid Build Coastguard Worker case Intrinsic::amdgcn_atomic_dec: {
1925*9880d681SAndroid Build Coastguard Worker MemSDNode *M = cast<MemSDNode>(Op);
1926*9880d681SAndroid Build Coastguard Worker unsigned Opc = (IntrID == Intrinsic::amdgcn_atomic_inc) ?
1927*9880d681SAndroid Build Coastguard Worker AMDGPUISD::ATOMIC_INC : AMDGPUISD::ATOMIC_DEC;
1928*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {
1929*9880d681SAndroid Build Coastguard Worker M->getOperand(0), // Chain
1930*9880d681SAndroid Build Coastguard Worker M->getOperand(2), // Ptr
1931*9880d681SAndroid Build Coastguard Worker M->getOperand(3) // Value
1932*9880d681SAndroid Build Coastguard Worker };
1933*9880d681SAndroid Build Coastguard Worker
1934*9880d681SAndroid Build Coastguard Worker return DAG.getMemIntrinsicNode(Opc, SDLoc(Op), M->getVTList(), Ops,
1935*9880d681SAndroid Build Coastguard Worker M->getMemoryVT(), M->getMemOperand());
1936*9880d681SAndroid Build Coastguard Worker }
1937*9880d681SAndroid Build Coastguard Worker default:
1938*9880d681SAndroid Build Coastguard Worker return SDValue();
1939*9880d681SAndroid Build Coastguard Worker }
1940*9880d681SAndroid Build Coastguard Worker }
1941*9880d681SAndroid Build Coastguard Worker
LowerINTRINSIC_VOID(SDValue Op,SelectionDAG & DAG) const1942*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerINTRINSIC_VOID(SDValue Op,
1943*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
1944*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = DAG.getMachineFunction();
1945*9880d681SAndroid Build Coastguard Worker SDLoc DL(Op);
1946*9880d681SAndroid Build Coastguard Worker SDValue Chain = Op.getOperand(0);
1947*9880d681SAndroid Build Coastguard Worker unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1948*9880d681SAndroid Build Coastguard Worker
1949*9880d681SAndroid Build Coastguard Worker switch (IntrinsicID) {
1950*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::SI_sendmsg: {
1951*9880d681SAndroid Build Coastguard Worker Chain = copyToM0(DAG, Chain, DL, Op.getOperand(3));
1952*9880d681SAndroid Build Coastguard Worker SDValue Glue = Chain.getValue(1);
1953*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::SENDMSG, DL, MVT::Other, Chain,
1954*9880d681SAndroid Build Coastguard Worker Op.getOperand(2), Glue);
1955*9880d681SAndroid Build Coastguard Worker }
1956*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::SI_tbuffer_store: {
1957*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {
1958*9880d681SAndroid Build Coastguard Worker Chain,
1959*9880d681SAndroid Build Coastguard Worker Op.getOperand(2),
1960*9880d681SAndroid Build Coastguard Worker Op.getOperand(3),
1961*9880d681SAndroid Build Coastguard Worker Op.getOperand(4),
1962*9880d681SAndroid Build Coastguard Worker Op.getOperand(5),
1963*9880d681SAndroid Build Coastguard Worker Op.getOperand(6),
1964*9880d681SAndroid Build Coastguard Worker Op.getOperand(7),
1965*9880d681SAndroid Build Coastguard Worker Op.getOperand(8),
1966*9880d681SAndroid Build Coastguard Worker Op.getOperand(9),
1967*9880d681SAndroid Build Coastguard Worker Op.getOperand(10),
1968*9880d681SAndroid Build Coastguard Worker Op.getOperand(11),
1969*9880d681SAndroid Build Coastguard Worker Op.getOperand(12),
1970*9880d681SAndroid Build Coastguard Worker Op.getOperand(13),
1971*9880d681SAndroid Build Coastguard Worker Op.getOperand(14)
1972*9880d681SAndroid Build Coastguard Worker };
1973*9880d681SAndroid Build Coastguard Worker
1974*9880d681SAndroid Build Coastguard Worker EVT VT = Op.getOperand(3).getValueType();
1975*9880d681SAndroid Build Coastguard Worker
1976*9880d681SAndroid Build Coastguard Worker MachineMemOperand *MMO = MF.getMachineMemOperand(
1977*9880d681SAndroid Build Coastguard Worker MachinePointerInfo(),
1978*9880d681SAndroid Build Coastguard Worker MachineMemOperand::MOStore,
1979*9880d681SAndroid Build Coastguard Worker VT.getStoreSize(), 4);
1980*9880d681SAndroid Build Coastguard Worker return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_STORE_FORMAT, DL,
1981*9880d681SAndroid Build Coastguard Worker Op->getVTList(), Ops, VT, MMO);
1982*9880d681SAndroid Build Coastguard Worker }
1983*9880d681SAndroid Build Coastguard Worker case AMDGPUIntrinsic::AMDGPU_kill: {
1984*9880d681SAndroid Build Coastguard Worker if (const ConstantFPSDNode *K = dyn_cast<ConstantFPSDNode>(Op.getOperand(2))) {
1985*9880d681SAndroid Build Coastguard Worker if (!K->isNegative())
1986*9880d681SAndroid Build Coastguard Worker return Chain;
1987*9880d681SAndroid Build Coastguard Worker }
1988*9880d681SAndroid Build Coastguard Worker
1989*9880d681SAndroid Build Coastguard Worker return Op;
1990*9880d681SAndroid Build Coastguard Worker }
1991*9880d681SAndroid Build Coastguard Worker default:
1992*9880d681SAndroid Build Coastguard Worker return SDValue();
1993*9880d681SAndroid Build Coastguard Worker }
1994*9880d681SAndroid Build Coastguard Worker }
1995*9880d681SAndroid Build Coastguard Worker
LowerLOAD(SDValue Op,SelectionDAG & DAG) const1996*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1997*9880d681SAndroid Build Coastguard Worker SDLoc DL(Op);
1998*9880d681SAndroid Build Coastguard Worker LoadSDNode *Load = cast<LoadSDNode>(Op);
1999*9880d681SAndroid Build Coastguard Worker ISD::LoadExtType ExtType = Load->getExtensionType();
2000*9880d681SAndroid Build Coastguard Worker EVT MemVT = Load->getMemoryVT();
2001*9880d681SAndroid Build Coastguard Worker
2002*9880d681SAndroid Build Coastguard Worker if (ExtType == ISD::NON_EXTLOAD && MemVT.getSizeInBits() < 32) {
2003*9880d681SAndroid Build Coastguard Worker assert(MemVT == MVT::i1 && "Only i1 non-extloads expected");
2004*9880d681SAndroid Build Coastguard Worker // FIXME: Copied from PPC
2005*9880d681SAndroid Build Coastguard Worker // First, load into 32 bits, then truncate to 1 bit.
2006*9880d681SAndroid Build Coastguard Worker
2007*9880d681SAndroid Build Coastguard Worker SDValue Chain = Load->getChain();
2008*9880d681SAndroid Build Coastguard Worker SDValue BasePtr = Load->getBasePtr();
2009*9880d681SAndroid Build Coastguard Worker MachineMemOperand *MMO = Load->getMemOperand();
2010*9880d681SAndroid Build Coastguard Worker
2011*9880d681SAndroid Build Coastguard Worker SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
2012*9880d681SAndroid Build Coastguard Worker BasePtr, MVT::i8, MMO);
2013*9880d681SAndroid Build Coastguard Worker
2014*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {
2015*9880d681SAndroid Build Coastguard Worker DAG.getNode(ISD::TRUNCATE, DL, MemVT, NewLD),
2016*9880d681SAndroid Build Coastguard Worker NewLD.getValue(1)
2017*9880d681SAndroid Build Coastguard Worker };
2018*9880d681SAndroid Build Coastguard Worker
2019*9880d681SAndroid Build Coastguard Worker return DAG.getMergeValues(Ops, DL);
2020*9880d681SAndroid Build Coastguard Worker }
2021*9880d681SAndroid Build Coastguard Worker
2022*9880d681SAndroid Build Coastguard Worker if (!MemVT.isVector())
2023*9880d681SAndroid Build Coastguard Worker return SDValue();
2024*9880d681SAndroid Build Coastguard Worker
2025*9880d681SAndroid Build Coastguard Worker assert(Op.getValueType().getVectorElementType() == MVT::i32 &&
2026*9880d681SAndroid Build Coastguard Worker "Custom lowering for non-i32 vectors hasn't been implemented.");
2027*9880d681SAndroid Build Coastguard Worker
2028*9880d681SAndroid Build Coastguard Worker unsigned AS = Load->getAddressSpace();
2029*9880d681SAndroid Build Coastguard Worker if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), MemVT,
2030*9880d681SAndroid Build Coastguard Worker AS, Load->getAlignment())) {
2031*9880d681SAndroid Build Coastguard Worker SDValue Ops[2];
2032*9880d681SAndroid Build Coastguard Worker std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(Load, DAG);
2033*9880d681SAndroid Build Coastguard Worker return DAG.getMergeValues(Ops, DL);
2034*9880d681SAndroid Build Coastguard Worker }
2035*9880d681SAndroid Build Coastguard Worker
2036*9880d681SAndroid Build Coastguard Worker unsigned NumElements = MemVT.getVectorNumElements();
2037*9880d681SAndroid Build Coastguard Worker switch (AS) {
2038*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::CONSTANT_ADDRESS:
2039*9880d681SAndroid Build Coastguard Worker if (isMemOpUniform(Load))
2040*9880d681SAndroid Build Coastguard Worker return SDValue();
2041*9880d681SAndroid Build Coastguard Worker // Non-uniform loads will be selected to MUBUF instructions, so they
2042*9880d681SAndroid Build Coastguard Worker // have the same legalization requires ments as global and private
2043*9880d681SAndroid Build Coastguard Worker // loads.
2044*9880d681SAndroid Build Coastguard Worker //
2045*9880d681SAndroid Build Coastguard Worker // Fall-through
2046*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::GLOBAL_ADDRESS:
2047*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::FLAT_ADDRESS:
2048*9880d681SAndroid Build Coastguard Worker if (NumElements > 4)
2049*9880d681SAndroid Build Coastguard Worker return SplitVectorLoad(Op, DAG);
2050*9880d681SAndroid Build Coastguard Worker // v4 loads are supported for private and global memory.
2051*9880d681SAndroid Build Coastguard Worker return SDValue();
2052*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::PRIVATE_ADDRESS: {
2053*9880d681SAndroid Build Coastguard Worker // Depending on the setting of the private_element_size field in the
2054*9880d681SAndroid Build Coastguard Worker // resource descriptor, we can only make private accesses up to a certain
2055*9880d681SAndroid Build Coastguard Worker // size.
2056*9880d681SAndroid Build Coastguard Worker switch (Subtarget->getMaxPrivateElementSize()) {
2057*9880d681SAndroid Build Coastguard Worker case 4:
2058*9880d681SAndroid Build Coastguard Worker return scalarizeVectorLoad(Load, DAG);
2059*9880d681SAndroid Build Coastguard Worker case 8:
2060*9880d681SAndroid Build Coastguard Worker if (NumElements > 2)
2061*9880d681SAndroid Build Coastguard Worker return SplitVectorLoad(Op, DAG);
2062*9880d681SAndroid Build Coastguard Worker return SDValue();
2063*9880d681SAndroid Build Coastguard Worker case 16:
2064*9880d681SAndroid Build Coastguard Worker // Same as global/flat
2065*9880d681SAndroid Build Coastguard Worker if (NumElements > 4)
2066*9880d681SAndroid Build Coastguard Worker return SplitVectorLoad(Op, DAG);
2067*9880d681SAndroid Build Coastguard Worker return SDValue();
2068*9880d681SAndroid Build Coastguard Worker default:
2069*9880d681SAndroid Build Coastguard Worker llvm_unreachable("unsupported private_element_size");
2070*9880d681SAndroid Build Coastguard Worker }
2071*9880d681SAndroid Build Coastguard Worker }
2072*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::LOCAL_ADDRESS: {
2073*9880d681SAndroid Build Coastguard Worker if (NumElements > 2)
2074*9880d681SAndroid Build Coastguard Worker return SplitVectorLoad(Op, DAG);
2075*9880d681SAndroid Build Coastguard Worker
2076*9880d681SAndroid Build Coastguard Worker if (NumElements == 2)
2077*9880d681SAndroid Build Coastguard Worker return SDValue();
2078*9880d681SAndroid Build Coastguard Worker
2079*9880d681SAndroid Build Coastguard Worker // If properly aligned, if we split we might be able to use ds_read_b64.
2080*9880d681SAndroid Build Coastguard Worker return SplitVectorLoad(Op, DAG);
2081*9880d681SAndroid Build Coastguard Worker }
2082*9880d681SAndroid Build Coastguard Worker default:
2083*9880d681SAndroid Build Coastguard Worker return SDValue();
2084*9880d681SAndroid Build Coastguard Worker }
2085*9880d681SAndroid Build Coastguard Worker }
2086*9880d681SAndroid Build Coastguard Worker
LowerSELECT(SDValue Op,SelectionDAG & DAG) const2087*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2088*9880d681SAndroid Build Coastguard Worker if (Op.getValueType() != MVT::i64)
2089*9880d681SAndroid Build Coastguard Worker return SDValue();
2090*9880d681SAndroid Build Coastguard Worker
2091*9880d681SAndroid Build Coastguard Worker SDLoc DL(Op);
2092*9880d681SAndroid Build Coastguard Worker SDValue Cond = Op.getOperand(0);
2093*9880d681SAndroid Build Coastguard Worker
2094*9880d681SAndroid Build Coastguard Worker SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
2095*9880d681SAndroid Build Coastguard Worker SDValue One = DAG.getConstant(1, DL, MVT::i32);
2096*9880d681SAndroid Build Coastguard Worker
2097*9880d681SAndroid Build Coastguard Worker SDValue LHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(1));
2098*9880d681SAndroid Build Coastguard Worker SDValue RHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(2));
2099*9880d681SAndroid Build Coastguard Worker
2100*9880d681SAndroid Build Coastguard Worker SDValue Lo0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, Zero);
2101*9880d681SAndroid Build Coastguard Worker SDValue Lo1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, Zero);
2102*9880d681SAndroid Build Coastguard Worker
2103*9880d681SAndroid Build Coastguard Worker SDValue Lo = DAG.getSelect(DL, MVT::i32, Cond, Lo0, Lo1);
2104*9880d681SAndroid Build Coastguard Worker
2105*9880d681SAndroid Build Coastguard Worker SDValue Hi0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, One);
2106*9880d681SAndroid Build Coastguard Worker SDValue Hi1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, One);
2107*9880d681SAndroid Build Coastguard Worker
2108*9880d681SAndroid Build Coastguard Worker SDValue Hi = DAG.getSelect(DL, MVT::i32, Cond, Hi0, Hi1);
2109*9880d681SAndroid Build Coastguard Worker
2110*9880d681SAndroid Build Coastguard Worker SDValue Res = DAG.getBuildVector(MVT::v2i32, DL, {Lo, Hi});
2111*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::BITCAST, DL, MVT::i64, Res);
2112*9880d681SAndroid Build Coastguard Worker }
2113*9880d681SAndroid Build Coastguard Worker
2114*9880d681SAndroid Build Coastguard Worker // Catch division cases where we can use shortcuts with rcp and rsq
2115*9880d681SAndroid Build Coastguard Worker // instructions.
LowerFastFDIV(SDValue Op,SelectionDAG & DAG) const2116*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerFastFDIV(SDValue Op, SelectionDAG &DAG) const {
2117*9880d681SAndroid Build Coastguard Worker SDLoc SL(Op);
2118*9880d681SAndroid Build Coastguard Worker SDValue LHS = Op.getOperand(0);
2119*9880d681SAndroid Build Coastguard Worker SDValue RHS = Op.getOperand(1);
2120*9880d681SAndroid Build Coastguard Worker EVT VT = Op.getValueType();
2121*9880d681SAndroid Build Coastguard Worker bool Unsafe = DAG.getTarget().Options.UnsafeFPMath;
2122*9880d681SAndroid Build Coastguard Worker
2123*9880d681SAndroid Build Coastguard Worker if (const ConstantFPSDNode *CLHS = dyn_cast<ConstantFPSDNode>(LHS)) {
2124*9880d681SAndroid Build Coastguard Worker if ((Unsafe || (VT == MVT::f32 && !Subtarget->hasFP32Denormals())) &&
2125*9880d681SAndroid Build Coastguard Worker CLHS->isExactlyValue(1.0)) {
2126*9880d681SAndroid Build Coastguard Worker // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to
2127*9880d681SAndroid Build Coastguard Worker // the CI documentation has a worst case error of 1 ulp.
2128*9880d681SAndroid Build Coastguard Worker // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to
2129*9880d681SAndroid Build Coastguard Worker // use it as long as we aren't trying to use denormals.
2130*9880d681SAndroid Build Coastguard Worker
2131*9880d681SAndroid Build Coastguard Worker // 1.0 / sqrt(x) -> rsq(x)
2132*9880d681SAndroid Build Coastguard Worker //
2133*9880d681SAndroid Build Coastguard Worker // XXX - Is UnsafeFPMath sufficient to do this for f64? The maximum ULP
2134*9880d681SAndroid Build Coastguard Worker // error seems really high at 2^29 ULP.
2135*9880d681SAndroid Build Coastguard Worker if (RHS.getOpcode() == ISD::FSQRT)
2136*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::RSQ, SL, VT, RHS.getOperand(0));
2137*9880d681SAndroid Build Coastguard Worker
2138*9880d681SAndroid Build Coastguard Worker // 1.0 / x -> rcp(x)
2139*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
2140*9880d681SAndroid Build Coastguard Worker }
2141*9880d681SAndroid Build Coastguard Worker }
2142*9880d681SAndroid Build Coastguard Worker
2143*9880d681SAndroid Build Coastguard Worker const SDNodeFlags *Flags = Op->getFlags();
2144*9880d681SAndroid Build Coastguard Worker
2145*9880d681SAndroid Build Coastguard Worker if (Unsafe || Flags->hasAllowReciprocal()) {
2146*9880d681SAndroid Build Coastguard Worker // Turn into multiply by the reciprocal.
2147*9880d681SAndroid Build Coastguard Worker // x / y -> x * (1.0 / y)
2148*9880d681SAndroid Build Coastguard Worker SDNodeFlags Flags;
2149*9880d681SAndroid Build Coastguard Worker Flags.setUnsafeAlgebra(true);
2150*9880d681SAndroid Build Coastguard Worker SDValue Recip = DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
2151*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::FMUL, SL, VT, LHS, Recip, &Flags);
2152*9880d681SAndroid Build Coastguard Worker }
2153*9880d681SAndroid Build Coastguard Worker
2154*9880d681SAndroid Build Coastguard Worker return SDValue();
2155*9880d681SAndroid Build Coastguard Worker }
2156*9880d681SAndroid Build Coastguard Worker
LowerFDIV32(SDValue Op,SelectionDAG & DAG) const2157*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerFDIV32(SDValue Op, SelectionDAG &DAG) const {
2158*9880d681SAndroid Build Coastguard Worker if (SDValue FastLowered = LowerFastFDIV(Op, DAG))
2159*9880d681SAndroid Build Coastguard Worker return FastLowered;
2160*9880d681SAndroid Build Coastguard Worker
2161*9880d681SAndroid Build Coastguard Worker SDLoc SL(Op);
2162*9880d681SAndroid Build Coastguard Worker SDValue LHS = Op.getOperand(0);
2163*9880d681SAndroid Build Coastguard Worker SDValue RHS = Op.getOperand(1);
2164*9880d681SAndroid Build Coastguard Worker
2165*9880d681SAndroid Build Coastguard Worker // faster 2.5 ulp fdiv when using -amdgpu-fast-fdiv flag
2166*9880d681SAndroid Build Coastguard Worker if (EnableAMDGPUFastFDIV) {
2167*9880d681SAndroid Build Coastguard Worker // This does not support denormals.
2168*9880d681SAndroid Build Coastguard Worker SDValue r1 = DAG.getNode(ISD::FABS, SL, MVT::f32, RHS);
2169*9880d681SAndroid Build Coastguard Worker
2170*9880d681SAndroid Build Coastguard Worker const APFloat K0Val(BitsToFloat(0x6f800000));
2171*9880d681SAndroid Build Coastguard Worker const SDValue K0 = DAG.getConstantFP(K0Val, SL, MVT::f32);
2172*9880d681SAndroid Build Coastguard Worker
2173*9880d681SAndroid Build Coastguard Worker const APFloat K1Val(BitsToFloat(0x2f800000));
2174*9880d681SAndroid Build Coastguard Worker const SDValue K1 = DAG.getConstantFP(K1Val, SL, MVT::f32);
2175*9880d681SAndroid Build Coastguard Worker
2176*9880d681SAndroid Build Coastguard Worker const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
2177*9880d681SAndroid Build Coastguard Worker
2178*9880d681SAndroid Build Coastguard Worker EVT SetCCVT =
2179*9880d681SAndroid Build Coastguard Worker getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
2180*9880d681SAndroid Build Coastguard Worker
2181*9880d681SAndroid Build Coastguard Worker SDValue r2 = DAG.getSetCC(SL, SetCCVT, r1, K0, ISD::SETOGT);
2182*9880d681SAndroid Build Coastguard Worker
2183*9880d681SAndroid Build Coastguard Worker SDValue r3 = DAG.getNode(ISD::SELECT, SL, MVT::f32, r2, K1, One);
2184*9880d681SAndroid Build Coastguard Worker
2185*9880d681SAndroid Build Coastguard Worker // TODO: Should this propagate fast-math-flags?
2186*9880d681SAndroid Build Coastguard Worker
2187*9880d681SAndroid Build Coastguard Worker r1 = DAG.getNode(ISD::FMUL, SL, MVT::f32, RHS, r3);
2188*9880d681SAndroid Build Coastguard Worker
2189*9880d681SAndroid Build Coastguard Worker // rcp does not support denormals.
2190*9880d681SAndroid Build Coastguard Worker SDValue r0 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, r1);
2191*9880d681SAndroid Build Coastguard Worker
2192*9880d681SAndroid Build Coastguard Worker SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f32, LHS, r0);
2193*9880d681SAndroid Build Coastguard Worker
2194*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::FMUL, SL, MVT::f32, r3, Mul);
2195*9880d681SAndroid Build Coastguard Worker }
2196*9880d681SAndroid Build Coastguard Worker
2197*9880d681SAndroid Build Coastguard Worker // Generates more precise fpdiv32.
2198*9880d681SAndroid Build Coastguard Worker const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
2199*9880d681SAndroid Build Coastguard Worker
2200*9880d681SAndroid Build Coastguard Worker SDVTList ScaleVT = DAG.getVTList(MVT::f32, MVT::i1);
2201*9880d681SAndroid Build Coastguard Worker
2202*9880d681SAndroid Build Coastguard Worker SDValue DenominatorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, RHS, RHS, LHS);
2203*9880d681SAndroid Build Coastguard Worker SDValue NumeratorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, LHS, RHS, LHS);
2204*9880d681SAndroid Build Coastguard Worker
2205*9880d681SAndroid Build Coastguard Worker // Denominator is scaled to not be denormal, so using rcp is ok.
2206*9880d681SAndroid Build Coastguard Worker SDValue ApproxRcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, DenominatorScaled);
2207*9880d681SAndroid Build Coastguard Worker
2208*9880d681SAndroid Build Coastguard Worker SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f32, DenominatorScaled);
2209*9880d681SAndroid Build Coastguard Worker
2210*9880d681SAndroid Build Coastguard Worker SDValue Fma0 = DAG.getNode(ISD::FMA, SL, MVT::f32, NegDivScale0, ApproxRcp, One);
2211*9880d681SAndroid Build Coastguard Worker SDValue Fma1 = DAG.getNode(ISD::FMA, SL, MVT::f32, Fma0, ApproxRcp, ApproxRcp);
2212*9880d681SAndroid Build Coastguard Worker
2213*9880d681SAndroid Build Coastguard Worker SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f32, NumeratorScaled, Fma1);
2214*9880d681SAndroid Build Coastguard Worker
2215*9880d681SAndroid Build Coastguard Worker SDValue Fma2 = DAG.getNode(ISD::FMA, SL, MVT::f32, NegDivScale0, Mul, NumeratorScaled);
2216*9880d681SAndroid Build Coastguard Worker SDValue Fma3 = DAG.getNode(ISD::FMA, SL, MVT::f32, Fma2, Fma1, Mul);
2217*9880d681SAndroid Build Coastguard Worker SDValue Fma4 = DAG.getNode(ISD::FMA, SL, MVT::f32, NegDivScale0, Fma3, NumeratorScaled);
2218*9880d681SAndroid Build Coastguard Worker
2219*9880d681SAndroid Build Coastguard Worker SDValue Scale = NumeratorScaled.getValue(1);
2220*9880d681SAndroid Build Coastguard Worker SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f32, Fma4, Fma1, Fma3, Scale);
2221*9880d681SAndroid Build Coastguard Worker
2222*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f32, Fmas, RHS, LHS);
2223*9880d681SAndroid Build Coastguard Worker }
2224*9880d681SAndroid Build Coastguard Worker
LowerFDIV64(SDValue Op,SelectionDAG & DAG) const2225*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerFDIV64(SDValue Op, SelectionDAG &DAG) const {
2226*9880d681SAndroid Build Coastguard Worker if (DAG.getTarget().Options.UnsafeFPMath)
2227*9880d681SAndroid Build Coastguard Worker return LowerFastFDIV(Op, DAG);
2228*9880d681SAndroid Build Coastguard Worker
2229*9880d681SAndroid Build Coastguard Worker SDLoc SL(Op);
2230*9880d681SAndroid Build Coastguard Worker SDValue X = Op.getOperand(0);
2231*9880d681SAndroid Build Coastguard Worker SDValue Y = Op.getOperand(1);
2232*9880d681SAndroid Build Coastguard Worker
2233*9880d681SAndroid Build Coastguard Worker const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
2234*9880d681SAndroid Build Coastguard Worker
2235*9880d681SAndroid Build Coastguard Worker SDVTList ScaleVT = DAG.getVTList(MVT::f64, MVT::i1);
2236*9880d681SAndroid Build Coastguard Worker
2237*9880d681SAndroid Build Coastguard Worker SDValue DivScale0 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, Y, Y, X);
2238*9880d681SAndroid Build Coastguard Worker
2239*9880d681SAndroid Build Coastguard Worker SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f64, DivScale0);
2240*9880d681SAndroid Build Coastguard Worker
2241*9880d681SAndroid Build Coastguard Worker SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f64, DivScale0);
2242*9880d681SAndroid Build Coastguard Worker
2243*9880d681SAndroid Build Coastguard Worker SDValue Fma0 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Rcp, One);
2244*9880d681SAndroid Build Coastguard Worker
2245*9880d681SAndroid Build Coastguard Worker SDValue Fma1 = DAG.getNode(ISD::FMA, SL, MVT::f64, Rcp, Fma0, Rcp);
2246*9880d681SAndroid Build Coastguard Worker
2247*9880d681SAndroid Build Coastguard Worker SDValue Fma2 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Fma1, One);
2248*9880d681SAndroid Build Coastguard Worker
2249*9880d681SAndroid Build Coastguard Worker SDValue DivScale1 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, X, Y, X);
2250*9880d681SAndroid Build Coastguard Worker
2251*9880d681SAndroid Build Coastguard Worker SDValue Fma3 = DAG.getNode(ISD::FMA, SL, MVT::f64, Fma1, Fma2, Fma1);
2252*9880d681SAndroid Build Coastguard Worker SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, DivScale1, Fma3);
2253*9880d681SAndroid Build Coastguard Worker
2254*9880d681SAndroid Build Coastguard Worker SDValue Fma4 = DAG.getNode(ISD::FMA, SL, MVT::f64,
2255*9880d681SAndroid Build Coastguard Worker NegDivScale0, Mul, DivScale1);
2256*9880d681SAndroid Build Coastguard Worker
2257*9880d681SAndroid Build Coastguard Worker SDValue Scale;
2258*9880d681SAndroid Build Coastguard Worker
2259*9880d681SAndroid Build Coastguard Worker if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
2260*9880d681SAndroid Build Coastguard Worker // Workaround a hardware bug on SI where the condition output from div_scale
2261*9880d681SAndroid Build Coastguard Worker // is not usable.
2262*9880d681SAndroid Build Coastguard Worker
2263*9880d681SAndroid Build Coastguard Worker const SDValue Hi = DAG.getConstant(1, SL, MVT::i32);
2264*9880d681SAndroid Build Coastguard Worker
2265*9880d681SAndroid Build Coastguard Worker // Figure out if the scale to use for div_fmas.
2266*9880d681SAndroid Build Coastguard Worker SDValue NumBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
2267*9880d681SAndroid Build Coastguard Worker SDValue DenBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Y);
2268*9880d681SAndroid Build Coastguard Worker SDValue Scale0BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale0);
2269*9880d681SAndroid Build Coastguard Worker SDValue Scale1BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale1);
2270*9880d681SAndroid Build Coastguard Worker
2271*9880d681SAndroid Build Coastguard Worker SDValue NumHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, NumBC, Hi);
2272*9880d681SAndroid Build Coastguard Worker SDValue DenHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, DenBC, Hi);
2273*9880d681SAndroid Build Coastguard Worker
2274*9880d681SAndroid Build Coastguard Worker SDValue Scale0Hi
2275*9880d681SAndroid Build Coastguard Worker = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale0BC, Hi);
2276*9880d681SAndroid Build Coastguard Worker SDValue Scale1Hi
2277*9880d681SAndroid Build Coastguard Worker = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale1BC, Hi);
2278*9880d681SAndroid Build Coastguard Worker
2279*9880d681SAndroid Build Coastguard Worker SDValue CmpDen = DAG.getSetCC(SL, MVT::i1, DenHi, Scale0Hi, ISD::SETEQ);
2280*9880d681SAndroid Build Coastguard Worker SDValue CmpNum = DAG.getSetCC(SL, MVT::i1, NumHi, Scale1Hi, ISD::SETEQ);
2281*9880d681SAndroid Build Coastguard Worker Scale = DAG.getNode(ISD::XOR, SL, MVT::i1, CmpNum, CmpDen);
2282*9880d681SAndroid Build Coastguard Worker } else {
2283*9880d681SAndroid Build Coastguard Worker Scale = DivScale1.getValue(1);
2284*9880d681SAndroid Build Coastguard Worker }
2285*9880d681SAndroid Build Coastguard Worker
2286*9880d681SAndroid Build Coastguard Worker SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f64,
2287*9880d681SAndroid Build Coastguard Worker Fma4, Fma3, Mul, Scale);
2288*9880d681SAndroid Build Coastguard Worker
2289*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f64, Fmas, Y, X);
2290*9880d681SAndroid Build Coastguard Worker }
2291*9880d681SAndroid Build Coastguard Worker
LowerFDIV(SDValue Op,SelectionDAG & DAG) const2292*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerFDIV(SDValue Op, SelectionDAG &DAG) const {
2293*9880d681SAndroid Build Coastguard Worker EVT VT = Op.getValueType();
2294*9880d681SAndroid Build Coastguard Worker
2295*9880d681SAndroid Build Coastguard Worker if (VT == MVT::f32)
2296*9880d681SAndroid Build Coastguard Worker return LowerFDIV32(Op, DAG);
2297*9880d681SAndroid Build Coastguard Worker
2298*9880d681SAndroid Build Coastguard Worker if (VT == MVT::f64)
2299*9880d681SAndroid Build Coastguard Worker return LowerFDIV64(Op, DAG);
2300*9880d681SAndroid Build Coastguard Worker
2301*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unexpected type for fdiv");
2302*9880d681SAndroid Build Coastguard Worker }
2303*9880d681SAndroid Build Coastguard Worker
LowerSTORE(SDValue Op,SelectionDAG & DAG) const2304*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2305*9880d681SAndroid Build Coastguard Worker SDLoc DL(Op);
2306*9880d681SAndroid Build Coastguard Worker StoreSDNode *Store = cast<StoreSDNode>(Op);
2307*9880d681SAndroid Build Coastguard Worker EVT VT = Store->getMemoryVT();
2308*9880d681SAndroid Build Coastguard Worker
2309*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i1) {
2310*9880d681SAndroid Build Coastguard Worker return DAG.getTruncStore(Store->getChain(), DL,
2311*9880d681SAndroid Build Coastguard Worker DAG.getSExtOrTrunc(Store->getValue(), DL, MVT::i32),
2312*9880d681SAndroid Build Coastguard Worker Store->getBasePtr(), MVT::i1, Store->getMemOperand());
2313*9880d681SAndroid Build Coastguard Worker }
2314*9880d681SAndroid Build Coastguard Worker
2315*9880d681SAndroid Build Coastguard Worker assert(VT.isVector() &&
2316*9880d681SAndroid Build Coastguard Worker Store->getValue().getValueType().getScalarType() == MVT::i32);
2317*9880d681SAndroid Build Coastguard Worker
2318*9880d681SAndroid Build Coastguard Worker unsigned AS = Store->getAddressSpace();
2319*9880d681SAndroid Build Coastguard Worker if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
2320*9880d681SAndroid Build Coastguard Worker AS, Store->getAlignment())) {
2321*9880d681SAndroid Build Coastguard Worker return expandUnalignedStore(Store, DAG);
2322*9880d681SAndroid Build Coastguard Worker }
2323*9880d681SAndroid Build Coastguard Worker
2324*9880d681SAndroid Build Coastguard Worker unsigned NumElements = VT.getVectorNumElements();
2325*9880d681SAndroid Build Coastguard Worker switch (AS) {
2326*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::GLOBAL_ADDRESS:
2327*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::FLAT_ADDRESS:
2328*9880d681SAndroid Build Coastguard Worker if (NumElements > 4)
2329*9880d681SAndroid Build Coastguard Worker return SplitVectorStore(Op, DAG);
2330*9880d681SAndroid Build Coastguard Worker return SDValue();
2331*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::PRIVATE_ADDRESS: {
2332*9880d681SAndroid Build Coastguard Worker switch (Subtarget->getMaxPrivateElementSize()) {
2333*9880d681SAndroid Build Coastguard Worker case 4:
2334*9880d681SAndroid Build Coastguard Worker return scalarizeVectorStore(Store, DAG);
2335*9880d681SAndroid Build Coastguard Worker case 8:
2336*9880d681SAndroid Build Coastguard Worker if (NumElements > 2)
2337*9880d681SAndroid Build Coastguard Worker return SplitVectorStore(Op, DAG);
2338*9880d681SAndroid Build Coastguard Worker return SDValue();
2339*9880d681SAndroid Build Coastguard Worker case 16:
2340*9880d681SAndroid Build Coastguard Worker if (NumElements > 4)
2341*9880d681SAndroid Build Coastguard Worker return SplitVectorStore(Op, DAG);
2342*9880d681SAndroid Build Coastguard Worker return SDValue();
2343*9880d681SAndroid Build Coastguard Worker default:
2344*9880d681SAndroid Build Coastguard Worker llvm_unreachable("unsupported private_element_size");
2345*9880d681SAndroid Build Coastguard Worker }
2346*9880d681SAndroid Build Coastguard Worker }
2347*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::LOCAL_ADDRESS: {
2348*9880d681SAndroid Build Coastguard Worker if (NumElements > 2)
2349*9880d681SAndroid Build Coastguard Worker return SplitVectorStore(Op, DAG);
2350*9880d681SAndroid Build Coastguard Worker
2351*9880d681SAndroid Build Coastguard Worker if (NumElements == 2)
2352*9880d681SAndroid Build Coastguard Worker return Op;
2353*9880d681SAndroid Build Coastguard Worker
2354*9880d681SAndroid Build Coastguard Worker // If properly aligned, if we split we might be able to use ds_write_b64.
2355*9880d681SAndroid Build Coastguard Worker return SplitVectorStore(Op, DAG);
2356*9880d681SAndroid Build Coastguard Worker }
2357*9880d681SAndroid Build Coastguard Worker default:
2358*9880d681SAndroid Build Coastguard Worker llvm_unreachable("unhandled address space");
2359*9880d681SAndroid Build Coastguard Worker }
2360*9880d681SAndroid Build Coastguard Worker }
2361*9880d681SAndroid Build Coastguard Worker
LowerTrig(SDValue Op,SelectionDAG & DAG) const2362*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerTrig(SDValue Op, SelectionDAG &DAG) const {
2363*9880d681SAndroid Build Coastguard Worker SDLoc DL(Op);
2364*9880d681SAndroid Build Coastguard Worker EVT VT = Op.getValueType();
2365*9880d681SAndroid Build Coastguard Worker SDValue Arg = Op.getOperand(0);
2366*9880d681SAndroid Build Coastguard Worker // TODO: Should this propagate fast-math-flags?
2367*9880d681SAndroid Build Coastguard Worker SDValue FractPart = DAG.getNode(AMDGPUISD::FRACT, DL, VT,
2368*9880d681SAndroid Build Coastguard Worker DAG.getNode(ISD::FMUL, DL, VT, Arg,
2369*9880d681SAndroid Build Coastguard Worker DAG.getConstantFP(0.5/M_PI, DL,
2370*9880d681SAndroid Build Coastguard Worker VT)));
2371*9880d681SAndroid Build Coastguard Worker
2372*9880d681SAndroid Build Coastguard Worker switch (Op.getOpcode()) {
2373*9880d681SAndroid Build Coastguard Worker case ISD::FCOS:
2374*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::COS_HW, SDLoc(Op), VT, FractPart);
2375*9880d681SAndroid Build Coastguard Worker case ISD::FSIN:
2376*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::SIN_HW, SDLoc(Op), VT, FractPart);
2377*9880d681SAndroid Build Coastguard Worker default:
2378*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Wrong trig opcode");
2379*9880d681SAndroid Build Coastguard Worker }
2380*9880d681SAndroid Build Coastguard Worker }
2381*9880d681SAndroid Build Coastguard Worker
LowerATOMIC_CMP_SWAP(SDValue Op,SelectionDAG & DAG) const2382*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
2383*9880d681SAndroid Build Coastguard Worker AtomicSDNode *AtomicNode = cast<AtomicSDNode>(Op);
2384*9880d681SAndroid Build Coastguard Worker assert(AtomicNode->isCompareAndSwap());
2385*9880d681SAndroid Build Coastguard Worker unsigned AS = AtomicNode->getAddressSpace();
2386*9880d681SAndroid Build Coastguard Worker
2387*9880d681SAndroid Build Coastguard Worker // No custom lowering required for local address space
2388*9880d681SAndroid Build Coastguard Worker if (!isFlatGlobalAddrSpace(AS))
2389*9880d681SAndroid Build Coastguard Worker return Op;
2390*9880d681SAndroid Build Coastguard Worker
2391*9880d681SAndroid Build Coastguard Worker // Non-local address space requires custom lowering for atomic compare
2392*9880d681SAndroid Build Coastguard Worker // and swap; cmp and swap should be in a v2i32 or v2i64 in case of _X2
2393*9880d681SAndroid Build Coastguard Worker SDLoc DL(Op);
2394*9880d681SAndroid Build Coastguard Worker SDValue ChainIn = Op.getOperand(0);
2395*9880d681SAndroid Build Coastguard Worker SDValue Addr = Op.getOperand(1);
2396*9880d681SAndroid Build Coastguard Worker SDValue Old = Op.getOperand(2);
2397*9880d681SAndroid Build Coastguard Worker SDValue New = Op.getOperand(3);
2398*9880d681SAndroid Build Coastguard Worker EVT VT = Op.getValueType();
2399*9880d681SAndroid Build Coastguard Worker MVT SimpleVT = VT.getSimpleVT();
2400*9880d681SAndroid Build Coastguard Worker MVT VecType = MVT::getVectorVT(SimpleVT, 2);
2401*9880d681SAndroid Build Coastguard Worker
2402*9880d681SAndroid Build Coastguard Worker SDValue NewOld = DAG.getBuildVector(VecType, DL, {New, Old});
2403*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { ChainIn, Addr, NewOld };
2404*9880d681SAndroid Build Coastguard Worker
2405*9880d681SAndroid Build Coastguard Worker return DAG.getMemIntrinsicNode(AMDGPUISD::ATOMIC_CMP_SWAP, DL, Op->getVTList(),
2406*9880d681SAndroid Build Coastguard Worker Ops, VT, AtomicNode->getMemOperand());
2407*9880d681SAndroid Build Coastguard Worker }
2408*9880d681SAndroid Build Coastguard Worker
2409*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
2410*9880d681SAndroid Build Coastguard Worker // Custom DAG optimizations
2411*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
2412*9880d681SAndroid Build Coastguard Worker
performUCharToFloatCombine(SDNode * N,DAGCombinerInfo & DCI) const2413*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::performUCharToFloatCombine(SDNode *N,
2414*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2415*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2416*9880d681SAndroid Build Coastguard Worker EVT ScalarVT = VT.getScalarType();
2417*9880d681SAndroid Build Coastguard Worker if (ScalarVT != MVT::f32)
2418*9880d681SAndroid Build Coastguard Worker return SDValue();
2419*9880d681SAndroid Build Coastguard Worker
2420*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2421*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2422*9880d681SAndroid Build Coastguard Worker
2423*9880d681SAndroid Build Coastguard Worker SDValue Src = N->getOperand(0);
2424*9880d681SAndroid Build Coastguard Worker EVT SrcVT = Src.getValueType();
2425*9880d681SAndroid Build Coastguard Worker
2426*9880d681SAndroid Build Coastguard Worker // TODO: We could try to match extracting the higher bytes, which would be
2427*9880d681SAndroid Build Coastguard Worker // easier if i8 vectors weren't promoted to i32 vectors, particularly after
2428*9880d681SAndroid Build Coastguard Worker // types are legalized. v4i8 -> v4f32 is probably the only case to worry
2429*9880d681SAndroid Build Coastguard Worker // about in practice.
2430*9880d681SAndroid Build Coastguard Worker if (DCI.isAfterLegalizeVectorOps() && SrcVT == MVT::i32) {
2431*9880d681SAndroid Build Coastguard Worker if (DAG.MaskedValueIsZero(Src, APInt::getHighBitsSet(32, 24))) {
2432*9880d681SAndroid Build Coastguard Worker SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Src);
2433*9880d681SAndroid Build Coastguard Worker DCI.AddToWorklist(Cvt.getNode());
2434*9880d681SAndroid Build Coastguard Worker return Cvt;
2435*9880d681SAndroid Build Coastguard Worker }
2436*9880d681SAndroid Build Coastguard Worker }
2437*9880d681SAndroid Build Coastguard Worker
2438*9880d681SAndroid Build Coastguard Worker return SDValue();
2439*9880d681SAndroid Build Coastguard Worker }
2440*9880d681SAndroid Build Coastguard Worker
2441*9880d681SAndroid Build Coastguard Worker /// \brief Return true if the given offset Size in bytes can be folded into
2442*9880d681SAndroid Build Coastguard Worker /// the immediate offsets of a memory instruction for the given address space.
canFoldOffset(unsigned OffsetSize,unsigned AS,const SISubtarget & STI)2443*9880d681SAndroid Build Coastguard Worker static bool canFoldOffset(unsigned OffsetSize, unsigned AS,
2444*9880d681SAndroid Build Coastguard Worker const SISubtarget &STI) {
2445*9880d681SAndroid Build Coastguard Worker switch (AS) {
2446*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::GLOBAL_ADDRESS: {
2447*9880d681SAndroid Build Coastguard Worker // MUBUF instructions a 12-bit offset in bytes.
2448*9880d681SAndroid Build Coastguard Worker return isUInt<12>(OffsetSize);
2449*9880d681SAndroid Build Coastguard Worker }
2450*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::CONSTANT_ADDRESS: {
2451*9880d681SAndroid Build Coastguard Worker // SMRD instructions have an 8-bit offset in dwords on SI and
2452*9880d681SAndroid Build Coastguard Worker // a 20-bit offset in bytes on VI.
2453*9880d681SAndroid Build Coastguard Worker if (STI.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
2454*9880d681SAndroid Build Coastguard Worker return isUInt<20>(OffsetSize);
2455*9880d681SAndroid Build Coastguard Worker else
2456*9880d681SAndroid Build Coastguard Worker return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
2457*9880d681SAndroid Build Coastguard Worker }
2458*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::LOCAL_ADDRESS:
2459*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::REGION_ADDRESS: {
2460*9880d681SAndroid Build Coastguard Worker // The single offset versions have a 16-bit offset in bytes.
2461*9880d681SAndroid Build Coastguard Worker return isUInt<16>(OffsetSize);
2462*9880d681SAndroid Build Coastguard Worker }
2463*9880d681SAndroid Build Coastguard Worker case AMDGPUAS::PRIVATE_ADDRESS:
2464*9880d681SAndroid Build Coastguard Worker // Indirect register addressing does not use any offsets.
2465*9880d681SAndroid Build Coastguard Worker default:
2466*9880d681SAndroid Build Coastguard Worker return 0;
2467*9880d681SAndroid Build Coastguard Worker }
2468*9880d681SAndroid Build Coastguard Worker }
2469*9880d681SAndroid Build Coastguard Worker
2470*9880d681SAndroid Build Coastguard Worker // (shl (add x, c1), c2) -> add (shl x, c2), (shl c1, c2)
2471*9880d681SAndroid Build Coastguard Worker
2472*9880d681SAndroid Build Coastguard Worker // This is a variant of
2473*9880d681SAndroid Build Coastguard Worker // (mul (add x, c1), c2) -> add (mul x, c2), (mul c1, c2),
2474*9880d681SAndroid Build Coastguard Worker //
2475*9880d681SAndroid Build Coastguard Worker // The normal DAG combiner will do this, but only if the add has one use since
2476*9880d681SAndroid Build Coastguard Worker // that would increase the number of instructions.
2477*9880d681SAndroid Build Coastguard Worker //
2478*9880d681SAndroid Build Coastguard Worker // This prevents us from seeing a constant offset that can be folded into a
2479*9880d681SAndroid Build Coastguard Worker // memory instruction's addressing mode. If we know the resulting add offset of
2480*9880d681SAndroid Build Coastguard Worker // a pointer can be folded into an addressing offset, we can replace the pointer
2481*9880d681SAndroid Build Coastguard Worker // operand with the add of new constant offset. This eliminates one of the uses,
2482*9880d681SAndroid Build Coastguard Worker // and may allow the remaining use to also be simplified.
2483*9880d681SAndroid Build Coastguard Worker //
performSHLPtrCombine(SDNode * N,unsigned AddrSpace,DAGCombinerInfo & DCI) const2484*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::performSHLPtrCombine(SDNode *N,
2485*9880d681SAndroid Build Coastguard Worker unsigned AddrSpace,
2486*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2487*9880d681SAndroid Build Coastguard Worker SDValue N0 = N->getOperand(0);
2488*9880d681SAndroid Build Coastguard Worker SDValue N1 = N->getOperand(1);
2489*9880d681SAndroid Build Coastguard Worker
2490*9880d681SAndroid Build Coastguard Worker if (N0.getOpcode() != ISD::ADD)
2491*9880d681SAndroid Build Coastguard Worker return SDValue();
2492*9880d681SAndroid Build Coastguard Worker
2493*9880d681SAndroid Build Coastguard Worker const ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N1);
2494*9880d681SAndroid Build Coastguard Worker if (!CN1)
2495*9880d681SAndroid Build Coastguard Worker return SDValue();
2496*9880d681SAndroid Build Coastguard Worker
2497*9880d681SAndroid Build Coastguard Worker const ConstantSDNode *CAdd = dyn_cast<ConstantSDNode>(N0.getOperand(1));
2498*9880d681SAndroid Build Coastguard Worker if (!CAdd)
2499*9880d681SAndroid Build Coastguard Worker return SDValue();
2500*9880d681SAndroid Build Coastguard Worker
2501*9880d681SAndroid Build Coastguard Worker // If the resulting offset is too large, we can't fold it into the addressing
2502*9880d681SAndroid Build Coastguard Worker // mode offset.
2503*9880d681SAndroid Build Coastguard Worker APInt Offset = CAdd->getAPIntValue() << CN1->getAPIntValue();
2504*9880d681SAndroid Build Coastguard Worker if (!canFoldOffset(Offset.getZExtValue(), AddrSpace, *getSubtarget()))
2505*9880d681SAndroid Build Coastguard Worker return SDValue();
2506*9880d681SAndroid Build Coastguard Worker
2507*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2508*9880d681SAndroid Build Coastguard Worker SDLoc SL(N);
2509*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2510*9880d681SAndroid Build Coastguard Worker
2511*9880d681SAndroid Build Coastguard Worker SDValue ShlX = DAG.getNode(ISD::SHL, SL, VT, N0.getOperand(0), N1);
2512*9880d681SAndroid Build Coastguard Worker SDValue COffset = DAG.getConstant(Offset, SL, MVT::i32);
2513*9880d681SAndroid Build Coastguard Worker
2514*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::ADD, SL, VT, ShlX, COffset);
2515*9880d681SAndroid Build Coastguard Worker }
2516*9880d681SAndroid Build Coastguard Worker
performAndCombine(SDNode * N,DAGCombinerInfo & DCI) const2517*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::performAndCombine(SDNode *N,
2518*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2519*9880d681SAndroid Build Coastguard Worker if (DCI.isBeforeLegalize())
2520*9880d681SAndroid Build Coastguard Worker return SDValue();
2521*9880d681SAndroid Build Coastguard Worker
2522*9880d681SAndroid Build Coastguard Worker if (SDValue Base = AMDGPUTargetLowering::performAndCombine(N, DCI))
2523*9880d681SAndroid Build Coastguard Worker return Base;
2524*9880d681SAndroid Build Coastguard Worker
2525*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2526*9880d681SAndroid Build Coastguard Worker
2527*9880d681SAndroid Build Coastguard Worker // (and (fcmp ord x, x), (fcmp une (fabs x), inf)) ->
2528*9880d681SAndroid Build Coastguard Worker // fp_class x, ~(s_nan | q_nan | n_infinity | p_infinity)
2529*9880d681SAndroid Build Coastguard Worker SDValue LHS = N->getOperand(0);
2530*9880d681SAndroid Build Coastguard Worker SDValue RHS = N->getOperand(1);
2531*9880d681SAndroid Build Coastguard Worker
2532*9880d681SAndroid Build Coastguard Worker if (LHS.getOpcode() == ISD::SETCC &&
2533*9880d681SAndroid Build Coastguard Worker RHS.getOpcode() == ISD::SETCC) {
2534*9880d681SAndroid Build Coastguard Worker ISD::CondCode LCC = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
2535*9880d681SAndroid Build Coastguard Worker ISD::CondCode RCC = cast<CondCodeSDNode>(RHS.getOperand(2))->get();
2536*9880d681SAndroid Build Coastguard Worker
2537*9880d681SAndroid Build Coastguard Worker SDValue X = LHS.getOperand(0);
2538*9880d681SAndroid Build Coastguard Worker SDValue Y = RHS.getOperand(0);
2539*9880d681SAndroid Build Coastguard Worker if (Y.getOpcode() != ISD::FABS || Y.getOperand(0) != X)
2540*9880d681SAndroid Build Coastguard Worker return SDValue();
2541*9880d681SAndroid Build Coastguard Worker
2542*9880d681SAndroid Build Coastguard Worker if (LCC == ISD::SETO) {
2543*9880d681SAndroid Build Coastguard Worker if (X != LHS.getOperand(1))
2544*9880d681SAndroid Build Coastguard Worker return SDValue();
2545*9880d681SAndroid Build Coastguard Worker
2546*9880d681SAndroid Build Coastguard Worker if (RCC == ISD::SETUNE) {
2547*9880d681SAndroid Build Coastguard Worker const ConstantFPSDNode *C1 = dyn_cast<ConstantFPSDNode>(RHS.getOperand(1));
2548*9880d681SAndroid Build Coastguard Worker if (!C1 || !C1->isInfinity() || C1->isNegative())
2549*9880d681SAndroid Build Coastguard Worker return SDValue();
2550*9880d681SAndroid Build Coastguard Worker
2551*9880d681SAndroid Build Coastguard Worker const uint32_t Mask = SIInstrFlags::N_NORMAL |
2552*9880d681SAndroid Build Coastguard Worker SIInstrFlags::N_SUBNORMAL |
2553*9880d681SAndroid Build Coastguard Worker SIInstrFlags::N_ZERO |
2554*9880d681SAndroid Build Coastguard Worker SIInstrFlags::P_ZERO |
2555*9880d681SAndroid Build Coastguard Worker SIInstrFlags::P_SUBNORMAL |
2556*9880d681SAndroid Build Coastguard Worker SIInstrFlags::P_NORMAL;
2557*9880d681SAndroid Build Coastguard Worker
2558*9880d681SAndroid Build Coastguard Worker static_assert(((~(SIInstrFlags::S_NAN |
2559*9880d681SAndroid Build Coastguard Worker SIInstrFlags::Q_NAN |
2560*9880d681SAndroid Build Coastguard Worker SIInstrFlags::N_INFINITY |
2561*9880d681SAndroid Build Coastguard Worker SIInstrFlags::P_INFINITY)) & 0x3ff) == Mask,
2562*9880d681SAndroid Build Coastguard Worker "mask not equal");
2563*9880d681SAndroid Build Coastguard Worker
2564*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2565*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
2566*9880d681SAndroid Build Coastguard Worker X, DAG.getConstant(Mask, DL, MVT::i32));
2567*9880d681SAndroid Build Coastguard Worker }
2568*9880d681SAndroid Build Coastguard Worker }
2569*9880d681SAndroid Build Coastguard Worker }
2570*9880d681SAndroid Build Coastguard Worker
2571*9880d681SAndroid Build Coastguard Worker return SDValue();
2572*9880d681SAndroid Build Coastguard Worker }
2573*9880d681SAndroid Build Coastguard Worker
performOrCombine(SDNode * N,DAGCombinerInfo & DCI) const2574*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::performOrCombine(SDNode *N,
2575*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2576*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2577*9880d681SAndroid Build Coastguard Worker SDValue LHS = N->getOperand(0);
2578*9880d681SAndroid Build Coastguard Worker SDValue RHS = N->getOperand(1);
2579*9880d681SAndroid Build Coastguard Worker
2580*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2581*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i64) {
2582*9880d681SAndroid Build Coastguard Worker // TODO: This could be a generic combine with a predicate for extracting the
2583*9880d681SAndroid Build Coastguard Worker // high half of an integer being free.
2584*9880d681SAndroid Build Coastguard Worker
2585*9880d681SAndroid Build Coastguard Worker // (or i64:x, (zero_extend i32:y)) ->
2586*9880d681SAndroid Build Coastguard Worker // i64 (bitcast (v2i32 build_vector (or i32:y, lo_32(x)), hi_32(x)))
2587*9880d681SAndroid Build Coastguard Worker if (LHS.getOpcode() == ISD::ZERO_EXTEND &&
2588*9880d681SAndroid Build Coastguard Worker RHS.getOpcode() != ISD::ZERO_EXTEND)
2589*9880d681SAndroid Build Coastguard Worker std::swap(LHS, RHS);
2590*9880d681SAndroid Build Coastguard Worker
2591*9880d681SAndroid Build Coastguard Worker if (RHS.getOpcode() == ISD::ZERO_EXTEND) {
2592*9880d681SAndroid Build Coastguard Worker SDValue ExtSrc = RHS.getOperand(0);
2593*9880d681SAndroid Build Coastguard Worker EVT SrcVT = ExtSrc.getValueType();
2594*9880d681SAndroid Build Coastguard Worker if (SrcVT == MVT::i32) {
2595*9880d681SAndroid Build Coastguard Worker SDLoc SL(N);
2596*9880d681SAndroid Build Coastguard Worker SDValue LowLHS, HiBits;
2597*9880d681SAndroid Build Coastguard Worker std::tie(LowLHS, HiBits) = split64BitValue(LHS, DAG);
2598*9880d681SAndroid Build Coastguard Worker SDValue LowOr = DAG.getNode(ISD::OR, SL, MVT::i32, LowLHS, ExtSrc);
2599*9880d681SAndroid Build Coastguard Worker
2600*9880d681SAndroid Build Coastguard Worker DCI.AddToWorklist(LowOr.getNode());
2601*9880d681SAndroid Build Coastguard Worker DCI.AddToWorklist(HiBits.getNode());
2602*9880d681SAndroid Build Coastguard Worker
2603*9880d681SAndroid Build Coastguard Worker SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2604*9880d681SAndroid Build Coastguard Worker LowOr, HiBits);
2605*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
2606*9880d681SAndroid Build Coastguard Worker }
2607*9880d681SAndroid Build Coastguard Worker }
2608*9880d681SAndroid Build Coastguard Worker }
2609*9880d681SAndroid Build Coastguard Worker
2610*9880d681SAndroid Build Coastguard Worker // or (fp_class x, c1), (fp_class x, c2) -> fp_class x, (c1 | c2)
2611*9880d681SAndroid Build Coastguard Worker if (LHS.getOpcode() == AMDGPUISD::FP_CLASS &&
2612*9880d681SAndroid Build Coastguard Worker RHS.getOpcode() == AMDGPUISD::FP_CLASS) {
2613*9880d681SAndroid Build Coastguard Worker SDValue Src = LHS.getOperand(0);
2614*9880d681SAndroid Build Coastguard Worker if (Src != RHS.getOperand(0))
2615*9880d681SAndroid Build Coastguard Worker return SDValue();
2616*9880d681SAndroid Build Coastguard Worker
2617*9880d681SAndroid Build Coastguard Worker const ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
2618*9880d681SAndroid Build Coastguard Worker const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
2619*9880d681SAndroid Build Coastguard Worker if (!CLHS || !CRHS)
2620*9880d681SAndroid Build Coastguard Worker return SDValue();
2621*9880d681SAndroid Build Coastguard Worker
2622*9880d681SAndroid Build Coastguard Worker // Only 10 bits are used.
2623*9880d681SAndroid Build Coastguard Worker static const uint32_t MaxMask = 0x3ff;
2624*9880d681SAndroid Build Coastguard Worker
2625*9880d681SAndroid Build Coastguard Worker uint32_t NewMask = (CLHS->getZExtValue() | CRHS->getZExtValue()) & MaxMask;
2626*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2627*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
2628*9880d681SAndroid Build Coastguard Worker Src, DAG.getConstant(NewMask, DL, MVT::i32));
2629*9880d681SAndroid Build Coastguard Worker }
2630*9880d681SAndroid Build Coastguard Worker
2631*9880d681SAndroid Build Coastguard Worker return SDValue();
2632*9880d681SAndroid Build Coastguard Worker }
2633*9880d681SAndroid Build Coastguard Worker
performClassCombine(SDNode * N,DAGCombinerInfo & DCI) const2634*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::performClassCombine(SDNode *N,
2635*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2636*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2637*9880d681SAndroid Build Coastguard Worker SDValue Mask = N->getOperand(1);
2638*9880d681SAndroid Build Coastguard Worker
2639*9880d681SAndroid Build Coastguard Worker // fp_class x, 0 -> false
2640*9880d681SAndroid Build Coastguard Worker if (const ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Mask)) {
2641*9880d681SAndroid Build Coastguard Worker if (CMask->isNullValue())
2642*9880d681SAndroid Build Coastguard Worker return DAG.getConstant(0, SDLoc(N), MVT::i1);
2643*9880d681SAndroid Build Coastguard Worker }
2644*9880d681SAndroid Build Coastguard Worker
2645*9880d681SAndroid Build Coastguard Worker if (N->getOperand(0).isUndef())
2646*9880d681SAndroid Build Coastguard Worker return DAG.getUNDEF(MVT::i1);
2647*9880d681SAndroid Build Coastguard Worker
2648*9880d681SAndroid Build Coastguard Worker return SDValue();
2649*9880d681SAndroid Build Coastguard Worker }
2650*9880d681SAndroid Build Coastguard Worker
2651*9880d681SAndroid Build Coastguard Worker // Constant fold canonicalize.
performFCanonicalizeCombine(SDNode * N,DAGCombinerInfo & DCI) const2652*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::performFCanonicalizeCombine(
2653*9880d681SAndroid Build Coastguard Worker SDNode *N,
2654*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2655*9880d681SAndroid Build Coastguard Worker ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
2656*9880d681SAndroid Build Coastguard Worker if (!CFP)
2657*9880d681SAndroid Build Coastguard Worker return SDValue();
2658*9880d681SAndroid Build Coastguard Worker
2659*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2660*9880d681SAndroid Build Coastguard Worker const APFloat &C = CFP->getValueAPF();
2661*9880d681SAndroid Build Coastguard Worker
2662*9880d681SAndroid Build Coastguard Worker // Flush denormals to 0 if not enabled.
2663*9880d681SAndroid Build Coastguard Worker if (C.isDenormal()) {
2664*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2665*9880d681SAndroid Build Coastguard Worker if (VT == MVT::f32 && !Subtarget->hasFP32Denormals())
2666*9880d681SAndroid Build Coastguard Worker return DAG.getConstantFP(0.0, SDLoc(N), VT);
2667*9880d681SAndroid Build Coastguard Worker
2668*9880d681SAndroid Build Coastguard Worker if (VT == MVT::f64 && !Subtarget->hasFP64Denormals())
2669*9880d681SAndroid Build Coastguard Worker return DAG.getConstantFP(0.0, SDLoc(N), VT);
2670*9880d681SAndroid Build Coastguard Worker }
2671*9880d681SAndroid Build Coastguard Worker
2672*9880d681SAndroid Build Coastguard Worker if (C.isNaN()) {
2673*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2674*9880d681SAndroid Build Coastguard Worker APFloat CanonicalQNaN = APFloat::getQNaN(C.getSemantics());
2675*9880d681SAndroid Build Coastguard Worker if (C.isSignaling()) {
2676*9880d681SAndroid Build Coastguard Worker // Quiet a signaling NaN.
2677*9880d681SAndroid Build Coastguard Worker return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
2678*9880d681SAndroid Build Coastguard Worker }
2679*9880d681SAndroid Build Coastguard Worker
2680*9880d681SAndroid Build Coastguard Worker // Make sure it is the canonical NaN bitpattern.
2681*9880d681SAndroid Build Coastguard Worker //
2682*9880d681SAndroid Build Coastguard Worker // TODO: Can we use -1 as the canonical NaN value since it's an inline
2683*9880d681SAndroid Build Coastguard Worker // immediate?
2684*9880d681SAndroid Build Coastguard Worker if (C.bitcastToAPInt() != CanonicalQNaN.bitcastToAPInt())
2685*9880d681SAndroid Build Coastguard Worker return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
2686*9880d681SAndroid Build Coastguard Worker }
2687*9880d681SAndroid Build Coastguard Worker
2688*9880d681SAndroid Build Coastguard Worker return SDValue(CFP, 0);
2689*9880d681SAndroid Build Coastguard Worker }
2690*9880d681SAndroid Build Coastguard Worker
minMaxOpcToMin3Max3Opc(unsigned Opc)2691*9880d681SAndroid Build Coastguard Worker static unsigned minMaxOpcToMin3Max3Opc(unsigned Opc) {
2692*9880d681SAndroid Build Coastguard Worker switch (Opc) {
2693*9880d681SAndroid Build Coastguard Worker case ISD::FMAXNUM:
2694*9880d681SAndroid Build Coastguard Worker return AMDGPUISD::FMAX3;
2695*9880d681SAndroid Build Coastguard Worker case ISD::SMAX:
2696*9880d681SAndroid Build Coastguard Worker return AMDGPUISD::SMAX3;
2697*9880d681SAndroid Build Coastguard Worker case ISD::UMAX:
2698*9880d681SAndroid Build Coastguard Worker return AMDGPUISD::UMAX3;
2699*9880d681SAndroid Build Coastguard Worker case ISD::FMINNUM:
2700*9880d681SAndroid Build Coastguard Worker return AMDGPUISD::FMIN3;
2701*9880d681SAndroid Build Coastguard Worker case ISD::SMIN:
2702*9880d681SAndroid Build Coastguard Worker return AMDGPUISD::SMIN3;
2703*9880d681SAndroid Build Coastguard Worker case ISD::UMIN:
2704*9880d681SAndroid Build Coastguard Worker return AMDGPUISD::UMIN3;
2705*9880d681SAndroid Build Coastguard Worker default:
2706*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Not a min/max opcode");
2707*9880d681SAndroid Build Coastguard Worker }
2708*9880d681SAndroid Build Coastguard Worker }
2709*9880d681SAndroid Build Coastguard Worker
performIntMed3ImmCombine(SelectionDAG & DAG,const SDLoc & SL,SDValue Op0,SDValue Op1,bool Signed)2710*9880d681SAndroid Build Coastguard Worker static SDValue performIntMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
2711*9880d681SAndroid Build Coastguard Worker SDValue Op0, SDValue Op1, bool Signed) {
2712*9880d681SAndroid Build Coastguard Worker ConstantSDNode *K1 = dyn_cast<ConstantSDNode>(Op1);
2713*9880d681SAndroid Build Coastguard Worker if (!K1)
2714*9880d681SAndroid Build Coastguard Worker return SDValue();
2715*9880d681SAndroid Build Coastguard Worker
2716*9880d681SAndroid Build Coastguard Worker ConstantSDNode *K0 = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
2717*9880d681SAndroid Build Coastguard Worker if (!K0)
2718*9880d681SAndroid Build Coastguard Worker return SDValue();
2719*9880d681SAndroid Build Coastguard Worker
2720*9880d681SAndroid Build Coastguard Worker if (Signed) {
2721*9880d681SAndroid Build Coastguard Worker if (K0->getAPIntValue().sge(K1->getAPIntValue()))
2722*9880d681SAndroid Build Coastguard Worker return SDValue();
2723*9880d681SAndroid Build Coastguard Worker } else {
2724*9880d681SAndroid Build Coastguard Worker if (K0->getAPIntValue().uge(K1->getAPIntValue()))
2725*9880d681SAndroid Build Coastguard Worker return SDValue();
2726*9880d681SAndroid Build Coastguard Worker }
2727*9880d681SAndroid Build Coastguard Worker
2728*9880d681SAndroid Build Coastguard Worker EVT VT = K0->getValueType(0);
2729*9880d681SAndroid Build Coastguard Worker return DAG.getNode(Signed ? AMDGPUISD::SMED3 : AMDGPUISD::UMED3, SL, VT,
2730*9880d681SAndroid Build Coastguard Worker Op0.getOperand(0), SDValue(K0, 0), SDValue(K1, 0));
2731*9880d681SAndroid Build Coastguard Worker }
2732*9880d681SAndroid Build Coastguard Worker
isKnownNeverSNan(SelectionDAG & DAG,SDValue Op)2733*9880d681SAndroid Build Coastguard Worker static bool isKnownNeverSNan(SelectionDAG &DAG, SDValue Op) {
2734*9880d681SAndroid Build Coastguard Worker if (!DAG.getTargetLoweringInfo().hasFloatingPointExceptions())
2735*9880d681SAndroid Build Coastguard Worker return true;
2736*9880d681SAndroid Build Coastguard Worker
2737*9880d681SAndroid Build Coastguard Worker return DAG.isKnownNeverNaN(Op);
2738*9880d681SAndroid Build Coastguard Worker }
2739*9880d681SAndroid Build Coastguard Worker
performFPMed3ImmCombine(SelectionDAG & DAG,const SDLoc & SL,SDValue Op0,SDValue Op1)2740*9880d681SAndroid Build Coastguard Worker static SDValue performFPMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
2741*9880d681SAndroid Build Coastguard Worker SDValue Op0, SDValue Op1) {
2742*9880d681SAndroid Build Coastguard Worker ConstantFPSDNode *K1 = dyn_cast<ConstantFPSDNode>(Op1);
2743*9880d681SAndroid Build Coastguard Worker if (!K1)
2744*9880d681SAndroid Build Coastguard Worker return SDValue();
2745*9880d681SAndroid Build Coastguard Worker
2746*9880d681SAndroid Build Coastguard Worker ConstantFPSDNode *K0 = dyn_cast<ConstantFPSDNode>(Op0.getOperand(1));
2747*9880d681SAndroid Build Coastguard Worker if (!K0)
2748*9880d681SAndroid Build Coastguard Worker return SDValue();
2749*9880d681SAndroid Build Coastguard Worker
2750*9880d681SAndroid Build Coastguard Worker // Ordered >= (although NaN inputs should have folded away by now).
2751*9880d681SAndroid Build Coastguard Worker APFloat::cmpResult Cmp = K0->getValueAPF().compare(K1->getValueAPF());
2752*9880d681SAndroid Build Coastguard Worker if (Cmp == APFloat::cmpGreaterThan)
2753*9880d681SAndroid Build Coastguard Worker return SDValue();
2754*9880d681SAndroid Build Coastguard Worker
2755*9880d681SAndroid Build Coastguard Worker // This isn't safe with signaling NaNs because in IEEE mode, min/max on a
2756*9880d681SAndroid Build Coastguard Worker // signaling NaN gives a quiet NaN. The quiet NaN input to the min would then
2757*9880d681SAndroid Build Coastguard Worker // give the other result, which is different from med3 with a NaN input.
2758*9880d681SAndroid Build Coastguard Worker SDValue Var = Op0.getOperand(0);
2759*9880d681SAndroid Build Coastguard Worker if (!isKnownNeverSNan(DAG, Var))
2760*9880d681SAndroid Build Coastguard Worker return SDValue();
2761*9880d681SAndroid Build Coastguard Worker
2762*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::FMED3, SL, K0->getValueType(0),
2763*9880d681SAndroid Build Coastguard Worker Var, SDValue(K0, 0), SDValue(K1, 0));
2764*9880d681SAndroid Build Coastguard Worker }
2765*9880d681SAndroid Build Coastguard Worker
performMinMaxCombine(SDNode * N,DAGCombinerInfo & DCI) const2766*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::performMinMaxCombine(SDNode *N,
2767*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2768*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2769*9880d681SAndroid Build Coastguard Worker
2770*9880d681SAndroid Build Coastguard Worker unsigned Opc = N->getOpcode();
2771*9880d681SAndroid Build Coastguard Worker SDValue Op0 = N->getOperand(0);
2772*9880d681SAndroid Build Coastguard Worker SDValue Op1 = N->getOperand(1);
2773*9880d681SAndroid Build Coastguard Worker
2774*9880d681SAndroid Build Coastguard Worker // Only do this if the inner op has one use since this will just increases
2775*9880d681SAndroid Build Coastguard Worker // register pressure for no benefit.
2776*9880d681SAndroid Build Coastguard Worker
2777*9880d681SAndroid Build Coastguard Worker if (Opc != AMDGPUISD::FMIN_LEGACY && Opc != AMDGPUISD::FMAX_LEGACY) {
2778*9880d681SAndroid Build Coastguard Worker // max(max(a, b), c) -> max3(a, b, c)
2779*9880d681SAndroid Build Coastguard Worker // min(min(a, b), c) -> min3(a, b, c)
2780*9880d681SAndroid Build Coastguard Worker if (Op0.getOpcode() == Opc && Op0.hasOneUse()) {
2781*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2782*9880d681SAndroid Build Coastguard Worker return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
2783*9880d681SAndroid Build Coastguard Worker DL,
2784*9880d681SAndroid Build Coastguard Worker N->getValueType(0),
2785*9880d681SAndroid Build Coastguard Worker Op0.getOperand(0),
2786*9880d681SAndroid Build Coastguard Worker Op0.getOperand(1),
2787*9880d681SAndroid Build Coastguard Worker Op1);
2788*9880d681SAndroid Build Coastguard Worker }
2789*9880d681SAndroid Build Coastguard Worker
2790*9880d681SAndroid Build Coastguard Worker // Try commuted.
2791*9880d681SAndroid Build Coastguard Worker // max(a, max(b, c)) -> max3(a, b, c)
2792*9880d681SAndroid Build Coastguard Worker // min(a, min(b, c)) -> min3(a, b, c)
2793*9880d681SAndroid Build Coastguard Worker if (Op1.getOpcode() == Opc && Op1.hasOneUse()) {
2794*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2795*9880d681SAndroid Build Coastguard Worker return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
2796*9880d681SAndroid Build Coastguard Worker DL,
2797*9880d681SAndroid Build Coastguard Worker N->getValueType(0),
2798*9880d681SAndroid Build Coastguard Worker Op0,
2799*9880d681SAndroid Build Coastguard Worker Op1.getOperand(0),
2800*9880d681SAndroid Build Coastguard Worker Op1.getOperand(1));
2801*9880d681SAndroid Build Coastguard Worker }
2802*9880d681SAndroid Build Coastguard Worker }
2803*9880d681SAndroid Build Coastguard Worker
2804*9880d681SAndroid Build Coastguard Worker // min(max(x, K0), K1), K0 < K1 -> med3(x, K0, K1)
2805*9880d681SAndroid Build Coastguard Worker if (Opc == ISD::SMIN && Op0.getOpcode() == ISD::SMAX && Op0.hasOneUse()) {
2806*9880d681SAndroid Build Coastguard Worker if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, true))
2807*9880d681SAndroid Build Coastguard Worker return Med3;
2808*9880d681SAndroid Build Coastguard Worker }
2809*9880d681SAndroid Build Coastguard Worker
2810*9880d681SAndroid Build Coastguard Worker if (Opc == ISD::UMIN && Op0.getOpcode() == ISD::UMAX && Op0.hasOneUse()) {
2811*9880d681SAndroid Build Coastguard Worker if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, false))
2812*9880d681SAndroid Build Coastguard Worker return Med3;
2813*9880d681SAndroid Build Coastguard Worker }
2814*9880d681SAndroid Build Coastguard Worker
2815*9880d681SAndroid Build Coastguard Worker // fminnum(fmaxnum(x, K0), K1), K0 < K1 && !is_snan(x) -> fmed3(x, K0, K1)
2816*9880d681SAndroid Build Coastguard Worker if (((Opc == ISD::FMINNUM && Op0.getOpcode() == ISD::FMAXNUM) ||
2817*9880d681SAndroid Build Coastguard Worker (Opc == AMDGPUISD::FMIN_LEGACY &&
2818*9880d681SAndroid Build Coastguard Worker Op0.getOpcode() == AMDGPUISD::FMAX_LEGACY)) &&
2819*9880d681SAndroid Build Coastguard Worker N->getValueType(0) == MVT::f32 && Op0.hasOneUse()) {
2820*9880d681SAndroid Build Coastguard Worker if (SDValue Res = performFPMed3ImmCombine(DAG, SDLoc(N), Op0, Op1))
2821*9880d681SAndroid Build Coastguard Worker return Res;
2822*9880d681SAndroid Build Coastguard Worker }
2823*9880d681SAndroid Build Coastguard Worker
2824*9880d681SAndroid Build Coastguard Worker return SDValue();
2825*9880d681SAndroid Build Coastguard Worker }
2826*9880d681SAndroid Build Coastguard Worker
performSetCCCombine(SDNode * N,DAGCombinerInfo & DCI) const2827*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::performSetCCCombine(SDNode *N,
2828*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2829*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2830*9880d681SAndroid Build Coastguard Worker SDLoc SL(N);
2831*9880d681SAndroid Build Coastguard Worker
2832*9880d681SAndroid Build Coastguard Worker SDValue LHS = N->getOperand(0);
2833*9880d681SAndroid Build Coastguard Worker SDValue RHS = N->getOperand(1);
2834*9880d681SAndroid Build Coastguard Worker EVT VT = LHS.getValueType();
2835*9880d681SAndroid Build Coastguard Worker
2836*9880d681SAndroid Build Coastguard Worker if (VT != MVT::f32 && VT != MVT::f64)
2837*9880d681SAndroid Build Coastguard Worker return SDValue();
2838*9880d681SAndroid Build Coastguard Worker
2839*9880d681SAndroid Build Coastguard Worker // Match isinf pattern
2840*9880d681SAndroid Build Coastguard Worker // (fcmp oeq (fabs x), inf) -> (fp_class x, (p_infinity | n_infinity))
2841*9880d681SAndroid Build Coastguard Worker ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2842*9880d681SAndroid Build Coastguard Worker if (CC == ISD::SETOEQ && LHS.getOpcode() == ISD::FABS) {
2843*9880d681SAndroid Build Coastguard Worker const ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
2844*9880d681SAndroid Build Coastguard Worker if (!CRHS)
2845*9880d681SAndroid Build Coastguard Worker return SDValue();
2846*9880d681SAndroid Build Coastguard Worker
2847*9880d681SAndroid Build Coastguard Worker const APFloat &APF = CRHS->getValueAPF();
2848*9880d681SAndroid Build Coastguard Worker if (APF.isInfinity() && !APF.isNegative()) {
2849*9880d681SAndroid Build Coastguard Worker unsigned Mask = SIInstrFlags::P_INFINITY | SIInstrFlags::N_INFINITY;
2850*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::FP_CLASS, SL, MVT::i1, LHS.getOperand(0),
2851*9880d681SAndroid Build Coastguard Worker DAG.getConstant(Mask, SL, MVT::i32));
2852*9880d681SAndroid Build Coastguard Worker }
2853*9880d681SAndroid Build Coastguard Worker }
2854*9880d681SAndroid Build Coastguard Worker
2855*9880d681SAndroid Build Coastguard Worker return SDValue();
2856*9880d681SAndroid Build Coastguard Worker }
2857*9880d681SAndroid Build Coastguard Worker
PerformDAGCombine(SDNode * N,DAGCombinerInfo & DCI) const2858*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::PerformDAGCombine(SDNode *N,
2859*9880d681SAndroid Build Coastguard Worker DAGCombinerInfo &DCI) const {
2860*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG = DCI.DAG;
2861*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2862*9880d681SAndroid Build Coastguard Worker
2863*9880d681SAndroid Build Coastguard Worker switch (N->getOpcode()) {
2864*9880d681SAndroid Build Coastguard Worker default:
2865*9880d681SAndroid Build Coastguard Worker return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
2866*9880d681SAndroid Build Coastguard Worker case ISD::SETCC:
2867*9880d681SAndroid Build Coastguard Worker return performSetCCCombine(N, DCI);
2868*9880d681SAndroid Build Coastguard Worker case ISD::FMAXNUM:
2869*9880d681SAndroid Build Coastguard Worker case ISD::FMINNUM:
2870*9880d681SAndroid Build Coastguard Worker case ISD::SMAX:
2871*9880d681SAndroid Build Coastguard Worker case ISD::SMIN:
2872*9880d681SAndroid Build Coastguard Worker case ISD::UMAX:
2873*9880d681SAndroid Build Coastguard Worker case ISD::UMIN:
2874*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::FMIN_LEGACY:
2875*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::FMAX_LEGACY: {
2876*9880d681SAndroid Build Coastguard Worker if (DCI.getDAGCombineLevel() >= AfterLegalizeDAG &&
2877*9880d681SAndroid Build Coastguard Worker N->getValueType(0) != MVT::f64 &&
2878*9880d681SAndroid Build Coastguard Worker getTargetMachine().getOptLevel() > CodeGenOpt::None)
2879*9880d681SAndroid Build Coastguard Worker return performMinMaxCombine(N, DCI);
2880*9880d681SAndroid Build Coastguard Worker break;
2881*9880d681SAndroid Build Coastguard Worker }
2882*9880d681SAndroid Build Coastguard Worker
2883*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::CVT_F32_UBYTE0:
2884*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::CVT_F32_UBYTE1:
2885*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::CVT_F32_UBYTE2:
2886*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::CVT_F32_UBYTE3: {
2887*9880d681SAndroid Build Coastguard Worker unsigned Offset = N->getOpcode() - AMDGPUISD::CVT_F32_UBYTE0;
2888*9880d681SAndroid Build Coastguard Worker SDValue Src = N->getOperand(0);
2889*9880d681SAndroid Build Coastguard Worker
2890*9880d681SAndroid Build Coastguard Worker // TODO: Handle (or x, (srl y, 8)) pattern when known bits are zero.
2891*9880d681SAndroid Build Coastguard Worker if (Src.getOpcode() == ISD::SRL) {
2892*9880d681SAndroid Build Coastguard Worker // cvt_f32_ubyte0 (srl x, 16) -> cvt_f32_ubyte2 x
2893*9880d681SAndroid Build Coastguard Worker // cvt_f32_ubyte1 (srl x, 16) -> cvt_f32_ubyte3 x
2894*9880d681SAndroid Build Coastguard Worker // cvt_f32_ubyte0 (srl x, 8) -> cvt_f32_ubyte1 x
2895*9880d681SAndroid Build Coastguard Worker
2896*9880d681SAndroid Build Coastguard Worker if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Src.getOperand(1))) {
2897*9880d681SAndroid Build Coastguard Worker unsigned SrcOffset = C->getZExtValue() + 8 * Offset;
2898*9880d681SAndroid Build Coastguard Worker if (SrcOffset < 32 && SrcOffset % 8 == 0) {
2899*9880d681SAndroid Build Coastguard Worker return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0 + SrcOffset / 8, DL,
2900*9880d681SAndroid Build Coastguard Worker MVT::f32, Src.getOperand(0));
2901*9880d681SAndroid Build Coastguard Worker }
2902*9880d681SAndroid Build Coastguard Worker }
2903*9880d681SAndroid Build Coastguard Worker }
2904*9880d681SAndroid Build Coastguard Worker
2905*9880d681SAndroid Build Coastguard Worker APInt Demanded = APInt::getBitsSet(32, 8 * Offset, 8 * Offset + 8);
2906*9880d681SAndroid Build Coastguard Worker
2907*9880d681SAndroid Build Coastguard Worker APInt KnownZero, KnownOne;
2908*9880d681SAndroid Build Coastguard Worker TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2909*9880d681SAndroid Build Coastguard Worker !DCI.isBeforeLegalizeOps());
2910*9880d681SAndroid Build Coastguard Worker const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2911*9880d681SAndroid Build Coastguard Worker if (TLO.ShrinkDemandedConstant(Src, Demanded) ||
2912*9880d681SAndroid Build Coastguard Worker TLI.SimplifyDemandedBits(Src, Demanded, KnownZero, KnownOne, TLO)) {
2913*9880d681SAndroid Build Coastguard Worker DCI.CommitTargetLoweringOpt(TLO);
2914*9880d681SAndroid Build Coastguard Worker }
2915*9880d681SAndroid Build Coastguard Worker
2916*9880d681SAndroid Build Coastguard Worker break;
2917*9880d681SAndroid Build Coastguard Worker }
2918*9880d681SAndroid Build Coastguard Worker
2919*9880d681SAndroid Build Coastguard Worker case ISD::UINT_TO_FP: {
2920*9880d681SAndroid Build Coastguard Worker return performUCharToFloatCombine(N, DCI);
2921*9880d681SAndroid Build Coastguard Worker }
2922*9880d681SAndroid Build Coastguard Worker case ISD::FADD: {
2923*9880d681SAndroid Build Coastguard Worker if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2924*9880d681SAndroid Build Coastguard Worker break;
2925*9880d681SAndroid Build Coastguard Worker
2926*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2927*9880d681SAndroid Build Coastguard Worker if (VT != MVT::f32)
2928*9880d681SAndroid Build Coastguard Worker break;
2929*9880d681SAndroid Build Coastguard Worker
2930*9880d681SAndroid Build Coastguard Worker // Only do this if we are not trying to support denormals. v_mad_f32 does
2931*9880d681SAndroid Build Coastguard Worker // not support denormals ever.
2932*9880d681SAndroid Build Coastguard Worker if (Subtarget->hasFP32Denormals())
2933*9880d681SAndroid Build Coastguard Worker break;
2934*9880d681SAndroid Build Coastguard Worker
2935*9880d681SAndroid Build Coastguard Worker SDValue LHS = N->getOperand(0);
2936*9880d681SAndroid Build Coastguard Worker SDValue RHS = N->getOperand(1);
2937*9880d681SAndroid Build Coastguard Worker
2938*9880d681SAndroid Build Coastguard Worker // These should really be instruction patterns, but writing patterns with
2939*9880d681SAndroid Build Coastguard Worker // source modiifiers is a pain.
2940*9880d681SAndroid Build Coastguard Worker
2941*9880d681SAndroid Build Coastguard Worker // fadd (fadd (a, a), b) -> mad 2.0, a, b
2942*9880d681SAndroid Build Coastguard Worker if (LHS.getOpcode() == ISD::FADD) {
2943*9880d681SAndroid Build Coastguard Worker SDValue A = LHS.getOperand(0);
2944*9880d681SAndroid Build Coastguard Worker if (A == LHS.getOperand(1)) {
2945*9880d681SAndroid Build Coastguard Worker const SDValue Two = DAG.getConstantFP(2.0, DL, MVT::f32);
2946*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::FMAD, DL, VT, Two, A, RHS);
2947*9880d681SAndroid Build Coastguard Worker }
2948*9880d681SAndroid Build Coastguard Worker }
2949*9880d681SAndroid Build Coastguard Worker
2950*9880d681SAndroid Build Coastguard Worker // fadd (b, fadd (a, a)) -> mad 2.0, a, b
2951*9880d681SAndroid Build Coastguard Worker if (RHS.getOpcode() == ISD::FADD) {
2952*9880d681SAndroid Build Coastguard Worker SDValue A = RHS.getOperand(0);
2953*9880d681SAndroid Build Coastguard Worker if (A == RHS.getOperand(1)) {
2954*9880d681SAndroid Build Coastguard Worker const SDValue Two = DAG.getConstantFP(2.0, DL, MVT::f32);
2955*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::FMAD, DL, VT, Two, A, LHS);
2956*9880d681SAndroid Build Coastguard Worker }
2957*9880d681SAndroid Build Coastguard Worker }
2958*9880d681SAndroid Build Coastguard Worker
2959*9880d681SAndroid Build Coastguard Worker return SDValue();
2960*9880d681SAndroid Build Coastguard Worker }
2961*9880d681SAndroid Build Coastguard Worker case ISD::FSUB: {
2962*9880d681SAndroid Build Coastguard Worker if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2963*9880d681SAndroid Build Coastguard Worker break;
2964*9880d681SAndroid Build Coastguard Worker
2965*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2966*9880d681SAndroid Build Coastguard Worker
2967*9880d681SAndroid Build Coastguard Worker // Try to get the fneg to fold into the source modifier. This undoes generic
2968*9880d681SAndroid Build Coastguard Worker // DAG combines and folds them into the mad.
2969*9880d681SAndroid Build Coastguard Worker //
2970*9880d681SAndroid Build Coastguard Worker // Only do this if we are not trying to support denormals. v_mad_f32 does
2971*9880d681SAndroid Build Coastguard Worker // not support denormals ever.
2972*9880d681SAndroid Build Coastguard Worker if (VT == MVT::f32 &&
2973*9880d681SAndroid Build Coastguard Worker !Subtarget->hasFP32Denormals()) {
2974*9880d681SAndroid Build Coastguard Worker SDValue LHS = N->getOperand(0);
2975*9880d681SAndroid Build Coastguard Worker SDValue RHS = N->getOperand(1);
2976*9880d681SAndroid Build Coastguard Worker if (LHS.getOpcode() == ISD::FADD) {
2977*9880d681SAndroid Build Coastguard Worker // (fsub (fadd a, a), c) -> mad 2.0, a, (fneg c)
2978*9880d681SAndroid Build Coastguard Worker
2979*9880d681SAndroid Build Coastguard Worker SDValue A = LHS.getOperand(0);
2980*9880d681SAndroid Build Coastguard Worker if (A == LHS.getOperand(1)) {
2981*9880d681SAndroid Build Coastguard Worker const SDValue Two = DAG.getConstantFP(2.0, DL, MVT::f32);
2982*9880d681SAndroid Build Coastguard Worker SDValue NegRHS = DAG.getNode(ISD::FNEG, DL, VT, RHS);
2983*9880d681SAndroid Build Coastguard Worker
2984*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::FMAD, DL, VT, Two, A, NegRHS);
2985*9880d681SAndroid Build Coastguard Worker }
2986*9880d681SAndroid Build Coastguard Worker }
2987*9880d681SAndroid Build Coastguard Worker
2988*9880d681SAndroid Build Coastguard Worker if (RHS.getOpcode() == ISD::FADD) {
2989*9880d681SAndroid Build Coastguard Worker // (fsub c, (fadd a, a)) -> mad -2.0, a, c
2990*9880d681SAndroid Build Coastguard Worker
2991*9880d681SAndroid Build Coastguard Worker SDValue A = RHS.getOperand(0);
2992*9880d681SAndroid Build Coastguard Worker if (A == RHS.getOperand(1)) {
2993*9880d681SAndroid Build Coastguard Worker const SDValue NegTwo = DAG.getConstantFP(-2.0, DL, MVT::f32);
2994*9880d681SAndroid Build Coastguard Worker return DAG.getNode(ISD::FMAD, DL, VT, NegTwo, A, LHS);
2995*9880d681SAndroid Build Coastguard Worker }
2996*9880d681SAndroid Build Coastguard Worker }
2997*9880d681SAndroid Build Coastguard Worker
2998*9880d681SAndroid Build Coastguard Worker return SDValue();
2999*9880d681SAndroid Build Coastguard Worker }
3000*9880d681SAndroid Build Coastguard Worker
3001*9880d681SAndroid Build Coastguard Worker break;
3002*9880d681SAndroid Build Coastguard Worker }
3003*9880d681SAndroid Build Coastguard Worker case ISD::LOAD:
3004*9880d681SAndroid Build Coastguard Worker case ISD::STORE:
3005*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD:
3006*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_STORE:
3007*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_CMP_SWAP:
3008*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS:
3009*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_SWAP:
3010*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_ADD:
3011*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_SUB:
3012*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_AND:
3013*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_OR:
3014*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_XOR:
3015*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_NAND:
3016*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_MIN:
3017*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_MAX:
3018*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_UMIN:
3019*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_LOAD_UMAX:
3020*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::ATOMIC_INC:
3021*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::ATOMIC_DEC: { // TODO: Target mem intrinsics.
3022*9880d681SAndroid Build Coastguard Worker if (DCI.isBeforeLegalize())
3023*9880d681SAndroid Build Coastguard Worker break;
3024*9880d681SAndroid Build Coastguard Worker
3025*9880d681SAndroid Build Coastguard Worker MemSDNode *MemNode = cast<MemSDNode>(N);
3026*9880d681SAndroid Build Coastguard Worker SDValue Ptr = MemNode->getBasePtr();
3027*9880d681SAndroid Build Coastguard Worker
3028*9880d681SAndroid Build Coastguard Worker // TODO: We could also do this for multiplies.
3029*9880d681SAndroid Build Coastguard Worker unsigned AS = MemNode->getAddressSpace();
3030*9880d681SAndroid Build Coastguard Worker if (Ptr.getOpcode() == ISD::SHL && AS != AMDGPUAS::PRIVATE_ADDRESS) {
3031*9880d681SAndroid Build Coastguard Worker SDValue NewPtr = performSHLPtrCombine(Ptr.getNode(), AS, DCI);
3032*9880d681SAndroid Build Coastguard Worker if (NewPtr) {
3033*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 8> NewOps(MemNode->op_begin(), MemNode->op_end());
3034*9880d681SAndroid Build Coastguard Worker
3035*9880d681SAndroid Build Coastguard Worker NewOps[N->getOpcode() == ISD::STORE ? 2 : 1] = NewPtr;
3036*9880d681SAndroid Build Coastguard Worker return SDValue(DAG.UpdateNodeOperands(MemNode, NewOps), 0);
3037*9880d681SAndroid Build Coastguard Worker }
3038*9880d681SAndroid Build Coastguard Worker }
3039*9880d681SAndroid Build Coastguard Worker break;
3040*9880d681SAndroid Build Coastguard Worker }
3041*9880d681SAndroid Build Coastguard Worker case ISD::AND:
3042*9880d681SAndroid Build Coastguard Worker return performAndCombine(N, DCI);
3043*9880d681SAndroid Build Coastguard Worker case ISD::OR:
3044*9880d681SAndroid Build Coastguard Worker return performOrCombine(N, DCI);
3045*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::FP_CLASS:
3046*9880d681SAndroid Build Coastguard Worker return performClassCombine(N, DCI);
3047*9880d681SAndroid Build Coastguard Worker case ISD::FCANONICALIZE:
3048*9880d681SAndroid Build Coastguard Worker return performFCanonicalizeCombine(N, DCI);
3049*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::FRACT:
3050*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::RCP:
3051*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::RSQ:
3052*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::RSQ_LEGACY:
3053*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::RSQ_CLAMP:
3054*9880d681SAndroid Build Coastguard Worker case AMDGPUISD::LDEXP: {
3055*9880d681SAndroid Build Coastguard Worker SDValue Src = N->getOperand(0);
3056*9880d681SAndroid Build Coastguard Worker if (Src.isUndef())
3057*9880d681SAndroid Build Coastguard Worker return Src;
3058*9880d681SAndroid Build Coastguard Worker break;
3059*9880d681SAndroid Build Coastguard Worker }
3060*9880d681SAndroid Build Coastguard Worker }
3061*9880d681SAndroid Build Coastguard Worker return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
3062*9880d681SAndroid Build Coastguard Worker }
3063*9880d681SAndroid Build Coastguard Worker
3064*9880d681SAndroid Build Coastguard Worker /// \brief Analyze the possible immediate value Op
3065*9880d681SAndroid Build Coastguard Worker ///
3066*9880d681SAndroid Build Coastguard Worker /// Returns -1 if it isn't an immediate, 0 if it's and inline immediate
3067*9880d681SAndroid Build Coastguard Worker /// and the immediate value if it's a literal immediate
analyzeImmediate(const SDNode * N) const3068*9880d681SAndroid Build Coastguard Worker int32_t SITargetLowering::analyzeImmediate(const SDNode *N) const {
3069*9880d681SAndroid Build Coastguard Worker const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3070*9880d681SAndroid Build Coastguard Worker
3071*9880d681SAndroid Build Coastguard Worker if (const ConstantSDNode *Node = dyn_cast<ConstantSDNode>(N)) {
3072*9880d681SAndroid Build Coastguard Worker if (TII->isInlineConstant(Node->getAPIntValue()))
3073*9880d681SAndroid Build Coastguard Worker return 0;
3074*9880d681SAndroid Build Coastguard Worker
3075*9880d681SAndroid Build Coastguard Worker uint64_t Val = Node->getZExtValue();
3076*9880d681SAndroid Build Coastguard Worker return isUInt<32>(Val) ? Val : -1;
3077*9880d681SAndroid Build Coastguard Worker }
3078*9880d681SAndroid Build Coastguard Worker
3079*9880d681SAndroid Build Coastguard Worker if (const ConstantFPSDNode *Node = dyn_cast<ConstantFPSDNode>(N)) {
3080*9880d681SAndroid Build Coastguard Worker if (TII->isInlineConstant(Node->getValueAPF().bitcastToAPInt()))
3081*9880d681SAndroid Build Coastguard Worker return 0;
3082*9880d681SAndroid Build Coastguard Worker
3083*9880d681SAndroid Build Coastguard Worker if (Node->getValueType(0) == MVT::f32)
3084*9880d681SAndroid Build Coastguard Worker return FloatToBits(Node->getValueAPF().convertToFloat());
3085*9880d681SAndroid Build Coastguard Worker
3086*9880d681SAndroid Build Coastguard Worker return -1;
3087*9880d681SAndroid Build Coastguard Worker }
3088*9880d681SAndroid Build Coastguard Worker
3089*9880d681SAndroid Build Coastguard Worker return -1;
3090*9880d681SAndroid Build Coastguard Worker }
3091*9880d681SAndroid Build Coastguard Worker
3092*9880d681SAndroid Build Coastguard Worker /// \brief Helper function for adjustWritemask
SubIdx2Lane(unsigned Idx)3093*9880d681SAndroid Build Coastguard Worker static unsigned SubIdx2Lane(unsigned Idx) {
3094*9880d681SAndroid Build Coastguard Worker switch (Idx) {
3095*9880d681SAndroid Build Coastguard Worker default: return 0;
3096*9880d681SAndroid Build Coastguard Worker case AMDGPU::sub0: return 0;
3097*9880d681SAndroid Build Coastguard Worker case AMDGPU::sub1: return 1;
3098*9880d681SAndroid Build Coastguard Worker case AMDGPU::sub2: return 2;
3099*9880d681SAndroid Build Coastguard Worker case AMDGPU::sub3: return 3;
3100*9880d681SAndroid Build Coastguard Worker }
3101*9880d681SAndroid Build Coastguard Worker }
3102*9880d681SAndroid Build Coastguard Worker
3103*9880d681SAndroid Build Coastguard Worker /// \brief Adjust the writemask of MIMG instructions
adjustWritemask(MachineSDNode * & Node,SelectionDAG & DAG) const3104*9880d681SAndroid Build Coastguard Worker void SITargetLowering::adjustWritemask(MachineSDNode *&Node,
3105*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
3106*9880d681SAndroid Build Coastguard Worker SDNode *Users[4] = { };
3107*9880d681SAndroid Build Coastguard Worker unsigned Lane = 0;
3108*9880d681SAndroid Build Coastguard Worker unsigned DmaskIdx = (Node->getNumOperands() - Node->getNumValues() == 9) ? 2 : 3;
3109*9880d681SAndroid Build Coastguard Worker unsigned OldDmask = Node->getConstantOperandVal(DmaskIdx);
3110*9880d681SAndroid Build Coastguard Worker unsigned NewDmask = 0;
3111*9880d681SAndroid Build Coastguard Worker
3112*9880d681SAndroid Build Coastguard Worker // Try to figure out the used register components
3113*9880d681SAndroid Build Coastguard Worker for (SDNode::use_iterator I = Node->use_begin(), E = Node->use_end();
3114*9880d681SAndroid Build Coastguard Worker I != E; ++I) {
3115*9880d681SAndroid Build Coastguard Worker
3116*9880d681SAndroid Build Coastguard Worker // Abort if we can't understand the usage
3117*9880d681SAndroid Build Coastguard Worker if (!I->isMachineOpcode() ||
3118*9880d681SAndroid Build Coastguard Worker I->getMachineOpcode() != TargetOpcode::EXTRACT_SUBREG)
3119*9880d681SAndroid Build Coastguard Worker return;
3120*9880d681SAndroid Build Coastguard Worker
3121*9880d681SAndroid Build Coastguard Worker // Lane means which subreg of %VGPRa_VGPRb_VGPRc_VGPRd is used.
3122*9880d681SAndroid Build Coastguard Worker // Note that subregs are packed, i.e. Lane==0 is the first bit set
3123*9880d681SAndroid Build Coastguard Worker // in OldDmask, so it can be any of X,Y,Z,W; Lane==1 is the second bit
3124*9880d681SAndroid Build Coastguard Worker // set, etc.
3125*9880d681SAndroid Build Coastguard Worker Lane = SubIdx2Lane(I->getConstantOperandVal(1));
3126*9880d681SAndroid Build Coastguard Worker
3127*9880d681SAndroid Build Coastguard Worker // Set which texture component corresponds to the lane.
3128*9880d681SAndroid Build Coastguard Worker unsigned Comp;
3129*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, Dmask = OldDmask; i <= Lane; i++) {
3130*9880d681SAndroid Build Coastguard Worker assert(Dmask);
3131*9880d681SAndroid Build Coastguard Worker Comp = countTrailingZeros(Dmask);
3132*9880d681SAndroid Build Coastguard Worker Dmask &= ~(1 << Comp);
3133*9880d681SAndroid Build Coastguard Worker }
3134*9880d681SAndroid Build Coastguard Worker
3135*9880d681SAndroid Build Coastguard Worker // Abort if we have more than one user per component
3136*9880d681SAndroid Build Coastguard Worker if (Users[Lane])
3137*9880d681SAndroid Build Coastguard Worker return;
3138*9880d681SAndroid Build Coastguard Worker
3139*9880d681SAndroid Build Coastguard Worker Users[Lane] = *I;
3140*9880d681SAndroid Build Coastguard Worker NewDmask |= 1 << Comp;
3141*9880d681SAndroid Build Coastguard Worker }
3142*9880d681SAndroid Build Coastguard Worker
3143*9880d681SAndroid Build Coastguard Worker // Abort if there's no change
3144*9880d681SAndroid Build Coastguard Worker if (NewDmask == OldDmask)
3145*9880d681SAndroid Build Coastguard Worker return;
3146*9880d681SAndroid Build Coastguard Worker
3147*9880d681SAndroid Build Coastguard Worker // Adjust the writemask in the node
3148*9880d681SAndroid Build Coastguard Worker std::vector<SDValue> Ops;
3149*9880d681SAndroid Build Coastguard Worker Ops.insert(Ops.end(), Node->op_begin(), Node->op_begin() + DmaskIdx);
3150*9880d681SAndroid Build Coastguard Worker Ops.push_back(DAG.getTargetConstant(NewDmask, SDLoc(Node), MVT::i32));
3151*9880d681SAndroid Build Coastguard Worker Ops.insert(Ops.end(), Node->op_begin() + DmaskIdx + 1, Node->op_end());
3152*9880d681SAndroid Build Coastguard Worker Node = (MachineSDNode*)DAG.UpdateNodeOperands(Node, Ops);
3153*9880d681SAndroid Build Coastguard Worker
3154*9880d681SAndroid Build Coastguard Worker // If we only got one lane, replace it with a copy
3155*9880d681SAndroid Build Coastguard Worker // (if NewDmask has only one bit set...)
3156*9880d681SAndroid Build Coastguard Worker if (NewDmask && (NewDmask & (NewDmask-1)) == 0) {
3157*9880d681SAndroid Build Coastguard Worker SDValue RC = DAG.getTargetConstant(AMDGPU::VGPR_32RegClassID, SDLoc(),
3158*9880d681SAndroid Build Coastguard Worker MVT::i32);
3159*9880d681SAndroid Build Coastguard Worker SDNode *Copy = DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
3160*9880d681SAndroid Build Coastguard Worker SDLoc(), Users[Lane]->getValueType(0),
3161*9880d681SAndroid Build Coastguard Worker SDValue(Node, 0), RC);
3162*9880d681SAndroid Build Coastguard Worker DAG.ReplaceAllUsesWith(Users[Lane], Copy);
3163*9880d681SAndroid Build Coastguard Worker return;
3164*9880d681SAndroid Build Coastguard Worker }
3165*9880d681SAndroid Build Coastguard Worker
3166*9880d681SAndroid Build Coastguard Worker // Update the users of the node with the new indices
3167*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, Idx = AMDGPU::sub0; i < 4; ++i) {
3168*9880d681SAndroid Build Coastguard Worker
3169*9880d681SAndroid Build Coastguard Worker SDNode *User = Users[i];
3170*9880d681SAndroid Build Coastguard Worker if (!User)
3171*9880d681SAndroid Build Coastguard Worker continue;
3172*9880d681SAndroid Build Coastguard Worker
3173*9880d681SAndroid Build Coastguard Worker SDValue Op = DAG.getTargetConstant(Idx, SDLoc(User), MVT::i32);
3174*9880d681SAndroid Build Coastguard Worker DAG.UpdateNodeOperands(User, User->getOperand(0), Op);
3175*9880d681SAndroid Build Coastguard Worker
3176*9880d681SAndroid Build Coastguard Worker switch (Idx) {
3177*9880d681SAndroid Build Coastguard Worker default: break;
3178*9880d681SAndroid Build Coastguard Worker case AMDGPU::sub0: Idx = AMDGPU::sub1; break;
3179*9880d681SAndroid Build Coastguard Worker case AMDGPU::sub1: Idx = AMDGPU::sub2; break;
3180*9880d681SAndroid Build Coastguard Worker case AMDGPU::sub2: Idx = AMDGPU::sub3; break;
3181*9880d681SAndroid Build Coastguard Worker }
3182*9880d681SAndroid Build Coastguard Worker }
3183*9880d681SAndroid Build Coastguard Worker }
3184*9880d681SAndroid Build Coastguard Worker
isFrameIndexOp(SDValue Op)3185*9880d681SAndroid Build Coastguard Worker static bool isFrameIndexOp(SDValue Op) {
3186*9880d681SAndroid Build Coastguard Worker if (Op.getOpcode() == ISD::AssertZext)
3187*9880d681SAndroid Build Coastguard Worker Op = Op.getOperand(0);
3188*9880d681SAndroid Build Coastguard Worker
3189*9880d681SAndroid Build Coastguard Worker return isa<FrameIndexSDNode>(Op);
3190*9880d681SAndroid Build Coastguard Worker }
3191*9880d681SAndroid Build Coastguard Worker
3192*9880d681SAndroid Build Coastguard Worker /// \brief Legalize target independent instructions (e.g. INSERT_SUBREG)
3193*9880d681SAndroid Build Coastguard Worker /// with frame index operands.
3194*9880d681SAndroid Build Coastguard Worker /// LLVM assumes that inputs are to these instructions are registers.
legalizeTargetIndependentNode(SDNode * Node,SelectionDAG & DAG) const3195*9880d681SAndroid Build Coastguard Worker void SITargetLowering::legalizeTargetIndependentNode(SDNode *Node,
3196*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
3197*9880d681SAndroid Build Coastguard Worker
3198*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 8> Ops;
3199*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Node->getNumOperands(); ++i) {
3200*9880d681SAndroid Build Coastguard Worker if (!isFrameIndexOp(Node->getOperand(i))) {
3201*9880d681SAndroid Build Coastguard Worker Ops.push_back(Node->getOperand(i));
3202*9880d681SAndroid Build Coastguard Worker continue;
3203*9880d681SAndroid Build Coastguard Worker }
3204*9880d681SAndroid Build Coastguard Worker
3205*9880d681SAndroid Build Coastguard Worker SDLoc DL(Node);
3206*9880d681SAndroid Build Coastguard Worker Ops.push_back(SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL,
3207*9880d681SAndroid Build Coastguard Worker Node->getOperand(i).getValueType(),
3208*9880d681SAndroid Build Coastguard Worker Node->getOperand(i)), 0));
3209*9880d681SAndroid Build Coastguard Worker }
3210*9880d681SAndroid Build Coastguard Worker
3211*9880d681SAndroid Build Coastguard Worker DAG.UpdateNodeOperands(Node, Ops);
3212*9880d681SAndroid Build Coastguard Worker }
3213*9880d681SAndroid Build Coastguard Worker
3214*9880d681SAndroid Build Coastguard Worker /// \brief Fold the instructions after selecting them.
PostISelFolding(MachineSDNode * Node,SelectionDAG & DAG) const3215*9880d681SAndroid Build Coastguard Worker SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
3216*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG) const {
3217*9880d681SAndroid Build Coastguard Worker const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3218*9880d681SAndroid Build Coastguard Worker unsigned Opcode = Node->getMachineOpcode();
3219*9880d681SAndroid Build Coastguard Worker
3220*9880d681SAndroid Build Coastguard Worker if (TII->isMIMG(Opcode) && !TII->get(Opcode).mayStore() &&
3221*9880d681SAndroid Build Coastguard Worker !TII->isGather4(Opcode))
3222*9880d681SAndroid Build Coastguard Worker adjustWritemask(Node, DAG);
3223*9880d681SAndroid Build Coastguard Worker
3224*9880d681SAndroid Build Coastguard Worker if (Opcode == AMDGPU::INSERT_SUBREG ||
3225*9880d681SAndroid Build Coastguard Worker Opcode == AMDGPU::REG_SEQUENCE) {
3226*9880d681SAndroid Build Coastguard Worker legalizeTargetIndependentNode(Node, DAG);
3227*9880d681SAndroid Build Coastguard Worker return Node;
3228*9880d681SAndroid Build Coastguard Worker }
3229*9880d681SAndroid Build Coastguard Worker return Node;
3230*9880d681SAndroid Build Coastguard Worker }
3231*9880d681SAndroid Build Coastguard Worker
3232*9880d681SAndroid Build Coastguard Worker /// \brief Assign the register class depending on the number of
3233*9880d681SAndroid Build Coastguard Worker /// bits set in the writemask
AdjustInstrPostInstrSelection(MachineInstr & MI,SDNode * Node) const3234*9880d681SAndroid Build Coastguard Worker void SITargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI,
3235*9880d681SAndroid Build Coastguard Worker SDNode *Node) const {
3236*9880d681SAndroid Build Coastguard Worker const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3237*9880d681SAndroid Build Coastguard Worker
3238*9880d681SAndroid Build Coastguard Worker MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
3239*9880d681SAndroid Build Coastguard Worker
3240*9880d681SAndroid Build Coastguard Worker if (TII->isVOP3(MI.getOpcode())) {
3241*9880d681SAndroid Build Coastguard Worker // Make sure constant bus requirements are respected.
3242*9880d681SAndroid Build Coastguard Worker TII->legalizeOperandsVOP3(MRI, MI);
3243*9880d681SAndroid Build Coastguard Worker return;
3244*9880d681SAndroid Build Coastguard Worker }
3245*9880d681SAndroid Build Coastguard Worker
3246*9880d681SAndroid Build Coastguard Worker if (TII->isMIMG(MI)) {
3247*9880d681SAndroid Build Coastguard Worker unsigned VReg = MI.getOperand(0).getReg();
3248*9880d681SAndroid Build Coastguard Worker unsigned DmaskIdx = MI.getNumOperands() == 12 ? 3 : 4;
3249*9880d681SAndroid Build Coastguard Worker unsigned Writemask = MI.getOperand(DmaskIdx).getImm();
3250*9880d681SAndroid Build Coastguard Worker unsigned BitsSet = 0;
3251*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < 4; ++i)
3252*9880d681SAndroid Build Coastguard Worker BitsSet += Writemask & (1 << i) ? 1 : 0;
3253*9880d681SAndroid Build Coastguard Worker
3254*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC;
3255*9880d681SAndroid Build Coastguard Worker switch (BitsSet) {
3256*9880d681SAndroid Build Coastguard Worker default: return;
3257*9880d681SAndroid Build Coastguard Worker case 1: RC = &AMDGPU::VGPR_32RegClass; break;
3258*9880d681SAndroid Build Coastguard Worker case 2: RC = &AMDGPU::VReg_64RegClass; break;
3259*9880d681SAndroid Build Coastguard Worker case 3: RC = &AMDGPU::VReg_96RegClass; break;
3260*9880d681SAndroid Build Coastguard Worker }
3261*9880d681SAndroid Build Coastguard Worker
3262*9880d681SAndroid Build Coastguard Worker unsigned NewOpcode = TII->getMaskedMIMGOp(MI.getOpcode(), BitsSet);
3263*9880d681SAndroid Build Coastguard Worker MI.setDesc(TII->get(NewOpcode));
3264*9880d681SAndroid Build Coastguard Worker MRI.setRegClass(VReg, RC);
3265*9880d681SAndroid Build Coastguard Worker return;
3266*9880d681SAndroid Build Coastguard Worker }
3267*9880d681SAndroid Build Coastguard Worker
3268*9880d681SAndroid Build Coastguard Worker // Replace unused atomics with the no return version.
3269*9880d681SAndroid Build Coastguard Worker int NoRetAtomicOp = AMDGPU::getAtomicNoRetOp(MI.getOpcode());
3270*9880d681SAndroid Build Coastguard Worker if (NoRetAtomicOp != -1) {
3271*9880d681SAndroid Build Coastguard Worker if (!Node->hasAnyUseOfValue(0)) {
3272*9880d681SAndroid Build Coastguard Worker MI.setDesc(TII->get(NoRetAtomicOp));
3273*9880d681SAndroid Build Coastguard Worker MI.RemoveOperand(0);
3274*9880d681SAndroid Build Coastguard Worker return;
3275*9880d681SAndroid Build Coastguard Worker }
3276*9880d681SAndroid Build Coastguard Worker
3277*9880d681SAndroid Build Coastguard Worker // For mubuf_atomic_cmpswap, we need to have tablegen use an extract_subreg
3278*9880d681SAndroid Build Coastguard Worker // instruction, because the return type of these instructions is a vec2 of
3279*9880d681SAndroid Build Coastguard Worker // the memory type, so it can be tied to the input operand.
3280*9880d681SAndroid Build Coastguard Worker // This means these instructions always have a use, so we need to add a
3281*9880d681SAndroid Build Coastguard Worker // special case to check if the atomic has only one extract_subreg use,
3282*9880d681SAndroid Build Coastguard Worker // which itself has no uses.
3283*9880d681SAndroid Build Coastguard Worker if ((Node->hasNUsesOfValue(1, 0) &&
3284*9880d681SAndroid Build Coastguard Worker Node->use_begin()->isMachineOpcode() &&
3285*9880d681SAndroid Build Coastguard Worker Node->use_begin()->getMachineOpcode() == AMDGPU::EXTRACT_SUBREG &&
3286*9880d681SAndroid Build Coastguard Worker !Node->use_begin()->hasAnyUseOfValue(0))) {
3287*9880d681SAndroid Build Coastguard Worker unsigned Def = MI.getOperand(0).getReg();
3288*9880d681SAndroid Build Coastguard Worker
3289*9880d681SAndroid Build Coastguard Worker // Change this into a noret atomic.
3290*9880d681SAndroid Build Coastguard Worker MI.setDesc(TII->get(NoRetAtomicOp));
3291*9880d681SAndroid Build Coastguard Worker MI.RemoveOperand(0);
3292*9880d681SAndroid Build Coastguard Worker
3293*9880d681SAndroid Build Coastguard Worker // If we only remove the def operand from the atomic instruction, the
3294*9880d681SAndroid Build Coastguard Worker // extract_subreg will be left with a use of a vreg without a def.
3295*9880d681SAndroid Build Coastguard Worker // So we need to insert an implicit_def to avoid machine verifier
3296*9880d681SAndroid Build Coastguard Worker // errors.
3297*9880d681SAndroid Build Coastguard Worker BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
3298*9880d681SAndroid Build Coastguard Worker TII->get(AMDGPU::IMPLICIT_DEF), Def);
3299*9880d681SAndroid Build Coastguard Worker }
3300*9880d681SAndroid Build Coastguard Worker return;
3301*9880d681SAndroid Build Coastguard Worker }
3302*9880d681SAndroid Build Coastguard Worker }
3303*9880d681SAndroid Build Coastguard Worker
buildSMovImm32(SelectionDAG & DAG,const SDLoc & DL,uint64_t Val)3304*9880d681SAndroid Build Coastguard Worker static SDValue buildSMovImm32(SelectionDAG &DAG, const SDLoc &DL,
3305*9880d681SAndroid Build Coastguard Worker uint64_t Val) {
3306*9880d681SAndroid Build Coastguard Worker SDValue K = DAG.getTargetConstant(Val, DL, MVT::i32);
3307*9880d681SAndroid Build Coastguard Worker return SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, K), 0);
3308*9880d681SAndroid Build Coastguard Worker }
3309*9880d681SAndroid Build Coastguard Worker
wrapAddr64Rsrc(SelectionDAG & DAG,const SDLoc & DL,SDValue Ptr) const3310*9880d681SAndroid Build Coastguard Worker MachineSDNode *SITargetLowering::wrapAddr64Rsrc(SelectionDAG &DAG,
3311*9880d681SAndroid Build Coastguard Worker const SDLoc &DL,
3312*9880d681SAndroid Build Coastguard Worker SDValue Ptr) const {
3313*9880d681SAndroid Build Coastguard Worker const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3314*9880d681SAndroid Build Coastguard Worker
3315*9880d681SAndroid Build Coastguard Worker // Build the half of the subregister with the constants before building the
3316*9880d681SAndroid Build Coastguard Worker // full 128-bit register. If we are building multiple resource descriptors,
3317*9880d681SAndroid Build Coastguard Worker // this will allow CSEing of the 2-component register.
3318*9880d681SAndroid Build Coastguard Worker const SDValue Ops0[] = {
3319*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::SGPR_64RegClassID, DL, MVT::i32),
3320*9880d681SAndroid Build Coastguard Worker buildSMovImm32(DAG, DL, 0),
3321*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
3322*9880d681SAndroid Build Coastguard Worker buildSMovImm32(DAG, DL, TII->getDefaultRsrcDataFormat() >> 32),
3323*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
3324*9880d681SAndroid Build Coastguard Worker };
3325*9880d681SAndroid Build Coastguard Worker
3326*9880d681SAndroid Build Coastguard Worker SDValue SubRegHi = SDValue(DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL,
3327*9880d681SAndroid Build Coastguard Worker MVT::v2i32, Ops0), 0);
3328*9880d681SAndroid Build Coastguard Worker
3329*9880d681SAndroid Build Coastguard Worker // Combine the constants and the pointer.
3330*9880d681SAndroid Build Coastguard Worker const SDValue Ops1[] = {
3331*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
3332*9880d681SAndroid Build Coastguard Worker Ptr,
3333*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32),
3334*9880d681SAndroid Build Coastguard Worker SubRegHi,
3335*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32)
3336*9880d681SAndroid Build Coastguard Worker };
3337*9880d681SAndroid Build Coastguard Worker
3338*9880d681SAndroid Build Coastguard Worker return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops1);
3339*9880d681SAndroid Build Coastguard Worker }
3340*9880d681SAndroid Build Coastguard Worker
3341*9880d681SAndroid Build Coastguard Worker /// \brief Return a resource descriptor with the 'Add TID' bit enabled
3342*9880d681SAndroid Build Coastguard Worker /// The TID (Thread ID) is multiplied by the stride value (bits [61:48]
3343*9880d681SAndroid Build Coastguard Worker /// of the resource descriptor) to create an offset, which is added to
3344*9880d681SAndroid Build Coastguard Worker /// the resource pointer.
buildRSRC(SelectionDAG & DAG,const SDLoc & DL,SDValue Ptr,uint32_t RsrcDword1,uint64_t RsrcDword2And3) const3345*9880d681SAndroid Build Coastguard Worker MachineSDNode *SITargetLowering::buildRSRC(SelectionDAG &DAG, const SDLoc &DL,
3346*9880d681SAndroid Build Coastguard Worker SDValue Ptr, uint32_t RsrcDword1,
3347*9880d681SAndroid Build Coastguard Worker uint64_t RsrcDword2And3) const {
3348*9880d681SAndroid Build Coastguard Worker SDValue PtrLo = DAG.getTargetExtractSubreg(AMDGPU::sub0, DL, MVT::i32, Ptr);
3349*9880d681SAndroid Build Coastguard Worker SDValue PtrHi = DAG.getTargetExtractSubreg(AMDGPU::sub1, DL, MVT::i32, Ptr);
3350*9880d681SAndroid Build Coastguard Worker if (RsrcDword1) {
3351*9880d681SAndroid Build Coastguard Worker PtrHi = SDValue(DAG.getMachineNode(AMDGPU::S_OR_B32, DL, MVT::i32, PtrHi,
3352*9880d681SAndroid Build Coastguard Worker DAG.getConstant(RsrcDword1, DL, MVT::i32)),
3353*9880d681SAndroid Build Coastguard Worker 0);
3354*9880d681SAndroid Build Coastguard Worker }
3355*9880d681SAndroid Build Coastguard Worker
3356*9880d681SAndroid Build Coastguard Worker SDValue DataLo = buildSMovImm32(DAG, DL,
3357*9880d681SAndroid Build Coastguard Worker RsrcDword2And3 & UINT64_C(0xFFFFFFFF));
3358*9880d681SAndroid Build Coastguard Worker SDValue DataHi = buildSMovImm32(DAG, DL, RsrcDword2And3 >> 32);
3359*9880d681SAndroid Build Coastguard Worker
3360*9880d681SAndroid Build Coastguard Worker const SDValue Ops[] = {
3361*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
3362*9880d681SAndroid Build Coastguard Worker PtrLo,
3363*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
3364*9880d681SAndroid Build Coastguard Worker PtrHi,
3365*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32),
3366*9880d681SAndroid Build Coastguard Worker DataLo,
3367*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::sub2, DL, MVT::i32),
3368*9880d681SAndroid Build Coastguard Worker DataHi,
3369*9880d681SAndroid Build Coastguard Worker DAG.getTargetConstant(AMDGPU::sub3, DL, MVT::i32)
3370*9880d681SAndroid Build Coastguard Worker };
3371*9880d681SAndroid Build Coastguard Worker
3372*9880d681SAndroid Build Coastguard Worker return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops);
3373*9880d681SAndroid Build Coastguard Worker }
3374*9880d681SAndroid Build Coastguard Worker
CreateLiveInRegister(SelectionDAG & DAG,const TargetRegisterClass * RC,unsigned Reg,EVT VT) const3375*9880d681SAndroid Build Coastguard Worker SDValue SITargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
3376*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC,
3377*9880d681SAndroid Build Coastguard Worker unsigned Reg, EVT VT) const {
3378*9880d681SAndroid Build Coastguard Worker SDValue VReg = AMDGPUTargetLowering::CreateLiveInRegister(DAG, RC, Reg, VT);
3379*9880d681SAndroid Build Coastguard Worker
3380*9880d681SAndroid Build Coastguard Worker return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(DAG.getEntryNode()),
3381*9880d681SAndroid Build Coastguard Worker cast<RegisterSDNode>(VReg)->getReg(), VT);
3382*9880d681SAndroid Build Coastguard Worker }
3383*9880d681SAndroid Build Coastguard Worker
3384*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
3385*9880d681SAndroid Build Coastguard Worker // SI Inline Assembly Support
3386*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
3387*9880d681SAndroid Build Coastguard Worker
3388*9880d681SAndroid Build Coastguard Worker std::pair<unsigned, const TargetRegisterClass *>
getRegForInlineAsmConstraint(const TargetRegisterInfo * TRI,StringRef Constraint,MVT VT) const3389*9880d681SAndroid Build Coastguard Worker SITargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
3390*9880d681SAndroid Build Coastguard Worker StringRef Constraint,
3391*9880d681SAndroid Build Coastguard Worker MVT VT) const {
3392*9880d681SAndroid Build Coastguard Worker
3393*9880d681SAndroid Build Coastguard Worker if (Constraint.size() == 1) {
3394*9880d681SAndroid Build Coastguard Worker switch (Constraint[0]) {
3395*9880d681SAndroid Build Coastguard Worker case 's':
3396*9880d681SAndroid Build Coastguard Worker case 'r':
3397*9880d681SAndroid Build Coastguard Worker switch (VT.getSizeInBits()) {
3398*9880d681SAndroid Build Coastguard Worker default:
3399*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, nullptr);
3400*9880d681SAndroid Build Coastguard Worker case 32:
3401*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::SGPR_32RegClass);
3402*9880d681SAndroid Build Coastguard Worker case 64:
3403*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::SGPR_64RegClass);
3404*9880d681SAndroid Build Coastguard Worker case 128:
3405*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::SReg_128RegClass);
3406*9880d681SAndroid Build Coastguard Worker case 256:
3407*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::SReg_256RegClass);
3408*9880d681SAndroid Build Coastguard Worker }
3409*9880d681SAndroid Build Coastguard Worker
3410*9880d681SAndroid Build Coastguard Worker case 'v':
3411*9880d681SAndroid Build Coastguard Worker switch (VT.getSizeInBits()) {
3412*9880d681SAndroid Build Coastguard Worker default:
3413*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, nullptr);
3414*9880d681SAndroid Build Coastguard Worker case 32:
3415*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::VGPR_32RegClass);
3416*9880d681SAndroid Build Coastguard Worker case 64:
3417*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::VReg_64RegClass);
3418*9880d681SAndroid Build Coastguard Worker case 96:
3419*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::VReg_96RegClass);
3420*9880d681SAndroid Build Coastguard Worker case 128:
3421*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::VReg_128RegClass);
3422*9880d681SAndroid Build Coastguard Worker case 256:
3423*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::VReg_256RegClass);
3424*9880d681SAndroid Build Coastguard Worker case 512:
3425*9880d681SAndroid Build Coastguard Worker return std::make_pair(0U, &AMDGPU::VReg_512RegClass);
3426*9880d681SAndroid Build Coastguard Worker }
3427*9880d681SAndroid Build Coastguard Worker }
3428*9880d681SAndroid Build Coastguard Worker }
3429*9880d681SAndroid Build Coastguard Worker
3430*9880d681SAndroid Build Coastguard Worker if (Constraint.size() > 1) {
3431*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC = nullptr;
3432*9880d681SAndroid Build Coastguard Worker if (Constraint[1] == 'v') {
3433*9880d681SAndroid Build Coastguard Worker RC = &AMDGPU::VGPR_32RegClass;
3434*9880d681SAndroid Build Coastguard Worker } else if (Constraint[1] == 's') {
3435*9880d681SAndroid Build Coastguard Worker RC = &AMDGPU::SGPR_32RegClass;
3436*9880d681SAndroid Build Coastguard Worker }
3437*9880d681SAndroid Build Coastguard Worker
3438*9880d681SAndroid Build Coastguard Worker if (RC) {
3439*9880d681SAndroid Build Coastguard Worker uint32_t Idx;
3440*9880d681SAndroid Build Coastguard Worker bool Failed = Constraint.substr(2).getAsInteger(10, Idx);
3441*9880d681SAndroid Build Coastguard Worker if (!Failed && Idx < RC->getNumRegs())
3442*9880d681SAndroid Build Coastguard Worker return std::make_pair(RC->getRegister(Idx), RC);
3443*9880d681SAndroid Build Coastguard Worker }
3444*9880d681SAndroid Build Coastguard Worker }
3445*9880d681SAndroid Build Coastguard Worker return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
3446*9880d681SAndroid Build Coastguard Worker }
3447*9880d681SAndroid Build Coastguard Worker
3448*9880d681SAndroid Build Coastguard Worker SITargetLowering::ConstraintType
getConstraintType(StringRef Constraint) const3449*9880d681SAndroid Build Coastguard Worker SITargetLowering::getConstraintType(StringRef Constraint) const {
3450*9880d681SAndroid Build Coastguard Worker if (Constraint.size() == 1) {
3451*9880d681SAndroid Build Coastguard Worker switch (Constraint[0]) {
3452*9880d681SAndroid Build Coastguard Worker default: break;
3453*9880d681SAndroid Build Coastguard Worker case 's':
3454*9880d681SAndroid Build Coastguard Worker case 'v':
3455*9880d681SAndroid Build Coastguard Worker return C_RegisterClass;
3456*9880d681SAndroid Build Coastguard Worker }
3457*9880d681SAndroid Build Coastguard Worker }
3458*9880d681SAndroid Build Coastguard Worker return TargetLowering::getConstraintType(Constraint);
3459*9880d681SAndroid Build Coastguard Worker }
3460