1*9880d681SAndroid Build Coastguard Worker //===-- ARMBaseInstrInfo.cpp - ARM Instruction Information ----------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file contains the Base ARM implementation of the TargetInstrInfo class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker #include "ARM.h"
15*9880d681SAndroid Build Coastguard Worker #include "ARMBaseInstrInfo.h"
16*9880d681SAndroid Build Coastguard Worker #include "ARMBaseRegisterInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "ARMConstantPoolValue.h"
18*9880d681SAndroid Build Coastguard Worker #include "ARMFeatures.h"
19*9880d681SAndroid Build Coastguard Worker #include "ARMHazardRecognizer.h"
20*9880d681SAndroid Build Coastguard Worker #include "ARMMachineFunctionInfo.h"
21*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMAddressingModes.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/STLExtras.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/LiveVariables.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineConstantPool.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineJumpTableInfo.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineMemOperand.h"
29*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
30*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/SelectionDAGNodes.h"
31*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/TargetSchedule.h"
32*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Constants.h"
33*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Function.h"
34*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/GlobalValue.h"
35*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCAsmInfo.h"
36*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCExpr.h"
37*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/BranchProbability.h"
38*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/CommandLine.h"
39*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
40*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
41*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
42*9880d681SAndroid Build Coastguard Worker
43*9880d681SAndroid Build Coastguard Worker using namespace llvm;
44*9880d681SAndroid Build Coastguard Worker
45*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "arm-instrinfo"
46*9880d681SAndroid Build Coastguard Worker
47*9880d681SAndroid Build Coastguard Worker #define GET_INSTRINFO_CTOR_DTOR
48*9880d681SAndroid Build Coastguard Worker #include "ARMGenInstrInfo.inc"
49*9880d681SAndroid Build Coastguard Worker
50*9880d681SAndroid Build Coastguard Worker static cl::opt<bool>
51*9880d681SAndroid Build Coastguard Worker EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
52*9880d681SAndroid Build Coastguard Worker cl::desc("Enable ARM 2-addr to 3-addr conv"));
53*9880d681SAndroid Build Coastguard Worker
54*9880d681SAndroid Build Coastguard Worker /// ARM_MLxEntry - Record information about MLA / MLS instructions.
55*9880d681SAndroid Build Coastguard Worker struct ARM_MLxEntry {
56*9880d681SAndroid Build Coastguard Worker uint16_t MLxOpc; // MLA / MLS opcode
57*9880d681SAndroid Build Coastguard Worker uint16_t MulOpc; // Expanded multiplication opcode
58*9880d681SAndroid Build Coastguard Worker uint16_t AddSubOpc; // Expanded add / sub opcode
59*9880d681SAndroid Build Coastguard Worker bool NegAcc; // True if the acc is negated before the add / sub.
60*9880d681SAndroid Build Coastguard Worker bool HasLane; // True if instruction has an extra "lane" operand.
61*9880d681SAndroid Build Coastguard Worker };
62*9880d681SAndroid Build Coastguard Worker
63*9880d681SAndroid Build Coastguard Worker static const ARM_MLxEntry ARM_MLxTable[] = {
64*9880d681SAndroid Build Coastguard Worker // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane
65*9880d681SAndroid Build Coastguard Worker // fp scalar ops
66*9880d681SAndroid Build Coastguard Worker { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false },
67*9880d681SAndroid Build Coastguard Worker { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false },
68*9880d681SAndroid Build Coastguard Worker { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false },
69*9880d681SAndroid Build Coastguard Worker { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false },
70*9880d681SAndroid Build Coastguard Worker { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false },
71*9880d681SAndroid Build Coastguard Worker { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false },
72*9880d681SAndroid Build Coastguard Worker { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false },
73*9880d681SAndroid Build Coastguard Worker { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false },
74*9880d681SAndroid Build Coastguard Worker
75*9880d681SAndroid Build Coastguard Worker // fp SIMD ops
76*9880d681SAndroid Build Coastguard Worker { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false },
77*9880d681SAndroid Build Coastguard Worker { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false },
78*9880d681SAndroid Build Coastguard Worker { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false },
79*9880d681SAndroid Build Coastguard Worker { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false },
80*9880d681SAndroid Build Coastguard Worker { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true },
81*9880d681SAndroid Build Coastguard Worker { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true },
82*9880d681SAndroid Build Coastguard Worker { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true },
83*9880d681SAndroid Build Coastguard Worker { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true },
84*9880d681SAndroid Build Coastguard Worker };
85*9880d681SAndroid Build Coastguard Worker
ARMBaseInstrInfo(const ARMSubtarget & STI)86*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
87*9880d681SAndroid Build Coastguard Worker : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
88*9880d681SAndroid Build Coastguard Worker Subtarget(STI) {
89*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) {
90*9880d681SAndroid Build Coastguard Worker if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second)
91*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Duplicated entries?");
92*9880d681SAndroid Build Coastguard Worker MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc);
93*9880d681SAndroid Build Coastguard Worker MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc);
94*9880d681SAndroid Build Coastguard Worker }
95*9880d681SAndroid Build Coastguard Worker }
96*9880d681SAndroid Build Coastguard Worker
97*9880d681SAndroid Build Coastguard Worker // Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl
98*9880d681SAndroid Build Coastguard Worker // currently defaults to no prepass hazard recognizer.
99*9880d681SAndroid Build Coastguard Worker ScheduleHazardRecognizer *
CreateTargetHazardRecognizer(const TargetSubtargetInfo * STI,const ScheduleDAG * DAG) const100*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI,
101*9880d681SAndroid Build Coastguard Worker const ScheduleDAG *DAG) const {
102*9880d681SAndroid Build Coastguard Worker if (usePreRAHazardRecognizer()) {
103*9880d681SAndroid Build Coastguard Worker const InstrItineraryData *II =
104*9880d681SAndroid Build Coastguard Worker static_cast<const ARMSubtarget *>(STI)->getInstrItineraryData();
105*9880d681SAndroid Build Coastguard Worker return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched");
106*9880d681SAndroid Build Coastguard Worker }
107*9880d681SAndroid Build Coastguard Worker return TargetInstrInfo::CreateTargetHazardRecognizer(STI, DAG);
108*9880d681SAndroid Build Coastguard Worker }
109*9880d681SAndroid Build Coastguard Worker
110*9880d681SAndroid Build Coastguard Worker ScheduleHazardRecognizer *ARMBaseInstrInfo::
CreateTargetPostRAHazardRecognizer(const InstrItineraryData * II,const ScheduleDAG * DAG) const111*9880d681SAndroid Build Coastguard Worker CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
112*9880d681SAndroid Build Coastguard Worker const ScheduleDAG *DAG) const {
113*9880d681SAndroid Build Coastguard Worker if (Subtarget.isThumb2() || Subtarget.hasVFP2())
114*9880d681SAndroid Build Coastguard Worker return (ScheduleHazardRecognizer *)new ARMHazardRecognizer(II, DAG);
115*9880d681SAndroid Build Coastguard Worker return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
116*9880d681SAndroid Build Coastguard Worker }
117*9880d681SAndroid Build Coastguard Worker
convertToThreeAddress(MachineFunction::iterator & MFI,MachineInstr & MI,LiveVariables * LV) const118*9880d681SAndroid Build Coastguard Worker MachineInstr *ARMBaseInstrInfo::convertToThreeAddress(
119*9880d681SAndroid Build Coastguard Worker MachineFunction::iterator &MFI, MachineInstr &MI, LiveVariables *LV) const {
120*9880d681SAndroid Build Coastguard Worker // FIXME: Thumb2 support.
121*9880d681SAndroid Build Coastguard Worker
122*9880d681SAndroid Build Coastguard Worker if (!EnableARM3Addr)
123*9880d681SAndroid Build Coastguard Worker return nullptr;
124*9880d681SAndroid Build Coastguard Worker
125*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = *MI.getParent()->getParent();
126*9880d681SAndroid Build Coastguard Worker uint64_t TSFlags = MI.getDesc().TSFlags;
127*9880d681SAndroid Build Coastguard Worker bool isPre = false;
128*9880d681SAndroid Build Coastguard Worker switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
129*9880d681SAndroid Build Coastguard Worker default: return nullptr;
130*9880d681SAndroid Build Coastguard Worker case ARMII::IndexModePre:
131*9880d681SAndroid Build Coastguard Worker isPre = true;
132*9880d681SAndroid Build Coastguard Worker break;
133*9880d681SAndroid Build Coastguard Worker case ARMII::IndexModePost:
134*9880d681SAndroid Build Coastguard Worker break;
135*9880d681SAndroid Build Coastguard Worker }
136*9880d681SAndroid Build Coastguard Worker
137*9880d681SAndroid Build Coastguard Worker // Try splitting an indexed load/store to an un-indexed one plus an add/sub
138*9880d681SAndroid Build Coastguard Worker // operation.
139*9880d681SAndroid Build Coastguard Worker unsigned MemOpc = getUnindexedOpcode(MI.getOpcode());
140*9880d681SAndroid Build Coastguard Worker if (MemOpc == 0)
141*9880d681SAndroid Build Coastguard Worker return nullptr;
142*9880d681SAndroid Build Coastguard Worker
143*9880d681SAndroid Build Coastguard Worker MachineInstr *UpdateMI = nullptr;
144*9880d681SAndroid Build Coastguard Worker MachineInstr *MemMI = nullptr;
145*9880d681SAndroid Build Coastguard Worker unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
146*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &MCID = MI.getDesc();
147*9880d681SAndroid Build Coastguard Worker unsigned NumOps = MCID.getNumOperands();
148*9880d681SAndroid Build Coastguard Worker bool isLoad = !MI.mayStore();
149*9880d681SAndroid Build Coastguard Worker const MachineOperand &WB = isLoad ? MI.getOperand(1) : MI.getOperand(0);
150*9880d681SAndroid Build Coastguard Worker const MachineOperand &Base = MI.getOperand(2);
151*9880d681SAndroid Build Coastguard Worker const MachineOperand &Offset = MI.getOperand(NumOps - 3);
152*9880d681SAndroid Build Coastguard Worker unsigned WBReg = WB.getReg();
153*9880d681SAndroid Build Coastguard Worker unsigned BaseReg = Base.getReg();
154*9880d681SAndroid Build Coastguard Worker unsigned OffReg = Offset.getReg();
155*9880d681SAndroid Build Coastguard Worker unsigned OffImm = MI.getOperand(NumOps - 2).getImm();
156*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI.getOperand(NumOps - 1).getImm();
157*9880d681SAndroid Build Coastguard Worker switch (AddrMode) {
158*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unknown indexed op!");
159*9880d681SAndroid Build Coastguard Worker case ARMII::AddrMode2: {
160*9880d681SAndroid Build Coastguard Worker bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
161*9880d681SAndroid Build Coastguard Worker unsigned Amt = ARM_AM::getAM2Offset(OffImm);
162*9880d681SAndroid Build Coastguard Worker if (OffReg == 0) {
163*9880d681SAndroid Build Coastguard Worker if (ARM_AM::getSOImmVal(Amt) == -1)
164*9880d681SAndroid Build Coastguard Worker // Can't encode it in a so_imm operand. This transformation will
165*9880d681SAndroid Build Coastguard Worker // add more than 1 instruction. Abandon!
166*9880d681SAndroid Build Coastguard Worker return nullptr;
167*9880d681SAndroid Build Coastguard Worker UpdateMI = BuildMI(MF, MI.getDebugLoc(),
168*9880d681SAndroid Build Coastguard Worker get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
169*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg)
170*9880d681SAndroid Build Coastguard Worker .addImm(Amt)
171*9880d681SAndroid Build Coastguard Worker .addImm(Pred)
172*9880d681SAndroid Build Coastguard Worker .addReg(0)
173*9880d681SAndroid Build Coastguard Worker .addReg(0);
174*9880d681SAndroid Build Coastguard Worker } else if (Amt != 0) {
175*9880d681SAndroid Build Coastguard Worker ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
176*9880d681SAndroid Build Coastguard Worker unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
177*9880d681SAndroid Build Coastguard Worker UpdateMI = BuildMI(MF, MI.getDebugLoc(),
178*9880d681SAndroid Build Coastguard Worker get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg)
179*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg)
180*9880d681SAndroid Build Coastguard Worker .addReg(OffReg)
181*9880d681SAndroid Build Coastguard Worker .addReg(0)
182*9880d681SAndroid Build Coastguard Worker .addImm(SOOpc)
183*9880d681SAndroid Build Coastguard Worker .addImm(Pred)
184*9880d681SAndroid Build Coastguard Worker .addReg(0)
185*9880d681SAndroid Build Coastguard Worker .addReg(0);
186*9880d681SAndroid Build Coastguard Worker } else
187*9880d681SAndroid Build Coastguard Worker UpdateMI = BuildMI(MF, MI.getDebugLoc(),
188*9880d681SAndroid Build Coastguard Worker get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
189*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg)
190*9880d681SAndroid Build Coastguard Worker .addReg(OffReg)
191*9880d681SAndroid Build Coastguard Worker .addImm(Pred)
192*9880d681SAndroid Build Coastguard Worker .addReg(0)
193*9880d681SAndroid Build Coastguard Worker .addReg(0);
194*9880d681SAndroid Build Coastguard Worker break;
195*9880d681SAndroid Build Coastguard Worker }
196*9880d681SAndroid Build Coastguard Worker case ARMII::AddrMode3 : {
197*9880d681SAndroid Build Coastguard Worker bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
198*9880d681SAndroid Build Coastguard Worker unsigned Amt = ARM_AM::getAM3Offset(OffImm);
199*9880d681SAndroid Build Coastguard Worker if (OffReg == 0)
200*9880d681SAndroid Build Coastguard Worker // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
201*9880d681SAndroid Build Coastguard Worker UpdateMI = BuildMI(MF, MI.getDebugLoc(),
202*9880d681SAndroid Build Coastguard Worker get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
203*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg)
204*9880d681SAndroid Build Coastguard Worker .addImm(Amt)
205*9880d681SAndroid Build Coastguard Worker .addImm(Pred)
206*9880d681SAndroid Build Coastguard Worker .addReg(0)
207*9880d681SAndroid Build Coastguard Worker .addReg(0);
208*9880d681SAndroid Build Coastguard Worker else
209*9880d681SAndroid Build Coastguard Worker UpdateMI = BuildMI(MF, MI.getDebugLoc(),
210*9880d681SAndroid Build Coastguard Worker get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
211*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg)
212*9880d681SAndroid Build Coastguard Worker .addReg(OffReg)
213*9880d681SAndroid Build Coastguard Worker .addImm(Pred)
214*9880d681SAndroid Build Coastguard Worker .addReg(0)
215*9880d681SAndroid Build Coastguard Worker .addReg(0);
216*9880d681SAndroid Build Coastguard Worker break;
217*9880d681SAndroid Build Coastguard Worker }
218*9880d681SAndroid Build Coastguard Worker }
219*9880d681SAndroid Build Coastguard Worker
220*9880d681SAndroid Build Coastguard Worker std::vector<MachineInstr*> NewMIs;
221*9880d681SAndroid Build Coastguard Worker if (isPre) {
222*9880d681SAndroid Build Coastguard Worker if (isLoad)
223*9880d681SAndroid Build Coastguard Worker MemMI =
224*9880d681SAndroid Build Coastguard Worker BuildMI(MF, MI.getDebugLoc(), get(MemOpc), MI.getOperand(0).getReg())
225*9880d681SAndroid Build Coastguard Worker .addReg(WBReg)
226*9880d681SAndroid Build Coastguard Worker .addImm(0)
227*9880d681SAndroid Build Coastguard Worker .addImm(Pred);
228*9880d681SAndroid Build Coastguard Worker else
229*9880d681SAndroid Build Coastguard Worker MemMI = BuildMI(MF, MI.getDebugLoc(), get(MemOpc))
230*9880d681SAndroid Build Coastguard Worker .addReg(MI.getOperand(1).getReg())
231*9880d681SAndroid Build Coastguard Worker .addReg(WBReg)
232*9880d681SAndroid Build Coastguard Worker .addReg(0)
233*9880d681SAndroid Build Coastguard Worker .addImm(0)
234*9880d681SAndroid Build Coastguard Worker .addImm(Pred);
235*9880d681SAndroid Build Coastguard Worker NewMIs.push_back(MemMI);
236*9880d681SAndroid Build Coastguard Worker NewMIs.push_back(UpdateMI);
237*9880d681SAndroid Build Coastguard Worker } else {
238*9880d681SAndroid Build Coastguard Worker if (isLoad)
239*9880d681SAndroid Build Coastguard Worker MemMI =
240*9880d681SAndroid Build Coastguard Worker BuildMI(MF, MI.getDebugLoc(), get(MemOpc), MI.getOperand(0).getReg())
241*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg)
242*9880d681SAndroid Build Coastguard Worker .addImm(0)
243*9880d681SAndroid Build Coastguard Worker .addImm(Pred);
244*9880d681SAndroid Build Coastguard Worker else
245*9880d681SAndroid Build Coastguard Worker MemMI = BuildMI(MF, MI.getDebugLoc(), get(MemOpc))
246*9880d681SAndroid Build Coastguard Worker .addReg(MI.getOperand(1).getReg())
247*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg)
248*9880d681SAndroid Build Coastguard Worker .addReg(0)
249*9880d681SAndroid Build Coastguard Worker .addImm(0)
250*9880d681SAndroid Build Coastguard Worker .addImm(Pred);
251*9880d681SAndroid Build Coastguard Worker if (WB.isDead())
252*9880d681SAndroid Build Coastguard Worker UpdateMI->getOperand(0).setIsDead();
253*9880d681SAndroid Build Coastguard Worker NewMIs.push_back(UpdateMI);
254*9880d681SAndroid Build Coastguard Worker NewMIs.push_back(MemMI);
255*9880d681SAndroid Build Coastguard Worker }
256*9880d681SAndroid Build Coastguard Worker
257*9880d681SAndroid Build Coastguard Worker // Transfer LiveVariables states, kill / dead info.
258*9880d681SAndroid Build Coastguard Worker if (LV) {
259*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
260*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI.getOperand(i);
261*9880d681SAndroid Build Coastguard Worker if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
262*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
263*9880d681SAndroid Build Coastguard Worker
264*9880d681SAndroid Build Coastguard Worker LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
265*9880d681SAndroid Build Coastguard Worker if (MO.isDef()) {
266*9880d681SAndroid Build Coastguard Worker MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
267*9880d681SAndroid Build Coastguard Worker if (MO.isDead())
268*9880d681SAndroid Build Coastguard Worker LV->addVirtualRegisterDead(Reg, *NewMI);
269*9880d681SAndroid Build Coastguard Worker }
270*9880d681SAndroid Build Coastguard Worker if (MO.isUse() && MO.isKill()) {
271*9880d681SAndroid Build Coastguard Worker for (unsigned j = 0; j < 2; ++j) {
272*9880d681SAndroid Build Coastguard Worker // Look at the two new MI's in reverse order.
273*9880d681SAndroid Build Coastguard Worker MachineInstr *NewMI = NewMIs[j];
274*9880d681SAndroid Build Coastguard Worker if (!NewMI->readsRegister(Reg))
275*9880d681SAndroid Build Coastguard Worker continue;
276*9880d681SAndroid Build Coastguard Worker LV->addVirtualRegisterKilled(Reg, *NewMI);
277*9880d681SAndroid Build Coastguard Worker if (VI.removeKill(MI))
278*9880d681SAndroid Build Coastguard Worker VI.Kills.push_back(NewMI);
279*9880d681SAndroid Build Coastguard Worker break;
280*9880d681SAndroid Build Coastguard Worker }
281*9880d681SAndroid Build Coastguard Worker }
282*9880d681SAndroid Build Coastguard Worker }
283*9880d681SAndroid Build Coastguard Worker }
284*9880d681SAndroid Build Coastguard Worker }
285*9880d681SAndroid Build Coastguard Worker
286*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI = MI.getIterator();
287*9880d681SAndroid Build Coastguard Worker MFI->insert(MBBI, NewMIs[1]);
288*9880d681SAndroid Build Coastguard Worker MFI->insert(MBBI, NewMIs[0]);
289*9880d681SAndroid Build Coastguard Worker return NewMIs[0];
290*9880d681SAndroid Build Coastguard Worker }
291*9880d681SAndroid Build Coastguard Worker
292*9880d681SAndroid Build Coastguard Worker // Branch analysis.
analyzeBranch(MachineBasicBlock & MBB,MachineBasicBlock * & TBB,MachineBasicBlock * & FBB,SmallVectorImpl<MachineOperand> & Cond,bool AllowModify) const293*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
294*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *&TBB,
295*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *&FBB,
296*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MachineOperand> &Cond,
297*9880d681SAndroid Build Coastguard Worker bool AllowModify) const {
298*9880d681SAndroid Build Coastguard Worker TBB = nullptr;
299*9880d681SAndroid Build Coastguard Worker FBB = nullptr;
300*9880d681SAndroid Build Coastguard Worker
301*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I = MBB.end();
302*9880d681SAndroid Build Coastguard Worker if (I == MBB.begin())
303*9880d681SAndroid Build Coastguard Worker return false; // Empty blocks are easy.
304*9880d681SAndroid Build Coastguard Worker --I;
305*9880d681SAndroid Build Coastguard Worker
306*9880d681SAndroid Build Coastguard Worker // Walk backwards from the end of the basic block until the branch is
307*9880d681SAndroid Build Coastguard Worker // analyzed or we give up.
308*9880d681SAndroid Build Coastguard Worker while (isPredicated(*I) || I->isTerminator() || I->isDebugValue()) {
309*9880d681SAndroid Build Coastguard Worker
310*9880d681SAndroid Build Coastguard Worker // Flag to be raised on unanalyzeable instructions. This is useful in cases
311*9880d681SAndroid Build Coastguard Worker // where we want to clean up on the end of the basic block before we bail
312*9880d681SAndroid Build Coastguard Worker // out.
313*9880d681SAndroid Build Coastguard Worker bool CantAnalyze = false;
314*9880d681SAndroid Build Coastguard Worker
315*9880d681SAndroid Build Coastguard Worker // Skip over DEBUG values and predicated nonterminators.
316*9880d681SAndroid Build Coastguard Worker while (I->isDebugValue() || !I->isTerminator()) {
317*9880d681SAndroid Build Coastguard Worker if (I == MBB.begin())
318*9880d681SAndroid Build Coastguard Worker return false;
319*9880d681SAndroid Build Coastguard Worker --I;
320*9880d681SAndroid Build Coastguard Worker }
321*9880d681SAndroid Build Coastguard Worker
322*9880d681SAndroid Build Coastguard Worker if (isIndirectBranchOpcode(I->getOpcode()) ||
323*9880d681SAndroid Build Coastguard Worker isJumpTableBranchOpcode(I->getOpcode())) {
324*9880d681SAndroid Build Coastguard Worker // Indirect branches and jump tables can't be analyzed, but we still want
325*9880d681SAndroid Build Coastguard Worker // to clean up any instructions at the tail of the basic block.
326*9880d681SAndroid Build Coastguard Worker CantAnalyze = true;
327*9880d681SAndroid Build Coastguard Worker } else if (isUncondBranchOpcode(I->getOpcode())) {
328*9880d681SAndroid Build Coastguard Worker TBB = I->getOperand(0).getMBB();
329*9880d681SAndroid Build Coastguard Worker } else if (isCondBranchOpcode(I->getOpcode())) {
330*9880d681SAndroid Build Coastguard Worker // Bail out if we encounter multiple conditional branches.
331*9880d681SAndroid Build Coastguard Worker if (!Cond.empty())
332*9880d681SAndroid Build Coastguard Worker return true;
333*9880d681SAndroid Build Coastguard Worker
334*9880d681SAndroid Build Coastguard Worker assert(!FBB && "FBB should have been null.");
335*9880d681SAndroid Build Coastguard Worker FBB = TBB;
336*9880d681SAndroid Build Coastguard Worker TBB = I->getOperand(0).getMBB();
337*9880d681SAndroid Build Coastguard Worker Cond.push_back(I->getOperand(1));
338*9880d681SAndroid Build Coastguard Worker Cond.push_back(I->getOperand(2));
339*9880d681SAndroid Build Coastguard Worker } else if (I->isReturn()) {
340*9880d681SAndroid Build Coastguard Worker // Returns can't be analyzed, but we should run cleanup.
341*9880d681SAndroid Build Coastguard Worker CantAnalyze = !isPredicated(*I);
342*9880d681SAndroid Build Coastguard Worker } else {
343*9880d681SAndroid Build Coastguard Worker // We encountered other unrecognized terminator. Bail out immediately.
344*9880d681SAndroid Build Coastguard Worker return true;
345*9880d681SAndroid Build Coastguard Worker }
346*9880d681SAndroid Build Coastguard Worker
347*9880d681SAndroid Build Coastguard Worker // Cleanup code - to be run for unpredicated unconditional branches and
348*9880d681SAndroid Build Coastguard Worker // returns.
349*9880d681SAndroid Build Coastguard Worker if (!isPredicated(*I) &&
350*9880d681SAndroid Build Coastguard Worker (isUncondBranchOpcode(I->getOpcode()) ||
351*9880d681SAndroid Build Coastguard Worker isIndirectBranchOpcode(I->getOpcode()) ||
352*9880d681SAndroid Build Coastguard Worker isJumpTableBranchOpcode(I->getOpcode()) ||
353*9880d681SAndroid Build Coastguard Worker I->isReturn())) {
354*9880d681SAndroid Build Coastguard Worker // Forget any previous condition branch information - it no longer applies.
355*9880d681SAndroid Build Coastguard Worker Cond.clear();
356*9880d681SAndroid Build Coastguard Worker FBB = nullptr;
357*9880d681SAndroid Build Coastguard Worker
358*9880d681SAndroid Build Coastguard Worker // If we can modify the function, delete everything below this
359*9880d681SAndroid Build Coastguard Worker // unconditional branch.
360*9880d681SAndroid Build Coastguard Worker if (AllowModify) {
361*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator DI = std::next(I);
362*9880d681SAndroid Build Coastguard Worker while (DI != MBB.end()) {
363*9880d681SAndroid Build Coastguard Worker MachineInstr &InstToDelete = *DI;
364*9880d681SAndroid Build Coastguard Worker ++DI;
365*9880d681SAndroid Build Coastguard Worker InstToDelete.eraseFromParent();
366*9880d681SAndroid Build Coastguard Worker }
367*9880d681SAndroid Build Coastguard Worker }
368*9880d681SAndroid Build Coastguard Worker }
369*9880d681SAndroid Build Coastguard Worker
370*9880d681SAndroid Build Coastguard Worker if (CantAnalyze)
371*9880d681SAndroid Build Coastguard Worker return true;
372*9880d681SAndroid Build Coastguard Worker
373*9880d681SAndroid Build Coastguard Worker if (I == MBB.begin())
374*9880d681SAndroid Build Coastguard Worker return false;
375*9880d681SAndroid Build Coastguard Worker
376*9880d681SAndroid Build Coastguard Worker --I;
377*9880d681SAndroid Build Coastguard Worker }
378*9880d681SAndroid Build Coastguard Worker
379*9880d681SAndroid Build Coastguard Worker // We made it past the terminators without bailing out - we must have
380*9880d681SAndroid Build Coastguard Worker // analyzed this branch successfully.
381*9880d681SAndroid Build Coastguard Worker return false;
382*9880d681SAndroid Build Coastguard Worker }
383*9880d681SAndroid Build Coastguard Worker
384*9880d681SAndroid Build Coastguard Worker
RemoveBranch(MachineBasicBlock & MBB) const385*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
386*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
387*9880d681SAndroid Build Coastguard Worker if (I == MBB.end())
388*9880d681SAndroid Build Coastguard Worker return 0;
389*9880d681SAndroid Build Coastguard Worker
390*9880d681SAndroid Build Coastguard Worker if (!isUncondBranchOpcode(I->getOpcode()) &&
391*9880d681SAndroid Build Coastguard Worker !isCondBranchOpcode(I->getOpcode()))
392*9880d681SAndroid Build Coastguard Worker return 0;
393*9880d681SAndroid Build Coastguard Worker
394*9880d681SAndroid Build Coastguard Worker // Remove the branch.
395*9880d681SAndroid Build Coastguard Worker I->eraseFromParent();
396*9880d681SAndroid Build Coastguard Worker
397*9880d681SAndroid Build Coastguard Worker I = MBB.end();
398*9880d681SAndroid Build Coastguard Worker
399*9880d681SAndroid Build Coastguard Worker if (I == MBB.begin()) return 1;
400*9880d681SAndroid Build Coastguard Worker --I;
401*9880d681SAndroid Build Coastguard Worker if (!isCondBranchOpcode(I->getOpcode()))
402*9880d681SAndroid Build Coastguard Worker return 1;
403*9880d681SAndroid Build Coastguard Worker
404*9880d681SAndroid Build Coastguard Worker // Remove the branch.
405*9880d681SAndroid Build Coastguard Worker I->eraseFromParent();
406*9880d681SAndroid Build Coastguard Worker return 2;
407*9880d681SAndroid Build Coastguard Worker }
408*9880d681SAndroid Build Coastguard Worker
InsertBranch(MachineBasicBlock & MBB,MachineBasicBlock * TBB,MachineBasicBlock * FBB,ArrayRef<MachineOperand> Cond,const DebugLoc & DL) const409*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB,
410*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *TBB,
411*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *FBB,
412*9880d681SAndroid Build Coastguard Worker ArrayRef<MachineOperand> Cond,
413*9880d681SAndroid Build Coastguard Worker const DebugLoc &DL) const {
414*9880d681SAndroid Build Coastguard Worker ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
415*9880d681SAndroid Build Coastguard Worker int BOpc = !AFI->isThumbFunction()
416*9880d681SAndroid Build Coastguard Worker ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
417*9880d681SAndroid Build Coastguard Worker int BccOpc = !AFI->isThumbFunction()
418*9880d681SAndroid Build Coastguard Worker ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
419*9880d681SAndroid Build Coastguard Worker bool isThumb = AFI->isThumbFunction() || AFI->isThumb2Function();
420*9880d681SAndroid Build Coastguard Worker
421*9880d681SAndroid Build Coastguard Worker // Shouldn't be a fall through.
422*9880d681SAndroid Build Coastguard Worker assert(TBB && "InsertBranch must not be told to insert a fallthrough");
423*9880d681SAndroid Build Coastguard Worker assert((Cond.size() == 2 || Cond.size() == 0) &&
424*9880d681SAndroid Build Coastguard Worker "ARM branch conditions have two components!");
425*9880d681SAndroid Build Coastguard Worker
426*9880d681SAndroid Build Coastguard Worker // For conditional branches, we use addOperand to preserve CPSR flags.
427*9880d681SAndroid Build Coastguard Worker
428*9880d681SAndroid Build Coastguard Worker if (!FBB) {
429*9880d681SAndroid Build Coastguard Worker if (Cond.empty()) { // Unconditional branch?
430*9880d681SAndroid Build Coastguard Worker if (isThumb)
431*9880d681SAndroid Build Coastguard Worker BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB).addImm(ARMCC::AL).addReg(0);
432*9880d681SAndroid Build Coastguard Worker else
433*9880d681SAndroid Build Coastguard Worker BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
434*9880d681SAndroid Build Coastguard Worker } else
435*9880d681SAndroid Build Coastguard Worker BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
436*9880d681SAndroid Build Coastguard Worker .addImm(Cond[0].getImm()).addOperand(Cond[1]);
437*9880d681SAndroid Build Coastguard Worker return 1;
438*9880d681SAndroid Build Coastguard Worker }
439*9880d681SAndroid Build Coastguard Worker
440*9880d681SAndroid Build Coastguard Worker // Two-way conditional branch.
441*9880d681SAndroid Build Coastguard Worker BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
442*9880d681SAndroid Build Coastguard Worker .addImm(Cond[0].getImm()).addOperand(Cond[1]);
443*9880d681SAndroid Build Coastguard Worker if (isThumb)
444*9880d681SAndroid Build Coastguard Worker BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB).addImm(ARMCC::AL).addReg(0);
445*9880d681SAndroid Build Coastguard Worker else
446*9880d681SAndroid Build Coastguard Worker BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
447*9880d681SAndroid Build Coastguard Worker return 2;
448*9880d681SAndroid Build Coastguard Worker }
449*9880d681SAndroid Build Coastguard Worker
450*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::
ReverseBranchCondition(SmallVectorImpl<MachineOperand> & Cond) const451*9880d681SAndroid Build Coastguard Worker ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
452*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
453*9880d681SAndroid Build Coastguard Worker Cond[0].setImm(ARMCC::getOppositeCondition(CC));
454*9880d681SAndroid Build Coastguard Worker return false;
455*9880d681SAndroid Build Coastguard Worker }
456*9880d681SAndroid Build Coastguard Worker
isPredicated(const MachineInstr & MI) const457*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::isPredicated(const MachineInstr &MI) const {
458*9880d681SAndroid Build Coastguard Worker if (MI.isBundle()) {
459*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator I = MI.getIterator();
460*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end();
461*9880d681SAndroid Build Coastguard Worker while (++I != E && I->isInsideBundle()) {
462*9880d681SAndroid Build Coastguard Worker int PIdx = I->findFirstPredOperandIdx();
463*9880d681SAndroid Build Coastguard Worker if (PIdx != -1 && I->getOperand(PIdx).getImm() != ARMCC::AL)
464*9880d681SAndroid Build Coastguard Worker return true;
465*9880d681SAndroid Build Coastguard Worker }
466*9880d681SAndroid Build Coastguard Worker return false;
467*9880d681SAndroid Build Coastguard Worker }
468*9880d681SAndroid Build Coastguard Worker
469*9880d681SAndroid Build Coastguard Worker int PIdx = MI.findFirstPredOperandIdx();
470*9880d681SAndroid Build Coastguard Worker return PIdx != -1 && MI.getOperand(PIdx).getImm() != ARMCC::AL;
471*9880d681SAndroid Build Coastguard Worker }
472*9880d681SAndroid Build Coastguard Worker
PredicateInstruction(MachineInstr & MI,ArrayRef<MachineOperand> Pred) const473*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::PredicateInstruction(
474*9880d681SAndroid Build Coastguard Worker MachineInstr &MI, ArrayRef<MachineOperand> Pred) const {
475*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI.getOpcode();
476*9880d681SAndroid Build Coastguard Worker if (isUncondBranchOpcode(Opc)) {
477*9880d681SAndroid Build Coastguard Worker MI.setDesc(get(getMatchingCondBranchOpcode(Opc)));
478*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder(*MI.getParent()->getParent(), MI)
479*9880d681SAndroid Build Coastguard Worker .addImm(Pred[0].getImm())
480*9880d681SAndroid Build Coastguard Worker .addReg(Pred[1].getReg());
481*9880d681SAndroid Build Coastguard Worker return true;
482*9880d681SAndroid Build Coastguard Worker }
483*9880d681SAndroid Build Coastguard Worker
484*9880d681SAndroid Build Coastguard Worker int PIdx = MI.findFirstPredOperandIdx();
485*9880d681SAndroid Build Coastguard Worker if (PIdx != -1) {
486*9880d681SAndroid Build Coastguard Worker MachineOperand &PMO = MI.getOperand(PIdx);
487*9880d681SAndroid Build Coastguard Worker PMO.setImm(Pred[0].getImm());
488*9880d681SAndroid Build Coastguard Worker MI.getOperand(PIdx+1).setReg(Pred[1].getReg());
489*9880d681SAndroid Build Coastguard Worker return true;
490*9880d681SAndroid Build Coastguard Worker }
491*9880d681SAndroid Build Coastguard Worker return false;
492*9880d681SAndroid Build Coastguard Worker }
493*9880d681SAndroid Build Coastguard Worker
SubsumesPredicate(ArrayRef<MachineOperand> Pred1,ArrayRef<MachineOperand> Pred2) const494*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
495*9880d681SAndroid Build Coastguard Worker ArrayRef<MachineOperand> Pred2) const {
496*9880d681SAndroid Build Coastguard Worker if (Pred1.size() > 2 || Pred2.size() > 2)
497*9880d681SAndroid Build Coastguard Worker return false;
498*9880d681SAndroid Build Coastguard Worker
499*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
500*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
501*9880d681SAndroid Build Coastguard Worker if (CC1 == CC2)
502*9880d681SAndroid Build Coastguard Worker return true;
503*9880d681SAndroid Build Coastguard Worker
504*9880d681SAndroid Build Coastguard Worker switch (CC1) {
505*9880d681SAndroid Build Coastguard Worker default:
506*9880d681SAndroid Build Coastguard Worker return false;
507*9880d681SAndroid Build Coastguard Worker case ARMCC::AL:
508*9880d681SAndroid Build Coastguard Worker return true;
509*9880d681SAndroid Build Coastguard Worker case ARMCC::HS:
510*9880d681SAndroid Build Coastguard Worker return CC2 == ARMCC::HI;
511*9880d681SAndroid Build Coastguard Worker case ARMCC::LS:
512*9880d681SAndroid Build Coastguard Worker return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
513*9880d681SAndroid Build Coastguard Worker case ARMCC::GE:
514*9880d681SAndroid Build Coastguard Worker return CC2 == ARMCC::GT;
515*9880d681SAndroid Build Coastguard Worker case ARMCC::LE:
516*9880d681SAndroid Build Coastguard Worker return CC2 == ARMCC::LT;
517*9880d681SAndroid Build Coastguard Worker }
518*9880d681SAndroid Build Coastguard Worker }
519*9880d681SAndroid Build Coastguard Worker
DefinesPredicate(MachineInstr & MI,std::vector<MachineOperand> & Pred) const520*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::DefinesPredicate(
521*9880d681SAndroid Build Coastguard Worker MachineInstr &MI, std::vector<MachineOperand> &Pred) const {
522*9880d681SAndroid Build Coastguard Worker bool Found = false;
523*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
524*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MI.getOperand(i);
525*9880d681SAndroid Build Coastguard Worker if ((MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) ||
526*9880d681SAndroid Build Coastguard Worker (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)) {
527*9880d681SAndroid Build Coastguard Worker Pred.push_back(MO);
528*9880d681SAndroid Build Coastguard Worker Found = true;
529*9880d681SAndroid Build Coastguard Worker }
530*9880d681SAndroid Build Coastguard Worker }
531*9880d681SAndroid Build Coastguard Worker
532*9880d681SAndroid Build Coastguard Worker return Found;
533*9880d681SAndroid Build Coastguard Worker }
534*9880d681SAndroid Build Coastguard Worker
isCPSRDefined(const MachineInstr * MI)535*9880d681SAndroid Build Coastguard Worker static bool isCPSRDefined(const MachineInstr *MI) {
536*9880d681SAndroid Build Coastguard Worker for (const auto &MO : MI->operands())
537*9880d681SAndroid Build Coastguard Worker if (MO.isReg() && MO.getReg() == ARM::CPSR && MO.isDef() && !MO.isDead())
538*9880d681SAndroid Build Coastguard Worker return true;
539*9880d681SAndroid Build Coastguard Worker return false;
540*9880d681SAndroid Build Coastguard Worker }
541*9880d681SAndroid Build Coastguard Worker
isEligibleForITBlock(const MachineInstr * MI)542*9880d681SAndroid Build Coastguard Worker static bool isEligibleForITBlock(const MachineInstr *MI) {
543*9880d681SAndroid Build Coastguard Worker switch (MI->getOpcode()) {
544*9880d681SAndroid Build Coastguard Worker default: return true;
545*9880d681SAndroid Build Coastguard Worker case ARM::tADC: // ADC (register) T1
546*9880d681SAndroid Build Coastguard Worker case ARM::tADDi3: // ADD (immediate) T1
547*9880d681SAndroid Build Coastguard Worker case ARM::tADDi8: // ADD (immediate) T2
548*9880d681SAndroid Build Coastguard Worker case ARM::tADDrr: // ADD (register) T1
549*9880d681SAndroid Build Coastguard Worker case ARM::tAND: // AND (register) T1
550*9880d681SAndroid Build Coastguard Worker case ARM::tASRri: // ASR (immediate) T1
551*9880d681SAndroid Build Coastguard Worker case ARM::tASRrr: // ASR (register) T1
552*9880d681SAndroid Build Coastguard Worker case ARM::tBIC: // BIC (register) T1
553*9880d681SAndroid Build Coastguard Worker case ARM::tEOR: // EOR (register) T1
554*9880d681SAndroid Build Coastguard Worker case ARM::tLSLri: // LSL (immediate) T1
555*9880d681SAndroid Build Coastguard Worker case ARM::tLSLrr: // LSL (register) T1
556*9880d681SAndroid Build Coastguard Worker case ARM::tLSRri: // LSR (immediate) T1
557*9880d681SAndroid Build Coastguard Worker case ARM::tLSRrr: // LSR (register) T1
558*9880d681SAndroid Build Coastguard Worker case ARM::tMUL: // MUL T1
559*9880d681SAndroid Build Coastguard Worker case ARM::tMVN: // MVN (register) T1
560*9880d681SAndroid Build Coastguard Worker case ARM::tORR: // ORR (register) T1
561*9880d681SAndroid Build Coastguard Worker case ARM::tROR: // ROR (register) T1
562*9880d681SAndroid Build Coastguard Worker case ARM::tRSB: // RSB (immediate) T1
563*9880d681SAndroid Build Coastguard Worker case ARM::tSBC: // SBC (register) T1
564*9880d681SAndroid Build Coastguard Worker case ARM::tSUBi3: // SUB (immediate) T1
565*9880d681SAndroid Build Coastguard Worker case ARM::tSUBi8: // SUB (immediate) T2
566*9880d681SAndroid Build Coastguard Worker case ARM::tSUBrr: // SUB (register) T1
567*9880d681SAndroid Build Coastguard Worker return !isCPSRDefined(MI);
568*9880d681SAndroid Build Coastguard Worker }
569*9880d681SAndroid Build Coastguard Worker }
570*9880d681SAndroid Build Coastguard Worker
571*9880d681SAndroid Build Coastguard Worker /// isPredicable - Return true if the specified instruction can be predicated.
572*9880d681SAndroid Build Coastguard Worker /// By default, this returns true for every instruction with a
573*9880d681SAndroid Build Coastguard Worker /// PredicateOperand.
isPredicable(MachineInstr & MI) const574*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::isPredicable(MachineInstr &MI) const {
575*9880d681SAndroid Build Coastguard Worker if (!MI.isPredicable())
576*9880d681SAndroid Build Coastguard Worker return false;
577*9880d681SAndroid Build Coastguard Worker
578*9880d681SAndroid Build Coastguard Worker if (!isEligibleForITBlock(&MI))
579*9880d681SAndroid Build Coastguard Worker return false;
580*9880d681SAndroid Build Coastguard Worker
581*9880d681SAndroid Build Coastguard Worker ARMFunctionInfo *AFI =
582*9880d681SAndroid Build Coastguard Worker MI.getParent()->getParent()->getInfo<ARMFunctionInfo>();
583*9880d681SAndroid Build Coastguard Worker
584*9880d681SAndroid Build Coastguard Worker if (AFI->isThumb2Function()) {
585*9880d681SAndroid Build Coastguard Worker if (getSubtarget().restrictIT())
586*9880d681SAndroid Build Coastguard Worker return isV8EligibleForIT(&MI);
587*9880d681SAndroid Build Coastguard Worker } else { // non-Thumb
588*9880d681SAndroid Build Coastguard Worker if ((MI.getDesc().TSFlags & ARMII::DomainMask) == ARMII::DomainNEON)
589*9880d681SAndroid Build Coastguard Worker return false;
590*9880d681SAndroid Build Coastguard Worker }
591*9880d681SAndroid Build Coastguard Worker
592*9880d681SAndroid Build Coastguard Worker return true;
593*9880d681SAndroid Build Coastguard Worker }
594*9880d681SAndroid Build Coastguard Worker
595*9880d681SAndroid Build Coastguard Worker namespace llvm {
IsCPSRDead(MachineInstr * MI)596*9880d681SAndroid Build Coastguard Worker template <> bool IsCPSRDead<MachineInstr>(MachineInstr *MI) {
597*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
598*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MI->getOperand(i);
599*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || MO.isUndef() || MO.isUse())
600*9880d681SAndroid Build Coastguard Worker continue;
601*9880d681SAndroid Build Coastguard Worker if (MO.getReg() != ARM::CPSR)
602*9880d681SAndroid Build Coastguard Worker continue;
603*9880d681SAndroid Build Coastguard Worker if (!MO.isDead())
604*9880d681SAndroid Build Coastguard Worker return false;
605*9880d681SAndroid Build Coastguard Worker }
606*9880d681SAndroid Build Coastguard Worker // all definitions of CPSR are dead
607*9880d681SAndroid Build Coastguard Worker return true;
608*9880d681SAndroid Build Coastguard Worker }
609*9880d681SAndroid Build Coastguard Worker }
610*9880d681SAndroid Build Coastguard Worker
611*9880d681SAndroid Build Coastguard Worker /// GetInstSize - Return the size of the specified MachineInstr.
612*9880d681SAndroid Build Coastguard Worker ///
GetInstSizeInBytes(const MachineInstr & MI) const613*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr &MI) const {
614*9880d681SAndroid Build Coastguard Worker const MachineBasicBlock &MBB = *MI.getParent();
615*9880d681SAndroid Build Coastguard Worker const MachineFunction *MF = MBB.getParent();
616*9880d681SAndroid Build Coastguard Worker const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
617*9880d681SAndroid Build Coastguard Worker
618*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &MCID = MI.getDesc();
619*9880d681SAndroid Build Coastguard Worker if (MCID.getSize())
620*9880d681SAndroid Build Coastguard Worker return MCID.getSize();
621*9880d681SAndroid Build Coastguard Worker
622*9880d681SAndroid Build Coastguard Worker // If this machine instr is an inline asm, measure it.
623*9880d681SAndroid Build Coastguard Worker if (MI.getOpcode() == ARM::INLINEASM)
624*9880d681SAndroid Build Coastguard Worker return getInlineAsmLength(MI.getOperand(0).getSymbolName(), *MAI);
625*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI.getOpcode();
626*9880d681SAndroid Build Coastguard Worker switch (Opc) {
627*9880d681SAndroid Build Coastguard Worker default:
628*9880d681SAndroid Build Coastguard Worker // pseudo-instruction sizes are zero.
629*9880d681SAndroid Build Coastguard Worker return 0;
630*9880d681SAndroid Build Coastguard Worker case TargetOpcode::BUNDLE:
631*9880d681SAndroid Build Coastguard Worker return getInstBundleLength(MI);
632*9880d681SAndroid Build Coastguard Worker case ARM::MOVi16_ga_pcrel:
633*9880d681SAndroid Build Coastguard Worker case ARM::MOVTi16_ga_pcrel:
634*9880d681SAndroid Build Coastguard Worker case ARM::t2MOVi16_ga_pcrel:
635*9880d681SAndroid Build Coastguard Worker case ARM::t2MOVTi16_ga_pcrel:
636*9880d681SAndroid Build Coastguard Worker return 4;
637*9880d681SAndroid Build Coastguard Worker case ARM::MOVi32imm:
638*9880d681SAndroid Build Coastguard Worker case ARM::t2MOVi32imm:
639*9880d681SAndroid Build Coastguard Worker return 8;
640*9880d681SAndroid Build Coastguard Worker case ARM::CONSTPOOL_ENTRY:
641*9880d681SAndroid Build Coastguard Worker case ARM::JUMPTABLE_INSTS:
642*9880d681SAndroid Build Coastguard Worker case ARM::JUMPTABLE_ADDRS:
643*9880d681SAndroid Build Coastguard Worker case ARM::JUMPTABLE_TBB:
644*9880d681SAndroid Build Coastguard Worker case ARM::JUMPTABLE_TBH:
645*9880d681SAndroid Build Coastguard Worker // If this machine instr is a constant pool entry, its size is recorded as
646*9880d681SAndroid Build Coastguard Worker // operand #2.
647*9880d681SAndroid Build Coastguard Worker return MI.getOperand(2).getImm();
648*9880d681SAndroid Build Coastguard Worker case ARM::Int_eh_sjlj_longjmp:
649*9880d681SAndroid Build Coastguard Worker return 16;
650*9880d681SAndroid Build Coastguard Worker case ARM::tInt_eh_sjlj_longjmp:
651*9880d681SAndroid Build Coastguard Worker return 10;
652*9880d681SAndroid Build Coastguard Worker case ARM::tInt_WIN_eh_sjlj_longjmp:
653*9880d681SAndroid Build Coastguard Worker return 12;
654*9880d681SAndroid Build Coastguard Worker case ARM::Int_eh_sjlj_setjmp:
655*9880d681SAndroid Build Coastguard Worker case ARM::Int_eh_sjlj_setjmp_nofp:
656*9880d681SAndroid Build Coastguard Worker return 20;
657*9880d681SAndroid Build Coastguard Worker case ARM::tInt_eh_sjlj_setjmp:
658*9880d681SAndroid Build Coastguard Worker case ARM::t2Int_eh_sjlj_setjmp:
659*9880d681SAndroid Build Coastguard Worker case ARM::t2Int_eh_sjlj_setjmp_nofp:
660*9880d681SAndroid Build Coastguard Worker return 12;
661*9880d681SAndroid Build Coastguard Worker case ARM::SPACE:
662*9880d681SAndroid Build Coastguard Worker return MI.getOperand(1).getImm();
663*9880d681SAndroid Build Coastguard Worker }
664*9880d681SAndroid Build Coastguard Worker }
665*9880d681SAndroid Build Coastguard Worker
getInstBundleLength(const MachineInstr & MI) const666*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::getInstBundleLength(const MachineInstr &MI) const {
667*9880d681SAndroid Build Coastguard Worker unsigned Size = 0;
668*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator I = MI.getIterator();
669*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end();
670*9880d681SAndroid Build Coastguard Worker while (++I != E && I->isInsideBundle()) {
671*9880d681SAndroid Build Coastguard Worker assert(!I->isBundle() && "No nested bundle!");
672*9880d681SAndroid Build Coastguard Worker Size += GetInstSizeInBytes(*I);
673*9880d681SAndroid Build Coastguard Worker }
674*9880d681SAndroid Build Coastguard Worker return Size;
675*9880d681SAndroid Build Coastguard Worker }
676*9880d681SAndroid Build Coastguard Worker
copyFromCPSR(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned DestReg,bool KillSrc,const ARMSubtarget & Subtarget) const677*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::copyFromCPSR(MachineBasicBlock &MBB,
678*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I,
679*9880d681SAndroid Build Coastguard Worker unsigned DestReg, bool KillSrc,
680*9880d681SAndroid Build Coastguard Worker const ARMSubtarget &Subtarget) const {
681*9880d681SAndroid Build Coastguard Worker unsigned Opc = Subtarget.isThumb()
682*9880d681SAndroid Build Coastguard Worker ? (Subtarget.isMClass() ? ARM::t2MRS_M : ARM::t2MRS_AR)
683*9880d681SAndroid Build Coastguard Worker : ARM::MRS;
684*9880d681SAndroid Build Coastguard Worker
685*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
686*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, I, I->getDebugLoc(), get(Opc), DestReg);
687*9880d681SAndroid Build Coastguard Worker
688*9880d681SAndroid Build Coastguard Worker // There is only 1 A/R class MRS instruction, and it always refers to
689*9880d681SAndroid Build Coastguard Worker // APSR. However, there are lots of other possibilities on M-class cores.
690*9880d681SAndroid Build Coastguard Worker if (Subtarget.isMClass())
691*9880d681SAndroid Build Coastguard Worker MIB.addImm(0x800);
692*9880d681SAndroid Build Coastguard Worker
693*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
694*9880d681SAndroid Build Coastguard Worker
695*9880d681SAndroid Build Coastguard Worker MIB.addReg(ARM::CPSR, RegState::Implicit | getKillRegState(KillSrc));
696*9880d681SAndroid Build Coastguard Worker }
697*9880d681SAndroid Build Coastguard Worker
copyToCPSR(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned SrcReg,bool KillSrc,const ARMSubtarget & Subtarget) const698*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::copyToCPSR(MachineBasicBlock &MBB,
699*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I,
700*9880d681SAndroid Build Coastguard Worker unsigned SrcReg, bool KillSrc,
701*9880d681SAndroid Build Coastguard Worker const ARMSubtarget &Subtarget) const {
702*9880d681SAndroid Build Coastguard Worker unsigned Opc = Subtarget.isThumb()
703*9880d681SAndroid Build Coastguard Worker ? (Subtarget.isMClass() ? ARM::t2MSR_M : ARM::t2MSR_AR)
704*9880d681SAndroid Build Coastguard Worker : ARM::MSR;
705*9880d681SAndroid Build Coastguard Worker
706*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Opc));
707*9880d681SAndroid Build Coastguard Worker
708*9880d681SAndroid Build Coastguard Worker if (Subtarget.isMClass())
709*9880d681SAndroid Build Coastguard Worker MIB.addImm(0x800);
710*9880d681SAndroid Build Coastguard Worker else
711*9880d681SAndroid Build Coastguard Worker MIB.addImm(8);
712*9880d681SAndroid Build Coastguard Worker
713*9880d681SAndroid Build Coastguard Worker MIB.addReg(SrcReg, getKillRegState(KillSrc));
714*9880d681SAndroid Build Coastguard Worker
715*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
716*9880d681SAndroid Build Coastguard Worker
717*9880d681SAndroid Build Coastguard Worker MIB.addReg(ARM::CPSR, RegState::Implicit | RegState::Define);
718*9880d681SAndroid Build Coastguard Worker }
719*9880d681SAndroid Build Coastguard Worker
copyPhysReg(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,const DebugLoc & DL,unsigned DestReg,unsigned SrcReg,bool KillSrc) const720*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
721*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I,
722*9880d681SAndroid Build Coastguard Worker const DebugLoc &DL, unsigned DestReg,
723*9880d681SAndroid Build Coastguard Worker unsigned SrcReg, bool KillSrc) const {
724*9880d681SAndroid Build Coastguard Worker bool GPRDest = ARM::GPRRegClass.contains(DestReg);
725*9880d681SAndroid Build Coastguard Worker bool GPRSrc = ARM::GPRRegClass.contains(SrcReg);
726*9880d681SAndroid Build Coastguard Worker
727*9880d681SAndroid Build Coastguard Worker if (GPRDest && GPRSrc) {
728*9880d681SAndroid Build Coastguard Worker AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
729*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg, getKillRegState(KillSrc))));
730*9880d681SAndroid Build Coastguard Worker return;
731*9880d681SAndroid Build Coastguard Worker }
732*9880d681SAndroid Build Coastguard Worker
733*9880d681SAndroid Build Coastguard Worker bool SPRDest = ARM::SPRRegClass.contains(DestReg);
734*9880d681SAndroid Build Coastguard Worker bool SPRSrc = ARM::SPRRegClass.contains(SrcReg);
735*9880d681SAndroid Build Coastguard Worker
736*9880d681SAndroid Build Coastguard Worker unsigned Opc = 0;
737*9880d681SAndroid Build Coastguard Worker if (SPRDest && SPRSrc)
738*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVS;
739*9880d681SAndroid Build Coastguard Worker else if (GPRDest && SPRSrc)
740*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVRS;
741*9880d681SAndroid Build Coastguard Worker else if (SPRDest && GPRSrc)
742*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVSR;
743*9880d681SAndroid Build Coastguard Worker else if (ARM::DPRRegClass.contains(DestReg, SrcReg) && !Subtarget.isFPOnlySP())
744*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVD;
745*9880d681SAndroid Build Coastguard Worker else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
746*9880d681SAndroid Build Coastguard Worker Opc = ARM::VORRq;
747*9880d681SAndroid Build Coastguard Worker
748*9880d681SAndroid Build Coastguard Worker if (Opc) {
749*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
750*9880d681SAndroid Build Coastguard Worker MIB.addReg(SrcReg, getKillRegState(KillSrc));
751*9880d681SAndroid Build Coastguard Worker if (Opc == ARM::VORRq)
752*9880d681SAndroid Build Coastguard Worker MIB.addReg(SrcReg, getKillRegState(KillSrc));
753*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
754*9880d681SAndroid Build Coastguard Worker return;
755*9880d681SAndroid Build Coastguard Worker }
756*9880d681SAndroid Build Coastguard Worker
757*9880d681SAndroid Build Coastguard Worker // Handle register classes that require multiple instructions.
758*9880d681SAndroid Build Coastguard Worker unsigned BeginIdx = 0;
759*9880d681SAndroid Build Coastguard Worker unsigned SubRegs = 0;
760*9880d681SAndroid Build Coastguard Worker int Spacing = 1;
761*9880d681SAndroid Build Coastguard Worker
762*9880d681SAndroid Build Coastguard Worker // Use VORRq when possible.
763*9880d681SAndroid Build Coastguard Worker if (ARM::QQPRRegClass.contains(DestReg, SrcReg)) {
764*9880d681SAndroid Build Coastguard Worker Opc = ARM::VORRq;
765*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::qsub_0;
766*9880d681SAndroid Build Coastguard Worker SubRegs = 2;
767*9880d681SAndroid Build Coastguard Worker } else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) {
768*9880d681SAndroid Build Coastguard Worker Opc = ARM::VORRq;
769*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::qsub_0;
770*9880d681SAndroid Build Coastguard Worker SubRegs = 4;
771*9880d681SAndroid Build Coastguard Worker // Fall back to VMOVD.
772*9880d681SAndroid Build Coastguard Worker } else if (ARM::DPairRegClass.contains(DestReg, SrcReg)) {
773*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVD;
774*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::dsub_0;
775*9880d681SAndroid Build Coastguard Worker SubRegs = 2;
776*9880d681SAndroid Build Coastguard Worker } else if (ARM::DTripleRegClass.contains(DestReg, SrcReg)) {
777*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVD;
778*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::dsub_0;
779*9880d681SAndroid Build Coastguard Worker SubRegs = 3;
780*9880d681SAndroid Build Coastguard Worker } else if (ARM::DQuadRegClass.contains(DestReg, SrcReg)) {
781*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVD;
782*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::dsub_0;
783*9880d681SAndroid Build Coastguard Worker SubRegs = 4;
784*9880d681SAndroid Build Coastguard Worker } else if (ARM::GPRPairRegClass.contains(DestReg, SrcReg)) {
785*9880d681SAndroid Build Coastguard Worker Opc = Subtarget.isThumb2() ? ARM::tMOVr : ARM::MOVr;
786*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::gsub_0;
787*9880d681SAndroid Build Coastguard Worker SubRegs = 2;
788*9880d681SAndroid Build Coastguard Worker } else if (ARM::DPairSpcRegClass.contains(DestReg, SrcReg)) {
789*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVD;
790*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::dsub_0;
791*9880d681SAndroid Build Coastguard Worker SubRegs = 2;
792*9880d681SAndroid Build Coastguard Worker Spacing = 2;
793*9880d681SAndroid Build Coastguard Worker } else if (ARM::DTripleSpcRegClass.contains(DestReg, SrcReg)) {
794*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVD;
795*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::dsub_0;
796*9880d681SAndroid Build Coastguard Worker SubRegs = 3;
797*9880d681SAndroid Build Coastguard Worker Spacing = 2;
798*9880d681SAndroid Build Coastguard Worker } else if (ARM::DQuadSpcRegClass.contains(DestReg, SrcReg)) {
799*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVD;
800*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::dsub_0;
801*9880d681SAndroid Build Coastguard Worker SubRegs = 4;
802*9880d681SAndroid Build Coastguard Worker Spacing = 2;
803*9880d681SAndroid Build Coastguard Worker } else if (ARM::DPRRegClass.contains(DestReg, SrcReg) && Subtarget.isFPOnlySP()) {
804*9880d681SAndroid Build Coastguard Worker Opc = ARM::VMOVS;
805*9880d681SAndroid Build Coastguard Worker BeginIdx = ARM::ssub_0;
806*9880d681SAndroid Build Coastguard Worker SubRegs = 2;
807*9880d681SAndroid Build Coastguard Worker } else if (SrcReg == ARM::CPSR) {
808*9880d681SAndroid Build Coastguard Worker copyFromCPSR(MBB, I, DestReg, KillSrc, Subtarget);
809*9880d681SAndroid Build Coastguard Worker return;
810*9880d681SAndroid Build Coastguard Worker } else if (DestReg == ARM::CPSR) {
811*9880d681SAndroid Build Coastguard Worker copyToCPSR(MBB, I, SrcReg, KillSrc, Subtarget);
812*9880d681SAndroid Build Coastguard Worker return;
813*9880d681SAndroid Build Coastguard Worker }
814*9880d681SAndroid Build Coastguard Worker
815*9880d681SAndroid Build Coastguard Worker assert(Opc && "Impossible reg-to-reg copy");
816*9880d681SAndroid Build Coastguard Worker
817*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI = &getRegisterInfo();
818*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder Mov;
819*9880d681SAndroid Build Coastguard Worker
820*9880d681SAndroid Build Coastguard Worker // Copy register tuples backward when the first Dest reg overlaps with SrcReg.
821*9880d681SAndroid Build Coastguard Worker if (TRI->regsOverlap(SrcReg, TRI->getSubReg(DestReg, BeginIdx))) {
822*9880d681SAndroid Build Coastguard Worker BeginIdx = BeginIdx + ((SubRegs - 1) * Spacing);
823*9880d681SAndroid Build Coastguard Worker Spacing = -Spacing;
824*9880d681SAndroid Build Coastguard Worker }
825*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
826*9880d681SAndroid Build Coastguard Worker SmallSet<unsigned, 4> DstRegs;
827*9880d681SAndroid Build Coastguard Worker #endif
828*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i != SubRegs; ++i) {
829*9880d681SAndroid Build Coastguard Worker unsigned Dst = TRI->getSubReg(DestReg, BeginIdx + i * Spacing);
830*9880d681SAndroid Build Coastguard Worker unsigned Src = TRI->getSubReg(SrcReg, BeginIdx + i * Spacing);
831*9880d681SAndroid Build Coastguard Worker assert(Dst && Src && "Bad sub-register");
832*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
833*9880d681SAndroid Build Coastguard Worker assert(!DstRegs.count(Src) && "destructive vector copy");
834*9880d681SAndroid Build Coastguard Worker DstRegs.insert(Dst);
835*9880d681SAndroid Build Coastguard Worker #endif
836*9880d681SAndroid Build Coastguard Worker Mov = BuildMI(MBB, I, I->getDebugLoc(), get(Opc), Dst).addReg(Src);
837*9880d681SAndroid Build Coastguard Worker // VORR takes two source operands.
838*9880d681SAndroid Build Coastguard Worker if (Opc == ARM::VORRq)
839*9880d681SAndroid Build Coastguard Worker Mov.addReg(Src);
840*9880d681SAndroid Build Coastguard Worker Mov = AddDefaultPred(Mov);
841*9880d681SAndroid Build Coastguard Worker // MOVr can set CC.
842*9880d681SAndroid Build Coastguard Worker if (Opc == ARM::MOVr)
843*9880d681SAndroid Build Coastguard Worker Mov = AddDefaultCC(Mov);
844*9880d681SAndroid Build Coastguard Worker }
845*9880d681SAndroid Build Coastguard Worker // Add implicit super-register defs and kills to the last instruction.
846*9880d681SAndroid Build Coastguard Worker Mov->addRegisterDefined(DestReg, TRI);
847*9880d681SAndroid Build Coastguard Worker if (KillSrc)
848*9880d681SAndroid Build Coastguard Worker Mov->addRegisterKilled(SrcReg, TRI);
849*9880d681SAndroid Build Coastguard Worker }
850*9880d681SAndroid Build Coastguard Worker
851*9880d681SAndroid Build Coastguard Worker const MachineInstrBuilder &
AddDReg(MachineInstrBuilder & MIB,unsigned Reg,unsigned SubIdx,unsigned State,const TargetRegisterInfo * TRI) const852*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::AddDReg(MachineInstrBuilder &MIB, unsigned Reg,
853*9880d681SAndroid Build Coastguard Worker unsigned SubIdx, unsigned State,
854*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI) const {
855*9880d681SAndroid Build Coastguard Worker if (!SubIdx)
856*9880d681SAndroid Build Coastguard Worker return MIB.addReg(Reg, State);
857*9880d681SAndroid Build Coastguard Worker
858*9880d681SAndroid Build Coastguard Worker if (TargetRegisterInfo::isPhysicalRegister(Reg))
859*9880d681SAndroid Build Coastguard Worker return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
860*9880d681SAndroid Build Coastguard Worker return MIB.addReg(Reg, State, SubIdx);
861*9880d681SAndroid Build Coastguard Worker }
862*9880d681SAndroid Build Coastguard Worker
863*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::
storeRegToStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned SrcReg,bool isKill,int FI,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const864*9880d681SAndroid Build Coastguard Worker storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
865*9880d681SAndroid Build Coastguard Worker unsigned SrcReg, bool isKill, int FI,
866*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC,
867*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI) const {
868*9880d681SAndroid Build Coastguard Worker DebugLoc DL;
869*9880d681SAndroid Build Coastguard Worker if (I != MBB.end()) DL = I->getDebugLoc();
870*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = *MBB.getParent();
871*9880d681SAndroid Build Coastguard Worker MachineFrameInfo &MFI = *MF.getFrameInfo();
872*9880d681SAndroid Build Coastguard Worker unsigned Align = MFI.getObjectAlignment(FI);
873*9880d681SAndroid Build Coastguard Worker
874*9880d681SAndroid Build Coastguard Worker MachineMemOperand *MMO = MF.getMachineMemOperand(
875*9880d681SAndroid Build Coastguard Worker MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
876*9880d681SAndroid Build Coastguard Worker MFI.getObjectSize(FI), Align);
877*9880d681SAndroid Build Coastguard Worker
878*9880d681SAndroid Build Coastguard Worker switch (RC->getSize()) {
879*9880d681SAndroid Build Coastguard Worker case 4:
880*9880d681SAndroid Build Coastguard Worker if (ARM::GPRRegClass.hasSubClassEq(RC)) {
881*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12))
882*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg, getKillRegState(isKill))
883*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
884*9880d681SAndroid Build Coastguard Worker } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
885*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
886*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg, getKillRegState(isKill))
887*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
888*9880d681SAndroid Build Coastguard Worker } else
889*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
890*9880d681SAndroid Build Coastguard Worker break;
891*9880d681SAndroid Build Coastguard Worker case 8:
892*9880d681SAndroid Build Coastguard Worker if (ARM::DPRRegClass.hasSubClassEq(RC)) {
893*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
894*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg, getKillRegState(isKill))
895*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
896*9880d681SAndroid Build Coastguard Worker } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
897*9880d681SAndroid Build Coastguard Worker if (Subtarget.hasV5TEOps()) {
898*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::STRD));
899*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
900*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
901*9880d681SAndroid Build Coastguard Worker MIB.addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO);
902*9880d681SAndroid Build Coastguard Worker
903*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
904*9880d681SAndroid Build Coastguard Worker } else {
905*9880d681SAndroid Build Coastguard Worker // Fallback to STM instruction, which has existed since the dawn of
906*9880d681SAndroid Build Coastguard Worker // time.
907*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
908*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STMIA))
909*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addMemOperand(MMO));
910*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
911*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
912*9880d681SAndroid Build Coastguard Worker }
913*9880d681SAndroid Build Coastguard Worker } else
914*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
915*9880d681SAndroid Build Coastguard Worker break;
916*9880d681SAndroid Build Coastguard Worker case 16:
917*9880d681SAndroid Build Coastguard Worker if (ARM::DPairRegClass.hasSubClassEq(RC)) {
918*9880d681SAndroid Build Coastguard Worker // Use aligned spills if the stack can be realigned.
919*9880d681SAndroid Build Coastguard Worker if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
920*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64))
921*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(16)
922*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg, getKillRegState(isKill))
923*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
924*9880d681SAndroid Build Coastguard Worker } else {
925*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA))
926*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg, getKillRegState(isKill))
927*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI)
928*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
929*9880d681SAndroid Build Coastguard Worker }
930*9880d681SAndroid Build Coastguard Worker } else
931*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
932*9880d681SAndroid Build Coastguard Worker break;
933*9880d681SAndroid Build Coastguard Worker case 24:
934*9880d681SAndroid Build Coastguard Worker if (ARM::DTripleRegClass.hasSubClassEq(RC)) {
935*9880d681SAndroid Build Coastguard Worker // Use aligned spills if the stack can be realigned.
936*9880d681SAndroid Build Coastguard Worker if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
937*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64TPseudo))
938*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(16)
939*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg, getKillRegState(isKill))
940*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
941*9880d681SAndroid Build Coastguard Worker } else {
942*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
943*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
944*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI))
945*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO);
946*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
947*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
948*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
949*9880d681SAndroid Build Coastguard Worker }
950*9880d681SAndroid Build Coastguard Worker } else
951*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
952*9880d681SAndroid Build Coastguard Worker break;
953*9880d681SAndroid Build Coastguard Worker case 32:
954*9880d681SAndroid Build Coastguard Worker if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) {
955*9880d681SAndroid Build Coastguard Worker if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
956*9880d681SAndroid Build Coastguard Worker // FIXME: It's possible to only store part of the QQ register if the
957*9880d681SAndroid Build Coastguard Worker // spilled def has a sub-register index.
958*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo))
959*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(16)
960*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg, getKillRegState(isKill))
961*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
962*9880d681SAndroid Build Coastguard Worker } else {
963*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
964*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
965*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI))
966*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO);
967*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
968*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
969*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
970*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
971*9880d681SAndroid Build Coastguard Worker }
972*9880d681SAndroid Build Coastguard Worker } else
973*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
974*9880d681SAndroid Build Coastguard Worker break;
975*9880d681SAndroid Build Coastguard Worker case 64:
976*9880d681SAndroid Build Coastguard Worker if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
977*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
978*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
979*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI))
980*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO);
981*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
982*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
983*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
984*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
985*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
986*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
987*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
988*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
989*9880d681SAndroid Build Coastguard Worker } else
990*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
991*9880d681SAndroid Build Coastguard Worker break;
992*9880d681SAndroid Build Coastguard Worker default:
993*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
994*9880d681SAndroid Build Coastguard Worker }
995*9880d681SAndroid Build Coastguard Worker }
996*9880d681SAndroid Build Coastguard Worker
isStoreToStackSlot(const MachineInstr & MI,int & FrameIndex) const997*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
998*9880d681SAndroid Build Coastguard Worker int &FrameIndex) const {
999*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
1000*9880d681SAndroid Build Coastguard Worker default: break;
1001*9880d681SAndroid Build Coastguard Worker case ARM::STRrs:
1002*9880d681SAndroid Build Coastguard Worker case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
1003*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isFI() && MI.getOperand(2).isReg() &&
1004*9880d681SAndroid Build Coastguard Worker MI.getOperand(3).isImm() && MI.getOperand(2).getReg() == 0 &&
1005*9880d681SAndroid Build Coastguard Worker MI.getOperand(3).getImm() == 0) {
1006*9880d681SAndroid Build Coastguard Worker FrameIndex = MI.getOperand(1).getIndex();
1007*9880d681SAndroid Build Coastguard Worker return MI.getOperand(0).getReg();
1008*9880d681SAndroid Build Coastguard Worker }
1009*9880d681SAndroid Build Coastguard Worker break;
1010*9880d681SAndroid Build Coastguard Worker case ARM::STRi12:
1011*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi12:
1012*9880d681SAndroid Build Coastguard Worker case ARM::tSTRspi:
1013*9880d681SAndroid Build Coastguard Worker case ARM::VSTRD:
1014*9880d681SAndroid Build Coastguard Worker case ARM::VSTRS:
1015*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isFI() && MI.getOperand(2).isImm() &&
1016*9880d681SAndroid Build Coastguard Worker MI.getOperand(2).getImm() == 0) {
1017*9880d681SAndroid Build Coastguard Worker FrameIndex = MI.getOperand(1).getIndex();
1018*9880d681SAndroid Build Coastguard Worker return MI.getOperand(0).getReg();
1019*9880d681SAndroid Build Coastguard Worker }
1020*9880d681SAndroid Build Coastguard Worker break;
1021*9880d681SAndroid Build Coastguard Worker case ARM::VST1q64:
1022*9880d681SAndroid Build Coastguard Worker case ARM::VST1d64TPseudo:
1023*9880d681SAndroid Build Coastguard Worker case ARM::VST1d64QPseudo:
1024*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(0).isFI() && MI.getOperand(2).getSubReg() == 0) {
1025*9880d681SAndroid Build Coastguard Worker FrameIndex = MI.getOperand(0).getIndex();
1026*9880d681SAndroid Build Coastguard Worker return MI.getOperand(2).getReg();
1027*9880d681SAndroid Build Coastguard Worker }
1028*9880d681SAndroid Build Coastguard Worker break;
1029*9880d681SAndroid Build Coastguard Worker case ARM::VSTMQIA:
1030*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) {
1031*9880d681SAndroid Build Coastguard Worker FrameIndex = MI.getOperand(1).getIndex();
1032*9880d681SAndroid Build Coastguard Worker return MI.getOperand(0).getReg();
1033*9880d681SAndroid Build Coastguard Worker }
1034*9880d681SAndroid Build Coastguard Worker break;
1035*9880d681SAndroid Build Coastguard Worker }
1036*9880d681SAndroid Build Coastguard Worker
1037*9880d681SAndroid Build Coastguard Worker return 0;
1038*9880d681SAndroid Build Coastguard Worker }
1039*9880d681SAndroid Build Coastguard Worker
isStoreToStackSlotPostFE(const MachineInstr & MI,int & FrameIndex) const1040*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr &MI,
1041*9880d681SAndroid Build Coastguard Worker int &FrameIndex) const {
1042*9880d681SAndroid Build Coastguard Worker const MachineMemOperand *Dummy;
1043*9880d681SAndroid Build Coastguard Worker return MI.mayStore() && hasStoreToStackSlot(MI, Dummy, FrameIndex);
1044*9880d681SAndroid Build Coastguard Worker }
1045*9880d681SAndroid Build Coastguard Worker
1046*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::
loadRegFromStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned DestReg,int FI,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const1047*9880d681SAndroid Build Coastguard Worker loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
1048*9880d681SAndroid Build Coastguard Worker unsigned DestReg, int FI,
1049*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC,
1050*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI) const {
1051*9880d681SAndroid Build Coastguard Worker DebugLoc DL;
1052*9880d681SAndroid Build Coastguard Worker if (I != MBB.end()) DL = I->getDebugLoc();
1053*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = *MBB.getParent();
1054*9880d681SAndroid Build Coastguard Worker MachineFrameInfo &MFI = *MF.getFrameInfo();
1055*9880d681SAndroid Build Coastguard Worker unsigned Align = MFI.getObjectAlignment(FI);
1056*9880d681SAndroid Build Coastguard Worker MachineMemOperand *MMO = MF.getMachineMemOperand(
1057*9880d681SAndroid Build Coastguard Worker MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
1058*9880d681SAndroid Build Coastguard Worker MFI.getObjectSize(FI), Align);
1059*9880d681SAndroid Build Coastguard Worker
1060*9880d681SAndroid Build Coastguard Worker switch (RC->getSize()) {
1061*9880d681SAndroid Build Coastguard Worker case 4:
1062*9880d681SAndroid Build Coastguard Worker if (ARM::GPRRegClass.hasSubClassEq(RC)) {
1063*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg)
1064*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
1065*9880d681SAndroid Build Coastguard Worker
1066*9880d681SAndroid Build Coastguard Worker } else if (ARM::SPRRegClass.hasSubClassEq(RC)) {
1067*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
1068*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
1069*9880d681SAndroid Build Coastguard Worker } else
1070*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
1071*9880d681SAndroid Build Coastguard Worker break;
1072*9880d681SAndroid Build Coastguard Worker case 8:
1073*9880d681SAndroid Build Coastguard Worker if (ARM::DPRRegClass.hasSubClassEq(RC)) {
1074*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
1075*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
1076*9880d681SAndroid Build Coastguard Worker } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
1077*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB;
1078*9880d681SAndroid Build Coastguard Worker
1079*9880d681SAndroid Build Coastguard Worker if (Subtarget.hasV5TEOps()) {
1080*9880d681SAndroid Build Coastguard Worker MIB = BuildMI(MBB, I, DL, get(ARM::LDRD));
1081*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
1082*9880d681SAndroid Build Coastguard Worker AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
1083*9880d681SAndroid Build Coastguard Worker MIB.addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO);
1084*9880d681SAndroid Build Coastguard Worker
1085*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
1086*9880d681SAndroid Build Coastguard Worker } else {
1087*9880d681SAndroid Build Coastguard Worker // Fallback to LDM instruction, which has existed since the dawn of
1088*9880d681SAndroid Build Coastguard Worker // time.
1089*9880d681SAndroid Build Coastguard Worker MIB = AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDMIA))
1090*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addMemOperand(MMO));
1091*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
1092*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
1093*9880d681SAndroid Build Coastguard Worker }
1094*9880d681SAndroid Build Coastguard Worker
1095*9880d681SAndroid Build Coastguard Worker if (TargetRegisterInfo::isPhysicalRegister(DestReg))
1096*9880d681SAndroid Build Coastguard Worker MIB.addReg(DestReg, RegState::ImplicitDefine);
1097*9880d681SAndroid Build Coastguard Worker } else
1098*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
1099*9880d681SAndroid Build Coastguard Worker break;
1100*9880d681SAndroid Build Coastguard Worker case 16:
1101*9880d681SAndroid Build Coastguard Worker if (ARM::DPairRegClass.hasSubClassEq(RC)) {
1102*9880d681SAndroid Build Coastguard Worker if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
1103*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64), DestReg)
1104*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(16)
1105*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
1106*9880d681SAndroid Build Coastguard Worker } else {
1107*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg)
1108*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI)
1109*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
1110*9880d681SAndroid Build Coastguard Worker }
1111*9880d681SAndroid Build Coastguard Worker } else
1112*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
1113*9880d681SAndroid Build Coastguard Worker break;
1114*9880d681SAndroid Build Coastguard Worker case 24:
1115*9880d681SAndroid Build Coastguard Worker if (ARM::DTripleRegClass.hasSubClassEq(RC)) {
1116*9880d681SAndroid Build Coastguard Worker if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
1117*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64TPseudo), DestReg)
1118*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(16)
1119*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
1120*9880d681SAndroid Build Coastguard Worker } else {
1121*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
1122*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
1123*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI)
1124*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
1125*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
1126*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
1127*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
1128*9880d681SAndroid Build Coastguard Worker if (TargetRegisterInfo::isPhysicalRegister(DestReg))
1129*9880d681SAndroid Build Coastguard Worker MIB.addReg(DestReg, RegState::ImplicitDefine);
1130*9880d681SAndroid Build Coastguard Worker }
1131*9880d681SAndroid Build Coastguard Worker } else
1132*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
1133*9880d681SAndroid Build Coastguard Worker break;
1134*9880d681SAndroid Build Coastguard Worker case 32:
1135*9880d681SAndroid Build Coastguard Worker if (ARM::QQPRRegClass.hasSubClassEq(RC) || ARM::DQuadRegClass.hasSubClassEq(RC)) {
1136*9880d681SAndroid Build Coastguard Worker if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
1137*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg)
1138*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI).addImm(16)
1139*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO));
1140*9880d681SAndroid Build Coastguard Worker } else {
1141*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
1142*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
1143*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI))
1144*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO);
1145*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
1146*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
1147*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
1148*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI);
1149*9880d681SAndroid Build Coastguard Worker if (TargetRegisterInfo::isPhysicalRegister(DestReg))
1150*9880d681SAndroid Build Coastguard Worker MIB.addReg(DestReg, RegState::ImplicitDefine);
1151*9880d681SAndroid Build Coastguard Worker }
1152*9880d681SAndroid Build Coastguard Worker } else
1153*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
1154*9880d681SAndroid Build Coastguard Worker break;
1155*9880d681SAndroid Build Coastguard Worker case 64:
1156*9880d681SAndroid Build Coastguard Worker if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) {
1157*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
1158*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
1159*9880d681SAndroid Build Coastguard Worker .addFrameIndex(FI))
1160*9880d681SAndroid Build Coastguard Worker .addMemOperand(MMO);
1161*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI);
1162*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI);
1163*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI);
1164*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI);
1165*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::DefineNoRead, TRI);
1166*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::DefineNoRead, TRI);
1167*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::DefineNoRead, TRI);
1168*9880d681SAndroid Build Coastguard Worker MIB = AddDReg(MIB, DestReg, ARM::dsub_7, RegState::DefineNoRead, TRI);
1169*9880d681SAndroid Build Coastguard Worker if (TargetRegisterInfo::isPhysicalRegister(DestReg))
1170*9880d681SAndroid Build Coastguard Worker MIB.addReg(DestReg, RegState::ImplicitDefine);
1171*9880d681SAndroid Build Coastguard Worker } else
1172*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown reg class!");
1173*9880d681SAndroid Build Coastguard Worker break;
1174*9880d681SAndroid Build Coastguard Worker default:
1175*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown regclass!");
1176*9880d681SAndroid Build Coastguard Worker }
1177*9880d681SAndroid Build Coastguard Worker }
1178*9880d681SAndroid Build Coastguard Worker
isLoadFromStackSlot(const MachineInstr & MI,int & FrameIndex) const1179*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
1180*9880d681SAndroid Build Coastguard Worker int &FrameIndex) const {
1181*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
1182*9880d681SAndroid Build Coastguard Worker default: break;
1183*9880d681SAndroid Build Coastguard Worker case ARM::LDRrs:
1184*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
1185*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isFI() && MI.getOperand(2).isReg() &&
1186*9880d681SAndroid Build Coastguard Worker MI.getOperand(3).isImm() && MI.getOperand(2).getReg() == 0 &&
1187*9880d681SAndroid Build Coastguard Worker MI.getOperand(3).getImm() == 0) {
1188*9880d681SAndroid Build Coastguard Worker FrameIndex = MI.getOperand(1).getIndex();
1189*9880d681SAndroid Build Coastguard Worker return MI.getOperand(0).getReg();
1190*9880d681SAndroid Build Coastguard Worker }
1191*9880d681SAndroid Build Coastguard Worker break;
1192*9880d681SAndroid Build Coastguard Worker case ARM::LDRi12:
1193*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi12:
1194*9880d681SAndroid Build Coastguard Worker case ARM::tLDRspi:
1195*9880d681SAndroid Build Coastguard Worker case ARM::VLDRD:
1196*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
1197*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isFI() && MI.getOperand(2).isImm() &&
1198*9880d681SAndroid Build Coastguard Worker MI.getOperand(2).getImm() == 0) {
1199*9880d681SAndroid Build Coastguard Worker FrameIndex = MI.getOperand(1).getIndex();
1200*9880d681SAndroid Build Coastguard Worker return MI.getOperand(0).getReg();
1201*9880d681SAndroid Build Coastguard Worker }
1202*9880d681SAndroid Build Coastguard Worker break;
1203*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q64:
1204*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64TPseudo:
1205*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64QPseudo:
1206*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) {
1207*9880d681SAndroid Build Coastguard Worker FrameIndex = MI.getOperand(1).getIndex();
1208*9880d681SAndroid Build Coastguard Worker return MI.getOperand(0).getReg();
1209*9880d681SAndroid Build Coastguard Worker }
1210*9880d681SAndroid Build Coastguard Worker break;
1211*9880d681SAndroid Build Coastguard Worker case ARM::VLDMQIA:
1212*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) {
1213*9880d681SAndroid Build Coastguard Worker FrameIndex = MI.getOperand(1).getIndex();
1214*9880d681SAndroid Build Coastguard Worker return MI.getOperand(0).getReg();
1215*9880d681SAndroid Build Coastguard Worker }
1216*9880d681SAndroid Build Coastguard Worker break;
1217*9880d681SAndroid Build Coastguard Worker }
1218*9880d681SAndroid Build Coastguard Worker
1219*9880d681SAndroid Build Coastguard Worker return 0;
1220*9880d681SAndroid Build Coastguard Worker }
1221*9880d681SAndroid Build Coastguard Worker
isLoadFromStackSlotPostFE(const MachineInstr & MI,int & FrameIndex) const1222*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr &MI,
1223*9880d681SAndroid Build Coastguard Worker int &FrameIndex) const {
1224*9880d681SAndroid Build Coastguard Worker const MachineMemOperand *Dummy;
1225*9880d681SAndroid Build Coastguard Worker return MI.mayLoad() && hasLoadFromStackSlot(MI, Dummy, FrameIndex);
1226*9880d681SAndroid Build Coastguard Worker }
1227*9880d681SAndroid Build Coastguard Worker
1228*9880d681SAndroid Build Coastguard Worker /// \brief Expands MEMCPY to either LDMIA/STMIA or LDMIA_UPD/STMID_UPD
1229*9880d681SAndroid Build Coastguard Worker /// depending on whether the result is used.
expandMEMCPY(MachineBasicBlock::iterator MI) const1230*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::expandMEMCPY(MachineBasicBlock::iterator MI) const {
1231*9880d681SAndroid Build Coastguard Worker bool isThumb1 = Subtarget.isThumb1Only();
1232*9880d681SAndroid Build Coastguard Worker bool isThumb2 = Subtarget.isThumb2();
1233*9880d681SAndroid Build Coastguard Worker const ARMBaseInstrInfo *TII = Subtarget.getInstrInfo();
1234*9880d681SAndroid Build Coastguard Worker
1235*9880d681SAndroid Build Coastguard Worker DebugLoc dl = MI->getDebugLoc();
1236*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *BB = MI->getParent();
1237*9880d681SAndroid Build Coastguard Worker
1238*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder LDM, STM;
1239*9880d681SAndroid Build Coastguard Worker if (isThumb1 || !MI->getOperand(1).isDead()) {
1240*9880d681SAndroid Build Coastguard Worker LDM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2LDMIA_UPD
1241*9880d681SAndroid Build Coastguard Worker : isThumb1 ? ARM::tLDMIA_UPD
1242*9880d681SAndroid Build Coastguard Worker : ARM::LDMIA_UPD))
1243*9880d681SAndroid Build Coastguard Worker .addOperand(MI->getOperand(1));
1244*9880d681SAndroid Build Coastguard Worker } else {
1245*9880d681SAndroid Build Coastguard Worker LDM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2LDMIA : ARM::LDMIA));
1246*9880d681SAndroid Build Coastguard Worker }
1247*9880d681SAndroid Build Coastguard Worker
1248*9880d681SAndroid Build Coastguard Worker if (isThumb1 || !MI->getOperand(0).isDead()) {
1249*9880d681SAndroid Build Coastguard Worker STM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2STMIA_UPD
1250*9880d681SAndroid Build Coastguard Worker : isThumb1 ? ARM::tSTMIA_UPD
1251*9880d681SAndroid Build Coastguard Worker : ARM::STMIA_UPD))
1252*9880d681SAndroid Build Coastguard Worker .addOperand(MI->getOperand(0));
1253*9880d681SAndroid Build Coastguard Worker } else {
1254*9880d681SAndroid Build Coastguard Worker STM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2STMIA : ARM::STMIA));
1255*9880d681SAndroid Build Coastguard Worker }
1256*9880d681SAndroid Build Coastguard Worker
1257*9880d681SAndroid Build Coastguard Worker AddDefaultPred(LDM.addOperand(MI->getOperand(3)));
1258*9880d681SAndroid Build Coastguard Worker AddDefaultPred(STM.addOperand(MI->getOperand(2)));
1259*9880d681SAndroid Build Coastguard Worker
1260*9880d681SAndroid Build Coastguard Worker // Sort the scratch registers into ascending order.
1261*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo &TRI = getRegisterInfo();
1262*9880d681SAndroid Build Coastguard Worker llvm::SmallVector<unsigned, 6> ScratchRegs;
1263*9880d681SAndroid Build Coastguard Worker for(unsigned I = 5; I < MI->getNumOperands(); ++I)
1264*9880d681SAndroid Build Coastguard Worker ScratchRegs.push_back(MI->getOperand(I).getReg());
1265*9880d681SAndroid Build Coastguard Worker std::sort(ScratchRegs.begin(), ScratchRegs.end(),
1266*9880d681SAndroid Build Coastguard Worker [&TRI](const unsigned &Reg1,
1267*9880d681SAndroid Build Coastguard Worker const unsigned &Reg2) -> bool {
1268*9880d681SAndroid Build Coastguard Worker return TRI.getEncodingValue(Reg1) <
1269*9880d681SAndroid Build Coastguard Worker TRI.getEncodingValue(Reg2);
1270*9880d681SAndroid Build Coastguard Worker });
1271*9880d681SAndroid Build Coastguard Worker
1272*9880d681SAndroid Build Coastguard Worker for (const auto &Reg : ScratchRegs) {
1273*9880d681SAndroid Build Coastguard Worker LDM.addReg(Reg, RegState::Define);
1274*9880d681SAndroid Build Coastguard Worker STM.addReg(Reg, RegState::Kill);
1275*9880d681SAndroid Build Coastguard Worker }
1276*9880d681SAndroid Build Coastguard Worker
1277*9880d681SAndroid Build Coastguard Worker BB->erase(MI);
1278*9880d681SAndroid Build Coastguard Worker }
1279*9880d681SAndroid Build Coastguard Worker
1280*9880d681SAndroid Build Coastguard Worker
expandPostRAPseudo(MachineInstr & MI) const1281*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1282*9880d681SAndroid Build Coastguard Worker if (MI.getOpcode() == TargetOpcode::LOAD_STACK_GUARD) {
1283*9880d681SAndroid Build Coastguard Worker assert(getSubtarget().getTargetTriple().isOSBinFormatMachO() &&
1284*9880d681SAndroid Build Coastguard Worker "LOAD_STACK_GUARD currently supported only for MachO.");
1285*9880d681SAndroid Build Coastguard Worker expandLoadStackGuard(MI);
1286*9880d681SAndroid Build Coastguard Worker MI.getParent()->erase(MI);
1287*9880d681SAndroid Build Coastguard Worker return true;
1288*9880d681SAndroid Build Coastguard Worker }
1289*9880d681SAndroid Build Coastguard Worker
1290*9880d681SAndroid Build Coastguard Worker if (MI.getOpcode() == ARM::MEMCPY) {
1291*9880d681SAndroid Build Coastguard Worker expandMEMCPY(MI);
1292*9880d681SAndroid Build Coastguard Worker return true;
1293*9880d681SAndroid Build Coastguard Worker }
1294*9880d681SAndroid Build Coastguard Worker
1295*9880d681SAndroid Build Coastguard Worker // This hook gets to expand COPY instructions before they become
1296*9880d681SAndroid Build Coastguard Worker // copyPhysReg() calls. Look for VMOVS instructions that can legally be
1297*9880d681SAndroid Build Coastguard Worker // widened to VMOVD. We prefer the VMOVD when possible because it may be
1298*9880d681SAndroid Build Coastguard Worker // changed into a VORR that can go down the NEON pipeline.
1299*9880d681SAndroid Build Coastguard Worker if (!MI.isCopy() || Subtarget.dontWidenVMOVS() || Subtarget.isFPOnlySP())
1300*9880d681SAndroid Build Coastguard Worker return false;
1301*9880d681SAndroid Build Coastguard Worker
1302*9880d681SAndroid Build Coastguard Worker // Look for a copy between even S-registers. That is where we keep floats
1303*9880d681SAndroid Build Coastguard Worker // when using NEON v2f32 instructions for f32 arithmetic.
1304*9880d681SAndroid Build Coastguard Worker unsigned DstRegS = MI.getOperand(0).getReg();
1305*9880d681SAndroid Build Coastguard Worker unsigned SrcRegS = MI.getOperand(1).getReg();
1306*9880d681SAndroid Build Coastguard Worker if (!ARM::SPRRegClass.contains(DstRegS, SrcRegS))
1307*9880d681SAndroid Build Coastguard Worker return false;
1308*9880d681SAndroid Build Coastguard Worker
1309*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI = &getRegisterInfo();
1310*9880d681SAndroid Build Coastguard Worker unsigned DstRegD = TRI->getMatchingSuperReg(DstRegS, ARM::ssub_0,
1311*9880d681SAndroid Build Coastguard Worker &ARM::DPRRegClass);
1312*9880d681SAndroid Build Coastguard Worker unsigned SrcRegD = TRI->getMatchingSuperReg(SrcRegS, ARM::ssub_0,
1313*9880d681SAndroid Build Coastguard Worker &ARM::DPRRegClass);
1314*9880d681SAndroid Build Coastguard Worker if (!DstRegD || !SrcRegD)
1315*9880d681SAndroid Build Coastguard Worker return false;
1316*9880d681SAndroid Build Coastguard Worker
1317*9880d681SAndroid Build Coastguard Worker // We want to widen this into a DstRegD = VMOVD SrcRegD copy. This is only
1318*9880d681SAndroid Build Coastguard Worker // legal if the COPY already defines the full DstRegD, and it isn't a
1319*9880d681SAndroid Build Coastguard Worker // sub-register insertion.
1320*9880d681SAndroid Build Coastguard Worker if (!MI.definesRegister(DstRegD, TRI) || MI.readsRegister(DstRegD, TRI))
1321*9880d681SAndroid Build Coastguard Worker return false;
1322*9880d681SAndroid Build Coastguard Worker
1323*9880d681SAndroid Build Coastguard Worker // A dead copy shouldn't show up here, but reject it just in case.
1324*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(0).isDead())
1325*9880d681SAndroid Build Coastguard Worker return false;
1326*9880d681SAndroid Build Coastguard Worker
1327*9880d681SAndroid Build Coastguard Worker // All clear, widen the COPY.
1328*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "widening: " << MI);
1329*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
1330*9880d681SAndroid Build Coastguard Worker
1331*9880d681SAndroid Build Coastguard Worker // Get rid of the old <imp-def> of DstRegD. Leave it if it defines a Q-reg
1332*9880d681SAndroid Build Coastguard Worker // or some other super-register.
1333*9880d681SAndroid Build Coastguard Worker int ImpDefIdx = MI.findRegisterDefOperandIdx(DstRegD);
1334*9880d681SAndroid Build Coastguard Worker if (ImpDefIdx != -1)
1335*9880d681SAndroid Build Coastguard Worker MI.RemoveOperand(ImpDefIdx);
1336*9880d681SAndroid Build Coastguard Worker
1337*9880d681SAndroid Build Coastguard Worker // Change the opcode and operands.
1338*9880d681SAndroid Build Coastguard Worker MI.setDesc(get(ARM::VMOVD));
1339*9880d681SAndroid Build Coastguard Worker MI.getOperand(0).setReg(DstRegD);
1340*9880d681SAndroid Build Coastguard Worker MI.getOperand(1).setReg(SrcRegD);
1341*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
1342*9880d681SAndroid Build Coastguard Worker
1343*9880d681SAndroid Build Coastguard Worker // We are now reading SrcRegD instead of SrcRegS. This may upset the
1344*9880d681SAndroid Build Coastguard Worker // register scavenger and machine verifier, so we need to indicate that we
1345*9880d681SAndroid Build Coastguard Worker // are reading an undefined value from SrcRegD, but a proper value from
1346*9880d681SAndroid Build Coastguard Worker // SrcRegS.
1347*9880d681SAndroid Build Coastguard Worker MI.getOperand(1).setIsUndef();
1348*9880d681SAndroid Build Coastguard Worker MIB.addReg(SrcRegS, RegState::Implicit);
1349*9880d681SAndroid Build Coastguard Worker
1350*9880d681SAndroid Build Coastguard Worker // SrcRegD may actually contain an unrelated value in the ssub_1
1351*9880d681SAndroid Build Coastguard Worker // sub-register. Don't kill it. Only kill the ssub_0 sub-register.
1352*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isKill()) {
1353*9880d681SAndroid Build Coastguard Worker MI.getOperand(1).setIsKill(false);
1354*9880d681SAndroid Build Coastguard Worker MI.addRegisterKilled(SrcRegS, TRI, true);
1355*9880d681SAndroid Build Coastguard Worker }
1356*9880d681SAndroid Build Coastguard Worker
1357*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "replaced by: " << MI);
1358*9880d681SAndroid Build Coastguard Worker return true;
1359*9880d681SAndroid Build Coastguard Worker }
1360*9880d681SAndroid Build Coastguard Worker
1361*9880d681SAndroid Build Coastguard Worker /// Create a copy of a const pool value. Update CPI to the new index and return
1362*9880d681SAndroid Build Coastguard Worker /// the label UID.
duplicateCPV(MachineFunction & MF,unsigned & CPI)1363*9880d681SAndroid Build Coastguard Worker static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
1364*9880d681SAndroid Build Coastguard Worker MachineConstantPool *MCP = MF.getConstantPool();
1365*9880d681SAndroid Build Coastguard Worker ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1366*9880d681SAndroid Build Coastguard Worker
1367*9880d681SAndroid Build Coastguard Worker const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
1368*9880d681SAndroid Build Coastguard Worker assert(MCPE.isMachineConstantPoolEntry() &&
1369*9880d681SAndroid Build Coastguard Worker "Expecting a machine constantpool entry!");
1370*9880d681SAndroid Build Coastguard Worker ARMConstantPoolValue *ACPV =
1371*9880d681SAndroid Build Coastguard Worker static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
1372*9880d681SAndroid Build Coastguard Worker
1373*9880d681SAndroid Build Coastguard Worker unsigned PCLabelId = AFI->createPICLabelUId();
1374*9880d681SAndroid Build Coastguard Worker ARMConstantPoolValue *NewCPV = nullptr;
1375*9880d681SAndroid Build Coastguard Worker
1376*9880d681SAndroid Build Coastguard Worker // FIXME: The below assumes PIC relocation model and that the function
1377*9880d681SAndroid Build Coastguard Worker // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and
1378*9880d681SAndroid Build Coastguard Worker // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR
1379*9880d681SAndroid Build Coastguard Worker // instructions, so that's probably OK, but is PIC always correct when
1380*9880d681SAndroid Build Coastguard Worker // we get here?
1381*9880d681SAndroid Build Coastguard Worker if (ACPV->isGlobalValue())
1382*9880d681SAndroid Build Coastguard Worker NewCPV = ARMConstantPoolConstant::Create(
1383*9880d681SAndroid Build Coastguard Worker cast<ARMConstantPoolConstant>(ACPV)->getGV(), PCLabelId, ARMCP::CPValue,
1384*9880d681SAndroid Build Coastguard Worker 4, ACPV->getModifier(), ACPV->mustAddCurrentAddress());
1385*9880d681SAndroid Build Coastguard Worker else if (ACPV->isExtSymbol())
1386*9880d681SAndroid Build Coastguard Worker NewCPV = ARMConstantPoolSymbol::
1387*9880d681SAndroid Build Coastguard Worker Create(MF.getFunction()->getContext(),
1388*9880d681SAndroid Build Coastguard Worker cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(), PCLabelId, 4);
1389*9880d681SAndroid Build Coastguard Worker else if (ACPV->isBlockAddress())
1390*9880d681SAndroid Build Coastguard Worker NewCPV = ARMConstantPoolConstant::
1391*9880d681SAndroid Build Coastguard Worker Create(cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(), PCLabelId,
1392*9880d681SAndroid Build Coastguard Worker ARMCP::CPBlockAddress, 4);
1393*9880d681SAndroid Build Coastguard Worker else if (ACPV->isLSDA())
1394*9880d681SAndroid Build Coastguard Worker NewCPV = ARMConstantPoolConstant::Create(MF.getFunction(), PCLabelId,
1395*9880d681SAndroid Build Coastguard Worker ARMCP::CPLSDA, 4);
1396*9880d681SAndroid Build Coastguard Worker else if (ACPV->isMachineBasicBlock())
1397*9880d681SAndroid Build Coastguard Worker NewCPV = ARMConstantPoolMBB::
1398*9880d681SAndroid Build Coastguard Worker Create(MF.getFunction()->getContext(),
1399*9880d681SAndroid Build Coastguard Worker cast<ARMConstantPoolMBB>(ACPV)->getMBB(), PCLabelId, 4);
1400*9880d681SAndroid Build Coastguard Worker else
1401*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unexpected ARM constantpool value type!!");
1402*9880d681SAndroid Build Coastguard Worker CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
1403*9880d681SAndroid Build Coastguard Worker return PCLabelId;
1404*9880d681SAndroid Build Coastguard Worker }
1405*9880d681SAndroid Build Coastguard Worker
reMaterialize(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned DestReg,unsigned SubIdx,const MachineInstr & Orig,const TargetRegisterInfo & TRI) const1406*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::reMaterialize(MachineBasicBlock &MBB,
1407*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I,
1408*9880d681SAndroid Build Coastguard Worker unsigned DestReg, unsigned SubIdx,
1409*9880d681SAndroid Build Coastguard Worker const MachineInstr &Orig,
1410*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo &TRI) const {
1411*9880d681SAndroid Build Coastguard Worker unsigned Opcode = Orig.getOpcode();
1412*9880d681SAndroid Build Coastguard Worker switch (Opcode) {
1413*9880d681SAndroid Build Coastguard Worker default: {
1414*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = MBB.getParent()->CloneMachineInstr(&Orig);
1415*9880d681SAndroid Build Coastguard Worker MI->substituteRegister(Orig.getOperand(0).getReg(), DestReg, SubIdx, TRI);
1416*9880d681SAndroid Build Coastguard Worker MBB.insert(I, MI);
1417*9880d681SAndroid Build Coastguard Worker break;
1418*9880d681SAndroid Build Coastguard Worker }
1419*9880d681SAndroid Build Coastguard Worker case ARM::tLDRpci_pic:
1420*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRpci_pic: {
1421*9880d681SAndroid Build Coastguard Worker MachineFunction &MF = *MBB.getParent();
1422*9880d681SAndroid Build Coastguard Worker unsigned CPI = Orig.getOperand(1).getIndex();
1423*9880d681SAndroid Build Coastguard Worker unsigned PCLabelId = duplicateCPV(MF, CPI);
1424*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB =
1425*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, I, Orig.getDebugLoc(), get(Opcode), DestReg)
1426*9880d681SAndroid Build Coastguard Worker .addConstantPoolIndex(CPI)
1427*9880d681SAndroid Build Coastguard Worker .addImm(PCLabelId);
1428*9880d681SAndroid Build Coastguard Worker MIB->setMemRefs(Orig.memoperands_begin(), Orig.memoperands_end());
1429*9880d681SAndroid Build Coastguard Worker break;
1430*9880d681SAndroid Build Coastguard Worker }
1431*9880d681SAndroid Build Coastguard Worker }
1432*9880d681SAndroid Build Coastguard Worker }
1433*9880d681SAndroid Build Coastguard Worker
duplicate(MachineInstr & Orig,MachineFunction & MF) const1434*9880d681SAndroid Build Coastguard Worker MachineInstr *ARMBaseInstrInfo::duplicate(MachineInstr &Orig,
1435*9880d681SAndroid Build Coastguard Worker MachineFunction &MF) const {
1436*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = TargetInstrInfo::duplicate(Orig, MF);
1437*9880d681SAndroid Build Coastguard Worker switch (Orig.getOpcode()) {
1438*9880d681SAndroid Build Coastguard Worker case ARM::tLDRpci_pic:
1439*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRpci_pic: {
1440*9880d681SAndroid Build Coastguard Worker unsigned CPI = Orig.getOperand(1).getIndex();
1441*9880d681SAndroid Build Coastguard Worker unsigned PCLabelId = duplicateCPV(MF, CPI);
1442*9880d681SAndroid Build Coastguard Worker Orig.getOperand(1).setIndex(CPI);
1443*9880d681SAndroid Build Coastguard Worker Orig.getOperand(2).setImm(PCLabelId);
1444*9880d681SAndroid Build Coastguard Worker break;
1445*9880d681SAndroid Build Coastguard Worker }
1446*9880d681SAndroid Build Coastguard Worker }
1447*9880d681SAndroid Build Coastguard Worker return MI;
1448*9880d681SAndroid Build Coastguard Worker }
1449*9880d681SAndroid Build Coastguard Worker
produceSameValue(const MachineInstr & MI0,const MachineInstr & MI1,const MachineRegisterInfo * MRI) const1450*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::produceSameValue(const MachineInstr &MI0,
1451*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI1,
1452*9880d681SAndroid Build Coastguard Worker const MachineRegisterInfo *MRI) const {
1453*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI0.getOpcode();
1454*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::t2LDRpci ||
1455*9880d681SAndroid Build Coastguard Worker Opcode == ARM::t2LDRpci_pic ||
1456*9880d681SAndroid Build Coastguard Worker Opcode == ARM::tLDRpci ||
1457*9880d681SAndroid Build Coastguard Worker Opcode == ARM::tLDRpci_pic ||
1458*9880d681SAndroid Build Coastguard Worker Opcode == ARM::LDRLIT_ga_pcrel ||
1459*9880d681SAndroid Build Coastguard Worker Opcode == ARM::LDRLIT_ga_pcrel_ldr ||
1460*9880d681SAndroid Build Coastguard Worker Opcode == ARM::tLDRLIT_ga_pcrel ||
1461*9880d681SAndroid Build Coastguard Worker Opcode == ARM::MOV_ga_pcrel ||
1462*9880d681SAndroid Build Coastguard Worker Opcode == ARM::MOV_ga_pcrel_ldr ||
1463*9880d681SAndroid Build Coastguard Worker Opcode == ARM::t2MOV_ga_pcrel) {
1464*9880d681SAndroid Build Coastguard Worker if (MI1.getOpcode() != Opcode)
1465*9880d681SAndroid Build Coastguard Worker return false;
1466*9880d681SAndroid Build Coastguard Worker if (MI0.getNumOperands() != MI1.getNumOperands())
1467*9880d681SAndroid Build Coastguard Worker return false;
1468*9880d681SAndroid Build Coastguard Worker
1469*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO0 = MI0.getOperand(1);
1470*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO1 = MI1.getOperand(1);
1471*9880d681SAndroid Build Coastguard Worker if (MO0.getOffset() != MO1.getOffset())
1472*9880d681SAndroid Build Coastguard Worker return false;
1473*9880d681SAndroid Build Coastguard Worker
1474*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::LDRLIT_ga_pcrel ||
1475*9880d681SAndroid Build Coastguard Worker Opcode == ARM::LDRLIT_ga_pcrel_ldr ||
1476*9880d681SAndroid Build Coastguard Worker Opcode == ARM::tLDRLIT_ga_pcrel ||
1477*9880d681SAndroid Build Coastguard Worker Opcode == ARM::MOV_ga_pcrel ||
1478*9880d681SAndroid Build Coastguard Worker Opcode == ARM::MOV_ga_pcrel_ldr ||
1479*9880d681SAndroid Build Coastguard Worker Opcode == ARM::t2MOV_ga_pcrel)
1480*9880d681SAndroid Build Coastguard Worker // Ignore the PC labels.
1481*9880d681SAndroid Build Coastguard Worker return MO0.getGlobal() == MO1.getGlobal();
1482*9880d681SAndroid Build Coastguard Worker
1483*9880d681SAndroid Build Coastguard Worker const MachineFunction *MF = MI0.getParent()->getParent();
1484*9880d681SAndroid Build Coastguard Worker const MachineConstantPool *MCP = MF->getConstantPool();
1485*9880d681SAndroid Build Coastguard Worker int CPI0 = MO0.getIndex();
1486*9880d681SAndroid Build Coastguard Worker int CPI1 = MO1.getIndex();
1487*9880d681SAndroid Build Coastguard Worker const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1488*9880d681SAndroid Build Coastguard Worker const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1489*9880d681SAndroid Build Coastguard Worker bool isARMCP0 = MCPE0.isMachineConstantPoolEntry();
1490*9880d681SAndroid Build Coastguard Worker bool isARMCP1 = MCPE1.isMachineConstantPoolEntry();
1491*9880d681SAndroid Build Coastguard Worker if (isARMCP0 && isARMCP1) {
1492*9880d681SAndroid Build Coastguard Worker ARMConstantPoolValue *ACPV0 =
1493*9880d681SAndroid Build Coastguard Worker static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1494*9880d681SAndroid Build Coastguard Worker ARMConstantPoolValue *ACPV1 =
1495*9880d681SAndroid Build Coastguard Worker static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1496*9880d681SAndroid Build Coastguard Worker return ACPV0->hasSameValue(ACPV1);
1497*9880d681SAndroid Build Coastguard Worker } else if (!isARMCP0 && !isARMCP1) {
1498*9880d681SAndroid Build Coastguard Worker return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal;
1499*9880d681SAndroid Build Coastguard Worker }
1500*9880d681SAndroid Build Coastguard Worker return false;
1501*9880d681SAndroid Build Coastguard Worker } else if (Opcode == ARM::PICLDR) {
1502*9880d681SAndroid Build Coastguard Worker if (MI1.getOpcode() != Opcode)
1503*9880d681SAndroid Build Coastguard Worker return false;
1504*9880d681SAndroid Build Coastguard Worker if (MI0.getNumOperands() != MI1.getNumOperands())
1505*9880d681SAndroid Build Coastguard Worker return false;
1506*9880d681SAndroid Build Coastguard Worker
1507*9880d681SAndroid Build Coastguard Worker unsigned Addr0 = MI0.getOperand(1).getReg();
1508*9880d681SAndroid Build Coastguard Worker unsigned Addr1 = MI1.getOperand(1).getReg();
1509*9880d681SAndroid Build Coastguard Worker if (Addr0 != Addr1) {
1510*9880d681SAndroid Build Coastguard Worker if (!MRI ||
1511*9880d681SAndroid Build Coastguard Worker !TargetRegisterInfo::isVirtualRegister(Addr0) ||
1512*9880d681SAndroid Build Coastguard Worker !TargetRegisterInfo::isVirtualRegister(Addr1))
1513*9880d681SAndroid Build Coastguard Worker return false;
1514*9880d681SAndroid Build Coastguard Worker
1515*9880d681SAndroid Build Coastguard Worker // This assumes SSA form.
1516*9880d681SAndroid Build Coastguard Worker MachineInstr *Def0 = MRI->getVRegDef(Addr0);
1517*9880d681SAndroid Build Coastguard Worker MachineInstr *Def1 = MRI->getVRegDef(Addr1);
1518*9880d681SAndroid Build Coastguard Worker // Check if the loaded value, e.g. a constantpool of a global address, are
1519*9880d681SAndroid Build Coastguard Worker // the same.
1520*9880d681SAndroid Build Coastguard Worker if (!produceSameValue(*Def0, *Def1, MRI))
1521*9880d681SAndroid Build Coastguard Worker return false;
1522*9880d681SAndroid Build Coastguard Worker }
1523*9880d681SAndroid Build Coastguard Worker
1524*9880d681SAndroid Build Coastguard Worker for (unsigned i = 3, e = MI0.getNumOperands(); i != e; ++i) {
1525*9880d681SAndroid Build Coastguard Worker // %vreg12<def> = PICLDR %vreg11, 0, pred:14, pred:%noreg
1526*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO0 = MI0.getOperand(i);
1527*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO1 = MI1.getOperand(i);
1528*9880d681SAndroid Build Coastguard Worker if (!MO0.isIdenticalTo(MO1))
1529*9880d681SAndroid Build Coastguard Worker return false;
1530*9880d681SAndroid Build Coastguard Worker }
1531*9880d681SAndroid Build Coastguard Worker return true;
1532*9880d681SAndroid Build Coastguard Worker }
1533*9880d681SAndroid Build Coastguard Worker
1534*9880d681SAndroid Build Coastguard Worker return MI0.isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
1535*9880d681SAndroid Build Coastguard Worker }
1536*9880d681SAndroid Build Coastguard Worker
1537*9880d681SAndroid Build Coastguard Worker /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
1538*9880d681SAndroid Build Coastguard Worker /// determine if two loads are loading from the same base address. It should
1539*9880d681SAndroid Build Coastguard Worker /// only return true if the base pointers are the same and the only differences
1540*9880d681SAndroid Build Coastguard Worker /// between the two addresses is the offset. It also returns the offsets by
1541*9880d681SAndroid Build Coastguard Worker /// reference.
1542*9880d681SAndroid Build Coastguard Worker ///
1543*9880d681SAndroid Build Coastguard Worker /// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched
1544*9880d681SAndroid Build Coastguard Worker /// is permanently disabled.
areLoadsFromSameBasePtr(SDNode * Load1,SDNode * Load2,int64_t & Offset1,int64_t & Offset2) const1545*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
1546*9880d681SAndroid Build Coastguard Worker int64_t &Offset1,
1547*9880d681SAndroid Build Coastguard Worker int64_t &Offset2) const {
1548*9880d681SAndroid Build Coastguard Worker // Don't worry about Thumb: just ARM and Thumb2.
1549*9880d681SAndroid Build Coastguard Worker if (Subtarget.isThumb1Only()) return false;
1550*9880d681SAndroid Build Coastguard Worker
1551*9880d681SAndroid Build Coastguard Worker if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
1552*9880d681SAndroid Build Coastguard Worker return false;
1553*9880d681SAndroid Build Coastguard Worker
1554*9880d681SAndroid Build Coastguard Worker switch (Load1->getMachineOpcode()) {
1555*9880d681SAndroid Build Coastguard Worker default:
1556*9880d681SAndroid Build Coastguard Worker return false;
1557*9880d681SAndroid Build Coastguard Worker case ARM::LDRi12:
1558*9880d681SAndroid Build Coastguard Worker case ARM::LDRBi12:
1559*9880d681SAndroid Build Coastguard Worker case ARM::LDRD:
1560*9880d681SAndroid Build Coastguard Worker case ARM::LDRH:
1561*9880d681SAndroid Build Coastguard Worker case ARM::LDRSB:
1562*9880d681SAndroid Build Coastguard Worker case ARM::LDRSH:
1563*9880d681SAndroid Build Coastguard Worker case ARM::VLDRD:
1564*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
1565*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi8:
1566*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRBi8:
1567*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRDi8:
1568*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHi8:
1569*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi12:
1570*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRBi12:
1571*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHi12:
1572*9880d681SAndroid Build Coastguard Worker break;
1573*9880d681SAndroid Build Coastguard Worker }
1574*9880d681SAndroid Build Coastguard Worker
1575*9880d681SAndroid Build Coastguard Worker switch (Load2->getMachineOpcode()) {
1576*9880d681SAndroid Build Coastguard Worker default:
1577*9880d681SAndroid Build Coastguard Worker return false;
1578*9880d681SAndroid Build Coastguard Worker case ARM::LDRi12:
1579*9880d681SAndroid Build Coastguard Worker case ARM::LDRBi12:
1580*9880d681SAndroid Build Coastguard Worker case ARM::LDRD:
1581*9880d681SAndroid Build Coastguard Worker case ARM::LDRH:
1582*9880d681SAndroid Build Coastguard Worker case ARM::LDRSB:
1583*9880d681SAndroid Build Coastguard Worker case ARM::LDRSH:
1584*9880d681SAndroid Build Coastguard Worker case ARM::VLDRD:
1585*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
1586*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi8:
1587*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRBi8:
1588*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHi8:
1589*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi12:
1590*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRBi12:
1591*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHi12:
1592*9880d681SAndroid Build Coastguard Worker break;
1593*9880d681SAndroid Build Coastguard Worker }
1594*9880d681SAndroid Build Coastguard Worker
1595*9880d681SAndroid Build Coastguard Worker // Check if base addresses and chain operands match.
1596*9880d681SAndroid Build Coastguard Worker if (Load1->getOperand(0) != Load2->getOperand(0) ||
1597*9880d681SAndroid Build Coastguard Worker Load1->getOperand(4) != Load2->getOperand(4))
1598*9880d681SAndroid Build Coastguard Worker return false;
1599*9880d681SAndroid Build Coastguard Worker
1600*9880d681SAndroid Build Coastguard Worker // Index should be Reg0.
1601*9880d681SAndroid Build Coastguard Worker if (Load1->getOperand(3) != Load2->getOperand(3))
1602*9880d681SAndroid Build Coastguard Worker return false;
1603*9880d681SAndroid Build Coastguard Worker
1604*9880d681SAndroid Build Coastguard Worker // Determine the offsets.
1605*9880d681SAndroid Build Coastguard Worker if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
1606*9880d681SAndroid Build Coastguard Worker isa<ConstantSDNode>(Load2->getOperand(1))) {
1607*9880d681SAndroid Build Coastguard Worker Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
1608*9880d681SAndroid Build Coastguard Worker Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
1609*9880d681SAndroid Build Coastguard Worker return true;
1610*9880d681SAndroid Build Coastguard Worker }
1611*9880d681SAndroid Build Coastguard Worker
1612*9880d681SAndroid Build Coastguard Worker return false;
1613*9880d681SAndroid Build Coastguard Worker }
1614*9880d681SAndroid Build Coastguard Worker
1615*9880d681SAndroid Build Coastguard Worker /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
1616*9880d681SAndroid Build Coastguard Worker /// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should
1617*9880d681SAndroid Build Coastguard Worker /// be scheduled togther. On some targets if two loads are loading from
1618*9880d681SAndroid Build Coastguard Worker /// addresses in the same cache line, it's better if they are scheduled
1619*9880d681SAndroid Build Coastguard Worker /// together. This function takes two integers that represent the load offsets
1620*9880d681SAndroid Build Coastguard Worker /// from the common base address. It returns true if it decides it's desirable
1621*9880d681SAndroid Build Coastguard Worker /// to schedule the two loads together. "NumLoads" is the number of loads that
1622*9880d681SAndroid Build Coastguard Worker /// have already been scheduled after Load1.
1623*9880d681SAndroid Build Coastguard Worker ///
1624*9880d681SAndroid Build Coastguard Worker /// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched
1625*9880d681SAndroid Build Coastguard Worker /// is permanently disabled.
shouldScheduleLoadsNear(SDNode * Load1,SDNode * Load2,int64_t Offset1,int64_t Offset2,unsigned NumLoads) const1626*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
1627*9880d681SAndroid Build Coastguard Worker int64_t Offset1, int64_t Offset2,
1628*9880d681SAndroid Build Coastguard Worker unsigned NumLoads) const {
1629*9880d681SAndroid Build Coastguard Worker // Don't worry about Thumb: just ARM and Thumb2.
1630*9880d681SAndroid Build Coastguard Worker if (Subtarget.isThumb1Only()) return false;
1631*9880d681SAndroid Build Coastguard Worker
1632*9880d681SAndroid Build Coastguard Worker assert(Offset2 > Offset1);
1633*9880d681SAndroid Build Coastguard Worker
1634*9880d681SAndroid Build Coastguard Worker if ((Offset2 - Offset1) / 8 > 64)
1635*9880d681SAndroid Build Coastguard Worker return false;
1636*9880d681SAndroid Build Coastguard Worker
1637*9880d681SAndroid Build Coastguard Worker // Check if the machine opcodes are different. If they are different
1638*9880d681SAndroid Build Coastguard Worker // then we consider them to not be of the same base address,
1639*9880d681SAndroid Build Coastguard Worker // EXCEPT in the case of Thumb2 byte loads where one is LDRBi8 and the other LDRBi12.
1640*9880d681SAndroid Build Coastguard Worker // In this case, they are considered to be the same because they are different
1641*9880d681SAndroid Build Coastguard Worker // encoding forms of the same basic instruction.
1642*9880d681SAndroid Build Coastguard Worker if ((Load1->getMachineOpcode() != Load2->getMachineOpcode()) &&
1643*9880d681SAndroid Build Coastguard Worker !((Load1->getMachineOpcode() == ARM::t2LDRBi8 &&
1644*9880d681SAndroid Build Coastguard Worker Load2->getMachineOpcode() == ARM::t2LDRBi12) ||
1645*9880d681SAndroid Build Coastguard Worker (Load1->getMachineOpcode() == ARM::t2LDRBi12 &&
1646*9880d681SAndroid Build Coastguard Worker Load2->getMachineOpcode() == ARM::t2LDRBi8)))
1647*9880d681SAndroid Build Coastguard Worker return false; // FIXME: overly conservative?
1648*9880d681SAndroid Build Coastguard Worker
1649*9880d681SAndroid Build Coastguard Worker // Four loads in a row should be sufficient.
1650*9880d681SAndroid Build Coastguard Worker if (NumLoads >= 3)
1651*9880d681SAndroid Build Coastguard Worker return false;
1652*9880d681SAndroid Build Coastguard Worker
1653*9880d681SAndroid Build Coastguard Worker return true;
1654*9880d681SAndroid Build Coastguard Worker }
1655*9880d681SAndroid Build Coastguard Worker
isSchedulingBoundary(const MachineInstr & MI,const MachineBasicBlock * MBB,const MachineFunction & MF) const1656*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1657*9880d681SAndroid Build Coastguard Worker const MachineBasicBlock *MBB,
1658*9880d681SAndroid Build Coastguard Worker const MachineFunction &MF) const {
1659*9880d681SAndroid Build Coastguard Worker // Debug info is never a scheduling boundary. It's necessary to be explicit
1660*9880d681SAndroid Build Coastguard Worker // due to the special treatment of IT instructions below, otherwise a
1661*9880d681SAndroid Build Coastguard Worker // dbg_value followed by an IT will result in the IT instruction being
1662*9880d681SAndroid Build Coastguard Worker // considered a scheduling hazard, which is wrong. It should be the actual
1663*9880d681SAndroid Build Coastguard Worker // instruction preceding the dbg_value instruction(s), just like it is
1664*9880d681SAndroid Build Coastguard Worker // when debug info is not present.
1665*9880d681SAndroid Build Coastguard Worker if (MI.isDebugValue())
1666*9880d681SAndroid Build Coastguard Worker return false;
1667*9880d681SAndroid Build Coastguard Worker
1668*9880d681SAndroid Build Coastguard Worker // Terminators and labels can't be scheduled around.
1669*9880d681SAndroid Build Coastguard Worker if (MI.isTerminator() || MI.isPosition())
1670*9880d681SAndroid Build Coastguard Worker return true;
1671*9880d681SAndroid Build Coastguard Worker
1672*9880d681SAndroid Build Coastguard Worker // Treat the start of the IT block as a scheduling boundary, but schedule
1673*9880d681SAndroid Build Coastguard Worker // t2IT along with all instructions following it.
1674*9880d681SAndroid Build Coastguard Worker // FIXME: This is a big hammer. But the alternative is to add all potential
1675*9880d681SAndroid Build Coastguard Worker // true and anti dependencies to IT block instructions as implicit operands
1676*9880d681SAndroid Build Coastguard Worker // to the t2IT instruction. The added compile time and complexity does not
1677*9880d681SAndroid Build Coastguard Worker // seem worth it.
1678*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_iterator I = MI;
1679*9880d681SAndroid Build Coastguard Worker // Make sure to skip any dbg_value instructions
1680*9880d681SAndroid Build Coastguard Worker while (++I != MBB->end() && I->isDebugValue())
1681*9880d681SAndroid Build Coastguard Worker ;
1682*9880d681SAndroid Build Coastguard Worker if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
1683*9880d681SAndroid Build Coastguard Worker return true;
1684*9880d681SAndroid Build Coastguard Worker
1685*9880d681SAndroid Build Coastguard Worker // Don't attempt to schedule around any instruction that defines
1686*9880d681SAndroid Build Coastguard Worker // a stack-oriented pointer, as it's unlikely to be profitable. This
1687*9880d681SAndroid Build Coastguard Worker // saves compile time, because it doesn't require every single
1688*9880d681SAndroid Build Coastguard Worker // stack slot reference to depend on the instruction that does the
1689*9880d681SAndroid Build Coastguard Worker // modification.
1690*9880d681SAndroid Build Coastguard Worker // Calls don't actually change the stack pointer, even if they have imp-defs.
1691*9880d681SAndroid Build Coastguard Worker // No ARM calling conventions change the stack pointer. (X86 calling
1692*9880d681SAndroid Build Coastguard Worker // conventions sometimes do).
1693*9880d681SAndroid Build Coastguard Worker if (!MI.isCall() && MI.definesRegister(ARM::SP))
1694*9880d681SAndroid Build Coastguard Worker return true;
1695*9880d681SAndroid Build Coastguard Worker
1696*9880d681SAndroid Build Coastguard Worker return false;
1697*9880d681SAndroid Build Coastguard Worker }
1698*9880d681SAndroid Build Coastguard Worker
1699*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::
isProfitableToIfCvt(MachineBasicBlock & MBB,unsigned NumCycles,unsigned ExtraPredCycles,BranchProbability Probability) const1700*9880d681SAndroid Build Coastguard Worker isProfitableToIfCvt(MachineBasicBlock &MBB,
1701*9880d681SAndroid Build Coastguard Worker unsigned NumCycles, unsigned ExtraPredCycles,
1702*9880d681SAndroid Build Coastguard Worker BranchProbability Probability) const {
1703*9880d681SAndroid Build Coastguard Worker if (!NumCycles)
1704*9880d681SAndroid Build Coastguard Worker return false;
1705*9880d681SAndroid Build Coastguard Worker
1706*9880d681SAndroid Build Coastguard Worker // If we are optimizing for size, see if the branch in the predecessor can be
1707*9880d681SAndroid Build Coastguard Worker // lowered to cbn?z by the constant island lowering pass, and return false if
1708*9880d681SAndroid Build Coastguard Worker // so. This results in a shorter instruction sequence.
1709*9880d681SAndroid Build Coastguard Worker if (MBB.getParent()->getFunction()->optForSize()) {
1710*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *Pred = *MBB.pred_begin();
1711*9880d681SAndroid Build Coastguard Worker if (!Pred->empty()) {
1712*9880d681SAndroid Build Coastguard Worker MachineInstr *LastMI = &*Pred->rbegin();
1713*9880d681SAndroid Build Coastguard Worker if (LastMI->getOpcode() == ARM::t2Bcc) {
1714*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator CmpMI = LastMI;
1715*9880d681SAndroid Build Coastguard Worker if (CmpMI != Pred->begin()) {
1716*9880d681SAndroid Build Coastguard Worker --CmpMI;
1717*9880d681SAndroid Build Coastguard Worker if (CmpMI->getOpcode() == ARM::tCMPi8 ||
1718*9880d681SAndroid Build Coastguard Worker CmpMI->getOpcode() == ARM::t2CMPri) {
1719*9880d681SAndroid Build Coastguard Worker unsigned Reg = CmpMI->getOperand(0).getReg();
1720*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0;
1721*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes P = getInstrPredicate(*CmpMI, PredReg);
1722*9880d681SAndroid Build Coastguard Worker if (P == ARMCC::AL && CmpMI->getOperand(1).getImm() == 0 &&
1723*9880d681SAndroid Build Coastguard Worker isARMLowRegister(Reg))
1724*9880d681SAndroid Build Coastguard Worker return false;
1725*9880d681SAndroid Build Coastguard Worker }
1726*9880d681SAndroid Build Coastguard Worker }
1727*9880d681SAndroid Build Coastguard Worker }
1728*9880d681SAndroid Build Coastguard Worker }
1729*9880d681SAndroid Build Coastguard Worker }
1730*9880d681SAndroid Build Coastguard Worker
1731*9880d681SAndroid Build Coastguard Worker // Attempt to estimate the relative costs of predication versus branching.
1732*9880d681SAndroid Build Coastguard Worker // Here we scale up each component of UnpredCost to avoid precision issue when
1733*9880d681SAndroid Build Coastguard Worker // scaling NumCycles by Probability.
1734*9880d681SAndroid Build Coastguard Worker const unsigned ScalingUpFactor = 1024;
1735*9880d681SAndroid Build Coastguard Worker unsigned UnpredCost = Probability.scale(NumCycles * ScalingUpFactor);
1736*9880d681SAndroid Build Coastguard Worker UnpredCost += ScalingUpFactor; // The branch itself
1737*9880d681SAndroid Build Coastguard Worker UnpredCost += Subtarget.getMispredictionPenalty() * ScalingUpFactor / 10;
1738*9880d681SAndroid Build Coastguard Worker
1739*9880d681SAndroid Build Coastguard Worker return (NumCycles + ExtraPredCycles) * ScalingUpFactor <= UnpredCost;
1740*9880d681SAndroid Build Coastguard Worker }
1741*9880d681SAndroid Build Coastguard Worker
1742*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::
isProfitableToIfCvt(MachineBasicBlock & TMBB,unsigned TCycles,unsigned TExtra,MachineBasicBlock & FMBB,unsigned FCycles,unsigned FExtra,BranchProbability Probability) const1743*9880d681SAndroid Build Coastguard Worker isProfitableToIfCvt(MachineBasicBlock &TMBB,
1744*9880d681SAndroid Build Coastguard Worker unsigned TCycles, unsigned TExtra,
1745*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &FMBB,
1746*9880d681SAndroid Build Coastguard Worker unsigned FCycles, unsigned FExtra,
1747*9880d681SAndroid Build Coastguard Worker BranchProbability Probability) const {
1748*9880d681SAndroid Build Coastguard Worker if (!TCycles || !FCycles)
1749*9880d681SAndroid Build Coastguard Worker return false;
1750*9880d681SAndroid Build Coastguard Worker
1751*9880d681SAndroid Build Coastguard Worker // Attempt to estimate the relative costs of predication versus branching.
1752*9880d681SAndroid Build Coastguard Worker // Here we scale up each component of UnpredCost to avoid precision issue when
1753*9880d681SAndroid Build Coastguard Worker // scaling TCycles/FCycles by Probability.
1754*9880d681SAndroid Build Coastguard Worker const unsigned ScalingUpFactor = 1024;
1755*9880d681SAndroid Build Coastguard Worker unsigned TUnpredCost = Probability.scale(TCycles * ScalingUpFactor);
1756*9880d681SAndroid Build Coastguard Worker unsigned FUnpredCost =
1757*9880d681SAndroid Build Coastguard Worker Probability.getCompl().scale(FCycles * ScalingUpFactor);
1758*9880d681SAndroid Build Coastguard Worker unsigned UnpredCost = TUnpredCost + FUnpredCost;
1759*9880d681SAndroid Build Coastguard Worker UnpredCost += 1 * ScalingUpFactor; // The branch itself
1760*9880d681SAndroid Build Coastguard Worker UnpredCost += Subtarget.getMispredictionPenalty() * ScalingUpFactor / 10;
1761*9880d681SAndroid Build Coastguard Worker
1762*9880d681SAndroid Build Coastguard Worker return (TCycles + FCycles + TExtra + FExtra) * ScalingUpFactor <= UnpredCost;
1763*9880d681SAndroid Build Coastguard Worker }
1764*9880d681SAndroid Build Coastguard Worker
1765*9880d681SAndroid Build Coastguard Worker bool
isProfitableToUnpredicate(MachineBasicBlock & TMBB,MachineBasicBlock & FMBB) const1766*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
1767*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &FMBB) const {
1768*9880d681SAndroid Build Coastguard Worker // Reduce false anti-dependencies to let the target's out-of-order execution
1769*9880d681SAndroid Build Coastguard Worker // engine do its thing.
1770*9880d681SAndroid Build Coastguard Worker return Subtarget.isProfitableToUnpredicate();
1771*9880d681SAndroid Build Coastguard Worker }
1772*9880d681SAndroid Build Coastguard Worker
1773*9880d681SAndroid Build Coastguard Worker /// getInstrPredicate - If instruction is predicated, returns its predicate
1774*9880d681SAndroid Build Coastguard Worker /// condition, otherwise returns AL. It also returns the condition code
1775*9880d681SAndroid Build Coastguard Worker /// register by reference.
getInstrPredicate(const MachineInstr & MI,unsigned & PredReg)1776*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes llvm::getInstrPredicate(const MachineInstr &MI,
1777*9880d681SAndroid Build Coastguard Worker unsigned &PredReg) {
1778*9880d681SAndroid Build Coastguard Worker int PIdx = MI.findFirstPredOperandIdx();
1779*9880d681SAndroid Build Coastguard Worker if (PIdx == -1) {
1780*9880d681SAndroid Build Coastguard Worker PredReg = 0;
1781*9880d681SAndroid Build Coastguard Worker return ARMCC::AL;
1782*9880d681SAndroid Build Coastguard Worker }
1783*9880d681SAndroid Build Coastguard Worker
1784*9880d681SAndroid Build Coastguard Worker PredReg = MI.getOperand(PIdx+1).getReg();
1785*9880d681SAndroid Build Coastguard Worker return (ARMCC::CondCodes)MI.getOperand(PIdx).getImm();
1786*9880d681SAndroid Build Coastguard Worker }
1787*9880d681SAndroid Build Coastguard Worker
1788*9880d681SAndroid Build Coastguard Worker
getMatchingCondBranchOpcode(unsigned Opc)1789*9880d681SAndroid Build Coastguard Worker unsigned llvm::getMatchingCondBranchOpcode(unsigned Opc) {
1790*9880d681SAndroid Build Coastguard Worker if (Opc == ARM::B)
1791*9880d681SAndroid Build Coastguard Worker return ARM::Bcc;
1792*9880d681SAndroid Build Coastguard Worker if (Opc == ARM::tB)
1793*9880d681SAndroid Build Coastguard Worker return ARM::tBcc;
1794*9880d681SAndroid Build Coastguard Worker if (Opc == ARM::t2B)
1795*9880d681SAndroid Build Coastguard Worker return ARM::t2Bcc;
1796*9880d681SAndroid Build Coastguard Worker
1797*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown unconditional branch opcode!");
1798*9880d681SAndroid Build Coastguard Worker }
1799*9880d681SAndroid Build Coastguard Worker
commuteInstructionImpl(MachineInstr & MI,bool NewMI,unsigned OpIdx1,unsigned OpIdx2) const1800*9880d681SAndroid Build Coastguard Worker MachineInstr *ARMBaseInstrInfo::commuteInstructionImpl(MachineInstr &MI,
1801*9880d681SAndroid Build Coastguard Worker bool NewMI,
1802*9880d681SAndroid Build Coastguard Worker unsigned OpIdx1,
1803*9880d681SAndroid Build Coastguard Worker unsigned OpIdx2) const {
1804*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
1805*9880d681SAndroid Build Coastguard Worker case ARM::MOVCCr:
1806*9880d681SAndroid Build Coastguard Worker case ARM::t2MOVCCr: {
1807*9880d681SAndroid Build Coastguard Worker // MOVCC can be commuted by inverting the condition.
1808*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0;
1809*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes CC = getInstrPredicate(MI, PredReg);
1810*9880d681SAndroid Build Coastguard Worker // MOVCC AL can't be inverted. Shouldn't happen.
1811*9880d681SAndroid Build Coastguard Worker if (CC == ARMCC::AL || PredReg != ARM::CPSR)
1812*9880d681SAndroid Build Coastguard Worker return nullptr;
1813*9880d681SAndroid Build Coastguard Worker MachineInstr *CommutedMI =
1814*9880d681SAndroid Build Coastguard Worker TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
1815*9880d681SAndroid Build Coastguard Worker if (!CommutedMI)
1816*9880d681SAndroid Build Coastguard Worker return nullptr;
1817*9880d681SAndroid Build Coastguard Worker // After swapping the MOVCC operands, also invert the condition.
1818*9880d681SAndroid Build Coastguard Worker CommutedMI->getOperand(CommutedMI->findFirstPredOperandIdx())
1819*9880d681SAndroid Build Coastguard Worker .setImm(ARMCC::getOppositeCondition(CC));
1820*9880d681SAndroid Build Coastguard Worker return CommutedMI;
1821*9880d681SAndroid Build Coastguard Worker }
1822*9880d681SAndroid Build Coastguard Worker }
1823*9880d681SAndroid Build Coastguard Worker return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
1824*9880d681SAndroid Build Coastguard Worker }
1825*9880d681SAndroid Build Coastguard Worker
1826*9880d681SAndroid Build Coastguard Worker /// Identify instructions that can be folded into a MOVCC instruction, and
1827*9880d681SAndroid Build Coastguard Worker /// return the defining instruction.
canFoldIntoMOVCC(unsigned Reg,const MachineRegisterInfo & MRI,const TargetInstrInfo * TII)1828*9880d681SAndroid Build Coastguard Worker static MachineInstr *canFoldIntoMOVCC(unsigned Reg,
1829*9880d681SAndroid Build Coastguard Worker const MachineRegisterInfo &MRI,
1830*9880d681SAndroid Build Coastguard Worker const TargetInstrInfo *TII) {
1831*9880d681SAndroid Build Coastguard Worker if (!TargetRegisterInfo::isVirtualRegister(Reg))
1832*9880d681SAndroid Build Coastguard Worker return nullptr;
1833*9880d681SAndroid Build Coastguard Worker if (!MRI.hasOneNonDBGUse(Reg))
1834*9880d681SAndroid Build Coastguard Worker return nullptr;
1835*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = MRI.getVRegDef(Reg);
1836*9880d681SAndroid Build Coastguard Worker if (!MI)
1837*9880d681SAndroid Build Coastguard Worker return nullptr;
1838*9880d681SAndroid Build Coastguard Worker // MI is folded into the MOVCC by predicating it.
1839*9880d681SAndroid Build Coastguard Worker if (!MI->isPredicable())
1840*9880d681SAndroid Build Coastguard Worker return nullptr;
1841*9880d681SAndroid Build Coastguard Worker // Check if MI has any non-dead defs or physreg uses. This also detects
1842*9880d681SAndroid Build Coastguard Worker // predicated instructions which will be reading CPSR.
1843*9880d681SAndroid Build Coastguard Worker for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
1844*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MI->getOperand(i);
1845*9880d681SAndroid Build Coastguard Worker // Reject frame index operands, PEI can't handle the predicated pseudos.
1846*9880d681SAndroid Build Coastguard Worker if (MO.isFI() || MO.isCPI() || MO.isJTI())
1847*9880d681SAndroid Build Coastguard Worker return nullptr;
1848*9880d681SAndroid Build Coastguard Worker if (!MO.isReg())
1849*9880d681SAndroid Build Coastguard Worker continue;
1850*9880d681SAndroid Build Coastguard Worker // MI can't have any tied operands, that would conflict with predication.
1851*9880d681SAndroid Build Coastguard Worker if (MO.isTied())
1852*9880d681SAndroid Build Coastguard Worker return nullptr;
1853*9880d681SAndroid Build Coastguard Worker if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
1854*9880d681SAndroid Build Coastguard Worker return nullptr;
1855*9880d681SAndroid Build Coastguard Worker if (MO.isDef() && !MO.isDead())
1856*9880d681SAndroid Build Coastguard Worker return nullptr;
1857*9880d681SAndroid Build Coastguard Worker }
1858*9880d681SAndroid Build Coastguard Worker bool DontMoveAcrossStores = true;
1859*9880d681SAndroid Build Coastguard Worker if (!MI->isSafeToMove(/* AliasAnalysis = */ nullptr, DontMoveAcrossStores))
1860*9880d681SAndroid Build Coastguard Worker return nullptr;
1861*9880d681SAndroid Build Coastguard Worker return MI;
1862*9880d681SAndroid Build Coastguard Worker }
1863*9880d681SAndroid Build Coastguard Worker
analyzeSelect(const MachineInstr & MI,SmallVectorImpl<MachineOperand> & Cond,unsigned & TrueOp,unsigned & FalseOp,bool & Optimizable) const1864*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::analyzeSelect(const MachineInstr &MI,
1865*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MachineOperand> &Cond,
1866*9880d681SAndroid Build Coastguard Worker unsigned &TrueOp, unsigned &FalseOp,
1867*9880d681SAndroid Build Coastguard Worker bool &Optimizable) const {
1868*9880d681SAndroid Build Coastguard Worker assert((MI.getOpcode() == ARM::MOVCCr || MI.getOpcode() == ARM::t2MOVCCr) &&
1869*9880d681SAndroid Build Coastguard Worker "Unknown select instruction");
1870*9880d681SAndroid Build Coastguard Worker // MOVCC operands:
1871*9880d681SAndroid Build Coastguard Worker // 0: Def.
1872*9880d681SAndroid Build Coastguard Worker // 1: True use.
1873*9880d681SAndroid Build Coastguard Worker // 2: False use.
1874*9880d681SAndroid Build Coastguard Worker // 3: Condition code.
1875*9880d681SAndroid Build Coastguard Worker // 4: CPSR use.
1876*9880d681SAndroid Build Coastguard Worker TrueOp = 1;
1877*9880d681SAndroid Build Coastguard Worker FalseOp = 2;
1878*9880d681SAndroid Build Coastguard Worker Cond.push_back(MI.getOperand(3));
1879*9880d681SAndroid Build Coastguard Worker Cond.push_back(MI.getOperand(4));
1880*9880d681SAndroid Build Coastguard Worker // We can always fold a def.
1881*9880d681SAndroid Build Coastguard Worker Optimizable = true;
1882*9880d681SAndroid Build Coastguard Worker return false;
1883*9880d681SAndroid Build Coastguard Worker }
1884*9880d681SAndroid Build Coastguard Worker
1885*9880d681SAndroid Build Coastguard Worker MachineInstr *
optimizeSelect(MachineInstr & MI,SmallPtrSetImpl<MachineInstr * > & SeenMIs,bool PreferFalse) const1886*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::optimizeSelect(MachineInstr &MI,
1887*9880d681SAndroid Build Coastguard Worker SmallPtrSetImpl<MachineInstr *> &SeenMIs,
1888*9880d681SAndroid Build Coastguard Worker bool PreferFalse) const {
1889*9880d681SAndroid Build Coastguard Worker assert((MI.getOpcode() == ARM::MOVCCr || MI.getOpcode() == ARM::t2MOVCCr) &&
1890*9880d681SAndroid Build Coastguard Worker "Unknown select instruction");
1891*9880d681SAndroid Build Coastguard Worker MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1892*9880d681SAndroid Build Coastguard Worker MachineInstr *DefMI = canFoldIntoMOVCC(MI.getOperand(2).getReg(), MRI, this);
1893*9880d681SAndroid Build Coastguard Worker bool Invert = !DefMI;
1894*9880d681SAndroid Build Coastguard Worker if (!DefMI)
1895*9880d681SAndroid Build Coastguard Worker DefMI = canFoldIntoMOVCC(MI.getOperand(1).getReg(), MRI, this);
1896*9880d681SAndroid Build Coastguard Worker if (!DefMI)
1897*9880d681SAndroid Build Coastguard Worker return nullptr;
1898*9880d681SAndroid Build Coastguard Worker
1899*9880d681SAndroid Build Coastguard Worker // Find new register class to use.
1900*9880d681SAndroid Build Coastguard Worker MachineOperand FalseReg = MI.getOperand(Invert ? 2 : 1);
1901*9880d681SAndroid Build Coastguard Worker unsigned DestReg = MI.getOperand(0).getReg();
1902*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *PreviousClass = MRI.getRegClass(FalseReg.getReg());
1903*9880d681SAndroid Build Coastguard Worker if (!MRI.constrainRegClass(DestReg, PreviousClass))
1904*9880d681SAndroid Build Coastguard Worker return nullptr;
1905*9880d681SAndroid Build Coastguard Worker
1906*9880d681SAndroid Build Coastguard Worker // Create a new predicated version of DefMI.
1907*9880d681SAndroid Build Coastguard Worker // Rfalse is the first use.
1908*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder NewMI =
1909*9880d681SAndroid Build Coastguard Worker BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), DefMI->getDesc(), DestReg);
1910*9880d681SAndroid Build Coastguard Worker
1911*9880d681SAndroid Build Coastguard Worker // Copy all the DefMI operands, excluding its (null) predicate.
1912*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &DefDesc = DefMI->getDesc();
1913*9880d681SAndroid Build Coastguard Worker for (unsigned i = 1, e = DefDesc.getNumOperands();
1914*9880d681SAndroid Build Coastguard Worker i != e && !DefDesc.OpInfo[i].isPredicate(); ++i)
1915*9880d681SAndroid Build Coastguard Worker NewMI.addOperand(DefMI->getOperand(i));
1916*9880d681SAndroid Build Coastguard Worker
1917*9880d681SAndroid Build Coastguard Worker unsigned CondCode = MI.getOperand(3).getImm();
1918*9880d681SAndroid Build Coastguard Worker if (Invert)
1919*9880d681SAndroid Build Coastguard Worker NewMI.addImm(ARMCC::getOppositeCondition(ARMCC::CondCodes(CondCode)));
1920*9880d681SAndroid Build Coastguard Worker else
1921*9880d681SAndroid Build Coastguard Worker NewMI.addImm(CondCode);
1922*9880d681SAndroid Build Coastguard Worker NewMI.addOperand(MI.getOperand(4));
1923*9880d681SAndroid Build Coastguard Worker
1924*9880d681SAndroid Build Coastguard Worker // DefMI is not the -S version that sets CPSR, so add an optional %noreg.
1925*9880d681SAndroid Build Coastguard Worker if (NewMI->hasOptionalDef())
1926*9880d681SAndroid Build Coastguard Worker AddDefaultCC(NewMI);
1927*9880d681SAndroid Build Coastguard Worker
1928*9880d681SAndroid Build Coastguard Worker // The output register value when the predicate is false is an implicit
1929*9880d681SAndroid Build Coastguard Worker // register operand tied to the first def.
1930*9880d681SAndroid Build Coastguard Worker // The tie makes the register allocator ensure the FalseReg is allocated the
1931*9880d681SAndroid Build Coastguard Worker // same register as operand 0.
1932*9880d681SAndroid Build Coastguard Worker FalseReg.setImplicit();
1933*9880d681SAndroid Build Coastguard Worker NewMI.addOperand(FalseReg);
1934*9880d681SAndroid Build Coastguard Worker NewMI->tieOperands(0, NewMI->getNumOperands() - 1);
1935*9880d681SAndroid Build Coastguard Worker
1936*9880d681SAndroid Build Coastguard Worker // Update SeenMIs set: register newly created MI and erase removed DefMI.
1937*9880d681SAndroid Build Coastguard Worker SeenMIs.insert(NewMI);
1938*9880d681SAndroid Build Coastguard Worker SeenMIs.erase(DefMI);
1939*9880d681SAndroid Build Coastguard Worker
1940*9880d681SAndroid Build Coastguard Worker // If MI is inside a loop, and DefMI is outside the loop, then kill flags on
1941*9880d681SAndroid Build Coastguard Worker // DefMI would be invalid when tranferred inside the loop. Checking for a
1942*9880d681SAndroid Build Coastguard Worker // loop is expensive, but at least remove kill flags if they are in different
1943*9880d681SAndroid Build Coastguard Worker // BBs.
1944*9880d681SAndroid Build Coastguard Worker if (DefMI->getParent() != MI.getParent())
1945*9880d681SAndroid Build Coastguard Worker NewMI->clearKillInfo();
1946*9880d681SAndroid Build Coastguard Worker
1947*9880d681SAndroid Build Coastguard Worker // The caller will erase MI, but not DefMI.
1948*9880d681SAndroid Build Coastguard Worker DefMI->eraseFromParent();
1949*9880d681SAndroid Build Coastguard Worker return NewMI;
1950*9880d681SAndroid Build Coastguard Worker }
1951*9880d681SAndroid Build Coastguard Worker
1952*9880d681SAndroid Build Coastguard Worker /// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether the
1953*9880d681SAndroid Build Coastguard Worker /// instruction is encoded with an 'S' bit is determined by the optional CPSR
1954*9880d681SAndroid Build Coastguard Worker /// def operand.
1955*9880d681SAndroid Build Coastguard Worker ///
1956*9880d681SAndroid Build Coastguard Worker /// This will go away once we can teach tblgen how to set the optional CPSR def
1957*9880d681SAndroid Build Coastguard Worker /// operand itself.
1958*9880d681SAndroid Build Coastguard Worker struct AddSubFlagsOpcodePair {
1959*9880d681SAndroid Build Coastguard Worker uint16_t PseudoOpc;
1960*9880d681SAndroid Build Coastguard Worker uint16_t MachineOpc;
1961*9880d681SAndroid Build Coastguard Worker };
1962*9880d681SAndroid Build Coastguard Worker
1963*9880d681SAndroid Build Coastguard Worker static const AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = {
1964*9880d681SAndroid Build Coastguard Worker {ARM::ADDSri, ARM::ADDri},
1965*9880d681SAndroid Build Coastguard Worker {ARM::ADDSrr, ARM::ADDrr},
1966*9880d681SAndroid Build Coastguard Worker {ARM::ADDSrsi, ARM::ADDrsi},
1967*9880d681SAndroid Build Coastguard Worker {ARM::ADDSrsr, ARM::ADDrsr},
1968*9880d681SAndroid Build Coastguard Worker
1969*9880d681SAndroid Build Coastguard Worker {ARM::SUBSri, ARM::SUBri},
1970*9880d681SAndroid Build Coastguard Worker {ARM::SUBSrr, ARM::SUBrr},
1971*9880d681SAndroid Build Coastguard Worker {ARM::SUBSrsi, ARM::SUBrsi},
1972*9880d681SAndroid Build Coastguard Worker {ARM::SUBSrsr, ARM::SUBrsr},
1973*9880d681SAndroid Build Coastguard Worker
1974*9880d681SAndroid Build Coastguard Worker {ARM::RSBSri, ARM::RSBri},
1975*9880d681SAndroid Build Coastguard Worker {ARM::RSBSrsi, ARM::RSBrsi},
1976*9880d681SAndroid Build Coastguard Worker {ARM::RSBSrsr, ARM::RSBrsr},
1977*9880d681SAndroid Build Coastguard Worker
1978*9880d681SAndroid Build Coastguard Worker {ARM::t2ADDSri, ARM::t2ADDri},
1979*9880d681SAndroid Build Coastguard Worker {ARM::t2ADDSrr, ARM::t2ADDrr},
1980*9880d681SAndroid Build Coastguard Worker {ARM::t2ADDSrs, ARM::t2ADDrs},
1981*9880d681SAndroid Build Coastguard Worker
1982*9880d681SAndroid Build Coastguard Worker {ARM::t2SUBSri, ARM::t2SUBri},
1983*9880d681SAndroid Build Coastguard Worker {ARM::t2SUBSrr, ARM::t2SUBrr},
1984*9880d681SAndroid Build Coastguard Worker {ARM::t2SUBSrs, ARM::t2SUBrs},
1985*9880d681SAndroid Build Coastguard Worker
1986*9880d681SAndroid Build Coastguard Worker {ARM::t2RSBSri, ARM::t2RSBri},
1987*9880d681SAndroid Build Coastguard Worker {ARM::t2RSBSrs, ARM::t2RSBrs},
1988*9880d681SAndroid Build Coastguard Worker };
1989*9880d681SAndroid Build Coastguard Worker
convertAddSubFlagsOpcode(unsigned OldOpc)1990*9880d681SAndroid Build Coastguard Worker unsigned llvm::convertAddSubFlagsOpcode(unsigned OldOpc) {
1991*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = array_lengthof(AddSubFlagsOpcodeMap); i != e; ++i)
1992*9880d681SAndroid Build Coastguard Worker if (OldOpc == AddSubFlagsOpcodeMap[i].PseudoOpc)
1993*9880d681SAndroid Build Coastguard Worker return AddSubFlagsOpcodeMap[i].MachineOpc;
1994*9880d681SAndroid Build Coastguard Worker return 0;
1995*9880d681SAndroid Build Coastguard Worker }
1996*9880d681SAndroid Build Coastguard Worker
emitARMRegPlusImmediate(MachineBasicBlock & MBB,MachineBasicBlock::iterator & MBBI,const DebugLoc & dl,unsigned DestReg,unsigned BaseReg,int NumBytes,ARMCC::CondCodes Pred,unsigned PredReg,const ARMBaseInstrInfo & TII,unsigned MIFlags)1997*9880d681SAndroid Build Coastguard Worker void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1998*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator &MBBI,
1999*9880d681SAndroid Build Coastguard Worker const DebugLoc &dl, unsigned DestReg,
2000*9880d681SAndroid Build Coastguard Worker unsigned BaseReg, int NumBytes,
2001*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg,
2002*9880d681SAndroid Build Coastguard Worker const ARMBaseInstrInfo &TII,
2003*9880d681SAndroid Build Coastguard Worker unsigned MIFlags) {
2004*9880d681SAndroid Build Coastguard Worker if (NumBytes == 0 && DestReg != BaseReg) {
2005*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), DestReg)
2006*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg, RegState::Kill)
2007*9880d681SAndroid Build Coastguard Worker .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
2008*9880d681SAndroid Build Coastguard Worker .setMIFlags(MIFlags);
2009*9880d681SAndroid Build Coastguard Worker return;
2010*9880d681SAndroid Build Coastguard Worker }
2011*9880d681SAndroid Build Coastguard Worker
2012*9880d681SAndroid Build Coastguard Worker bool isSub = NumBytes < 0;
2013*9880d681SAndroid Build Coastguard Worker if (isSub) NumBytes = -NumBytes;
2014*9880d681SAndroid Build Coastguard Worker
2015*9880d681SAndroid Build Coastguard Worker while (NumBytes) {
2016*9880d681SAndroid Build Coastguard Worker unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
2017*9880d681SAndroid Build Coastguard Worker unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
2018*9880d681SAndroid Build Coastguard Worker assert(ThisVal && "Didn't extract field correctly");
2019*9880d681SAndroid Build Coastguard Worker
2020*9880d681SAndroid Build Coastguard Worker // We will handle these bits from offset, clear them.
2021*9880d681SAndroid Build Coastguard Worker NumBytes &= ~ThisVal;
2022*9880d681SAndroid Build Coastguard Worker
2023*9880d681SAndroid Build Coastguard Worker assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
2024*9880d681SAndroid Build Coastguard Worker
2025*9880d681SAndroid Build Coastguard Worker // Build the new ADD / SUB.
2026*9880d681SAndroid Build Coastguard Worker unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
2027*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
2028*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
2029*9880d681SAndroid Build Coastguard Worker .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
2030*9880d681SAndroid Build Coastguard Worker .setMIFlags(MIFlags);
2031*9880d681SAndroid Build Coastguard Worker BaseReg = DestReg;
2032*9880d681SAndroid Build Coastguard Worker }
2033*9880d681SAndroid Build Coastguard Worker }
2034*9880d681SAndroid Build Coastguard Worker
tryFoldSPUpdateIntoPushPop(const ARMSubtarget & Subtarget,MachineFunction & MF,MachineInstr * MI,unsigned NumBytes)2035*9880d681SAndroid Build Coastguard Worker bool llvm::tryFoldSPUpdateIntoPushPop(const ARMSubtarget &Subtarget,
2036*9880d681SAndroid Build Coastguard Worker MachineFunction &MF, MachineInstr *MI,
2037*9880d681SAndroid Build Coastguard Worker unsigned NumBytes) {
2038*9880d681SAndroid Build Coastguard Worker // This optimisation potentially adds lots of load and store
2039*9880d681SAndroid Build Coastguard Worker // micro-operations, it's only really a great benefit to code-size.
2040*9880d681SAndroid Build Coastguard Worker if (!MF.getFunction()->optForMinSize())
2041*9880d681SAndroid Build Coastguard Worker return false;
2042*9880d681SAndroid Build Coastguard Worker
2043*9880d681SAndroid Build Coastguard Worker // If only one register is pushed/popped, LLVM can use an LDR/STR
2044*9880d681SAndroid Build Coastguard Worker // instead. We can't modify those so make sure we're dealing with an
2045*9880d681SAndroid Build Coastguard Worker // instruction we understand.
2046*9880d681SAndroid Build Coastguard Worker bool IsPop = isPopOpcode(MI->getOpcode());
2047*9880d681SAndroid Build Coastguard Worker bool IsPush = isPushOpcode(MI->getOpcode());
2048*9880d681SAndroid Build Coastguard Worker if (!IsPush && !IsPop)
2049*9880d681SAndroid Build Coastguard Worker return false;
2050*9880d681SAndroid Build Coastguard Worker
2051*9880d681SAndroid Build Coastguard Worker bool IsVFPPushPop = MI->getOpcode() == ARM::VSTMDDB_UPD ||
2052*9880d681SAndroid Build Coastguard Worker MI->getOpcode() == ARM::VLDMDIA_UPD;
2053*9880d681SAndroid Build Coastguard Worker bool IsT1PushPop = MI->getOpcode() == ARM::tPUSH ||
2054*9880d681SAndroid Build Coastguard Worker MI->getOpcode() == ARM::tPOP ||
2055*9880d681SAndroid Build Coastguard Worker MI->getOpcode() == ARM::tPOP_RET;
2056*9880d681SAndroid Build Coastguard Worker
2057*9880d681SAndroid Build Coastguard Worker assert((IsT1PushPop || (MI->getOperand(0).getReg() == ARM::SP &&
2058*9880d681SAndroid Build Coastguard Worker MI->getOperand(1).getReg() == ARM::SP)) &&
2059*9880d681SAndroid Build Coastguard Worker "trying to fold sp update into non-sp-updating push/pop");
2060*9880d681SAndroid Build Coastguard Worker
2061*9880d681SAndroid Build Coastguard Worker // The VFP push & pop act on D-registers, so we can only fold an adjustment
2062*9880d681SAndroid Build Coastguard Worker // by a multiple of 8 bytes in correctly. Similarly rN is 4-bytes. Don't try
2063*9880d681SAndroid Build Coastguard Worker // if this is violated.
2064*9880d681SAndroid Build Coastguard Worker if (NumBytes % (IsVFPPushPop ? 8 : 4) != 0)
2065*9880d681SAndroid Build Coastguard Worker return false;
2066*9880d681SAndroid Build Coastguard Worker
2067*9880d681SAndroid Build Coastguard Worker // ARM and Thumb2 push/pop insts have explicit "sp, sp" operands (+
2068*9880d681SAndroid Build Coastguard Worker // pred) so the list starts at 4. Thumb1 starts after the predicate.
2069*9880d681SAndroid Build Coastguard Worker int RegListIdx = IsT1PushPop ? 2 : 4;
2070*9880d681SAndroid Build Coastguard Worker
2071*9880d681SAndroid Build Coastguard Worker // Calculate the space we'll need in terms of registers.
2072*9880d681SAndroid Build Coastguard Worker unsigned FirstReg = MI->getOperand(RegListIdx).getReg();
2073*9880d681SAndroid Build Coastguard Worker unsigned RD0Reg, RegsNeeded;
2074*9880d681SAndroid Build Coastguard Worker if (IsVFPPushPop) {
2075*9880d681SAndroid Build Coastguard Worker RD0Reg = ARM::D0;
2076*9880d681SAndroid Build Coastguard Worker RegsNeeded = NumBytes / 8;
2077*9880d681SAndroid Build Coastguard Worker } else {
2078*9880d681SAndroid Build Coastguard Worker RD0Reg = ARM::R0;
2079*9880d681SAndroid Build Coastguard Worker RegsNeeded = NumBytes / 4;
2080*9880d681SAndroid Build Coastguard Worker }
2081*9880d681SAndroid Build Coastguard Worker
2082*9880d681SAndroid Build Coastguard Worker // We're going to have to strip all list operands off before
2083*9880d681SAndroid Build Coastguard Worker // re-adding them since the order matters, so save the existing ones
2084*9880d681SAndroid Build Coastguard Worker // for later.
2085*9880d681SAndroid Build Coastguard Worker SmallVector<MachineOperand, 4> RegList;
2086*9880d681SAndroid Build Coastguard Worker for (int i = MI->getNumOperands() - 1; i >= RegListIdx; --i)
2087*9880d681SAndroid Build Coastguard Worker RegList.push_back(MI->getOperand(i));
2088*9880d681SAndroid Build Coastguard Worker
2089*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI = MF.getRegInfo().getTargetRegisterInfo();
2090*9880d681SAndroid Build Coastguard Worker const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
2091*9880d681SAndroid Build Coastguard Worker
2092*9880d681SAndroid Build Coastguard Worker // Now try to find enough space in the reglist to allocate NumBytes.
2093*9880d681SAndroid Build Coastguard Worker for (unsigned CurReg = FirstReg - 1; CurReg >= RD0Reg && RegsNeeded;
2094*9880d681SAndroid Build Coastguard Worker --CurReg) {
2095*9880d681SAndroid Build Coastguard Worker if (!IsPop) {
2096*9880d681SAndroid Build Coastguard Worker // Pushing any register is completely harmless, mark the
2097*9880d681SAndroid Build Coastguard Worker // register involved as undef since we don't care about it in
2098*9880d681SAndroid Build Coastguard Worker // the slightest.
2099*9880d681SAndroid Build Coastguard Worker RegList.push_back(MachineOperand::CreateReg(CurReg, false, false,
2100*9880d681SAndroid Build Coastguard Worker false, false, true));
2101*9880d681SAndroid Build Coastguard Worker --RegsNeeded;
2102*9880d681SAndroid Build Coastguard Worker continue;
2103*9880d681SAndroid Build Coastguard Worker }
2104*9880d681SAndroid Build Coastguard Worker
2105*9880d681SAndroid Build Coastguard Worker // However, we can only pop an extra register if it's not live. For
2106*9880d681SAndroid Build Coastguard Worker // registers live within the function we might clobber a return value
2107*9880d681SAndroid Build Coastguard Worker // register; the other way a register can be live here is if it's
2108*9880d681SAndroid Build Coastguard Worker // callee-saved.
2109*9880d681SAndroid Build Coastguard Worker if (isCalleeSavedRegister(CurReg, CSRegs) ||
2110*9880d681SAndroid Build Coastguard Worker MI->getParent()->computeRegisterLiveness(TRI, CurReg, MI) !=
2111*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::LQR_Dead) {
2112*9880d681SAndroid Build Coastguard Worker // VFP pops don't allow holes in the register list, so any skip is fatal
2113*9880d681SAndroid Build Coastguard Worker // for our transformation. GPR pops do, so we should just keep looking.
2114*9880d681SAndroid Build Coastguard Worker if (IsVFPPushPop)
2115*9880d681SAndroid Build Coastguard Worker return false;
2116*9880d681SAndroid Build Coastguard Worker else
2117*9880d681SAndroid Build Coastguard Worker continue;
2118*9880d681SAndroid Build Coastguard Worker }
2119*9880d681SAndroid Build Coastguard Worker
2120*9880d681SAndroid Build Coastguard Worker // Mark the unimportant registers as <def,dead> in the POP.
2121*9880d681SAndroid Build Coastguard Worker RegList.push_back(MachineOperand::CreateReg(CurReg, true, false, false,
2122*9880d681SAndroid Build Coastguard Worker true));
2123*9880d681SAndroid Build Coastguard Worker --RegsNeeded;
2124*9880d681SAndroid Build Coastguard Worker }
2125*9880d681SAndroid Build Coastguard Worker
2126*9880d681SAndroid Build Coastguard Worker if (RegsNeeded > 0)
2127*9880d681SAndroid Build Coastguard Worker return false;
2128*9880d681SAndroid Build Coastguard Worker
2129*9880d681SAndroid Build Coastguard Worker // Finally we know we can profitably perform the optimisation so go
2130*9880d681SAndroid Build Coastguard Worker // ahead: strip all existing registers off and add them back again
2131*9880d681SAndroid Build Coastguard Worker // in the right order.
2132*9880d681SAndroid Build Coastguard Worker for (int i = MI->getNumOperands() - 1; i >= RegListIdx; --i)
2133*9880d681SAndroid Build Coastguard Worker MI->RemoveOperand(i);
2134*9880d681SAndroid Build Coastguard Worker
2135*9880d681SAndroid Build Coastguard Worker // Add the complete list back in.
2136*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB(MF, &*MI);
2137*9880d681SAndroid Build Coastguard Worker for (int i = RegList.size() - 1; i >= 0; --i)
2138*9880d681SAndroid Build Coastguard Worker MIB.addOperand(RegList[i]);
2139*9880d681SAndroid Build Coastguard Worker
2140*9880d681SAndroid Build Coastguard Worker return true;
2141*9880d681SAndroid Build Coastguard Worker }
2142*9880d681SAndroid Build Coastguard Worker
rewriteARMFrameIndex(MachineInstr & MI,unsigned FrameRegIdx,unsigned FrameReg,int & Offset,const ARMBaseInstrInfo & TII)2143*9880d681SAndroid Build Coastguard Worker bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
2144*9880d681SAndroid Build Coastguard Worker unsigned FrameReg, int &Offset,
2145*9880d681SAndroid Build Coastguard Worker const ARMBaseInstrInfo &TII) {
2146*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI.getOpcode();
2147*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &Desc = MI.getDesc();
2148*9880d681SAndroid Build Coastguard Worker unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
2149*9880d681SAndroid Build Coastguard Worker bool isSub = false;
2150*9880d681SAndroid Build Coastguard Worker
2151*9880d681SAndroid Build Coastguard Worker // Memory operands in inline assembly always use AddrMode2.
2152*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::INLINEASM)
2153*9880d681SAndroid Build Coastguard Worker AddrMode = ARMII::AddrMode2;
2154*9880d681SAndroid Build Coastguard Worker
2155*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::ADDri) {
2156*9880d681SAndroid Build Coastguard Worker Offset += MI.getOperand(FrameRegIdx+1).getImm();
2157*9880d681SAndroid Build Coastguard Worker if (Offset == 0) {
2158*9880d681SAndroid Build Coastguard Worker // Turn it into a move.
2159*9880d681SAndroid Build Coastguard Worker MI.setDesc(TII.get(ARM::MOVr));
2160*9880d681SAndroid Build Coastguard Worker MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
2161*9880d681SAndroid Build Coastguard Worker MI.RemoveOperand(FrameRegIdx+1);
2162*9880d681SAndroid Build Coastguard Worker Offset = 0;
2163*9880d681SAndroid Build Coastguard Worker return true;
2164*9880d681SAndroid Build Coastguard Worker } else if (Offset < 0) {
2165*9880d681SAndroid Build Coastguard Worker Offset = -Offset;
2166*9880d681SAndroid Build Coastguard Worker isSub = true;
2167*9880d681SAndroid Build Coastguard Worker MI.setDesc(TII.get(ARM::SUBri));
2168*9880d681SAndroid Build Coastguard Worker }
2169*9880d681SAndroid Build Coastguard Worker
2170*9880d681SAndroid Build Coastguard Worker // Common case: small offset, fits into instruction.
2171*9880d681SAndroid Build Coastguard Worker if (ARM_AM::getSOImmVal(Offset) != -1) {
2172*9880d681SAndroid Build Coastguard Worker // Replace the FrameIndex with sp / fp
2173*9880d681SAndroid Build Coastguard Worker MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
2174*9880d681SAndroid Build Coastguard Worker MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
2175*9880d681SAndroid Build Coastguard Worker Offset = 0;
2176*9880d681SAndroid Build Coastguard Worker return true;
2177*9880d681SAndroid Build Coastguard Worker }
2178*9880d681SAndroid Build Coastguard Worker
2179*9880d681SAndroid Build Coastguard Worker // Otherwise, pull as much of the immedidate into this ADDri/SUBri
2180*9880d681SAndroid Build Coastguard Worker // as possible.
2181*9880d681SAndroid Build Coastguard Worker unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
2182*9880d681SAndroid Build Coastguard Worker unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
2183*9880d681SAndroid Build Coastguard Worker
2184*9880d681SAndroid Build Coastguard Worker // We will handle these bits from offset, clear them.
2185*9880d681SAndroid Build Coastguard Worker Offset &= ~ThisImmVal;
2186*9880d681SAndroid Build Coastguard Worker
2187*9880d681SAndroid Build Coastguard Worker // Get the properly encoded SOImmVal field.
2188*9880d681SAndroid Build Coastguard Worker assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
2189*9880d681SAndroid Build Coastguard Worker "Bit extraction didn't work?");
2190*9880d681SAndroid Build Coastguard Worker MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
2191*9880d681SAndroid Build Coastguard Worker } else {
2192*9880d681SAndroid Build Coastguard Worker unsigned ImmIdx = 0;
2193*9880d681SAndroid Build Coastguard Worker int InstrOffs = 0;
2194*9880d681SAndroid Build Coastguard Worker unsigned NumBits = 0;
2195*9880d681SAndroid Build Coastguard Worker unsigned Scale = 1;
2196*9880d681SAndroid Build Coastguard Worker switch (AddrMode) {
2197*9880d681SAndroid Build Coastguard Worker case ARMII::AddrMode_i12: {
2198*9880d681SAndroid Build Coastguard Worker ImmIdx = FrameRegIdx + 1;
2199*9880d681SAndroid Build Coastguard Worker InstrOffs = MI.getOperand(ImmIdx).getImm();
2200*9880d681SAndroid Build Coastguard Worker NumBits = 12;
2201*9880d681SAndroid Build Coastguard Worker break;
2202*9880d681SAndroid Build Coastguard Worker }
2203*9880d681SAndroid Build Coastguard Worker case ARMII::AddrMode2: {
2204*9880d681SAndroid Build Coastguard Worker ImmIdx = FrameRegIdx+2;
2205*9880d681SAndroid Build Coastguard Worker InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
2206*9880d681SAndroid Build Coastguard Worker if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
2207*9880d681SAndroid Build Coastguard Worker InstrOffs *= -1;
2208*9880d681SAndroid Build Coastguard Worker NumBits = 12;
2209*9880d681SAndroid Build Coastguard Worker break;
2210*9880d681SAndroid Build Coastguard Worker }
2211*9880d681SAndroid Build Coastguard Worker case ARMII::AddrMode3: {
2212*9880d681SAndroid Build Coastguard Worker ImmIdx = FrameRegIdx+2;
2213*9880d681SAndroid Build Coastguard Worker InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
2214*9880d681SAndroid Build Coastguard Worker if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
2215*9880d681SAndroid Build Coastguard Worker InstrOffs *= -1;
2216*9880d681SAndroid Build Coastguard Worker NumBits = 8;
2217*9880d681SAndroid Build Coastguard Worker break;
2218*9880d681SAndroid Build Coastguard Worker }
2219*9880d681SAndroid Build Coastguard Worker case ARMII::AddrMode4:
2220*9880d681SAndroid Build Coastguard Worker case ARMII::AddrMode6:
2221*9880d681SAndroid Build Coastguard Worker // Can't fold any offset even if it's zero.
2222*9880d681SAndroid Build Coastguard Worker return false;
2223*9880d681SAndroid Build Coastguard Worker case ARMII::AddrMode5: {
2224*9880d681SAndroid Build Coastguard Worker ImmIdx = FrameRegIdx+1;
2225*9880d681SAndroid Build Coastguard Worker InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
2226*9880d681SAndroid Build Coastguard Worker if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
2227*9880d681SAndroid Build Coastguard Worker InstrOffs *= -1;
2228*9880d681SAndroid Build Coastguard Worker NumBits = 8;
2229*9880d681SAndroid Build Coastguard Worker Scale = 4;
2230*9880d681SAndroid Build Coastguard Worker break;
2231*9880d681SAndroid Build Coastguard Worker }
2232*9880d681SAndroid Build Coastguard Worker default:
2233*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unsupported addressing mode!");
2234*9880d681SAndroid Build Coastguard Worker }
2235*9880d681SAndroid Build Coastguard Worker
2236*9880d681SAndroid Build Coastguard Worker Offset += InstrOffs * Scale;
2237*9880d681SAndroid Build Coastguard Worker assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
2238*9880d681SAndroid Build Coastguard Worker if (Offset < 0) {
2239*9880d681SAndroid Build Coastguard Worker Offset = -Offset;
2240*9880d681SAndroid Build Coastguard Worker isSub = true;
2241*9880d681SAndroid Build Coastguard Worker }
2242*9880d681SAndroid Build Coastguard Worker
2243*9880d681SAndroid Build Coastguard Worker // Attempt to fold address comp. if opcode has offset bits
2244*9880d681SAndroid Build Coastguard Worker if (NumBits > 0) {
2245*9880d681SAndroid Build Coastguard Worker // Common case: small offset, fits into instruction.
2246*9880d681SAndroid Build Coastguard Worker MachineOperand &ImmOp = MI.getOperand(ImmIdx);
2247*9880d681SAndroid Build Coastguard Worker int ImmedOffset = Offset / Scale;
2248*9880d681SAndroid Build Coastguard Worker unsigned Mask = (1 << NumBits) - 1;
2249*9880d681SAndroid Build Coastguard Worker if ((unsigned)Offset <= Mask * Scale) {
2250*9880d681SAndroid Build Coastguard Worker // Replace the FrameIndex with sp
2251*9880d681SAndroid Build Coastguard Worker MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
2252*9880d681SAndroid Build Coastguard Worker // FIXME: When addrmode2 goes away, this will simplify (like the
2253*9880d681SAndroid Build Coastguard Worker // T2 version), as the LDR.i12 versions don't need the encoding
2254*9880d681SAndroid Build Coastguard Worker // tricks for the offset value.
2255*9880d681SAndroid Build Coastguard Worker if (isSub) {
2256*9880d681SAndroid Build Coastguard Worker if (AddrMode == ARMII::AddrMode_i12)
2257*9880d681SAndroid Build Coastguard Worker ImmedOffset = -ImmedOffset;
2258*9880d681SAndroid Build Coastguard Worker else
2259*9880d681SAndroid Build Coastguard Worker ImmedOffset |= 1 << NumBits;
2260*9880d681SAndroid Build Coastguard Worker }
2261*9880d681SAndroid Build Coastguard Worker ImmOp.ChangeToImmediate(ImmedOffset);
2262*9880d681SAndroid Build Coastguard Worker Offset = 0;
2263*9880d681SAndroid Build Coastguard Worker return true;
2264*9880d681SAndroid Build Coastguard Worker }
2265*9880d681SAndroid Build Coastguard Worker
2266*9880d681SAndroid Build Coastguard Worker // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
2267*9880d681SAndroid Build Coastguard Worker ImmedOffset = ImmedOffset & Mask;
2268*9880d681SAndroid Build Coastguard Worker if (isSub) {
2269*9880d681SAndroid Build Coastguard Worker if (AddrMode == ARMII::AddrMode_i12)
2270*9880d681SAndroid Build Coastguard Worker ImmedOffset = -ImmedOffset;
2271*9880d681SAndroid Build Coastguard Worker else
2272*9880d681SAndroid Build Coastguard Worker ImmedOffset |= 1 << NumBits;
2273*9880d681SAndroid Build Coastguard Worker }
2274*9880d681SAndroid Build Coastguard Worker ImmOp.ChangeToImmediate(ImmedOffset);
2275*9880d681SAndroid Build Coastguard Worker Offset &= ~(Mask*Scale);
2276*9880d681SAndroid Build Coastguard Worker }
2277*9880d681SAndroid Build Coastguard Worker }
2278*9880d681SAndroid Build Coastguard Worker
2279*9880d681SAndroid Build Coastguard Worker Offset = (isSub) ? -Offset : Offset;
2280*9880d681SAndroid Build Coastguard Worker return Offset == 0;
2281*9880d681SAndroid Build Coastguard Worker }
2282*9880d681SAndroid Build Coastguard Worker
2283*9880d681SAndroid Build Coastguard Worker /// analyzeCompare - For a comparison instruction, return the source registers
2284*9880d681SAndroid Build Coastguard Worker /// in SrcReg and SrcReg2 if having two register operands, and the value it
2285*9880d681SAndroid Build Coastguard Worker /// compares against in CmpValue. Return true if the comparison instruction
2286*9880d681SAndroid Build Coastguard Worker /// can be analyzed.
analyzeCompare(const MachineInstr & MI,unsigned & SrcReg,unsigned & SrcReg2,int & CmpMask,int & CmpValue) const2287*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
2288*9880d681SAndroid Build Coastguard Worker unsigned &SrcReg2, int &CmpMask,
2289*9880d681SAndroid Build Coastguard Worker int &CmpValue) const {
2290*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
2291*9880d681SAndroid Build Coastguard Worker default: break;
2292*9880d681SAndroid Build Coastguard Worker case ARM::CMPri:
2293*9880d681SAndroid Build Coastguard Worker case ARM::t2CMPri:
2294*9880d681SAndroid Build Coastguard Worker SrcReg = MI.getOperand(0).getReg();
2295*9880d681SAndroid Build Coastguard Worker SrcReg2 = 0;
2296*9880d681SAndroid Build Coastguard Worker CmpMask = ~0;
2297*9880d681SAndroid Build Coastguard Worker CmpValue = MI.getOperand(1).getImm();
2298*9880d681SAndroid Build Coastguard Worker return true;
2299*9880d681SAndroid Build Coastguard Worker case ARM::CMPrr:
2300*9880d681SAndroid Build Coastguard Worker case ARM::t2CMPrr:
2301*9880d681SAndroid Build Coastguard Worker SrcReg = MI.getOperand(0).getReg();
2302*9880d681SAndroid Build Coastguard Worker SrcReg2 = MI.getOperand(1).getReg();
2303*9880d681SAndroid Build Coastguard Worker CmpMask = ~0;
2304*9880d681SAndroid Build Coastguard Worker CmpValue = 0;
2305*9880d681SAndroid Build Coastguard Worker return true;
2306*9880d681SAndroid Build Coastguard Worker case ARM::TSTri:
2307*9880d681SAndroid Build Coastguard Worker case ARM::t2TSTri:
2308*9880d681SAndroid Build Coastguard Worker SrcReg = MI.getOperand(0).getReg();
2309*9880d681SAndroid Build Coastguard Worker SrcReg2 = 0;
2310*9880d681SAndroid Build Coastguard Worker CmpMask = MI.getOperand(1).getImm();
2311*9880d681SAndroid Build Coastguard Worker CmpValue = 0;
2312*9880d681SAndroid Build Coastguard Worker return true;
2313*9880d681SAndroid Build Coastguard Worker }
2314*9880d681SAndroid Build Coastguard Worker
2315*9880d681SAndroid Build Coastguard Worker return false;
2316*9880d681SAndroid Build Coastguard Worker }
2317*9880d681SAndroid Build Coastguard Worker
2318*9880d681SAndroid Build Coastguard Worker /// isSuitableForMask - Identify a suitable 'and' instruction that
2319*9880d681SAndroid Build Coastguard Worker /// operates on the given source register and applies the same mask
2320*9880d681SAndroid Build Coastguard Worker /// as a 'tst' instruction. Provide a limited look-through for copies.
2321*9880d681SAndroid Build Coastguard Worker /// When successful, MI will hold the found instruction.
isSuitableForMask(MachineInstr * & MI,unsigned SrcReg,int CmpMask,bool CommonUse)2322*9880d681SAndroid Build Coastguard Worker static bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg,
2323*9880d681SAndroid Build Coastguard Worker int CmpMask, bool CommonUse) {
2324*9880d681SAndroid Build Coastguard Worker switch (MI->getOpcode()) {
2325*9880d681SAndroid Build Coastguard Worker case ARM::ANDri:
2326*9880d681SAndroid Build Coastguard Worker case ARM::t2ANDri:
2327*9880d681SAndroid Build Coastguard Worker if (CmpMask != MI->getOperand(2).getImm())
2328*9880d681SAndroid Build Coastguard Worker return false;
2329*9880d681SAndroid Build Coastguard Worker if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg())
2330*9880d681SAndroid Build Coastguard Worker return true;
2331*9880d681SAndroid Build Coastguard Worker break;
2332*9880d681SAndroid Build Coastguard Worker }
2333*9880d681SAndroid Build Coastguard Worker
2334*9880d681SAndroid Build Coastguard Worker return false;
2335*9880d681SAndroid Build Coastguard Worker }
2336*9880d681SAndroid Build Coastguard Worker
2337*9880d681SAndroid Build Coastguard Worker /// getSwappedCondition - assume the flags are set by MI(a,b), return
2338*9880d681SAndroid Build Coastguard Worker /// the condition code if we modify the instructions such that flags are
2339*9880d681SAndroid Build Coastguard Worker /// set by MI(b,a).
getSwappedCondition(ARMCC::CondCodes CC)2340*9880d681SAndroid Build Coastguard Worker inline static ARMCC::CondCodes getSwappedCondition(ARMCC::CondCodes CC) {
2341*9880d681SAndroid Build Coastguard Worker switch (CC) {
2342*9880d681SAndroid Build Coastguard Worker default: return ARMCC::AL;
2343*9880d681SAndroid Build Coastguard Worker case ARMCC::EQ: return ARMCC::EQ;
2344*9880d681SAndroid Build Coastguard Worker case ARMCC::NE: return ARMCC::NE;
2345*9880d681SAndroid Build Coastguard Worker case ARMCC::HS: return ARMCC::LS;
2346*9880d681SAndroid Build Coastguard Worker case ARMCC::LO: return ARMCC::HI;
2347*9880d681SAndroid Build Coastguard Worker case ARMCC::HI: return ARMCC::LO;
2348*9880d681SAndroid Build Coastguard Worker case ARMCC::LS: return ARMCC::HS;
2349*9880d681SAndroid Build Coastguard Worker case ARMCC::GE: return ARMCC::LE;
2350*9880d681SAndroid Build Coastguard Worker case ARMCC::LT: return ARMCC::GT;
2351*9880d681SAndroid Build Coastguard Worker case ARMCC::GT: return ARMCC::LT;
2352*9880d681SAndroid Build Coastguard Worker case ARMCC::LE: return ARMCC::GE;
2353*9880d681SAndroid Build Coastguard Worker }
2354*9880d681SAndroid Build Coastguard Worker }
2355*9880d681SAndroid Build Coastguard Worker
2356*9880d681SAndroid Build Coastguard Worker /// isRedundantFlagInstr - check whether the first instruction, whose only
2357*9880d681SAndroid Build Coastguard Worker /// purpose is to update flags, can be made redundant.
2358*9880d681SAndroid Build Coastguard Worker /// CMPrr can be made redundant by SUBrr if the operands are the same.
2359*9880d681SAndroid Build Coastguard Worker /// CMPri can be made redundant by SUBri if the operands are the same.
2360*9880d681SAndroid Build Coastguard Worker /// This function can be extended later on.
isRedundantFlagInstr(MachineInstr * CmpI,unsigned SrcReg,unsigned SrcReg2,int ImmValue,MachineInstr * OI)2361*9880d681SAndroid Build Coastguard Worker inline static bool isRedundantFlagInstr(MachineInstr *CmpI, unsigned SrcReg,
2362*9880d681SAndroid Build Coastguard Worker unsigned SrcReg2, int ImmValue,
2363*9880d681SAndroid Build Coastguard Worker MachineInstr *OI) {
2364*9880d681SAndroid Build Coastguard Worker if ((CmpI->getOpcode() == ARM::CMPrr ||
2365*9880d681SAndroid Build Coastguard Worker CmpI->getOpcode() == ARM::t2CMPrr) &&
2366*9880d681SAndroid Build Coastguard Worker (OI->getOpcode() == ARM::SUBrr ||
2367*9880d681SAndroid Build Coastguard Worker OI->getOpcode() == ARM::t2SUBrr) &&
2368*9880d681SAndroid Build Coastguard Worker ((OI->getOperand(1).getReg() == SrcReg &&
2369*9880d681SAndroid Build Coastguard Worker OI->getOperand(2).getReg() == SrcReg2) ||
2370*9880d681SAndroid Build Coastguard Worker (OI->getOperand(1).getReg() == SrcReg2 &&
2371*9880d681SAndroid Build Coastguard Worker OI->getOperand(2).getReg() == SrcReg)))
2372*9880d681SAndroid Build Coastguard Worker return true;
2373*9880d681SAndroid Build Coastguard Worker
2374*9880d681SAndroid Build Coastguard Worker if ((CmpI->getOpcode() == ARM::CMPri ||
2375*9880d681SAndroid Build Coastguard Worker CmpI->getOpcode() == ARM::t2CMPri) &&
2376*9880d681SAndroid Build Coastguard Worker (OI->getOpcode() == ARM::SUBri ||
2377*9880d681SAndroid Build Coastguard Worker OI->getOpcode() == ARM::t2SUBri) &&
2378*9880d681SAndroid Build Coastguard Worker OI->getOperand(1).getReg() == SrcReg &&
2379*9880d681SAndroid Build Coastguard Worker OI->getOperand(2).getImm() == ImmValue)
2380*9880d681SAndroid Build Coastguard Worker return true;
2381*9880d681SAndroid Build Coastguard Worker return false;
2382*9880d681SAndroid Build Coastguard Worker }
2383*9880d681SAndroid Build Coastguard Worker
2384*9880d681SAndroid Build Coastguard Worker /// optimizeCompareInstr - Convert the instruction supplying the argument to the
2385*9880d681SAndroid Build Coastguard Worker /// comparison into one that sets the zero bit in the flags register;
2386*9880d681SAndroid Build Coastguard Worker /// Remove a redundant Compare instruction if an earlier instruction can set the
2387*9880d681SAndroid Build Coastguard Worker /// flags in the same way as Compare.
2388*9880d681SAndroid Build Coastguard Worker /// E.g. SUBrr(r1,r2) and CMPrr(r1,r2). We also handle the case where two
2389*9880d681SAndroid Build Coastguard Worker /// operands are swapped: SUBrr(r1,r2) and CMPrr(r2,r1), by updating the
2390*9880d681SAndroid Build Coastguard Worker /// condition code of instructions which use the flags.
optimizeCompareInstr(MachineInstr & CmpInstr,unsigned SrcReg,unsigned SrcReg2,int CmpMask,int CmpValue,const MachineRegisterInfo * MRI) const2391*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::optimizeCompareInstr(
2392*9880d681SAndroid Build Coastguard Worker MachineInstr &CmpInstr, unsigned SrcReg, unsigned SrcReg2, int CmpMask,
2393*9880d681SAndroid Build Coastguard Worker int CmpValue, const MachineRegisterInfo *MRI) const {
2394*9880d681SAndroid Build Coastguard Worker // Get the unique definition of SrcReg.
2395*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg);
2396*9880d681SAndroid Build Coastguard Worker if (!MI) return false;
2397*9880d681SAndroid Build Coastguard Worker
2398*9880d681SAndroid Build Coastguard Worker // Masked compares sometimes use the same register as the corresponding 'and'.
2399*9880d681SAndroid Build Coastguard Worker if (CmpMask != ~0) {
2400*9880d681SAndroid Build Coastguard Worker if (!isSuitableForMask(MI, SrcReg, CmpMask, false) || isPredicated(*MI)) {
2401*9880d681SAndroid Build Coastguard Worker MI = nullptr;
2402*9880d681SAndroid Build Coastguard Worker for (MachineRegisterInfo::use_instr_iterator
2403*9880d681SAndroid Build Coastguard Worker UI = MRI->use_instr_begin(SrcReg), UE = MRI->use_instr_end();
2404*9880d681SAndroid Build Coastguard Worker UI != UE; ++UI) {
2405*9880d681SAndroid Build Coastguard Worker if (UI->getParent() != CmpInstr.getParent())
2406*9880d681SAndroid Build Coastguard Worker continue;
2407*9880d681SAndroid Build Coastguard Worker MachineInstr *PotentialAND = &*UI;
2408*9880d681SAndroid Build Coastguard Worker if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true) ||
2409*9880d681SAndroid Build Coastguard Worker isPredicated(*PotentialAND))
2410*9880d681SAndroid Build Coastguard Worker continue;
2411*9880d681SAndroid Build Coastguard Worker MI = PotentialAND;
2412*9880d681SAndroid Build Coastguard Worker break;
2413*9880d681SAndroid Build Coastguard Worker }
2414*9880d681SAndroid Build Coastguard Worker if (!MI) return false;
2415*9880d681SAndroid Build Coastguard Worker }
2416*9880d681SAndroid Build Coastguard Worker }
2417*9880d681SAndroid Build Coastguard Worker
2418*9880d681SAndroid Build Coastguard Worker // Get ready to iterate backward from CmpInstr.
2419*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I = CmpInstr, E = MI,
2420*9880d681SAndroid Build Coastguard Worker B = CmpInstr.getParent()->begin();
2421*9880d681SAndroid Build Coastguard Worker
2422*9880d681SAndroid Build Coastguard Worker // Early exit if CmpInstr is at the beginning of the BB.
2423*9880d681SAndroid Build Coastguard Worker if (I == B) return false;
2424*9880d681SAndroid Build Coastguard Worker
2425*9880d681SAndroid Build Coastguard Worker // There are two possible candidates which can be changed to set CPSR:
2426*9880d681SAndroid Build Coastguard Worker // One is MI, the other is a SUB instruction.
2427*9880d681SAndroid Build Coastguard Worker // For CMPrr(r1,r2), we are looking for SUB(r1,r2) or SUB(r2,r1).
2428*9880d681SAndroid Build Coastguard Worker // For CMPri(r1, CmpValue), we are looking for SUBri(r1, CmpValue).
2429*9880d681SAndroid Build Coastguard Worker MachineInstr *Sub = nullptr;
2430*9880d681SAndroid Build Coastguard Worker if (SrcReg2 != 0)
2431*9880d681SAndroid Build Coastguard Worker // MI is not a candidate for CMPrr.
2432*9880d681SAndroid Build Coastguard Worker MI = nullptr;
2433*9880d681SAndroid Build Coastguard Worker else if (MI->getParent() != CmpInstr.getParent() || CmpValue != 0) {
2434*9880d681SAndroid Build Coastguard Worker // Conservatively refuse to convert an instruction which isn't in the same
2435*9880d681SAndroid Build Coastguard Worker // BB as the comparison.
2436*9880d681SAndroid Build Coastguard Worker // For CMPri w/ CmpValue != 0, a Sub may still be a candidate.
2437*9880d681SAndroid Build Coastguard Worker // Thus we cannot return here.
2438*9880d681SAndroid Build Coastguard Worker if (CmpInstr.getOpcode() == ARM::CMPri ||
2439*9880d681SAndroid Build Coastguard Worker CmpInstr.getOpcode() == ARM::t2CMPri)
2440*9880d681SAndroid Build Coastguard Worker MI = nullptr;
2441*9880d681SAndroid Build Coastguard Worker else
2442*9880d681SAndroid Build Coastguard Worker return false;
2443*9880d681SAndroid Build Coastguard Worker }
2444*9880d681SAndroid Build Coastguard Worker
2445*9880d681SAndroid Build Coastguard Worker // Check that CPSR isn't set between the comparison instruction and the one we
2446*9880d681SAndroid Build Coastguard Worker // want to change. At the same time, search for Sub.
2447*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI = &getRegisterInfo();
2448*9880d681SAndroid Build Coastguard Worker --I;
2449*9880d681SAndroid Build Coastguard Worker for (; I != E; --I) {
2450*9880d681SAndroid Build Coastguard Worker const MachineInstr &Instr = *I;
2451*9880d681SAndroid Build Coastguard Worker
2452*9880d681SAndroid Build Coastguard Worker if (Instr.modifiesRegister(ARM::CPSR, TRI) ||
2453*9880d681SAndroid Build Coastguard Worker Instr.readsRegister(ARM::CPSR, TRI))
2454*9880d681SAndroid Build Coastguard Worker // This instruction modifies or uses CPSR after the one we want to
2455*9880d681SAndroid Build Coastguard Worker // change. We can't do this transformation.
2456*9880d681SAndroid Build Coastguard Worker return false;
2457*9880d681SAndroid Build Coastguard Worker
2458*9880d681SAndroid Build Coastguard Worker // Check whether CmpInstr can be made redundant by the current instruction.
2459*9880d681SAndroid Build Coastguard Worker if (isRedundantFlagInstr(&CmpInstr, SrcReg, SrcReg2, CmpValue, &*I)) {
2460*9880d681SAndroid Build Coastguard Worker Sub = &*I;
2461*9880d681SAndroid Build Coastguard Worker break;
2462*9880d681SAndroid Build Coastguard Worker }
2463*9880d681SAndroid Build Coastguard Worker
2464*9880d681SAndroid Build Coastguard Worker if (I == B)
2465*9880d681SAndroid Build Coastguard Worker // The 'and' is below the comparison instruction.
2466*9880d681SAndroid Build Coastguard Worker return false;
2467*9880d681SAndroid Build Coastguard Worker }
2468*9880d681SAndroid Build Coastguard Worker
2469*9880d681SAndroid Build Coastguard Worker // Return false if no candidates exist.
2470*9880d681SAndroid Build Coastguard Worker if (!MI && !Sub)
2471*9880d681SAndroid Build Coastguard Worker return false;
2472*9880d681SAndroid Build Coastguard Worker
2473*9880d681SAndroid Build Coastguard Worker // The single candidate is called MI.
2474*9880d681SAndroid Build Coastguard Worker if (!MI) MI = Sub;
2475*9880d681SAndroid Build Coastguard Worker
2476*9880d681SAndroid Build Coastguard Worker // We can't use a predicated instruction - it doesn't always write the flags.
2477*9880d681SAndroid Build Coastguard Worker if (isPredicated(*MI))
2478*9880d681SAndroid Build Coastguard Worker return false;
2479*9880d681SAndroid Build Coastguard Worker
2480*9880d681SAndroid Build Coastguard Worker switch (MI->getOpcode()) {
2481*9880d681SAndroid Build Coastguard Worker default: break;
2482*9880d681SAndroid Build Coastguard Worker case ARM::RSBrr:
2483*9880d681SAndroid Build Coastguard Worker case ARM::RSBri:
2484*9880d681SAndroid Build Coastguard Worker case ARM::RSCrr:
2485*9880d681SAndroid Build Coastguard Worker case ARM::RSCri:
2486*9880d681SAndroid Build Coastguard Worker case ARM::ADDrr:
2487*9880d681SAndroid Build Coastguard Worker case ARM::ADDri:
2488*9880d681SAndroid Build Coastguard Worker case ARM::ADCrr:
2489*9880d681SAndroid Build Coastguard Worker case ARM::ADCri:
2490*9880d681SAndroid Build Coastguard Worker case ARM::SUBrr:
2491*9880d681SAndroid Build Coastguard Worker case ARM::SUBri:
2492*9880d681SAndroid Build Coastguard Worker case ARM::SBCrr:
2493*9880d681SAndroid Build Coastguard Worker case ARM::SBCri:
2494*9880d681SAndroid Build Coastguard Worker case ARM::t2RSBri:
2495*9880d681SAndroid Build Coastguard Worker case ARM::t2ADDrr:
2496*9880d681SAndroid Build Coastguard Worker case ARM::t2ADDri:
2497*9880d681SAndroid Build Coastguard Worker case ARM::t2ADCrr:
2498*9880d681SAndroid Build Coastguard Worker case ARM::t2ADCri:
2499*9880d681SAndroid Build Coastguard Worker case ARM::t2SUBrr:
2500*9880d681SAndroid Build Coastguard Worker case ARM::t2SUBri:
2501*9880d681SAndroid Build Coastguard Worker case ARM::t2SBCrr:
2502*9880d681SAndroid Build Coastguard Worker case ARM::t2SBCri:
2503*9880d681SAndroid Build Coastguard Worker case ARM::ANDrr:
2504*9880d681SAndroid Build Coastguard Worker case ARM::ANDri:
2505*9880d681SAndroid Build Coastguard Worker case ARM::t2ANDrr:
2506*9880d681SAndroid Build Coastguard Worker case ARM::t2ANDri:
2507*9880d681SAndroid Build Coastguard Worker case ARM::ORRrr:
2508*9880d681SAndroid Build Coastguard Worker case ARM::ORRri:
2509*9880d681SAndroid Build Coastguard Worker case ARM::t2ORRrr:
2510*9880d681SAndroid Build Coastguard Worker case ARM::t2ORRri:
2511*9880d681SAndroid Build Coastguard Worker case ARM::EORrr:
2512*9880d681SAndroid Build Coastguard Worker case ARM::EORri:
2513*9880d681SAndroid Build Coastguard Worker case ARM::t2EORrr:
2514*9880d681SAndroid Build Coastguard Worker case ARM::t2EORri: {
2515*9880d681SAndroid Build Coastguard Worker // Scan forward for the use of CPSR
2516*9880d681SAndroid Build Coastguard Worker // When checking against MI: if it's a conditional code that requires
2517*9880d681SAndroid Build Coastguard Worker // checking of the V bit or C bit, then this is not safe to do.
2518*9880d681SAndroid Build Coastguard Worker // It is safe to remove CmpInstr if CPSR is redefined or killed.
2519*9880d681SAndroid Build Coastguard Worker // If we are done with the basic block, we need to check whether CPSR is
2520*9880d681SAndroid Build Coastguard Worker // live-out.
2521*9880d681SAndroid Build Coastguard Worker SmallVector<std::pair<MachineOperand*, ARMCC::CondCodes>, 4>
2522*9880d681SAndroid Build Coastguard Worker OperandsToUpdate;
2523*9880d681SAndroid Build Coastguard Worker bool isSafe = false;
2524*9880d681SAndroid Build Coastguard Worker I = CmpInstr;
2525*9880d681SAndroid Build Coastguard Worker E = CmpInstr.getParent()->end();
2526*9880d681SAndroid Build Coastguard Worker while (!isSafe && ++I != E) {
2527*9880d681SAndroid Build Coastguard Worker const MachineInstr &Instr = *I;
2528*9880d681SAndroid Build Coastguard Worker for (unsigned IO = 0, EO = Instr.getNumOperands();
2529*9880d681SAndroid Build Coastguard Worker !isSafe && IO != EO; ++IO) {
2530*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = Instr.getOperand(IO);
2531*9880d681SAndroid Build Coastguard Worker if (MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) {
2532*9880d681SAndroid Build Coastguard Worker isSafe = true;
2533*9880d681SAndroid Build Coastguard Worker break;
2534*9880d681SAndroid Build Coastguard Worker }
2535*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || MO.getReg() != ARM::CPSR)
2536*9880d681SAndroid Build Coastguard Worker continue;
2537*9880d681SAndroid Build Coastguard Worker if (MO.isDef()) {
2538*9880d681SAndroid Build Coastguard Worker isSafe = true;
2539*9880d681SAndroid Build Coastguard Worker break;
2540*9880d681SAndroid Build Coastguard Worker }
2541*9880d681SAndroid Build Coastguard Worker // Condition code is after the operand before CPSR except for VSELs.
2542*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes CC;
2543*9880d681SAndroid Build Coastguard Worker bool IsInstrVSel = true;
2544*9880d681SAndroid Build Coastguard Worker switch (Instr.getOpcode()) {
2545*9880d681SAndroid Build Coastguard Worker default:
2546*9880d681SAndroid Build Coastguard Worker IsInstrVSel = false;
2547*9880d681SAndroid Build Coastguard Worker CC = (ARMCC::CondCodes)Instr.getOperand(IO - 1).getImm();
2548*9880d681SAndroid Build Coastguard Worker break;
2549*9880d681SAndroid Build Coastguard Worker case ARM::VSELEQD:
2550*9880d681SAndroid Build Coastguard Worker case ARM::VSELEQS:
2551*9880d681SAndroid Build Coastguard Worker CC = ARMCC::EQ;
2552*9880d681SAndroid Build Coastguard Worker break;
2553*9880d681SAndroid Build Coastguard Worker case ARM::VSELGTD:
2554*9880d681SAndroid Build Coastguard Worker case ARM::VSELGTS:
2555*9880d681SAndroid Build Coastguard Worker CC = ARMCC::GT;
2556*9880d681SAndroid Build Coastguard Worker break;
2557*9880d681SAndroid Build Coastguard Worker case ARM::VSELGED:
2558*9880d681SAndroid Build Coastguard Worker case ARM::VSELGES:
2559*9880d681SAndroid Build Coastguard Worker CC = ARMCC::GE;
2560*9880d681SAndroid Build Coastguard Worker break;
2561*9880d681SAndroid Build Coastguard Worker case ARM::VSELVSS:
2562*9880d681SAndroid Build Coastguard Worker case ARM::VSELVSD:
2563*9880d681SAndroid Build Coastguard Worker CC = ARMCC::VS;
2564*9880d681SAndroid Build Coastguard Worker break;
2565*9880d681SAndroid Build Coastguard Worker }
2566*9880d681SAndroid Build Coastguard Worker
2567*9880d681SAndroid Build Coastguard Worker if (Sub) {
2568*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes NewCC = getSwappedCondition(CC);
2569*9880d681SAndroid Build Coastguard Worker if (NewCC == ARMCC::AL)
2570*9880d681SAndroid Build Coastguard Worker return false;
2571*9880d681SAndroid Build Coastguard Worker // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based
2572*9880d681SAndroid Build Coastguard Worker // on CMP needs to be updated to be based on SUB.
2573*9880d681SAndroid Build Coastguard Worker // Push the condition code operands to OperandsToUpdate.
2574*9880d681SAndroid Build Coastguard Worker // If it is safe to remove CmpInstr, the condition code of these
2575*9880d681SAndroid Build Coastguard Worker // operands will be modified.
2576*9880d681SAndroid Build Coastguard Worker if (SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 &&
2577*9880d681SAndroid Build Coastguard Worker Sub->getOperand(2).getReg() == SrcReg) {
2578*9880d681SAndroid Build Coastguard Worker // VSel doesn't support condition code update.
2579*9880d681SAndroid Build Coastguard Worker if (IsInstrVSel)
2580*9880d681SAndroid Build Coastguard Worker return false;
2581*9880d681SAndroid Build Coastguard Worker OperandsToUpdate.push_back(
2582*9880d681SAndroid Build Coastguard Worker std::make_pair(&((*I).getOperand(IO - 1)), NewCC));
2583*9880d681SAndroid Build Coastguard Worker }
2584*9880d681SAndroid Build Coastguard Worker } else {
2585*9880d681SAndroid Build Coastguard Worker // No Sub, so this is x = <op> y, z; cmp x, 0.
2586*9880d681SAndroid Build Coastguard Worker switch (CC) {
2587*9880d681SAndroid Build Coastguard Worker case ARMCC::EQ: // Z
2588*9880d681SAndroid Build Coastguard Worker case ARMCC::NE: // Z
2589*9880d681SAndroid Build Coastguard Worker case ARMCC::MI: // N
2590*9880d681SAndroid Build Coastguard Worker case ARMCC::PL: // N
2591*9880d681SAndroid Build Coastguard Worker case ARMCC::AL: // none
2592*9880d681SAndroid Build Coastguard Worker // CPSR can be used multiple times, we should continue.
2593*9880d681SAndroid Build Coastguard Worker break;
2594*9880d681SAndroid Build Coastguard Worker case ARMCC::HS: // C
2595*9880d681SAndroid Build Coastguard Worker case ARMCC::LO: // C
2596*9880d681SAndroid Build Coastguard Worker case ARMCC::VS: // V
2597*9880d681SAndroid Build Coastguard Worker case ARMCC::VC: // V
2598*9880d681SAndroid Build Coastguard Worker case ARMCC::HI: // C Z
2599*9880d681SAndroid Build Coastguard Worker case ARMCC::LS: // C Z
2600*9880d681SAndroid Build Coastguard Worker case ARMCC::GE: // N V
2601*9880d681SAndroid Build Coastguard Worker case ARMCC::LT: // N V
2602*9880d681SAndroid Build Coastguard Worker case ARMCC::GT: // Z N V
2603*9880d681SAndroid Build Coastguard Worker case ARMCC::LE: // Z N V
2604*9880d681SAndroid Build Coastguard Worker // The instruction uses the V bit or C bit which is not safe.
2605*9880d681SAndroid Build Coastguard Worker return false;
2606*9880d681SAndroid Build Coastguard Worker }
2607*9880d681SAndroid Build Coastguard Worker }
2608*9880d681SAndroid Build Coastguard Worker }
2609*9880d681SAndroid Build Coastguard Worker }
2610*9880d681SAndroid Build Coastguard Worker
2611*9880d681SAndroid Build Coastguard Worker // If CPSR is not killed nor re-defined, we should check whether it is
2612*9880d681SAndroid Build Coastguard Worker // live-out. If it is live-out, do not optimize.
2613*9880d681SAndroid Build Coastguard Worker if (!isSafe) {
2614*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *MBB = CmpInstr.getParent();
2615*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
2616*9880d681SAndroid Build Coastguard Worker SE = MBB->succ_end(); SI != SE; ++SI)
2617*9880d681SAndroid Build Coastguard Worker if ((*SI)->isLiveIn(ARM::CPSR))
2618*9880d681SAndroid Build Coastguard Worker return false;
2619*9880d681SAndroid Build Coastguard Worker }
2620*9880d681SAndroid Build Coastguard Worker
2621*9880d681SAndroid Build Coastguard Worker // Toggle the optional operand to CPSR.
2622*9880d681SAndroid Build Coastguard Worker MI->getOperand(5).setReg(ARM::CPSR);
2623*9880d681SAndroid Build Coastguard Worker MI->getOperand(5).setIsDef(true);
2624*9880d681SAndroid Build Coastguard Worker assert(!isPredicated(*MI) && "Can't use flags from predicated instruction");
2625*9880d681SAndroid Build Coastguard Worker CmpInstr.eraseFromParent();
2626*9880d681SAndroid Build Coastguard Worker
2627*9880d681SAndroid Build Coastguard Worker // Modify the condition code of operands in OperandsToUpdate.
2628*9880d681SAndroid Build Coastguard Worker // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to
2629*9880d681SAndroid Build Coastguard Worker // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc.
2630*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = OperandsToUpdate.size(); i < e; i++)
2631*9880d681SAndroid Build Coastguard Worker OperandsToUpdate[i].first->setImm(OperandsToUpdate[i].second);
2632*9880d681SAndroid Build Coastguard Worker return true;
2633*9880d681SAndroid Build Coastguard Worker }
2634*9880d681SAndroid Build Coastguard Worker }
2635*9880d681SAndroid Build Coastguard Worker
2636*9880d681SAndroid Build Coastguard Worker return false;
2637*9880d681SAndroid Build Coastguard Worker }
2638*9880d681SAndroid Build Coastguard Worker
FoldImmediate(MachineInstr & UseMI,MachineInstr & DefMI,unsigned Reg,MachineRegisterInfo * MRI) const2639*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
2640*9880d681SAndroid Build Coastguard Worker unsigned Reg,
2641*9880d681SAndroid Build Coastguard Worker MachineRegisterInfo *MRI) const {
2642*9880d681SAndroid Build Coastguard Worker // Fold large immediates into add, sub, or, xor.
2643*9880d681SAndroid Build Coastguard Worker unsigned DefOpc = DefMI.getOpcode();
2644*9880d681SAndroid Build Coastguard Worker if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm)
2645*9880d681SAndroid Build Coastguard Worker return false;
2646*9880d681SAndroid Build Coastguard Worker if (!DefMI.getOperand(1).isImm())
2647*9880d681SAndroid Build Coastguard Worker // Could be t2MOVi32imm <ga:xx>
2648*9880d681SAndroid Build Coastguard Worker return false;
2649*9880d681SAndroid Build Coastguard Worker
2650*9880d681SAndroid Build Coastguard Worker if (!MRI->hasOneNonDBGUse(Reg))
2651*9880d681SAndroid Build Coastguard Worker return false;
2652*9880d681SAndroid Build Coastguard Worker
2653*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &DefMCID = DefMI.getDesc();
2654*9880d681SAndroid Build Coastguard Worker if (DefMCID.hasOptionalDef()) {
2655*9880d681SAndroid Build Coastguard Worker unsigned NumOps = DefMCID.getNumOperands();
2656*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = DefMI.getOperand(NumOps - 1);
2657*9880d681SAndroid Build Coastguard Worker if (MO.getReg() == ARM::CPSR && !MO.isDead())
2658*9880d681SAndroid Build Coastguard Worker // If DefMI defines CPSR and it is not dead, it's obviously not safe
2659*9880d681SAndroid Build Coastguard Worker // to delete DefMI.
2660*9880d681SAndroid Build Coastguard Worker return false;
2661*9880d681SAndroid Build Coastguard Worker }
2662*9880d681SAndroid Build Coastguard Worker
2663*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &UseMCID = UseMI.getDesc();
2664*9880d681SAndroid Build Coastguard Worker if (UseMCID.hasOptionalDef()) {
2665*9880d681SAndroid Build Coastguard Worker unsigned NumOps = UseMCID.getNumOperands();
2666*9880d681SAndroid Build Coastguard Worker if (UseMI.getOperand(NumOps - 1).getReg() == ARM::CPSR)
2667*9880d681SAndroid Build Coastguard Worker // If the instruction sets the flag, do not attempt this optimization
2668*9880d681SAndroid Build Coastguard Worker // since it may change the semantics of the code.
2669*9880d681SAndroid Build Coastguard Worker return false;
2670*9880d681SAndroid Build Coastguard Worker }
2671*9880d681SAndroid Build Coastguard Worker
2672*9880d681SAndroid Build Coastguard Worker unsigned UseOpc = UseMI.getOpcode();
2673*9880d681SAndroid Build Coastguard Worker unsigned NewUseOpc = 0;
2674*9880d681SAndroid Build Coastguard Worker uint32_t ImmVal = (uint32_t)DefMI.getOperand(1).getImm();
2675*9880d681SAndroid Build Coastguard Worker uint32_t SOImmValV1 = 0, SOImmValV2 = 0;
2676*9880d681SAndroid Build Coastguard Worker bool Commute = false;
2677*9880d681SAndroid Build Coastguard Worker switch (UseOpc) {
2678*9880d681SAndroid Build Coastguard Worker default: return false;
2679*9880d681SAndroid Build Coastguard Worker case ARM::SUBrr:
2680*9880d681SAndroid Build Coastguard Worker case ARM::ADDrr:
2681*9880d681SAndroid Build Coastguard Worker case ARM::ORRrr:
2682*9880d681SAndroid Build Coastguard Worker case ARM::EORrr:
2683*9880d681SAndroid Build Coastguard Worker case ARM::t2SUBrr:
2684*9880d681SAndroid Build Coastguard Worker case ARM::t2ADDrr:
2685*9880d681SAndroid Build Coastguard Worker case ARM::t2ORRrr:
2686*9880d681SAndroid Build Coastguard Worker case ARM::t2EORrr: {
2687*9880d681SAndroid Build Coastguard Worker Commute = UseMI.getOperand(2).getReg() != Reg;
2688*9880d681SAndroid Build Coastguard Worker switch (UseOpc) {
2689*9880d681SAndroid Build Coastguard Worker default: break;
2690*9880d681SAndroid Build Coastguard Worker case ARM::ADDrr:
2691*9880d681SAndroid Build Coastguard Worker case ARM::SUBrr: {
2692*9880d681SAndroid Build Coastguard Worker if (UseOpc == ARM::SUBrr && Commute)
2693*9880d681SAndroid Build Coastguard Worker return false;
2694*9880d681SAndroid Build Coastguard Worker
2695*9880d681SAndroid Build Coastguard Worker // ADD/SUB are special because they're essentially the same operation, so
2696*9880d681SAndroid Build Coastguard Worker // we can handle a larger range of immediates.
2697*9880d681SAndroid Build Coastguard Worker if (ARM_AM::isSOImmTwoPartVal(ImmVal))
2698*9880d681SAndroid Build Coastguard Worker NewUseOpc = UseOpc == ARM::ADDrr ? ARM::ADDri : ARM::SUBri;
2699*9880d681SAndroid Build Coastguard Worker else if (ARM_AM::isSOImmTwoPartVal(-ImmVal)) {
2700*9880d681SAndroid Build Coastguard Worker ImmVal = -ImmVal;
2701*9880d681SAndroid Build Coastguard Worker NewUseOpc = UseOpc == ARM::ADDrr ? ARM::SUBri : ARM::ADDri;
2702*9880d681SAndroid Build Coastguard Worker } else
2703*9880d681SAndroid Build Coastguard Worker return false;
2704*9880d681SAndroid Build Coastguard Worker SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal);
2705*9880d681SAndroid Build Coastguard Worker SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal);
2706*9880d681SAndroid Build Coastguard Worker break;
2707*9880d681SAndroid Build Coastguard Worker }
2708*9880d681SAndroid Build Coastguard Worker case ARM::ORRrr:
2709*9880d681SAndroid Build Coastguard Worker case ARM::EORrr: {
2710*9880d681SAndroid Build Coastguard Worker if (!ARM_AM::isSOImmTwoPartVal(ImmVal))
2711*9880d681SAndroid Build Coastguard Worker return false;
2712*9880d681SAndroid Build Coastguard Worker SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal);
2713*9880d681SAndroid Build Coastguard Worker SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal);
2714*9880d681SAndroid Build Coastguard Worker switch (UseOpc) {
2715*9880d681SAndroid Build Coastguard Worker default: break;
2716*9880d681SAndroid Build Coastguard Worker case ARM::ORRrr: NewUseOpc = ARM::ORRri; break;
2717*9880d681SAndroid Build Coastguard Worker case ARM::EORrr: NewUseOpc = ARM::EORri; break;
2718*9880d681SAndroid Build Coastguard Worker }
2719*9880d681SAndroid Build Coastguard Worker break;
2720*9880d681SAndroid Build Coastguard Worker }
2721*9880d681SAndroid Build Coastguard Worker case ARM::t2ADDrr:
2722*9880d681SAndroid Build Coastguard Worker case ARM::t2SUBrr: {
2723*9880d681SAndroid Build Coastguard Worker if (UseOpc == ARM::t2SUBrr && Commute)
2724*9880d681SAndroid Build Coastguard Worker return false;
2725*9880d681SAndroid Build Coastguard Worker
2726*9880d681SAndroid Build Coastguard Worker // ADD/SUB are special because they're essentially the same operation, so
2727*9880d681SAndroid Build Coastguard Worker // we can handle a larger range of immediates.
2728*9880d681SAndroid Build Coastguard Worker if (ARM_AM::isT2SOImmTwoPartVal(ImmVal))
2729*9880d681SAndroid Build Coastguard Worker NewUseOpc = UseOpc == ARM::t2ADDrr ? ARM::t2ADDri : ARM::t2SUBri;
2730*9880d681SAndroid Build Coastguard Worker else if (ARM_AM::isT2SOImmTwoPartVal(-ImmVal)) {
2731*9880d681SAndroid Build Coastguard Worker ImmVal = -ImmVal;
2732*9880d681SAndroid Build Coastguard Worker NewUseOpc = UseOpc == ARM::t2ADDrr ? ARM::t2SUBri : ARM::t2ADDri;
2733*9880d681SAndroid Build Coastguard Worker } else
2734*9880d681SAndroid Build Coastguard Worker return false;
2735*9880d681SAndroid Build Coastguard Worker SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal);
2736*9880d681SAndroid Build Coastguard Worker SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal);
2737*9880d681SAndroid Build Coastguard Worker break;
2738*9880d681SAndroid Build Coastguard Worker }
2739*9880d681SAndroid Build Coastguard Worker case ARM::t2ORRrr:
2740*9880d681SAndroid Build Coastguard Worker case ARM::t2EORrr: {
2741*9880d681SAndroid Build Coastguard Worker if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal))
2742*9880d681SAndroid Build Coastguard Worker return false;
2743*9880d681SAndroid Build Coastguard Worker SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal);
2744*9880d681SAndroid Build Coastguard Worker SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal);
2745*9880d681SAndroid Build Coastguard Worker switch (UseOpc) {
2746*9880d681SAndroid Build Coastguard Worker default: break;
2747*9880d681SAndroid Build Coastguard Worker case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break;
2748*9880d681SAndroid Build Coastguard Worker case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break;
2749*9880d681SAndroid Build Coastguard Worker }
2750*9880d681SAndroid Build Coastguard Worker break;
2751*9880d681SAndroid Build Coastguard Worker }
2752*9880d681SAndroid Build Coastguard Worker }
2753*9880d681SAndroid Build Coastguard Worker }
2754*9880d681SAndroid Build Coastguard Worker }
2755*9880d681SAndroid Build Coastguard Worker
2756*9880d681SAndroid Build Coastguard Worker unsigned OpIdx = Commute ? 2 : 1;
2757*9880d681SAndroid Build Coastguard Worker unsigned Reg1 = UseMI.getOperand(OpIdx).getReg();
2758*9880d681SAndroid Build Coastguard Worker bool isKill = UseMI.getOperand(OpIdx).isKill();
2759*9880d681SAndroid Build Coastguard Worker unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg));
2760*9880d681SAndroid Build Coastguard Worker AddDefaultCC(
2761*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
2762*9880d681SAndroid Build Coastguard Worker get(NewUseOpc), NewReg)
2763*9880d681SAndroid Build Coastguard Worker .addReg(Reg1, getKillRegState(isKill))
2764*9880d681SAndroid Build Coastguard Worker .addImm(SOImmValV1)));
2765*9880d681SAndroid Build Coastguard Worker UseMI.setDesc(get(NewUseOpc));
2766*9880d681SAndroid Build Coastguard Worker UseMI.getOperand(1).setReg(NewReg);
2767*9880d681SAndroid Build Coastguard Worker UseMI.getOperand(1).setIsKill();
2768*9880d681SAndroid Build Coastguard Worker UseMI.getOperand(2).ChangeToImmediate(SOImmValV2);
2769*9880d681SAndroid Build Coastguard Worker DefMI.eraseFromParent();
2770*9880d681SAndroid Build Coastguard Worker return true;
2771*9880d681SAndroid Build Coastguard Worker }
2772*9880d681SAndroid Build Coastguard Worker
getNumMicroOpsSwiftLdSt(const InstrItineraryData * ItinData,const MachineInstr & MI)2773*9880d681SAndroid Build Coastguard Worker static unsigned getNumMicroOpsSwiftLdSt(const InstrItineraryData *ItinData,
2774*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI) {
2775*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
2776*9880d681SAndroid Build Coastguard Worker default: {
2777*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &Desc = MI.getDesc();
2778*9880d681SAndroid Build Coastguard Worker int UOps = ItinData->getNumMicroOps(Desc.getSchedClass());
2779*9880d681SAndroid Build Coastguard Worker assert(UOps >= 0 && "bad # UOps");
2780*9880d681SAndroid Build Coastguard Worker return UOps;
2781*9880d681SAndroid Build Coastguard Worker }
2782*9880d681SAndroid Build Coastguard Worker
2783*9880d681SAndroid Build Coastguard Worker case ARM::LDRrs:
2784*9880d681SAndroid Build Coastguard Worker case ARM::LDRBrs:
2785*9880d681SAndroid Build Coastguard Worker case ARM::STRrs:
2786*9880d681SAndroid Build Coastguard Worker case ARM::STRBrs: {
2787*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal = MI.getOperand(3).getImm();
2788*9880d681SAndroid Build Coastguard Worker bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2789*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2790*9880d681SAndroid Build Coastguard Worker if (!isSub &&
2791*9880d681SAndroid Build Coastguard Worker (ShImm == 0 ||
2792*9880d681SAndroid Build Coastguard Worker ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2793*9880d681SAndroid Build Coastguard Worker ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2794*9880d681SAndroid Build Coastguard Worker return 1;
2795*9880d681SAndroid Build Coastguard Worker return 2;
2796*9880d681SAndroid Build Coastguard Worker }
2797*9880d681SAndroid Build Coastguard Worker
2798*9880d681SAndroid Build Coastguard Worker case ARM::LDRH:
2799*9880d681SAndroid Build Coastguard Worker case ARM::STRH: {
2800*9880d681SAndroid Build Coastguard Worker if (!MI.getOperand(2).getReg())
2801*9880d681SAndroid Build Coastguard Worker return 1;
2802*9880d681SAndroid Build Coastguard Worker
2803*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal = MI.getOperand(3).getImm();
2804*9880d681SAndroid Build Coastguard Worker bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2805*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2806*9880d681SAndroid Build Coastguard Worker if (!isSub &&
2807*9880d681SAndroid Build Coastguard Worker (ShImm == 0 ||
2808*9880d681SAndroid Build Coastguard Worker ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2809*9880d681SAndroid Build Coastguard Worker ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2810*9880d681SAndroid Build Coastguard Worker return 1;
2811*9880d681SAndroid Build Coastguard Worker return 2;
2812*9880d681SAndroid Build Coastguard Worker }
2813*9880d681SAndroid Build Coastguard Worker
2814*9880d681SAndroid Build Coastguard Worker case ARM::LDRSB:
2815*9880d681SAndroid Build Coastguard Worker case ARM::LDRSH:
2816*9880d681SAndroid Build Coastguard Worker return (ARM_AM::getAM3Op(MI.getOperand(3).getImm()) == ARM_AM::sub) ? 3 : 2;
2817*9880d681SAndroid Build Coastguard Worker
2818*9880d681SAndroid Build Coastguard Worker case ARM::LDRSB_POST:
2819*9880d681SAndroid Build Coastguard Worker case ARM::LDRSH_POST: {
2820*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2821*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(3).getReg();
2822*9880d681SAndroid Build Coastguard Worker return (Rt == Rm) ? 4 : 3;
2823*9880d681SAndroid Build Coastguard Worker }
2824*9880d681SAndroid Build Coastguard Worker
2825*9880d681SAndroid Build Coastguard Worker case ARM::LDR_PRE_REG:
2826*9880d681SAndroid Build Coastguard Worker case ARM::LDRB_PRE_REG: {
2827*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2828*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(3).getReg();
2829*9880d681SAndroid Build Coastguard Worker if (Rt == Rm)
2830*9880d681SAndroid Build Coastguard Worker return 3;
2831*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal = MI.getOperand(4).getImm();
2832*9880d681SAndroid Build Coastguard Worker bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2833*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2834*9880d681SAndroid Build Coastguard Worker if (!isSub &&
2835*9880d681SAndroid Build Coastguard Worker (ShImm == 0 ||
2836*9880d681SAndroid Build Coastguard Worker ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2837*9880d681SAndroid Build Coastguard Worker ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2838*9880d681SAndroid Build Coastguard Worker return 2;
2839*9880d681SAndroid Build Coastguard Worker return 3;
2840*9880d681SAndroid Build Coastguard Worker }
2841*9880d681SAndroid Build Coastguard Worker
2842*9880d681SAndroid Build Coastguard Worker case ARM::STR_PRE_REG:
2843*9880d681SAndroid Build Coastguard Worker case ARM::STRB_PRE_REG: {
2844*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal = MI.getOperand(4).getImm();
2845*9880d681SAndroid Build Coastguard Worker bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2846*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2847*9880d681SAndroid Build Coastguard Worker if (!isSub &&
2848*9880d681SAndroid Build Coastguard Worker (ShImm == 0 ||
2849*9880d681SAndroid Build Coastguard Worker ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2850*9880d681SAndroid Build Coastguard Worker ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2851*9880d681SAndroid Build Coastguard Worker return 2;
2852*9880d681SAndroid Build Coastguard Worker return 3;
2853*9880d681SAndroid Build Coastguard Worker }
2854*9880d681SAndroid Build Coastguard Worker
2855*9880d681SAndroid Build Coastguard Worker case ARM::LDRH_PRE:
2856*9880d681SAndroid Build Coastguard Worker case ARM::STRH_PRE: {
2857*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2858*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(3).getReg();
2859*9880d681SAndroid Build Coastguard Worker if (!Rm)
2860*9880d681SAndroid Build Coastguard Worker return 2;
2861*9880d681SAndroid Build Coastguard Worker if (Rt == Rm)
2862*9880d681SAndroid Build Coastguard Worker return 3;
2863*9880d681SAndroid Build Coastguard Worker return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 3 : 2;
2864*9880d681SAndroid Build Coastguard Worker }
2865*9880d681SAndroid Build Coastguard Worker
2866*9880d681SAndroid Build Coastguard Worker case ARM::LDR_POST_REG:
2867*9880d681SAndroid Build Coastguard Worker case ARM::LDRB_POST_REG:
2868*9880d681SAndroid Build Coastguard Worker case ARM::LDRH_POST: {
2869*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2870*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(3).getReg();
2871*9880d681SAndroid Build Coastguard Worker return (Rt == Rm) ? 3 : 2;
2872*9880d681SAndroid Build Coastguard Worker }
2873*9880d681SAndroid Build Coastguard Worker
2874*9880d681SAndroid Build Coastguard Worker case ARM::LDR_PRE_IMM:
2875*9880d681SAndroid Build Coastguard Worker case ARM::LDRB_PRE_IMM:
2876*9880d681SAndroid Build Coastguard Worker case ARM::LDR_POST_IMM:
2877*9880d681SAndroid Build Coastguard Worker case ARM::LDRB_POST_IMM:
2878*9880d681SAndroid Build Coastguard Worker case ARM::STRB_POST_IMM:
2879*9880d681SAndroid Build Coastguard Worker case ARM::STRB_POST_REG:
2880*9880d681SAndroid Build Coastguard Worker case ARM::STRB_PRE_IMM:
2881*9880d681SAndroid Build Coastguard Worker case ARM::STRH_POST:
2882*9880d681SAndroid Build Coastguard Worker case ARM::STR_POST_IMM:
2883*9880d681SAndroid Build Coastguard Worker case ARM::STR_POST_REG:
2884*9880d681SAndroid Build Coastguard Worker case ARM::STR_PRE_IMM:
2885*9880d681SAndroid Build Coastguard Worker return 2;
2886*9880d681SAndroid Build Coastguard Worker
2887*9880d681SAndroid Build Coastguard Worker case ARM::LDRSB_PRE:
2888*9880d681SAndroid Build Coastguard Worker case ARM::LDRSH_PRE: {
2889*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(3).getReg();
2890*9880d681SAndroid Build Coastguard Worker if (Rm == 0)
2891*9880d681SAndroid Build Coastguard Worker return 3;
2892*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2893*9880d681SAndroid Build Coastguard Worker if (Rt == Rm)
2894*9880d681SAndroid Build Coastguard Worker return 4;
2895*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal = MI.getOperand(4).getImm();
2896*9880d681SAndroid Build Coastguard Worker bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
2897*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2898*9880d681SAndroid Build Coastguard Worker if (!isSub &&
2899*9880d681SAndroid Build Coastguard Worker (ShImm == 0 ||
2900*9880d681SAndroid Build Coastguard Worker ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
2901*9880d681SAndroid Build Coastguard Worker ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
2902*9880d681SAndroid Build Coastguard Worker return 3;
2903*9880d681SAndroid Build Coastguard Worker return 4;
2904*9880d681SAndroid Build Coastguard Worker }
2905*9880d681SAndroid Build Coastguard Worker
2906*9880d681SAndroid Build Coastguard Worker case ARM::LDRD: {
2907*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2908*9880d681SAndroid Build Coastguard Worker unsigned Rn = MI.getOperand(2).getReg();
2909*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(3).getReg();
2910*9880d681SAndroid Build Coastguard Worker if (Rm)
2911*9880d681SAndroid Build Coastguard Worker return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 4
2912*9880d681SAndroid Build Coastguard Worker : 3;
2913*9880d681SAndroid Build Coastguard Worker return (Rt == Rn) ? 3 : 2;
2914*9880d681SAndroid Build Coastguard Worker }
2915*9880d681SAndroid Build Coastguard Worker
2916*9880d681SAndroid Build Coastguard Worker case ARM::STRD: {
2917*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(3).getReg();
2918*9880d681SAndroid Build Coastguard Worker if (Rm)
2919*9880d681SAndroid Build Coastguard Worker return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 4
2920*9880d681SAndroid Build Coastguard Worker : 3;
2921*9880d681SAndroid Build Coastguard Worker return 2;
2922*9880d681SAndroid Build Coastguard Worker }
2923*9880d681SAndroid Build Coastguard Worker
2924*9880d681SAndroid Build Coastguard Worker case ARM::LDRD_POST:
2925*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRD_POST:
2926*9880d681SAndroid Build Coastguard Worker return 3;
2927*9880d681SAndroid Build Coastguard Worker
2928*9880d681SAndroid Build Coastguard Worker case ARM::STRD_POST:
2929*9880d681SAndroid Build Coastguard Worker case ARM::t2STRD_POST:
2930*9880d681SAndroid Build Coastguard Worker return 4;
2931*9880d681SAndroid Build Coastguard Worker
2932*9880d681SAndroid Build Coastguard Worker case ARM::LDRD_PRE: {
2933*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2934*9880d681SAndroid Build Coastguard Worker unsigned Rn = MI.getOperand(3).getReg();
2935*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(4).getReg();
2936*9880d681SAndroid Build Coastguard Worker if (Rm)
2937*9880d681SAndroid Build Coastguard Worker return (ARM_AM::getAM3Op(MI.getOperand(5).getImm()) == ARM_AM::sub) ? 5
2938*9880d681SAndroid Build Coastguard Worker : 4;
2939*9880d681SAndroid Build Coastguard Worker return (Rt == Rn) ? 4 : 3;
2940*9880d681SAndroid Build Coastguard Worker }
2941*9880d681SAndroid Build Coastguard Worker
2942*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRD_PRE: {
2943*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2944*9880d681SAndroid Build Coastguard Worker unsigned Rn = MI.getOperand(3).getReg();
2945*9880d681SAndroid Build Coastguard Worker return (Rt == Rn) ? 4 : 3;
2946*9880d681SAndroid Build Coastguard Worker }
2947*9880d681SAndroid Build Coastguard Worker
2948*9880d681SAndroid Build Coastguard Worker case ARM::STRD_PRE: {
2949*9880d681SAndroid Build Coastguard Worker unsigned Rm = MI.getOperand(4).getReg();
2950*9880d681SAndroid Build Coastguard Worker if (Rm)
2951*9880d681SAndroid Build Coastguard Worker return (ARM_AM::getAM3Op(MI.getOperand(5).getImm()) == ARM_AM::sub) ? 5
2952*9880d681SAndroid Build Coastguard Worker : 4;
2953*9880d681SAndroid Build Coastguard Worker return 3;
2954*9880d681SAndroid Build Coastguard Worker }
2955*9880d681SAndroid Build Coastguard Worker
2956*9880d681SAndroid Build Coastguard Worker case ARM::t2STRD_PRE:
2957*9880d681SAndroid Build Coastguard Worker return 3;
2958*9880d681SAndroid Build Coastguard Worker
2959*9880d681SAndroid Build Coastguard Worker case ARM::t2LDR_POST:
2960*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRB_POST:
2961*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRB_PRE:
2962*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSBi12:
2963*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSBi8:
2964*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSBpci:
2965*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSBs:
2966*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRH_POST:
2967*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRH_PRE:
2968*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSBT:
2969*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSB_POST:
2970*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSB_PRE:
2971*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSH_POST:
2972*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSH_PRE:
2973*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHi12:
2974*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHi8:
2975*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHpci:
2976*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHs:
2977*9880d681SAndroid Build Coastguard Worker return 2;
2978*9880d681SAndroid Build Coastguard Worker
2979*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRDi8: {
2980*9880d681SAndroid Build Coastguard Worker unsigned Rt = MI.getOperand(0).getReg();
2981*9880d681SAndroid Build Coastguard Worker unsigned Rn = MI.getOperand(2).getReg();
2982*9880d681SAndroid Build Coastguard Worker return (Rt == Rn) ? 3 : 2;
2983*9880d681SAndroid Build Coastguard Worker }
2984*9880d681SAndroid Build Coastguard Worker
2985*9880d681SAndroid Build Coastguard Worker case ARM::t2STRB_POST:
2986*9880d681SAndroid Build Coastguard Worker case ARM::t2STRB_PRE:
2987*9880d681SAndroid Build Coastguard Worker case ARM::t2STRBs:
2988*9880d681SAndroid Build Coastguard Worker case ARM::t2STRDi8:
2989*9880d681SAndroid Build Coastguard Worker case ARM::t2STRH_POST:
2990*9880d681SAndroid Build Coastguard Worker case ARM::t2STRH_PRE:
2991*9880d681SAndroid Build Coastguard Worker case ARM::t2STRHs:
2992*9880d681SAndroid Build Coastguard Worker case ARM::t2STR_POST:
2993*9880d681SAndroid Build Coastguard Worker case ARM::t2STR_PRE:
2994*9880d681SAndroid Build Coastguard Worker case ARM::t2STRs:
2995*9880d681SAndroid Build Coastguard Worker return 2;
2996*9880d681SAndroid Build Coastguard Worker }
2997*9880d681SAndroid Build Coastguard Worker }
2998*9880d681SAndroid Build Coastguard Worker
2999*9880d681SAndroid Build Coastguard Worker // Return the number of 32-bit words loaded by LDM or stored by STM. If this
3000*9880d681SAndroid Build Coastguard Worker // can't be easily determined return 0 (missing MachineMemOperand).
3001*9880d681SAndroid Build Coastguard Worker //
3002*9880d681SAndroid Build Coastguard Worker // FIXME: The current MachineInstr design does not support relying on machine
3003*9880d681SAndroid Build Coastguard Worker // mem operands to determine the width of a memory access. Instead, we expect
3004*9880d681SAndroid Build Coastguard Worker // the target to provide this information based on the instruction opcode and
3005*9880d681SAndroid Build Coastguard Worker // operands. However, using MachineMemOperand is the best solution now for
3006*9880d681SAndroid Build Coastguard Worker // two reasons:
3007*9880d681SAndroid Build Coastguard Worker //
3008*9880d681SAndroid Build Coastguard Worker // 1) getNumMicroOps tries to infer LDM memory width from the total number of MI
3009*9880d681SAndroid Build Coastguard Worker // operands. This is much more dangerous than using the MachineMemOperand
3010*9880d681SAndroid Build Coastguard Worker // sizes because CodeGen passes can insert/remove optional machine operands. In
3011*9880d681SAndroid Build Coastguard Worker // fact, it's totally incorrect for preRA passes and appears to be wrong for
3012*9880d681SAndroid Build Coastguard Worker // postRA passes as well.
3013*9880d681SAndroid Build Coastguard Worker //
3014*9880d681SAndroid Build Coastguard Worker // 2) getNumLDMAddresses is only used by the scheduling machine model and any
3015*9880d681SAndroid Build Coastguard Worker // machine model that calls this should handle the unknown (zero size) case.
3016*9880d681SAndroid Build Coastguard Worker //
3017*9880d681SAndroid Build Coastguard Worker // Long term, we should require a target hook that verifies MachineMemOperand
3018*9880d681SAndroid Build Coastguard Worker // sizes during MC lowering. That target hook should be local to MC lowering
3019*9880d681SAndroid Build Coastguard Worker // because we can't ensure that it is aware of other MI forms. Doing this will
3020*9880d681SAndroid Build Coastguard Worker // ensure that MachineMemOperands are correctly propagated through all passes.
getNumLDMAddresses(const MachineInstr & MI) const3021*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::getNumLDMAddresses(const MachineInstr &MI) const {
3022*9880d681SAndroid Build Coastguard Worker unsigned Size = 0;
3023*9880d681SAndroid Build Coastguard Worker for (MachineInstr::mmo_iterator I = MI.memoperands_begin(),
3024*9880d681SAndroid Build Coastguard Worker E = MI.memoperands_end();
3025*9880d681SAndroid Build Coastguard Worker I != E; ++I) {
3026*9880d681SAndroid Build Coastguard Worker Size += (*I)->getSize();
3027*9880d681SAndroid Build Coastguard Worker }
3028*9880d681SAndroid Build Coastguard Worker return Size / 4;
3029*9880d681SAndroid Build Coastguard Worker }
3030*9880d681SAndroid Build Coastguard Worker
getNumMicroOpsSingleIssuePlusExtras(unsigned Opc,unsigned NumRegs)3031*9880d681SAndroid Build Coastguard Worker static unsigned getNumMicroOpsSingleIssuePlusExtras(unsigned Opc,
3032*9880d681SAndroid Build Coastguard Worker unsigned NumRegs) {
3033*9880d681SAndroid Build Coastguard Worker unsigned UOps = 1 + NumRegs; // 1 for address computation.
3034*9880d681SAndroid Build Coastguard Worker switch (Opc) {
3035*9880d681SAndroid Build Coastguard Worker default:
3036*9880d681SAndroid Build Coastguard Worker break;
3037*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA_UPD:
3038*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDDB_UPD:
3039*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA_UPD:
3040*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSDB_UPD:
3041*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA_UPD:
3042*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDDB_UPD:
3043*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA_UPD:
3044*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSDB_UPD:
3045*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA_UPD:
3046*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA_UPD:
3047*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB_UPD:
3048*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB_UPD:
3049*9880d681SAndroid Build Coastguard Worker case ARM::STMIA_UPD:
3050*9880d681SAndroid Build Coastguard Worker case ARM::STMDA_UPD:
3051*9880d681SAndroid Build Coastguard Worker case ARM::STMDB_UPD:
3052*9880d681SAndroid Build Coastguard Worker case ARM::STMIB_UPD:
3053*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA_UPD:
3054*9880d681SAndroid Build Coastguard Worker case ARM::tSTMIA_UPD:
3055*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA_UPD:
3056*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB_UPD:
3057*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA_UPD:
3058*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB_UPD:
3059*9880d681SAndroid Build Coastguard Worker ++UOps; // One for base register writeback.
3060*9880d681SAndroid Build Coastguard Worker break;
3061*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA_RET:
3062*9880d681SAndroid Build Coastguard Worker case ARM::tPOP_RET:
3063*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA_RET:
3064*9880d681SAndroid Build Coastguard Worker UOps += 2; // One for base reg wb, one for write to pc.
3065*9880d681SAndroid Build Coastguard Worker break;
3066*9880d681SAndroid Build Coastguard Worker }
3067*9880d681SAndroid Build Coastguard Worker return UOps;
3068*9880d681SAndroid Build Coastguard Worker }
3069*9880d681SAndroid Build Coastguard Worker
getNumMicroOps(const InstrItineraryData * ItinData,const MachineInstr & MI) const3070*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData,
3071*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI) const {
3072*9880d681SAndroid Build Coastguard Worker if (!ItinData || ItinData->isEmpty())
3073*9880d681SAndroid Build Coastguard Worker return 1;
3074*9880d681SAndroid Build Coastguard Worker
3075*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &Desc = MI.getDesc();
3076*9880d681SAndroid Build Coastguard Worker unsigned Class = Desc.getSchedClass();
3077*9880d681SAndroid Build Coastguard Worker int ItinUOps = ItinData->getNumMicroOps(Class);
3078*9880d681SAndroid Build Coastguard Worker if (ItinUOps >= 0) {
3079*9880d681SAndroid Build Coastguard Worker if (Subtarget.isSwift() && (Desc.mayLoad() || Desc.mayStore()))
3080*9880d681SAndroid Build Coastguard Worker return getNumMicroOpsSwiftLdSt(ItinData, MI);
3081*9880d681SAndroid Build Coastguard Worker
3082*9880d681SAndroid Build Coastguard Worker return ItinUOps;
3083*9880d681SAndroid Build Coastguard Worker }
3084*9880d681SAndroid Build Coastguard Worker
3085*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI.getOpcode();
3086*9880d681SAndroid Build Coastguard Worker switch (Opc) {
3087*9880d681SAndroid Build Coastguard Worker default:
3088*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unexpected multi-uops instruction!");
3089*9880d681SAndroid Build Coastguard Worker case ARM::VLDMQIA:
3090*9880d681SAndroid Build Coastguard Worker case ARM::VSTMQIA:
3091*9880d681SAndroid Build Coastguard Worker return 2;
3092*9880d681SAndroid Build Coastguard Worker
3093*9880d681SAndroid Build Coastguard Worker // The number of uOps for load / store multiple are determined by the number
3094*9880d681SAndroid Build Coastguard Worker // registers.
3095*9880d681SAndroid Build Coastguard Worker //
3096*9880d681SAndroid Build Coastguard Worker // On Cortex-A8, each pair of register loads / stores can be scheduled on the
3097*9880d681SAndroid Build Coastguard Worker // same cycle. The scheduling for the first load / store must be done
3098*9880d681SAndroid Build Coastguard Worker // separately by assuming the address is not 64-bit aligned.
3099*9880d681SAndroid Build Coastguard Worker //
3100*9880d681SAndroid Build Coastguard Worker // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address
3101*9880d681SAndroid Build Coastguard Worker // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON
3102*9880d681SAndroid Build Coastguard Worker // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1.
3103*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA:
3104*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA_UPD:
3105*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDDB_UPD:
3106*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA:
3107*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA_UPD:
3108*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSDB_UPD:
3109*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA:
3110*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA_UPD:
3111*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDDB_UPD:
3112*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA:
3113*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA_UPD:
3114*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSDB_UPD: {
3115*9880d681SAndroid Build Coastguard Worker unsigned NumRegs = MI.getNumOperands() - Desc.getNumOperands();
3116*9880d681SAndroid Build Coastguard Worker return (NumRegs / 2) + (NumRegs % 2) + 1;
3117*9880d681SAndroid Build Coastguard Worker }
3118*9880d681SAndroid Build Coastguard Worker
3119*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA_RET:
3120*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA:
3121*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA:
3122*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB:
3123*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB:
3124*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA_UPD:
3125*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA_UPD:
3126*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB_UPD:
3127*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB_UPD:
3128*9880d681SAndroid Build Coastguard Worker case ARM::STMIA:
3129*9880d681SAndroid Build Coastguard Worker case ARM::STMDA:
3130*9880d681SAndroid Build Coastguard Worker case ARM::STMDB:
3131*9880d681SAndroid Build Coastguard Worker case ARM::STMIB:
3132*9880d681SAndroid Build Coastguard Worker case ARM::STMIA_UPD:
3133*9880d681SAndroid Build Coastguard Worker case ARM::STMDA_UPD:
3134*9880d681SAndroid Build Coastguard Worker case ARM::STMDB_UPD:
3135*9880d681SAndroid Build Coastguard Worker case ARM::STMIB_UPD:
3136*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA:
3137*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA_UPD:
3138*9880d681SAndroid Build Coastguard Worker case ARM::tSTMIA_UPD:
3139*9880d681SAndroid Build Coastguard Worker case ARM::tPOP_RET:
3140*9880d681SAndroid Build Coastguard Worker case ARM::tPOP:
3141*9880d681SAndroid Build Coastguard Worker case ARM::tPUSH:
3142*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA_RET:
3143*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA:
3144*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB:
3145*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA_UPD:
3146*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB_UPD:
3147*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA:
3148*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB:
3149*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA_UPD:
3150*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB_UPD: {
3151*9880d681SAndroid Build Coastguard Worker unsigned NumRegs = MI.getNumOperands() - Desc.getNumOperands() + 1;
3152*9880d681SAndroid Build Coastguard Worker switch (Subtarget.getLdStMultipleTiming()) {
3153*9880d681SAndroid Build Coastguard Worker case ARMSubtarget::SingleIssuePlusExtras:
3154*9880d681SAndroid Build Coastguard Worker return getNumMicroOpsSingleIssuePlusExtras(Opc, NumRegs);
3155*9880d681SAndroid Build Coastguard Worker case ARMSubtarget::SingleIssue:
3156*9880d681SAndroid Build Coastguard Worker // Assume the worst.
3157*9880d681SAndroid Build Coastguard Worker return NumRegs;
3158*9880d681SAndroid Build Coastguard Worker case ARMSubtarget::DoubleIssue: {
3159*9880d681SAndroid Build Coastguard Worker if (NumRegs < 4)
3160*9880d681SAndroid Build Coastguard Worker return 2;
3161*9880d681SAndroid Build Coastguard Worker // 4 registers would be issued: 2, 2.
3162*9880d681SAndroid Build Coastguard Worker // 5 registers would be issued: 2, 2, 1.
3163*9880d681SAndroid Build Coastguard Worker unsigned UOps = (NumRegs / 2);
3164*9880d681SAndroid Build Coastguard Worker if (NumRegs % 2)
3165*9880d681SAndroid Build Coastguard Worker ++UOps;
3166*9880d681SAndroid Build Coastguard Worker return UOps;
3167*9880d681SAndroid Build Coastguard Worker }
3168*9880d681SAndroid Build Coastguard Worker case ARMSubtarget::DoubleIssueCheckUnalignedAccess: {
3169*9880d681SAndroid Build Coastguard Worker unsigned UOps = (NumRegs / 2);
3170*9880d681SAndroid Build Coastguard Worker // If there are odd number of registers or if it's not 64-bit aligned,
3171*9880d681SAndroid Build Coastguard Worker // then it takes an extra AGU (Address Generation Unit) cycle.
3172*9880d681SAndroid Build Coastguard Worker if ((NumRegs % 2) || !MI.hasOneMemOperand() ||
3173*9880d681SAndroid Build Coastguard Worker (*MI.memoperands_begin())->getAlignment() < 8)
3174*9880d681SAndroid Build Coastguard Worker ++UOps;
3175*9880d681SAndroid Build Coastguard Worker return UOps;
3176*9880d681SAndroid Build Coastguard Worker }
3177*9880d681SAndroid Build Coastguard Worker }
3178*9880d681SAndroid Build Coastguard Worker }
3179*9880d681SAndroid Build Coastguard Worker }
3180*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Didn't find the number of microops");
3181*9880d681SAndroid Build Coastguard Worker }
3182*9880d681SAndroid Build Coastguard Worker
3183*9880d681SAndroid Build Coastguard Worker int
getVLDMDefCycle(const InstrItineraryData * ItinData,const MCInstrDesc & DefMCID,unsigned DefClass,unsigned DefIdx,unsigned DefAlign) const3184*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData,
3185*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &DefMCID,
3186*9880d681SAndroid Build Coastguard Worker unsigned DefClass,
3187*9880d681SAndroid Build Coastguard Worker unsigned DefIdx, unsigned DefAlign) const {
3188*9880d681SAndroid Build Coastguard Worker int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
3189*9880d681SAndroid Build Coastguard Worker if (RegNo <= 0)
3190*9880d681SAndroid Build Coastguard Worker // Def is the address writeback.
3191*9880d681SAndroid Build Coastguard Worker return ItinData->getOperandCycle(DefClass, DefIdx);
3192*9880d681SAndroid Build Coastguard Worker
3193*9880d681SAndroid Build Coastguard Worker int DefCycle;
3194*9880d681SAndroid Build Coastguard Worker if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) {
3195*9880d681SAndroid Build Coastguard Worker // (regno / 2) + (regno % 2) + 1
3196*9880d681SAndroid Build Coastguard Worker DefCycle = RegNo / 2 + 1;
3197*9880d681SAndroid Build Coastguard Worker if (RegNo % 2)
3198*9880d681SAndroid Build Coastguard Worker ++DefCycle;
3199*9880d681SAndroid Build Coastguard Worker } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
3200*9880d681SAndroid Build Coastguard Worker DefCycle = RegNo;
3201*9880d681SAndroid Build Coastguard Worker bool isSLoad = false;
3202*9880d681SAndroid Build Coastguard Worker
3203*9880d681SAndroid Build Coastguard Worker switch (DefMCID.getOpcode()) {
3204*9880d681SAndroid Build Coastguard Worker default: break;
3205*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA:
3206*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA_UPD:
3207*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSDB_UPD:
3208*9880d681SAndroid Build Coastguard Worker isSLoad = true;
3209*9880d681SAndroid Build Coastguard Worker break;
3210*9880d681SAndroid Build Coastguard Worker }
3211*9880d681SAndroid Build Coastguard Worker
3212*9880d681SAndroid Build Coastguard Worker // If there are odd number of 'S' registers or if it's not 64-bit aligned,
3213*9880d681SAndroid Build Coastguard Worker // then it takes an extra cycle.
3214*9880d681SAndroid Build Coastguard Worker if ((isSLoad && (RegNo % 2)) || DefAlign < 8)
3215*9880d681SAndroid Build Coastguard Worker ++DefCycle;
3216*9880d681SAndroid Build Coastguard Worker } else {
3217*9880d681SAndroid Build Coastguard Worker // Assume the worst.
3218*9880d681SAndroid Build Coastguard Worker DefCycle = RegNo + 2;
3219*9880d681SAndroid Build Coastguard Worker }
3220*9880d681SAndroid Build Coastguard Worker
3221*9880d681SAndroid Build Coastguard Worker return DefCycle;
3222*9880d681SAndroid Build Coastguard Worker }
3223*9880d681SAndroid Build Coastguard Worker
3224*9880d681SAndroid Build Coastguard Worker int
getLDMDefCycle(const InstrItineraryData * ItinData,const MCInstrDesc & DefMCID,unsigned DefClass,unsigned DefIdx,unsigned DefAlign) const3225*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData,
3226*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &DefMCID,
3227*9880d681SAndroid Build Coastguard Worker unsigned DefClass,
3228*9880d681SAndroid Build Coastguard Worker unsigned DefIdx, unsigned DefAlign) const {
3229*9880d681SAndroid Build Coastguard Worker int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
3230*9880d681SAndroid Build Coastguard Worker if (RegNo <= 0)
3231*9880d681SAndroid Build Coastguard Worker // Def is the address writeback.
3232*9880d681SAndroid Build Coastguard Worker return ItinData->getOperandCycle(DefClass, DefIdx);
3233*9880d681SAndroid Build Coastguard Worker
3234*9880d681SAndroid Build Coastguard Worker int DefCycle;
3235*9880d681SAndroid Build Coastguard Worker if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) {
3236*9880d681SAndroid Build Coastguard Worker // 4 registers would be issued: 1, 2, 1.
3237*9880d681SAndroid Build Coastguard Worker // 5 registers would be issued: 1, 2, 2.
3238*9880d681SAndroid Build Coastguard Worker DefCycle = RegNo / 2;
3239*9880d681SAndroid Build Coastguard Worker if (DefCycle < 1)
3240*9880d681SAndroid Build Coastguard Worker DefCycle = 1;
3241*9880d681SAndroid Build Coastguard Worker // Result latency is issue cycle + 2: E2.
3242*9880d681SAndroid Build Coastguard Worker DefCycle += 2;
3243*9880d681SAndroid Build Coastguard Worker } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
3244*9880d681SAndroid Build Coastguard Worker DefCycle = (RegNo / 2);
3245*9880d681SAndroid Build Coastguard Worker // If there are odd number of registers or if it's not 64-bit aligned,
3246*9880d681SAndroid Build Coastguard Worker // then it takes an extra AGU (Address Generation Unit) cycle.
3247*9880d681SAndroid Build Coastguard Worker if ((RegNo % 2) || DefAlign < 8)
3248*9880d681SAndroid Build Coastguard Worker ++DefCycle;
3249*9880d681SAndroid Build Coastguard Worker // Result latency is AGU cycles + 2.
3250*9880d681SAndroid Build Coastguard Worker DefCycle += 2;
3251*9880d681SAndroid Build Coastguard Worker } else {
3252*9880d681SAndroid Build Coastguard Worker // Assume the worst.
3253*9880d681SAndroid Build Coastguard Worker DefCycle = RegNo + 2;
3254*9880d681SAndroid Build Coastguard Worker }
3255*9880d681SAndroid Build Coastguard Worker
3256*9880d681SAndroid Build Coastguard Worker return DefCycle;
3257*9880d681SAndroid Build Coastguard Worker }
3258*9880d681SAndroid Build Coastguard Worker
3259*9880d681SAndroid Build Coastguard Worker int
getVSTMUseCycle(const InstrItineraryData * ItinData,const MCInstrDesc & UseMCID,unsigned UseClass,unsigned UseIdx,unsigned UseAlign) const3260*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData,
3261*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &UseMCID,
3262*9880d681SAndroid Build Coastguard Worker unsigned UseClass,
3263*9880d681SAndroid Build Coastguard Worker unsigned UseIdx, unsigned UseAlign) const {
3264*9880d681SAndroid Build Coastguard Worker int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
3265*9880d681SAndroid Build Coastguard Worker if (RegNo <= 0)
3266*9880d681SAndroid Build Coastguard Worker return ItinData->getOperandCycle(UseClass, UseIdx);
3267*9880d681SAndroid Build Coastguard Worker
3268*9880d681SAndroid Build Coastguard Worker int UseCycle;
3269*9880d681SAndroid Build Coastguard Worker if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) {
3270*9880d681SAndroid Build Coastguard Worker // (regno / 2) + (regno % 2) + 1
3271*9880d681SAndroid Build Coastguard Worker UseCycle = RegNo / 2 + 1;
3272*9880d681SAndroid Build Coastguard Worker if (RegNo % 2)
3273*9880d681SAndroid Build Coastguard Worker ++UseCycle;
3274*9880d681SAndroid Build Coastguard Worker } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
3275*9880d681SAndroid Build Coastguard Worker UseCycle = RegNo;
3276*9880d681SAndroid Build Coastguard Worker bool isSStore = false;
3277*9880d681SAndroid Build Coastguard Worker
3278*9880d681SAndroid Build Coastguard Worker switch (UseMCID.getOpcode()) {
3279*9880d681SAndroid Build Coastguard Worker default: break;
3280*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA:
3281*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA_UPD:
3282*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSDB_UPD:
3283*9880d681SAndroid Build Coastguard Worker isSStore = true;
3284*9880d681SAndroid Build Coastguard Worker break;
3285*9880d681SAndroid Build Coastguard Worker }
3286*9880d681SAndroid Build Coastguard Worker
3287*9880d681SAndroid Build Coastguard Worker // If there are odd number of 'S' registers or if it's not 64-bit aligned,
3288*9880d681SAndroid Build Coastguard Worker // then it takes an extra cycle.
3289*9880d681SAndroid Build Coastguard Worker if ((isSStore && (RegNo % 2)) || UseAlign < 8)
3290*9880d681SAndroid Build Coastguard Worker ++UseCycle;
3291*9880d681SAndroid Build Coastguard Worker } else {
3292*9880d681SAndroid Build Coastguard Worker // Assume the worst.
3293*9880d681SAndroid Build Coastguard Worker UseCycle = RegNo + 2;
3294*9880d681SAndroid Build Coastguard Worker }
3295*9880d681SAndroid Build Coastguard Worker
3296*9880d681SAndroid Build Coastguard Worker return UseCycle;
3297*9880d681SAndroid Build Coastguard Worker }
3298*9880d681SAndroid Build Coastguard Worker
3299*9880d681SAndroid Build Coastguard Worker int
getSTMUseCycle(const InstrItineraryData * ItinData,const MCInstrDesc & UseMCID,unsigned UseClass,unsigned UseIdx,unsigned UseAlign) const3300*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData,
3301*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &UseMCID,
3302*9880d681SAndroid Build Coastguard Worker unsigned UseClass,
3303*9880d681SAndroid Build Coastguard Worker unsigned UseIdx, unsigned UseAlign) const {
3304*9880d681SAndroid Build Coastguard Worker int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
3305*9880d681SAndroid Build Coastguard Worker if (RegNo <= 0)
3306*9880d681SAndroid Build Coastguard Worker return ItinData->getOperandCycle(UseClass, UseIdx);
3307*9880d681SAndroid Build Coastguard Worker
3308*9880d681SAndroid Build Coastguard Worker int UseCycle;
3309*9880d681SAndroid Build Coastguard Worker if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) {
3310*9880d681SAndroid Build Coastguard Worker UseCycle = RegNo / 2;
3311*9880d681SAndroid Build Coastguard Worker if (UseCycle < 2)
3312*9880d681SAndroid Build Coastguard Worker UseCycle = 2;
3313*9880d681SAndroid Build Coastguard Worker // Read in E3.
3314*9880d681SAndroid Build Coastguard Worker UseCycle += 2;
3315*9880d681SAndroid Build Coastguard Worker } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) {
3316*9880d681SAndroid Build Coastguard Worker UseCycle = (RegNo / 2);
3317*9880d681SAndroid Build Coastguard Worker // If there are odd number of registers or if it's not 64-bit aligned,
3318*9880d681SAndroid Build Coastguard Worker // then it takes an extra AGU (Address Generation Unit) cycle.
3319*9880d681SAndroid Build Coastguard Worker if ((RegNo % 2) || UseAlign < 8)
3320*9880d681SAndroid Build Coastguard Worker ++UseCycle;
3321*9880d681SAndroid Build Coastguard Worker } else {
3322*9880d681SAndroid Build Coastguard Worker // Assume the worst.
3323*9880d681SAndroid Build Coastguard Worker UseCycle = 1;
3324*9880d681SAndroid Build Coastguard Worker }
3325*9880d681SAndroid Build Coastguard Worker return UseCycle;
3326*9880d681SAndroid Build Coastguard Worker }
3327*9880d681SAndroid Build Coastguard Worker
3328*9880d681SAndroid Build Coastguard Worker int
getOperandLatency(const InstrItineraryData * ItinData,const MCInstrDesc & DefMCID,unsigned DefIdx,unsigned DefAlign,const MCInstrDesc & UseMCID,unsigned UseIdx,unsigned UseAlign) const3329*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3330*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &DefMCID,
3331*9880d681SAndroid Build Coastguard Worker unsigned DefIdx, unsigned DefAlign,
3332*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &UseMCID,
3333*9880d681SAndroid Build Coastguard Worker unsigned UseIdx, unsigned UseAlign) const {
3334*9880d681SAndroid Build Coastguard Worker unsigned DefClass = DefMCID.getSchedClass();
3335*9880d681SAndroid Build Coastguard Worker unsigned UseClass = UseMCID.getSchedClass();
3336*9880d681SAndroid Build Coastguard Worker
3337*9880d681SAndroid Build Coastguard Worker if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands())
3338*9880d681SAndroid Build Coastguard Worker return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
3339*9880d681SAndroid Build Coastguard Worker
3340*9880d681SAndroid Build Coastguard Worker // This may be a def / use of a variable_ops instruction, the operand
3341*9880d681SAndroid Build Coastguard Worker // latency might be determinable dynamically. Let the target try to
3342*9880d681SAndroid Build Coastguard Worker // figure it out.
3343*9880d681SAndroid Build Coastguard Worker int DefCycle = -1;
3344*9880d681SAndroid Build Coastguard Worker bool LdmBypass = false;
3345*9880d681SAndroid Build Coastguard Worker switch (DefMCID.getOpcode()) {
3346*9880d681SAndroid Build Coastguard Worker default:
3347*9880d681SAndroid Build Coastguard Worker DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
3348*9880d681SAndroid Build Coastguard Worker break;
3349*9880d681SAndroid Build Coastguard Worker
3350*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA:
3351*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA_UPD:
3352*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDDB_UPD:
3353*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA:
3354*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA_UPD:
3355*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSDB_UPD:
3356*9880d681SAndroid Build Coastguard Worker DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
3357*9880d681SAndroid Build Coastguard Worker break;
3358*9880d681SAndroid Build Coastguard Worker
3359*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA_RET:
3360*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA:
3361*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA:
3362*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB:
3363*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB:
3364*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA_UPD:
3365*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA_UPD:
3366*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB_UPD:
3367*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB_UPD:
3368*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA:
3369*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA_UPD:
3370*9880d681SAndroid Build Coastguard Worker case ARM::tPUSH:
3371*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA_RET:
3372*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA:
3373*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB:
3374*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA_UPD:
3375*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB_UPD:
3376*9880d681SAndroid Build Coastguard Worker LdmBypass = 1;
3377*9880d681SAndroid Build Coastguard Worker DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
3378*9880d681SAndroid Build Coastguard Worker break;
3379*9880d681SAndroid Build Coastguard Worker }
3380*9880d681SAndroid Build Coastguard Worker
3381*9880d681SAndroid Build Coastguard Worker if (DefCycle == -1)
3382*9880d681SAndroid Build Coastguard Worker // We can't seem to determine the result latency of the def, assume it's 2.
3383*9880d681SAndroid Build Coastguard Worker DefCycle = 2;
3384*9880d681SAndroid Build Coastguard Worker
3385*9880d681SAndroid Build Coastguard Worker int UseCycle = -1;
3386*9880d681SAndroid Build Coastguard Worker switch (UseMCID.getOpcode()) {
3387*9880d681SAndroid Build Coastguard Worker default:
3388*9880d681SAndroid Build Coastguard Worker UseCycle = ItinData->getOperandCycle(UseClass, UseIdx);
3389*9880d681SAndroid Build Coastguard Worker break;
3390*9880d681SAndroid Build Coastguard Worker
3391*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA:
3392*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA_UPD:
3393*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDDB_UPD:
3394*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA:
3395*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA_UPD:
3396*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSDB_UPD:
3397*9880d681SAndroid Build Coastguard Worker UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
3398*9880d681SAndroid Build Coastguard Worker break;
3399*9880d681SAndroid Build Coastguard Worker
3400*9880d681SAndroid Build Coastguard Worker case ARM::STMIA:
3401*9880d681SAndroid Build Coastguard Worker case ARM::STMDA:
3402*9880d681SAndroid Build Coastguard Worker case ARM::STMDB:
3403*9880d681SAndroid Build Coastguard Worker case ARM::STMIB:
3404*9880d681SAndroid Build Coastguard Worker case ARM::STMIA_UPD:
3405*9880d681SAndroid Build Coastguard Worker case ARM::STMDA_UPD:
3406*9880d681SAndroid Build Coastguard Worker case ARM::STMDB_UPD:
3407*9880d681SAndroid Build Coastguard Worker case ARM::STMIB_UPD:
3408*9880d681SAndroid Build Coastguard Worker case ARM::tSTMIA_UPD:
3409*9880d681SAndroid Build Coastguard Worker case ARM::tPOP_RET:
3410*9880d681SAndroid Build Coastguard Worker case ARM::tPOP:
3411*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA:
3412*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB:
3413*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA_UPD:
3414*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB_UPD:
3415*9880d681SAndroid Build Coastguard Worker UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
3416*9880d681SAndroid Build Coastguard Worker break;
3417*9880d681SAndroid Build Coastguard Worker }
3418*9880d681SAndroid Build Coastguard Worker
3419*9880d681SAndroid Build Coastguard Worker if (UseCycle == -1)
3420*9880d681SAndroid Build Coastguard Worker // Assume it's read in the first stage.
3421*9880d681SAndroid Build Coastguard Worker UseCycle = 1;
3422*9880d681SAndroid Build Coastguard Worker
3423*9880d681SAndroid Build Coastguard Worker UseCycle = DefCycle - UseCycle + 1;
3424*9880d681SAndroid Build Coastguard Worker if (UseCycle > 0) {
3425*9880d681SAndroid Build Coastguard Worker if (LdmBypass) {
3426*9880d681SAndroid Build Coastguard Worker // It's a variable_ops instruction so we can't use DefIdx here. Just use
3427*9880d681SAndroid Build Coastguard Worker // first def operand.
3428*9880d681SAndroid Build Coastguard Worker if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1,
3429*9880d681SAndroid Build Coastguard Worker UseClass, UseIdx))
3430*9880d681SAndroid Build Coastguard Worker --UseCycle;
3431*9880d681SAndroid Build Coastguard Worker } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx,
3432*9880d681SAndroid Build Coastguard Worker UseClass, UseIdx)) {
3433*9880d681SAndroid Build Coastguard Worker --UseCycle;
3434*9880d681SAndroid Build Coastguard Worker }
3435*9880d681SAndroid Build Coastguard Worker }
3436*9880d681SAndroid Build Coastguard Worker
3437*9880d681SAndroid Build Coastguard Worker return UseCycle;
3438*9880d681SAndroid Build Coastguard Worker }
3439*9880d681SAndroid Build Coastguard Worker
getBundledDefMI(const TargetRegisterInfo * TRI,const MachineInstr * MI,unsigned Reg,unsigned & DefIdx,unsigned & Dist)3440*9880d681SAndroid Build Coastguard Worker static const MachineInstr *getBundledDefMI(const TargetRegisterInfo *TRI,
3441*9880d681SAndroid Build Coastguard Worker const MachineInstr *MI, unsigned Reg,
3442*9880d681SAndroid Build Coastguard Worker unsigned &DefIdx, unsigned &Dist) {
3443*9880d681SAndroid Build Coastguard Worker Dist = 0;
3444*9880d681SAndroid Build Coastguard Worker
3445*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_iterator I = MI; ++I;
3446*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator II = std::prev(I.getInstrIterator());
3447*9880d681SAndroid Build Coastguard Worker assert(II->isInsideBundle() && "Empty bundle?");
3448*9880d681SAndroid Build Coastguard Worker
3449*9880d681SAndroid Build Coastguard Worker int Idx = -1;
3450*9880d681SAndroid Build Coastguard Worker while (II->isInsideBundle()) {
3451*9880d681SAndroid Build Coastguard Worker Idx = II->findRegisterDefOperandIdx(Reg, false, true, TRI);
3452*9880d681SAndroid Build Coastguard Worker if (Idx != -1)
3453*9880d681SAndroid Build Coastguard Worker break;
3454*9880d681SAndroid Build Coastguard Worker --II;
3455*9880d681SAndroid Build Coastguard Worker ++Dist;
3456*9880d681SAndroid Build Coastguard Worker }
3457*9880d681SAndroid Build Coastguard Worker
3458*9880d681SAndroid Build Coastguard Worker assert(Idx != -1 && "Cannot find bundled definition!");
3459*9880d681SAndroid Build Coastguard Worker DefIdx = Idx;
3460*9880d681SAndroid Build Coastguard Worker return &*II;
3461*9880d681SAndroid Build Coastguard Worker }
3462*9880d681SAndroid Build Coastguard Worker
getBundledUseMI(const TargetRegisterInfo * TRI,const MachineInstr & MI,unsigned Reg,unsigned & UseIdx,unsigned & Dist)3463*9880d681SAndroid Build Coastguard Worker static const MachineInstr *getBundledUseMI(const TargetRegisterInfo *TRI,
3464*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI, unsigned Reg,
3465*9880d681SAndroid Build Coastguard Worker unsigned &UseIdx, unsigned &Dist) {
3466*9880d681SAndroid Build Coastguard Worker Dist = 0;
3467*9880d681SAndroid Build Coastguard Worker
3468*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator II = ++MI.getIterator();
3469*9880d681SAndroid Build Coastguard Worker assert(II->isInsideBundle() && "Empty bundle?");
3470*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end();
3471*9880d681SAndroid Build Coastguard Worker
3472*9880d681SAndroid Build Coastguard Worker // FIXME: This doesn't properly handle multiple uses.
3473*9880d681SAndroid Build Coastguard Worker int Idx = -1;
3474*9880d681SAndroid Build Coastguard Worker while (II != E && II->isInsideBundle()) {
3475*9880d681SAndroid Build Coastguard Worker Idx = II->findRegisterUseOperandIdx(Reg, false, TRI);
3476*9880d681SAndroid Build Coastguard Worker if (Idx != -1)
3477*9880d681SAndroid Build Coastguard Worker break;
3478*9880d681SAndroid Build Coastguard Worker if (II->getOpcode() != ARM::t2IT)
3479*9880d681SAndroid Build Coastguard Worker ++Dist;
3480*9880d681SAndroid Build Coastguard Worker ++II;
3481*9880d681SAndroid Build Coastguard Worker }
3482*9880d681SAndroid Build Coastguard Worker
3483*9880d681SAndroid Build Coastguard Worker if (Idx == -1) {
3484*9880d681SAndroid Build Coastguard Worker Dist = 0;
3485*9880d681SAndroid Build Coastguard Worker return nullptr;
3486*9880d681SAndroid Build Coastguard Worker }
3487*9880d681SAndroid Build Coastguard Worker
3488*9880d681SAndroid Build Coastguard Worker UseIdx = Idx;
3489*9880d681SAndroid Build Coastguard Worker return &*II;
3490*9880d681SAndroid Build Coastguard Worker }
3491*9880d681SAndroid Build Coastguard Worker
3492*9880d681SAndroid Build Coastguard Worker /// Return the number of cycles to add to (or subtract from) the static
3493*9880d681SAndroid Build Coastguard Worker /// itinerary based on the def opcode and alignment. The caller will ensure that
3494*9880d681SAndroid Build Coastguard Worker /// adjusted latency is at least one cycle.
adjustDefLatency(const ARMSubtarget & Subtarget,const MachineInstr & DefMI,const MCInstrDesc & DefMCID,unsigned DefAlign)3495*9880d681SAndroid Build Coastguard Worker static int adjustDefLatency(const ARMSubtarget &Subtarget,
3496*9880d681SAndroid Build Coastguard Worker const MachineInstr &DefMI,
3497*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &DefMCID, unsigned DefAlign) {
3498*9880d681SAndroid Build Coastguard Worker int Adjust = 0;
3499*9880d681SAndroid Build Coastguard Worker if (Subtarget.isCortexA8() || Subtarget.isLikeA9() || Subtarget.isCortexA7()) {
3500*9880d681SAndroid Build Coastguard Worker // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
3501*9880d681SAndroid Build Coastguard Worker // variants are one cycle cheaper.
3502*9880d681SAndroid Build Coastguard Worker switch (DefMCID.getOpcode()) {
3503*9880d681SAndroid Build Coastguard Worker default: break;
3504*9880d681SAndroid Build Coastguard Worker case ARM::LDRrs:
3505*9880d681SAndroid Build Coastguard Worker case ARM::LDRBrs: {
3506*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal = DefMI.getOperand(3).getImm();
3507*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
3508*9880d681SAndroid Build Coastguard Worker if (ShImm == 0 ||
3509*9880d681SAndroid Build Coastguard Worker (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
3510*9880d681SAndroid Build Coastguard Worker --Adjust;
3511*9880d681SAndroid Build Coastguard Worker break;
3512*9880d681SAndroid Build Coastguard Worker }
3513*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRs:
3514*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRBs:
3515*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRHs:
3516*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHs: {
3517*9880d681SAndroid Build Coastguard Worker // Thumb2 mode: lsl only.
3518*9880d681SAndroid Build Coastguard Worker unsigned ShAmt = DefMI.getOperand(3).getImm();
3519*9880d681SAndroid Build Coastguard Worker if (ShAmt == 0 || ShAmt == 2)
3520*9880d681SAndroid Build Coastguard Worker --Adjust;
3521*9880d681SAndroid Build Coastguard Worker break;
3522*9880d681SAndroid Build Coastguard Worker }
3523*9880d681SAndroid Build Coastguard Worker }
3524*9880d681SAndroid Build Coastguard Worker } else if (Subtarget.isSwift()) {
3525*9880d681SAndroid Build Coastguard Worker // FIXME: Properly handle all of the latency adjustments for address
3526*9880d681SAndroid Build Coastguard Worker // writeback.
3527*9880d681SAndroid Build Coastguard Worker switch (DefMCID.getOpcode()) {
3528*9880d681SAndroid Build Coastguard Worker default: break;
3529*9880d681SAndroid Build Coastguard Worker case ARM::LDRrs:
3530*9880d681SAndroid Build Coastguard Worker case ARM::LDRBrs: {
3531*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal = DefMI.getOperand(3).getImm();
3532*9880d681SAndroid Build Coastguard Worker bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub;
3533*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
3534*9880d681SAndroid Build Coastguard Worker if (!isSub &&
3535*9880d681SAndroid Build Coastguard Worker (ShImm == 0 ||
3536*9880d681SAndroid Build Coastguard Worker ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
3537*9880d681SAndroid Build Coastguard Worker ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)))
3538*9880d681SAndroid Build Coastguard Worker Adjust -= 2;
3539*9880d681SAndroid Build Coastguard Worker else if (!isSub &&
3540*9880d681SAndroid Build Coastguard Worker ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr)
3541*9880d681SAndroid Build Coastguard Worker --Adjust;
3542*9880d681SAndroid Build Coastguard Worker break;
3543*9880d681SAndroid Build Coastguard Worker }
3544*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRs:
3545*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRBs:
3546*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRHs:
3547*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHs: {
3548*9880d681SAndroid Build Coastguard Worker // Thumb2 mode: lsl only.
3549*9880d681SAndroid Build Coastguard Worker unsigned ShAmt = DefMI.getOperand(3).getImm();
3550*9880d681SAndroid Build Coastguard Worker if (ShAmt == 0 || ShAmt == 1 || ShAmt == 2 || ShAmt == 3)
3551*9880d681SAndroid Build Coastguard Worker Adjust -= 2;
3552*9880d681SAndroid Build Coastguard Worker break;
3553*9880d681SAndroid Build Coastguard Worker }
3554*9880d681SAndroid Build Coastguard Worker }
3555*9880d681SAndroid Build Coastguard Worker }
3556*9880d681SAndroid Build Coastguard Worker
3557*9880d681SAndroid Build Coastguard Worker if (DefAlign < 8 && Subtarget.checkVLDnAccessAlignment()) {
3558*9880d681SAndroid Build Coastguard Worker switch (DefMCID.getOpcode()) {
3559*9880d681SAndroid Build Coastguard Worker default: break;
3560*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q8:
3561*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q16:
3562*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q32:
3563*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q64:
3564*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q8wb_fixed:
3565*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q16wb_fixed:
3566*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q32wb_fixed:
3567*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q64wb_fixed:
3568*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q8wb_register:
3569*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q16wb_register:
3570*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q32wb_register:
3571*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q64wb_register:
3572*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d8:
3573*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d16:
3574*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d32:
3575*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q8:
3576*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q16:
3577*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q32:
3578*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d8wb_fixed:
3579*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d16wb_fixed:
3580*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d32wb_fixed:
3581*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q8wb_fixed:
3582*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q16wb_fixed:
3583*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q32wb_fixed:
3584*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d8wb_register:
3585*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d16wb_register:
3586*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d32wb_register:
3587*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q8wb_register:
3588*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q16wb_register:
3589*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q32wb_register:
3590*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d8:
3591*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d16:
3592*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d32:
3593*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64T:
3594*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d8_UPD:
3595*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d16_UPD:
3596*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d32_UPD:
3597*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64Twb_fixed:
3598*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64Twb_register:
3599*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q8_UPD:
3600*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q16_UPD:
3601*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q32_UPD:
3602*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d8:
3603*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d16:
3604*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d32:
3605*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64Q:
3606*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d8_UPD:
3607*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d16_UPD:
3608*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d32_UPD:
3609*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64Qwb_fixed:
3610*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64Qwb_register:
3611*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q8_UPD:
3612*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q16_UPD:
3613*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q32_UPD:
3614*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq8:
3615*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq16:
3616*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq32:
3617*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq8wb_fixed:
3618*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq16wb_fixed:
3619*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq32wb_fixed:
3620*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq8wb_register:
3621*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq16wb_register:
3622*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq32wb_register:
3623*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd8:
3624*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd16:
3625*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd32:
3626*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd8wb_fixed:
3627*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd16wb_fixed:
3628*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd32wb_fixed:
3629*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd8wb_register:
3630*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd16wb_register:
3631*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd32wb_register:
3632*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd8:
3633*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd16:
3634*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd32:
3635*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd8_UPD:
3636*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd16_UPD:
3637*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd32_UPD:
3638*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNd8:
3639*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNd16:
3640*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNd32:
3641*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNd8_UPD:
3642*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNd16_UPD:
3643*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNd32_UPD:
3644*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd8:
3645*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd16:
3646*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd32:
3647*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNq16:
3648*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNq32:
3649*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd8_UPD:
3650*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd16_UPD:
3651*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd32_UPD:
3652*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNq16_UPD:
3653*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNq32_UPD:
3654*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd8:
3655*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd16:
3656*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd32:
3657*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNq16:
3658*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNq32:
3659*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd8_UPD:
3660*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd16_UPD:
3661*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd32_UPD:
3662*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNq16_UPD:
3663*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNq32_UPD:
3664*9880d681SAndroid Build Coastguard Worker // If the address is not 64-bit aligned, the latencies of these
3665*9880d681SAndroid Build Coastguard Worker // instructions increases by one.
3666*9880d681SAndroid Build Coastguard Worker ++Adjust;
3667*9880d681SAndroid Build Coastguard Worker break;
3668*9880d681SAndroid Build Coastguard Worker }
3669*9880d681SAndroid Build Coastguard Worker }
3670*9880d681SAndroid Build Coastguard Worker return Adjust;
3671*9880d681SAndroid Build Coastguard Worker }
3672*9880d681SAndroid Build Coastguard Worker
getOperandLatency(const InstrItineraryData * ItinData,const MachineInstr & DefMI,unsigned DefIdx,const MachineInstr & UseMI,unsigned UseIdx) const3673*9880d681SAndroid Build Coastguard Worker int ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3674*9880d681SAndroid Build Coastguard Worker const MachineInstr &DefMI,
3675*9880d681SAndroid Build Coastguard Worker unsigned DefIdx,
3676*9880d681SAndroid Build Coastguard Worker const MachineInstr &UseMI,
3677*9880d681SAndroid Build Coastguard Worker unsigned UseIdx) const {
3678*9880d681SAndroid Build Coastguard Worker // No operand latency. The caller may fall back to getInstrLatency.
3679*9880d681SAndroid Build Coastguard Worker if (!ItinData || ItinData->isEmpty())
3680*9880d681SAndroid Build Coastguard Worker return -1;
3681*9880d681SAndroid Build Coastguard Worker
3682*9880d681SAndroid Build Coastguard Worker const MachineOperand &DefMO = DefMI.getOperand(DefIdx);
3683*9880d681SAndroid Build Coastguard Worker unsigned Reg = DefMO.getReg();
3684*9880d681SAndroid Build Coastguard Worker
3685*9880d681SAndroid Build Coastguard Worker const MachineInstr *ResolvedDefMI = &DefMI;
3686*9880d681SAndroid Build Coastguard Worker unsigned DefAdj = 0;
3687*9880d681SAndroid Build Coastguard Worker if (DefMI.isBundle())
3688*9880d681SAndroid Build Coastguard Worker ResolvedDefMI =
3689*9880d681SAndroid Build Coastguard Worker getBundledDefMI(&getRegisterInfo(), &DefMI, Reg, DefIdx, DefAdj);
3690*9880d681SAndroid Build Coastguard Worker if (ResolvedDefMI->isCopyLike() || ResolvedDefMI->isInsertSubreg() ||
3691*9880d681SAndroid Build Coastguard Worker ResolvedDefMI->isRegSequence() || ResolvedDefMI->isImplicitDef()) {
3692*9880d681SAndroid Build Coastguard Worker return 1;
3693*9880d681SAndroid Build Coastguard Worker }
3694*9880d681SAndroid Build Coastguard Worker
3695*9880d681SAndroid Build Coastguard Worker const MachineInstr *ResolvedUseMI = &UseMI;
3696*9880d681SAndroid Build Coastguard Worker unsigned UseAdj = 0;
3697*9880d681SAndroid Build Coastguard Worker if (UseMI.isBundle()) {
3698*9880d681SAndroid Build Coastguard Worker ResolvedUseMI =
3699*9880d681SAndroid Build Coastguard Worker getBundledUseMI(&getRegisterInfo(), UseMI, Reg, UseIdx, UseAdj);
3700*9880d681SAndroid Build Coastguard Worker if (!ResolvedUseMI)
3701*9880d681SAndroid Build Coastguard Worker return -1;
3702*9880d681SAndroid Build Coastguard Worker }
3703*9880d681SAndroid Build Coastguard Worker
3704*9880d681SAndroid Build Coastguard Worker return getOperandLatencyImpl(
3705*9880d681SAndroid Build Coastguard Worker ItinData, *ResolvedDefMI, DefIdx, ResolvedDefMI->getDesc(), DefAdj, DefMO,
3706*9880d681SAndroid Build Coastguard Worker Reg, *ResolvedUseMI, UseIdx, ResolvedUseMI->getDesc(), UseAdj);
3707*9880d681SAndroid Build Coastguard Worker }
3708*9880d681SAndroid Build Coastguard Worker
getOperandLatencyImpl(const InstrItineraryData * ItinData,const MachineInstr & DefMI,unsigned DefIdx,const MCInstrDesc & DefMCID,unsigned DefAdj,const MachineOperand & DefMO,unsigned Reg,const MachineInstr & UseMI,unsigned UseIdx,const MCInstrDesc & UseMCID,unsigned UseAdj) const3709*9880d681SAndroid Build Coastguard Worker int ARMBaseInstrInfo::getOperandLatencyImpl(
3710*9880d681SAndroid Build Coastguard Worker const InstrItineraryData *ItinData, const MachineInstr &DefMI,
3711*9880d681SAndroid Build Coastguard Worker unsigned DefIdx, const MCInstrDesc &DefMCID, unsigned DefAdj,
3712*9880d681SAndroid Build Coastguard Worker const MachineOperand &DefMO, unsigned Reg, const MachineInstr &UseMI,
3713*9880d681SAndroid Build Coastguard Worker unsigned UseIdx, const MCInstrDesc &UseMCID, unsigned UseAdj) const {
3714*9880d681SAndroid Build Coastguard Worker if (Reg == ARM::CPSR) {
3715*9880d681SAndroid Build Coastguard Worker if (DefMI.getOpcode() == ARM::FMSTAT) {
3716*9880d681SAndroid Build Coastguard Worker // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?)
3717*9880d681SAndroid Build Coastguard Worker return Subtarget.isLikeA9() ? 1 : 20;
3718*9880d681SAndroid Build Coastguard Worker }
3719*9880d681SAndroid Build Coastguard Worker
3720*9880d681SAndroid Build Coastguard Worker // CPSR set and branch can be paired in the same cycle.
3721*9880d681SAndroid Build Coastguard Worker if (UseMI.isBranch())
3722*9880d681SAndroid Build Coastguard Worker return 0;
3723*9880d681SAndroid Build Coastguard Worker
3724*9880d681SAndroid Build Coastguard Worker // Otherwise it takes the instruction latency (generally one).
3725*9880d681SAndroid Build Coastguard Worker unsigned Latency = getInstrLatency(ItinData, DefMI);
3726*9880d681SAndroid Build Coastguard Worker
3727*9880d681SAndroid Build Coastguard Worker // For Thumb2 and -Os, prefer scheduling CPSR setting instruction close to
3728*9880d681SAndroid Build Coastguard Worker // its uses. Instructions which are otherwise scheduled between them may
3729*9880d681SAndroid Build Coastguard Worker // incur a code size penalty (not able to use the CPSR setting 16-bit
3730*9880d681SAndroid Build Coastguard Worker // instructions).
3731*9880d681SAndroid Build Coastguard Worker if (Latency > 0 && Subtarget.isThumb2()) {
3732*9880d681SAndroid Build Coastguard Worker const MachineFunction *MF = DefMI.getParent()->getParent();
3733*9880d681SAndroid Build Coastguard Worker // FIXME: Use Function::optForSize().
3734*9880d681SAndroid Build Coastguard Worker if (MF->getFunction()->hasFnAttribute(Attribute::OptimizeForSize))
3735*9880d681SAndroid Build Coastguard Worker --Latency;
3736*9880d681SAndroid Build Coastguard Worker }
3737*9880d681SAndroid Build Coastguard Worker return Latency;
3738*9880d681SAndroid Build Coastguard Worker }
3739*9880d681SAndroid Build Coastguard Worker
3740*9880d681SAndroid Build Coastguard Worker if (DefMO.isImplicit() || UseMI.getOperand(UseIdx).isImplicit())
3741*9880d681SAndroid Build Coastguard Worker return -1;
3742*9880d681SAndroid Build Coastguard Worker
3743*9880d681SAndroid Build Coastguard Worker unsigned DefAlign = DefMI.hasOneMemOperand()
3744*9880d681SAndroid Build Coastguard Worker ? (*DefMI.memoperands_begin())->getAlignment()
3745*9880d681SAndroid Build Coastguard Worker : 0;
3746*9880d681SAndroid Build Coastguard Worker unsigned UseAlign = UseMI.hasOneMemOperand()
3747*9880d681SAndroid Build Coastguard Worker ? (*UseMI.memoperands_begin())->getAlignment()
3748*9880d681SAndroid Build Coastguard Worker : 0;
3749*9880d681SAndroid Build Coastguard Worker
3750*9880d681SAndroid Build Coastguard Worker // Get the itinerary's latency if possible, and handle variable_ops.
3751*9880d681SAndroid Build Coastguard Worker int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign, UseMCID,
3752*9880d681SAndroid Build Coastguard Worker UseIdx, UseAlign);
3753*9880d681SAndroid Build Coastguard Worker // Unable to find operand latency. The caller may resort to getInstrLatency.
3754*9880d681SAndroid Build Coastguard Worker if (Latency < 0)
3755*9880d681SAndroid Build Coastguard Worker return Latency;
3756*9880d681SAndroid Build Coastguard Worker
3757*9880d681SAndroid Build Coastguard Worker // Adjust for IT block position.
3758*9880d681SAndroid Build Coastguard Worker int Adj = DefAdj + UseAdj;
3759*9880d681SAndroid Build Coastguard Worker
3760*9880d681SAndroid Build Coastguard Worker // Adjust for dynamic def-side opcode variants not captured by the itinerary.
3761*9880d681SAndroid Build Coastguard Worker Adj += adjustDefLatency(Subtarget, DefMI, DefMCID, DefAlign);
3762*9880d681SAndroid Build Coastguard Worker if (Adj >= 0 || (int)Latency > -Adj) {
3763*9880d681SAndroid Build Coastguard Worker return Latency + Adj;
3764*9880d681SAndroid Build Coastguard Worker }
3765*9880d681SAndroid Build Coastguard Worker // Return the itinerary latency, which may be zero but not less than zero.
3766*9880d681SAndroid Build Coastguard Worker return Latency;
3767*9880d681SAndroid Build Coastguard Worker }
3768*9880d681SAndroid Build Coastguard Worker
3769*9880d681SAndroid Build Coastguard Worker int
getOperandLatency(const InstrItineraryData * ItinData,SDNode * DefNode,unsigned DefIdx,SDNode * UseNode,unsigned UseIdx) const3770*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3771*9880d681SAndroid Build Coastguard Worker SDNode *DefNode, unsigned DefIdx,
3772*9880d681SAndroid Build Coastguard Worker SDNode *UseNode, unsigned UseIdx) const {
3773*9880d681SAndroid Build Coastguard Worker if (!DefNode->isMachineOpcode())
3774*9880d681SAndroid Build Coastguard Worker return 1;
3775*9880d681SAndroid Build Coastguard Worker
3776*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode());
3777*9880d681SAndroid Build Coastguard Worker
3778*9880d681SAndroid Build Coastguard Worker if (isZeroCost(DefMCID.Opcode))
3779*9880d681SAndroid Build Coastguard Worker return 0;
3780*9880d681SAndroid Build Coastguard Worker
3781*9880d681SAndroid Build Coastguard Worker if (!ItinData || ItinData->isEmpty())
3782*9880d681SAndroid Build Coastguard Worker return DefMCID.mayLoad() ? 3 : 1;
3783*9880d681SAndroid Build Coastguard Worker
3784*9880d681SAndroid Build Coastguard Worker if (!UseNode->isMachineOpcode()) {
3785*9880d681SAndroid Build Coastguard Worker int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx);
3786*9880d681SAndroid Build Coastguard Worker int Adj = Subtarget.getPreISelOperandLatencyAdjustment();
3787*9880d681SAndroid Build Coastguard Worker int Threshold = 1 + Adj;
3788*9880d681SAndroid Build Coastguard Worker return Latency <= Threshold ? 1 : Latency - Adj;
3789*9880d681SAndroid Build Coastguard Worker }
3790*9880d681SAndroid Build Coastguard Worker
3791*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode());
3792*9880d681SAndroid Build Coastguard Worker const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode);
3793*9880d681SAndroid Build Coastguard Worker unsigned DefAlign = !DefMN->memoperands_empty()
3794*9880d681SAndroid Build Coastguard Worker ? (*DefMN->memoperands_begin())->getAlignment() : 0;
3795*9880d681SAndroid Build Coastguard Worker const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode);
3796*9880d681SAndroid Build Coastguard Worker unsigned UseAlign = !UseMN->memoperands_empty()
3797*9880d681SAndroid Build Coastguard Worker ? (*UseMN->memoperands_begin())->getAlignment() : 0;
3798*9880d681SAndroid Build Coastguard Worker int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign,
3799*9880d681SAndroid Build Coastguard Worker UseMCID, UseIdx, UseAlign);
3800*9880d681SAndroid Build Coastguard Worker
3801*9880d681SAndroid Build Coastguard Worker if (Latency > 1 &&
3802*9880d681SAndroid Build Coastguard Worker (Subtarget.isCortexA8() || Subtarget.isLikeA9() ||
3803*9880d681SAndroid Build Coastguard Worker Subtarget.isCortexA7())) {
3804*9880d681SAndroid Build Coastguard Worker // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
3805*9880d681SAndroid Build Coastguard Worker // variants are one cycle cheaper.
3806*9880d681SAndroid Build Coastguard Worker switch (DefMCID.getOpcode()) {
3807*9880d681SAndroid Build Coastguard Worker default: break;
3808*9880d681SAndroid Build Coastguard Worker case ARM::LDRrs:
3809*9880d681SAndroid Build Coastguard Worker case ARM::LDRBrs: {
3810*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal =
3811*9880d681SAndroid Build Coastguard Worker cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
3812*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
3813*9880d681SAndroid Build Coastguard Worker if (ShImm == 0 ||
3814*9880d681SAndroid Build Coastguard Worker (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
3815*9880d681SAndroid Build Coastguard Worker --Latency;
3816*9880d681SAndroid Build Coastguard Worker break;
3817*9880d681SAndroid Build Coastguard Worker }
3818*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRs:
3819*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRBs:
3820*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRHs:
3821*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHs: {
3822*9880d681SAndroid Build Coastguard Worker // Thumb2 mode: lsl only.
3823*9880d681SAndroid Build Coastguard Worker unsigned ShAmt =
3824*9880d681SAndroid Build Coastguard Worker cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
3825*9880d681SAndroid Build Coastguard Worker if (ShAmt == 0 || ShAmt == 2)
3826*9880d681SAndroid Build Coastguard Worker --Latency;
3827*9880d681SAndroid Build Coastguard Worker break;
3828*9880d681SAndroid Build Coastguard Worker }
3829*9880d681SAndroid Build Coastguard Worker }
3830*9880d681SAndroid Build Coastguard Worker } else if (DefIdx == 0 && Latency > 2 && Subtarget.isSwift()) {
3831*9880d681SAndroid Build Coastguard Worker // FIXME: Properly handle all of the latency adjustments for address
3832*9880d681SAndroid Build Coastguard Worker // writeback.
3833*9880d681SAndroid Build Coastguard Worker switch (DefMCID.getOpcode()) {
3834*9880d681SAndroid Build Coastguard Worker default: break;
3835*9880d681SAndroid Build Coastguard Worker case ARM::LDRrs:
3836*9880d681SAndroid Build Coastguard Worker case ARM::LDRBrs: {
3837*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal =
3838*9880d681SAndroid Build Coastguard Worker cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
3839*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
3840*9880d681SAndroid Build Coastguard Worker if (ShImm == 0 ||
3841*9880d681SAndroid Build Coastguard Worker ((ShImm == 1 || ShImm == 2 || ShImm == 3) &&
3842*9880d681SAndroid Build Coastguard Worker ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
3843*9880d681SAndroid Build Coastguard Worker Latency -= 2;
3844*9880d681SAndroid Build Coastguard Worker else if (ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr)
3845*9880d681SAndroid Build Coastguard Worker --Latency;
3846*9880d681SAndroid Build Coastguard Worker break;
3847*9880d681SAndroid Build Coastguard Worker }
3848*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRs:
3849*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRBs:
3850*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRHs:
3851*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRSHs: {
3852*9880d681SAndroid Build Coastguard Worker // Thumb2 mode: lsl 0-3 only.
3853*9880d681SAndroid Build Coastguard Worker Latency -= 2;
3854*9880d681SAndroid Build Coastguard Worker break;
3855*9880d681SAndroid Build Coastguard Worker }
3856*9880d681SAndroid Build Coastguard Worker }
3857*9880d681SAndroid Build Coastguard Worker }
3858*9880d681SAndroid Build Coastguard Worker
3859*9880d681SAndroid Build Coastguard Worker if (DefAlign < 8 && Subtarget.checkVLDnAccessAlignment())
3860*9880d681SAndroid Build Coastguard Worker switch (DefMCID.getOpcode()) {
3861*9880d681SAndroid Build Coastguard Worker default: break;
3862*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q8:
3863*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q16:
3864*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q32:
3865*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q64:
3866*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q8wb_register:
3867*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q16wb_register:
3868*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q32wb_register:
3869*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q64wb_register:
3870*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q8wb_fixed:
3871*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q16wb_fixed:
3872*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q32wb_fixed:
3873*9880d681SAndroid Build Coastguard Worker case ARM::VLD1q64wb_fixed:
3874*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d8:
3875*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d16:
3876*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d32:
3877*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q8Pseudo:
3878*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q16Pseudo:
3879*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q32Pseudo:
3880*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d8wb_fixed:
3881*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d16wb_fixed:
3882*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d32wb_fixed:
3883*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q8PseudoWB_fixed:
3884*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q16PseudoWB_fixed:
3885*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q32PseudoWB_fixed:
3886*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d8wb_register:
3887*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d16wb_register:
3888*9880d681SAndroid Build Coastguard Worker case ARM::VLD2d32wb_register:
3889*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q8PseudoWB_register:
3890*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q16PseudoWB_register:
3891*9880d681SAndroid Build Coastguard Worker case ARM::VLD2q32PseudoWB_register:
3892*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d8Pseudo:
3893*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d16Pseudo:
3894*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d32Pseudo:
3895*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64TPseudo:
3896*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64TPseudoWB_fixed:
3897*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d8Pseudo_UPD:
3898*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d16Pseudo_UPD:
3899*9880d681SAndroid Build Coastguard Worker case ARM::VLD3d32Pseudo_UPD:
3900*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q8Pseudo_UPD:
3901*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q16Pseudo_UPD:
3902*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q32Pseudo_UPD:
3903*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q8oddPseudo:
3904*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q16oddPseudo:
3905*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q32oddPseudo:
3906*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q8oddPseudo_UPD:
3907*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q16oddPseudo_UPD:
3908*9880d681SAndroid Build Coastguard Worker case ARM::VLD3q32oddPseudo_UPD:
3909*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d8Pseudo:
3910*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d16Pseudo:
3911*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d32Pseudo:
3912*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64QPseudo:
3913*9880d681SAndroid Build Coastguard Worker case ARM::VLD1d64QPseudoWB_fixed:
3914*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d8Pseudo_UPD:
3915*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d16Pseudo_UPD:
3916*9880d681SAndroid Build Coastguard Worker case ARM::VLD4d32Pseudo_UPD:
3917*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q8Pseudo_UPD:
3918*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q16Pseudo_UPD:
3919*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q32Pseudo_UPD:
3920*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q8oddPseudo:
3921*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q16oddPseudo:
3922*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q32oddPseudo:
3923*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q8oddPseudo_UPD:
3924*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q16oddPseudo_UPD:
3925*9880d681SAndroid Build Coastguard Worker case ARM::VLD4q32oddPseudo_UPD:
3926*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq8:
3927*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq16:
3928*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq32:
3929*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq8wb_fixed:
3930*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq16wb_fixed:
3931*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq32wb_fixed:
3932*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq8wb_register:
3933*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq16wb_register:
3934*9880d681SAndroid Build Coastguard Worker case ARM::VLD1DUPq32wb_register:
3935*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd8:
3936*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd16:
3937*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd32:
3938*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd8wb_fixed:
3939*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd16wb_fixed:
3940*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd32wb_fixed:
3941*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd8wb_register:
3942*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd16wb_register:
3943*9880d681SAndroid Build Coastguard Worker case ARM::VLD2DUPd32wb_register:
3944*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd8Pseudo:
3945*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd16Pseudo:
3946*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd32Pseudo:
3947*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd8Pseudo_UPD:
3948*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd16Pseudo_UPD:
3949*9880d681SAndroid Build Coastguard Worker case ARM::VLD4DUPd32Pseudo_UPD:
3950*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNq8Pseudo:
3951*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNq16Pseudo:
3952*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNq32Pseudo:
3953*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNq8Pseudo_UPD:
3954*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNq16Pseudo_UPD:
3955*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNq32Pseudo_UPD:
3956*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd8Pseudo:
3957*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd16Pseudo:
3958*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd32Pseudo:
3959*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNq16Pseudo:
3960*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNq32Pseudo:
3961*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd8Pseudo_UPD:
3962*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd16Pseudo_UPD:
3963*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNd32Pseudo_UPD:
3964*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNq16Pseudo_UPD:
3965*9880d681SAndroid Build Coastguard Worker case ARM::VLD2LNq32Pseudo_UPD:
3966*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd8Pseudo:
3967*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd16Pseudo:
3968*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd32Pseudo:
3969*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNq16Pseudo:
3970*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNq32Pseudo:
3971*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd8Pseudo_UPD:
3972*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd16Pseudo_UPD:
3973*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNd32Pseudo_UPD:
3974*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNq16Pseudo_UPD:
3975*9880d681SAndroid Build Coastguard Worker case ARM::VLD4LNq32Pseudo_UPD:
3976*9880d681SAndroid Build Coastguard Worker // If the address is not 64-bit aligned, the latencies of these
3977*9880d681SAndroid Build Coastguard Worker // instructions increases by one.
3978*9880d681SAndroid Build Coastguard Worker ++Latency;
3979*9880d681SAndroid Build Coastguard Worker break;
3980*9880d681SAndroid Build Coastguard Worker }
3981*9880d681SAndroid Build Coastguard Worker
3982*9880d681SAndroid Build Coastguard Worker return Latency;
3983*9880d681SAndroid Build Coastguard Worker }
3984*9880d681SAndroid Build Coastguard Worker
getPredicationCost(const MachineInstr & MI) const3985*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::getPredicationCost(const MachineInstr &MI) const {
3986*9880d681SAndroid Build Coastguard Worker if (MI.isCopyLike() || MI.isInsertSubreg() || MI.isRegSequence() ||
3987*9880d681SAndroid Build Coastguard Worker MI.isImplicitDef())
3988*9880d681SAndroid Build Coastguard Worker return 0;
3989*9880d681SAndroid Build Coastguard Worker
3990*9880d681SAndroid Build Coastguard Worker if (MI.isBundle())
3991*9880d681SAndroid Build Coastguard Worker return 0;
3992*9880d681SAndroid Build Coastguard Worker
3993*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &MCID = MI.getDesc();
3994*9880d681SAndroid Build Coastguard Worker
3995*9880d681SAndroid Build Coastguard Worker if (MCID.isCall() || MCID.hasImplicitDefOfPhysReg(ARM::CPSR)) {
3996*9880d681SAndroid Build Coastguard Worker // When predicated, CPSR is an additional source operand for CPSR updating
3997*9880d681SAndroid Build Coastguard Worker // instructions, this apparently increases their latencies.
3998*9880d681SAndroid Build Coastguard Worker return 1;
3999*9880d681SAndroid Build Coastguard Worker }
4000*9880d681SAndroid Build Coastguard Worker return 0;
4001*9880d681SAndroid Build Coastguard Worker }
4002*9880d681SAndroid Build Coastguard Worker
getInstrLatency(const InstrItineraryData * ItinData,const MachineInstr & MI,unsigned * PredCost) const4003*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
4004*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI,
4005*9880d681SAndroid Build Coastguard Worker unsigned *PredCost) const {
4006*9880d681SAndroid Build Coastguard Worker if (MI.isCopyLike() || MI.isInsertSubreg() || MI.isRegSequence() ||
4007*9880d681SAndroid Build Coastguard Worker MI.isImplicitDef())
4008*9880d681SAndroid Build Coastguard Worker return 1;
4009*9880d681SAndroid Build Coastguard Worker
4010*9880d681SAndroid Build Coastguard Worker // An instruction scheduler typically runs on unbundled instructions, however
4011*9880d681SAndroid Build Coastguard Worker // other passes may query the latency of a bundled instruction.
4012*9880d681SAndroid Build Coastguard Worker if (MI.isBundle()) {
4013*9880d681SAndroid Build Coastguard Worker unsigned Latency = 0;
4014*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator I = MI.getIterator();
4015*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end();
4016*9880d681SAndroid Build Coastguard Worker while (++I != E && I->isInsideBundle()) {
4017*9880d681SAndroid Build Coastguard Worker if (I->getOpcode() != ARM::t2IT)
4018*9880d681SAndroid Build Coastguard Worker Latency += getInstrLatency(ItinData, *I, PredCost);
4019*9880d681SAndroid Build Coastguard Worker }
4020*9880d681SAndroid Build Coastguard Worker return Latency;
4021*9880d681SAndroid Build Coastguard Worker }
4022*9880d681SAndroid Build Coastguard Worker
4023*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &MCID = MI.getDesc();
4024*9880d681SAndroid Build Coastguard Worker if (PredCost && (MCID.isCall() || MCID.hasImplicitDefOfPhysReg(ARM::CPSR))) {
4025*9880d681SAndroid Build Coastguard Worker // When predicated, CPSR is an additional source operand for CPSR updating
4026*9880d681SAndroid Build Coastguard Worker // instructions, this apparently increases their latencies.
4027*9880d681SAndroid Build Coastguard Worker *PredCost = 1;
4028*9880d681SAndroid Build Coastguard Worker }
4029*9880d681SAndroid Build Coastguard Worker // Be sure to call getStageLatency for an empty itinerary in case it has a
4030*9880d681SAndroid Build Coastguard Worker // valid MinLatency property.
4031*9880d681SAndroid Build Coastguard Worker if (!ItinData)
4032*9880d681SAndroid Build Coastguard Worker return MI.mayLoad() ? 3 : 1;
4033*9880d681SAndroid Build Coastguard Worker
4034*9880d681SAndroid Build Coastguard Worker unsigned Class = MCID.getSchedClass();
4035*9880d681SAndroid Build Coastguard Worker
4036*9880d681SAndroid Build Coastguard Worker // For instructions with variable uops, use uops as latency.
4037*9880d681SAndroid Build Coastguard Worker if (!ItinData->isEmpty() && ItinData->getNumMicroOps(Class) < 0)
4038*9880d681SAndroid Build Coastguard Worker return getNumMicroOps(ItinData, MI);
4039*9880d681SAndroid Build Coastguard Worker
4040*9880d681SAndroid Build Coastguard Worker // For the common case, fall back on the itinerary's latency.
4041*9880d681SAndroid Build Coastguard Worker unsigned Latency = ItinData->getStageLatency(Class);
4042*9880d681SAndroid Build Coastguard Worker
4043*9880d681SAndroid Build Coastguard Worker // Adjust for dynamic def-side opcode variants not captured by the itinerary.
4044*9880d681SAndroid Build Coastguard Worker unsigned DefAlign =
4045*9880d681SAndroid Build Coastguard Worker MI.hasOneMemOperand() ? (*MI.memoperands_begin())->getAlignment() : 0;
4046*9880d681SAndroid Build Coastguard Worker int Adj = adjustDefLatency(Subtarget, MI, MCID, DefAlign);
4047*9880d681SAndroid Build Coastguard Worker if (Adj >= 0 || (int)Latency > -Adj) {
4048*9880d681SAndroid Build Coastguard Worker return Latency + Adj;
4049*9880d681SAndroid Build Coastguard Worker }
4050*9880d681SAndroid Build Coastguard Worker return Latency;
4051*9880d681SAndroid Build Coastguard Worker }
4052*9880d681SAndroid Build Coastguard Worker
getInstrLatency(const InstrItineraryData * ItinData,SDNode * Node) const4053*9880d681SAndroid Build Coastguard Worker int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
4054*9880d681SAndroid Build Coastguard Worker SDNode *Node) const {
4055*9880d681SAndroid Build Coastguard Worker if (!Node->isMachineOpcode())
4056*9880d681SAndroid Build Coastguard Worker return 1;
4057*9880d681SAndroid Build Coastguard Worker
4058*9880d681SAndroid Build Coastguard Worker if (!ItinData || ItinData->isEmpty())
4059*9880d681SAndroid Build Coastguard Worker return 1;
4060*9880d681SAndroid Build Coastguard Worker
4061*9880d681SAndroid Build Coastguard Worker unsigned Opcode = Node->getMachineOpcode();
4062*9880d681SAndroid Build Coastguard Worker switch (Opcode) {
4063*9880d681SAndroid Build Coastguard Worker default:
4064*9880d681SAndroid Build Coastguard Worker return ItinData->getStageLatency(get(Opcode).getSchedClass());
4065*9880d681SAndroid Build Coastguard Worker case ARM::VLDMQIA:
4066*9880d681SAndroid Build Coastguard Worker case ARM::VSTMQIA:
4067*9880d681SAndroid Build Coastguard Worker return 2;
4068*9880d681SAndroid Build Coastguard Worker }
4069*9880d681SAndroid Build Coastguard Worker }
4070*9880d681SAndroid Build Coastguard Worker
hasHighOperandLatency(const TargetSchedModel & SchedModel,const MachineRegisterInfo * MRI,const MachineInstr & DefMI,unsigned DefIdx,const MachineInstr & UseMI,unsigned UseIdx) const4071*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::hasHighOperandLatency(const TargetSchedModel &SchedModel,
4072*9880d681SAndroid Build Coastguard Worker const MachineRegisterInfo *MRI,
4073*9880d681SAndroid Build Coastguard Worker const MachineInstr &DefMI,
4074*9880d681SAndroid Build Coastguard Worker unsigned DefIdx,
4075*9880d681SAndroid Build Coastguard Worker const MachineInstr &UseMI,
4076*9880d681SAndroid Build Coastguard Worker unsigned UseIdx) const {
4077*9880d681SAndroid Build Coastguard Worker unsigned DDomain = DefMI.getDesc().TSFlags & ARMII::DomainMask;
4078*9880d681SAndroid Build Coastguard Worker unsigned UDomain = UseMI.getDesc().TSFlags & ARMII::DomainMask;
4079*9880d681SAndroid Build Coastguard Worker if (Subtarget.nonpipelinedVFP() &&
4080*9880d681SAndroid Build Coastguard Worker (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP))
4081*9880d681SAndroid Build Coastguard Worker return true;
4082*9880d681SAndroid Build Coastguard Worker
4083*9880d681SAndroid Build Coastguard Worker // Hoist VFP / NEON instructions with 4 or higher latency.
4084*9880d681SAndroid Build Coastguard Worker unsigned Latency =
4085*9880d681SAndroid Build Coastguard Worker SchedModel.computeOperandLatency(&DefMI, DefIdx, &UseMI, UseIdx);
4086*9880d681SAndroid Build Coastguard Worker if (Latency <= 3)
4087*9880d681SAndroid Build Coastguard Worker return false;
4088*9880d681SAndroid Build Coastguard Worker return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON ||
4089*9880d681SAndroid Build Coastguard Worker UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON;
4090*9880d681SAndroid Build Coastguard Worker }
4091*9880d681SAndroid Build Coastguard Worker
hasLowDefLatency(const TargetSchedModel & SchedModel,const MachineInstr & DefMI,unsigned DefIdx) const4092*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::hasLowDefLatency(const TargetSchedModel &SchedModel,
4093*9880d681SAndroid Build Coastguard Worker const MachineInstr &DefMI,
4094*9880d681SAndroid Build Coastguard Worker unsigned DefIdx) const {
4095*9880d681SAndroid Build Coastguard Worker const InstrItineraryData *ItinData = SchedModel.getInstrItineraries();
4096*9880d681SAndroid Build Coastguard Worker if (!ItinData || ItinData->isEmpty())
4097*9880d681SAndroid Build Coastguard Worker return false;
4098*9880d681SAndroid Build Coastguard Worker
4099*9880d681SAndroid Build Coastguard Worker unsigned DDomain = DefMI.getDesc().TSFlags & ARMII::DomainMask;
4100*9880d681SAndroid Build Coastguard Worker if (DDomain == ARMII::DomainGeneral) {
4101*9880d681SAndroid Build Coastguard Worker unsigned DefClass = DefMI.getDesc().getSchedClass();
4102*9880d681SAndroid Build Coastguard Worker int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
4103*9880d681SAndroid Build Coastguard Worker return (DefCycle != -1 && DefCycle <= 2);
4104*9880d681SAndroid Build Coastguard Worker }
4105*9880d681SAndroid Build Coastguard Worker return false;
4106*9880d681SAndroid Build Coastguard Worker }
4107*9880d681SAndroid Build Coastguard Worker
verifyInstruction(const MachineInstr & MI,StringRef & ErrInfo) const4108*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::verifyInstruction(const MachineInstr &MI,
4109*9880d681SAndroid Build Coastguard Worker StringRef &ErrInfo) const {
4110*9880d681SAndroid Build Coastguard Worker if (convertAddSubFlagsOpcode(MI.getOpcode())) {
4111*9880d681SAndroid Build Coastguard Worker ErrInfo = "Pseudo flag setting opcodes only exist in Selection DAG";
4112*9880d681SAndroid Build Coastguard Worker return false;
4113*9880d681SAndroid Build Coastguard Worker }
4114*9880d681SAndroid Build Coastguard Worker return true;
4115*9880d681SAndroid Build Coastguard Worker }
4116*9880d681SAndroid Build Coastguard Worker
4117*9880d681SAndroid Build Coastguard Worker // LoadStackGuard has so far only been implemented for MachO. Different code
4118*9880d681SAndroid Build Coastguard Worker // sequence is needed for other targets.
expandLoadStackGuardBase(MachineBasicBlock::iterator MI,unsigned LoadImmOpc,unsigned LoadOpc) const4119*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::expandLoadStackGuardBase(MachineBasicBlock::iterator MI,
4120*9880d681SAndroid Build Coastguard Worker unsigned LoadImmOpc,
4121*9880d681SAndroid Build Coastguard Worker unsigned LoadOpc) const {
4122*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *MI->getParent();
4123*9880d681SAndroid Build Coastguard Worker DebugLoc DL = MI->getDebugLoc();
4124*9880d681SAndroid Build Coastguard Worker unsigned Reg = MI->getOperand(0).getReg();
4125*9880d681SAndroid Build Coastguard Worker const GlobalValue *GV =
4126*9880d681SAndroid Build Coastguard Worker cast<GlobalValue>((*MI->memoperands_begin())->getValue());
4127*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB;
4128*9880d681SAndroid Build Coastguard Worker
4129*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MI, DL, get(LoadImmOpc), Reg)
4130*9880d681SAndroid Build Coastguard Worker .addGlobalAddress(GV, 0, ARMII::MO_NONLAZY);
4131*9880d681SAndroid Build Coastguard Worker
4132*9880d681SAndroid Build Coastguard Worker if (Subtarget.isGVIndirectSymbol(GV)) {
4133*9880d681SAndroid Build Coastguard Worker MIB = BuildMI(MBB, MI, DL, get(LoadOpc), Reg);
4134*9880d681SAndroid Build Coastguard Worker MIB.addReg(Reg, RegState::Kill).addImm(0);
4135*9880d681SAndroid Build Coastguard Worker unsigned Flag = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant;
4136*9880d681SAndroid Build Coastguard Worker MachineMemOperand *MMO = MBB.getParent()->getMachineMemOperand(
4137*9880d681SAndroid Build Coastguard Worker MachinePointerInfo::getGOT(*MBB.getParent()), Flag, 4, 4);
4138*9880d681SAndroid Build Coastguard Worker MIB.addMemOperand(MMO);
4139*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
4140*9880d681SAndroid Build Coastguard Worker }
4141*9880d681SAndroid Build Coastguard Worker
4142*9880d681SAndroid Build Coastguard Worker MIB = BuildMI(MBB, MI, DL, get(LoadOpc), Reg);
4143*9880d681SAndroid Build Coastguard Worker MIB.addReg(Reg, RegState::Kill).addImm(0);
4144*9880d681SAndroid Build Coastguard Worker MIB.setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
4145*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
4146*9880d681SAndroid Build Coastguard Worker }
4147*9880d681SAndroid Build Coastguard Worker
4148*9880d681SAndroid Build Coastguard Worker bool
isFpMLxInstruction(unsigned Opcode,unsigned & MulOpc,unsigned & AddSubOpc,bool & NegAcc,bool & HasLane) const4149*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc,
4150*9880d681SAndroid Build Coastguard Worker unsigned &AddSubOpc,
4151*9880d681SAndroid Build Coastguard Worker bool &NegAcc, bool &HasLane) const {
4152*9880d681SAndroid Build Coastguard Worker DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode);
4153*9880d681SAndroid Build Coastguard Worker if (I == MLxEntryMap.end())
4154*9880d681SAndroid Build Coastguard Worker return false;
4155*9880d681SAndroid Build Coastguard Worker
4156*9880d681SAndroid Build Coastguard Worker const ARM_MLxEntry &Entry = ARM_MLxTable[I->second];
4157*9880d681SAndroid Build Coastguard Worker MulOpc = Entry.MulOpc;
4158*9880d681SAndroid Build Coastguard Worker AddSubOpc = Entry.AddSubOpc;
4159*9880d681SAndroid Build Coastguard Worker NegAcc = Entry.NegAcc;
4160*9880d681SAndroid Build Coastguard Worker HasLane = Entry.HasLane;
4161*9880d681SAndroid Build Coastguard Worker return true;
4162*9880d681SAndroid Build Coastguard Worker }
4163*9880d681SAndroid Build Coastguard Worker
4164*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
4165*9880d681SAndroid Build Coastguard Worker // Execution domains.
4166*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
4167*9880d681SAndroid Build Coastguard Worker //
4168*9880d681SAndroid Build Coastguard Worker // Some instructions go down the NEON pipeline, some go down the VFP pipeline,
4169*9880d681SAndroid Build Coastguard Worker // and some can go down both. The vmov instructions go down the VFP pipeline,
4170*9880d681SAndroid Build Coastguard Worker // but they can be changed to vorr equivalents that are executed by the NEON
4171*9880d681SAndroid Build Coastguard Worker // pipeline.
4172*9880d681SAndroid Build Coastguard Worker //
4173*9880d681SAndroid Build Coastguard Worker // We use the following execution domain numbering:
4174*9880d681SAndroid Build Coastguard Worker //
4175*9880d681SAndroid Build Coastguard Worker enum ARMExeDomain {
4176*9880d681SAndroid Build Coastguard Worker ExeGeneric = 0,
4177*9880d681SAndroid Build Coastguard Worker ExeVFP = 1,
4178*9880d681SAndroid Build Coastguard Worker ExeNEON = 2
4179*9880d681SAndroid Build Coastguard Worker };
4180*9880d681SAndroid Build Coastguard Worker //
4181*9880d681SAndroid Build Coastguard Worker // Also see ARMInstrFormats.td and Domain* enums in ARMBaseInfo.h
4182*9880d681SAndroid Build Coastguard Worker //
4183*9880d681SAndroid Build Coastguard Worker std::pair<uint16_t, uint16_t>
getExecutionDomain(const MachineInstr & MI) const4184*9880d681SAndroid Build Coastguard Worker ARMBaseInstrInfo::getExecutionDomain(const MachineInstr &MI) const {
4185*9880d681SAndroid Build Coastguard Worker // If we don't have access to NEON instructions then we won't be able
4186*9880d681SAndroid Build Coastguard Worker // to swizzle anything to the NEON domain. Check to make sure.
4187*9880d681SAndroid Build Coastguard Worker if (Subtarget.hasNEON()) {
4188*9880d681SAndroid Build Coastguard Worker // VMOVD, VMOVRS and VMOVSR are VFP instructions, but can be changed to NEON
4189*9880d681SAndroid Build Coastguard Worker // if they are not predicated.
4190*9880d681SAndroid Build Coastguard Worker if (MI.getOpcode() == ARM::VMOVD && !isPredicated(MI))
4191*9880d681SAndroid Build Coastguard Worker return std::make_pair(ExeVFP, (1 << ExeVFP) | (1 << ExeNEON));
4192*9880d681SAndroid Build Coastguard Worker
4193*9880d681SAndroid Build Coastguard Worker // CortexA9 is particularly picky about mixing the two and wants these
4194*9880d681SAndroid Build Coastguard Worker // converted.
4195*9880d681SAndroid Build Coastguard Worker if (Subtarget.useNEONForFPMovs() && !isPredicated(MI) &&
4196*9880d681SAndroid Build Coastguard Worker (MI.getOpcode() == ARM::VMOVRS || MI.getOpcode() == ARM::VMOVSR ||
4197*9880d681SAndroid Build Coastguard Worker MI.getOpcode() == ARM::VMOVS))
4198*9880d681SAndroid Build Coastguard Worker return std::make_pair(ExeVFP, (1 << ExeVFP) | (1 << ExeNEON));
4199*9880d681SAndroid Build Coastguard Worker }
4200*9880d681SAndroid Build Coastguard Worker // No other instructions can be swizzled, so just determine their domain.
4201*9880d681SAndroid Build Coastguard Worker unsigned Domain = MI.getDesc().TSFlags & ARMII::DomainMask;
4202*9880d681SAndroid Build Coastguard Worker
4203*9880d681SAndroid Build Coastguard Worker if (Domain & ARMII::DomainNEON)
4204*9880d681SAndroid Build Coastguard Worker return std::make_pair(ExeNEON, 0);
4205*9880d681SAndroid Build Coastguard Worker
4206*9880d681SAndroid Build Coastguard Worker // Certain instructions can go either way on Cortex-A8.
4207*9880d681SAndroid Build Coastguard Worker // Treat them as NEON instructions.
4208*9880d681SAndroid Build Coastguard Worker if ((Domain & ARMII::DomainNEONA8) && Subtarget.isCortexA8())
4209*9880d681SAndroid Build Coastguard Worker return std::make_pair(ExeNEON, 0);
4210*9880d681SAndroid Build Coastguard Worker
4211*9880d681SAndroid Build Coastguard Worker if (Domain & ARMII::DomainVFP)
4212*9880d681SAndroid Build Coastguard Worker return std::make_pair(ExeVFP, 0);
4213*9880d681SAndroid Build Coastguard Worker
4214*9880d681SAndroid Build Coastguard Worker return std::make_pair(ExeGeneric, 0);
4215*9880d681SAndroid Build Coastguard Worker }
4216*9880d681SAndroid Build Coastguard Worker
getCorrespondingDRegAndLane(const TargetRegisterInfo * TRI,unsigned SReg,unsigned & Lane)4217*9880d681SAndroid Build Coastguard Worker static unsigned getCorrespondingDRegAndLane(const TargetRegisterInfo *TRI,
4218*9880d681SAndroid Build Coastguard Worker unsigned SReg, unsigned &Lane) {
4219*9880d681SAndroid Build Coastguard Worker unsigned DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_0, &ARM::DPRRegClass);
4220*9880d681SAndroid Build Coastguard Worker Lane = 0;
4221*9880d681SAndroid Build Coastguard Worker
4222*9880d681SAndroid Build Coastguard Worker if (DReg != ARM::NoRegister)
4223*9880d681SAndroid Build Coastguard Worker return DReg;
4224*9880d681SAndroid Build Coastguard Worker
4225*9880d681SAndroid Build Coastguard Worker Lane = 1;
4226*9880d681SAndroid Build Coastguard Worker DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_1, &ARM::DPRRegClass);
4227*9880d681SAndroid Build Coastguard Worker
4228*9880d681SAndroid Build Coastguard Worker assert(DReg && "S-register with no D super-register?");
4229*9880d681SAndroid Build Coastguard Worker return DReg;
4230*9880d681SAndroid Build Coastguard Worker }
4231*9880d681SAndroid Build Coastguard Worker
4232*9880d681SAndroid Build Coastguard Worker /// getImplicitSPRUseForDPRUse - Given a use of a DPR register and lane,
4233*9880d681SAndroid Build Coastguard Worker /// set ImplicitSReg to a register number that must be marked as implicit-use or
4234*9880d681SAndroid Build Coastguard Worker /// zero if no register needs to be defined as implicit-use.
4235*9880d681SAndroid Build Coastguard Worker ///
4236*9880d681SAndroid Build Coastguard Worker /// If the function cannot determine if an SPR should be marked implicit use or
4237*9880d681SAndroid Build Coastguard Worker /// not, it returns false.
4238*9880d681SAndroid Build Coastguard Worker ///
4239*9880d681SAndroid Build Coastguard Worker /// This function handles cases where an instruction is being modified from taking
4240*9880d681SAndroid Build Coastguard Worker /// an SPR to a DPR[Lane]. A use of the DPR is being added, which may conflict
4241*9880d681SAndroid Build Coastguard Worker /// with an earlier def of an SPR corresponding to DPR[Lane^1] (i.e. the other
4242*9880d681SAndroid Build Coastguard Worker /// lane of the DPR).
4243*9880d681SAndroid Build Coastguard Worker ///
4244*9880d681SAndroid Build Coastguard Worker /// If the other SPR is defined, an implicit-use of it should be added. Else,
4245*9880d681SAndroid Build Coastguard Worker /// (including the case where the DPR itself is defined), it should not.
4246*9880d681SAndroid Build Coastguard Worker ///
getImplicitSPRUseForDPRUse(const TargetRegisterInfo * TRI,MachineInstr & MI,unsigned DReg,unsigned Lane,unsigned & ImplicitSReg)4247*9880d681SAndroid Build Coastguard Worker static bool getImplicitSPRUseForDPRUse(const TargetRegisterInfo *TRI,
4248*9880d681SAndroid Build Coastguard Worker MachineInstr &MI, unsigned DReg,
4249*9880d681SAndroid Build Coastguard Worker unsigned Lane, unsigned &ImplicitSReg) {
4250*9880d681SAndroid Build Coastguard Worker // If the DPR is defined or used already, the other SPR lane will be chained
4251*9880d681SAndroid Build Coastguard Worker // correctly, so there is nothing to be done.
4252*9880d681SAndroid Build Coastguard Worker if (MI.definesRegister(DReg, TRI) || MI.readsRegister(DReg, TRI)) {
4253*9880d681SAndroid Build Coastguard Worker ImplicitSReg = 0;
4254*9880d681SAndroid Build Coastguard Worker return true;
4255*9880d681SAndroid Build Coastguard Worker }
4256*9880d681SAndroid Build Coastguard Worker
4257*9880d681SAndroid Build Coastguard Worker // Otherwise we need to go searching to see if the SPR is set explicitly.
4258*9880d681SAndroid Build Coastguard Worker ImplicitSReg = TRI->getSubReg(DReg,
4259*9880d681SAndroid Build Coastguard Worker (Lane & 1) ? ARM::ssub_0 : ARM::ssub_1);
4260*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::LivenessQueryResult LQR =
4261*9880d681SAndroid Build Coastguard Worker MI.getParent()->computeRegisterLiveness(TRI, ImplicitSReg, MI);
4262*9880d681SAndroid Build Coastguard Worker
4263*9880d681SAndroid Build Coastguard Worker if (LQR == MachineBasicBlock::LQR_Live)
4264*9880d681SAndroid Build Coastguard Worker return true;
4265*9880d681SAndroid Build Coastguard Worker else if (LQR == MachineBasicBlock::LQR_Unknown)
4266*9880d681SAndroid Build Coastguard Worker return false;
4267*9880d681SAndroid Build Coastguard Worker
4268*9880d681SAndroid Build Coastguard Worker // If the register is known not to be live, there is no need to add an
4269*9880d681SAndroid Build Coastguard Worker // implicit-use.
4270*9880d681SAndroid Build Coastguard Worker ImplicitSReg = 0;
4271*9880d681SAndroid Build Coastguard Worker return true;
4272*9880d681SAndroid Build Coastguard Worker }
4273*9880d681SAndroid Build Coastguard Worker
setExecutionDomain(MachineInstr & MI,unsigned Domain) const4274*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::setExecutionDomain(MachineInstr &MI,
4275*9880d681SAndroid Build Coastguard Worker unsigned Domain) const {
4276*9880d681SAndroid Build Coastguard Worker unsigned DstReg, SrcReg, DReg;
4277*9880d681SAndroid Build Coastguard Worker unsigned Lane;
4278*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
4279*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI = &getRegisterInfo();
4280*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
4281*9880d681SAndroid Build Coastguard Worker default:
4282*9880d681SAndroid Build Coastguard Worker llvm_unreachable("cannot handle opcode!");
4283*9880d681SAndroid Build Coastguard Worker break;
4284*9880d681SAndroid Build Coastguard Worker case ARM::VMOVD:
4285*9880d681SAndroid Build Coastguard Worker if (Domain != ExeNEON)
4286*9880d681SAndroid Build Coastguard Worker break;
4287*9880d681SAndroid Build Coastguard Worker
4288*9880d681SAndroid Build Coastguard Worker // Zap the predicate operands.
4289*9880d681SAndroid Build Coastguard Worker assert(!isPredicated(MI) && "Cannot predicate a VORRd");
4290*9880d681SAndroid Build Coastguard Worker
4291*9880d681SAndroid Build Coastguard Worker // Make sure we've got NEON instructions.
4292*9880d681SAndroid Build Coastguard Worker assert(Subtarget.hasNEON() && "VORRd requires NEON");
4293*9880d681SAndroid Build Coastguard Worker
4294*9880d681SAndroid Build Coastguard Worker // Source instruction is %DDst = VMOVD %DSrc, 14, %noreg (; implicits)
4295*9880d681SAndroid Build Coastguard Worker DstReg = MI.getOperand(0).getReg();
4296*9880d681SAndroid Build Coastguard Worker SrcReg = MI.getOperand(1).getReg();
4297*9880d681SAndroid Build Coastguard Worker
4298*9880d681SAndroid Build Coastguard Worker for (unsigned i = MI.getDesc().getNumOperands(); i; --i)
4299*9880d681SAndroid Build Coastguard Worker MI.RemoveOperand(i - 1);
4300*9880d681SAndroid Build Coastguard Worker
4301*9880d681SAndroid Build Coastguard Worker // Change to a %DDst = VORRd %DSrc, %DSrc, 14, %noreg (; implicits)
4302*9880d681SAndroid Build Coastguard Worker MI.setDesc(get(ARM::VORRd));
4303*9880d681SAndroid Build Coastguard Worker AddDefaultPred(
4304*9880d681SAndroid Build Coastguard Worker MIB.addReg(DstReg, RegState::Define).addReg(SrcReg).addReg(SrcReg));
4305*9880d681SAndroid Build Coastguard Worker break;
4306*9880d681SAndroid Build Coastguard Worker case ARM::VMOVRS:
4307*9880d681SAndroid Build Coastguard Worker if (Domain != ExeNEON)
4308*9880d681SAndroid Build Coastguard Worker break;
4309*9880d681SAndroid Build Coastguard Worker assert(!isPredicated(MI) && "Cannot predicate a VGETLN");
4310*9880d681SAndroid Build Coastguard Worker
4311*9880d681SAndroid Build Coastguard Worker // Source instruction is %RDst = VMOVRS %SSrc, 14, %noreg (; implicits)
4312*9880d681SAndroid Build Coastguard Worker DstReg = MI.getOperand(0).getReg();
4313*9880d681SAndroid Build Coastguard Worker SrcReg = MI.getOperand(1).getReg();
4314*9880d681SAndroid Build Coastguard Worker
4315*9880d681SAndroid Build Coastguard Worker for (unsigned i = MI.getDesc().getNumOperands(); i; --i)
4316*9880d681SAndroid Build Coastguard Worker MI.RemoveOperand(i - 1);
4317*9880d681SAndroid Build Coastguard Worker
4318*9880d681SAndroid Build Coastguard Worker DReg = getCorrespondingDRegAndLane(TRI, SrcReg, Lane);
4319*9880d681SAndroid Build Coastguard Worker
4320*9880d681SAndroid Build Coastguard Worker // Convert to %RDst = VGETLNi32 %DSrc, Lane, 14, %noreg (; imps)
4321*9880d681SAndroid Build Coastguard Worker // Note that DSrc has been widened and the other lane may be undef, which
4322*9880d681SAndroid Build Coastguard Worker // contaminates the entire register.
4323*9880d681SAndroid Build Coastguard Worker MI.setDesc(get(ARM::VGETLNi32));
4324*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB.addReg(DstReg, RegState::Define)
4325*9880d681SAndroid Build Coastguard Worker .addReg(DReg, RegState::Undef)
4326*9880d681SAndroid Build Coastguard Worker .addImm(Lane));
4327*9880d681SAndroid Build Coastguard Worker
4328*9880d681SAndroid Build Coastguard Worker // The old source should be an implicit use, otherwise we might think it
4329*9880d681SAndroid Build Coastguard Worker // was dead before here.
4330*9880d681SAndroid Build Coastguard Worker MIB.addReg(SrcReg, RegState::Implicit);
4331*9880d681SAndroid Build Coastguard Worker break;
4332*9880d681SAndroid Build Coastguard Worker case ARM::VMOVSR: {
4333*9880d681SAndroid Build Coastguard Worker if (Domain != ExeNEON)
4334*9880d681SAndroid Build Coastguard Worker break;
4335*9880d681SAndroid Build Coastguard Worker assert(!isPredicated(MI) && "Cannot predicate a VSETLN");
4336*9880d681SAndroid Build Coastguard Worker
4337*9880d681SAndroid Build Coastguard Worker // Source instruction is %SDst = VMOVSR %RSrc, 14, %noreg (; implicits)
4338*9880d681SAndroid Build Coastguard Worker DstReg = MI.getOperand(0).getReg();
4339*9880d681SAndroid Build Coastguard Worker SrcReg = MI.getOperand(1).getReg();
4340*9880d681SAndroid Build Coastguard Worker
4341*9880d681SAndroid Build Coastguard Worker DReg = getCorrespondingDRegAndLane(TRI, DstReg, Lane);
4342*9880d681SAndroid Build Coastguard Worker
4343*9880d681SAndroid Build Coastguard Worker unsigned ImplicitSReg;
4344*9880d681SAndroid Build Coastguard Worker if (!getImplicitSPRUseForDPRUse(TRI, MI, DReg, Lane, ImplicitSReg))
4345*9880d681SAndroid Build Coastguard Worker break;
4346*9880d681SAndroid Build Coastguard Worker
4347*9880d681SAndroid Build Coastguard Worker for (unsigned i = MI.getDesc().getNumOperands(); i; --i)
4348*9880d681SAndroid Build Coastguard Worker MI.RemoveOperand(i - 1);
4349*9880d681SAndroid Build Coastguard Worker
4350*9880d681SAndroid Build Coastguard Worker // Convert to %DDst = VSETLNi32 %DDst, %RSrc, Lane, 14, %noreg (; imps)
4351*9880d681SAndroid Build Coastguard Worker // Again DDst may be undefined at the beginning of this instruction.
4352*9880d681SAndroid Build Coastguard Worker MI.setDesc(get(ARM::VSETLNi32));
4353*9880d681SAndroid Build Coastguard Worker MIB.addReg(DReg, RegState::Define)
4354*9880d681SAndroid Build Coastguard Worker .addReg(DReg, getUndefRegState(!MI.readsRegister(DReg, TRI)))
4355*9880d681SAndroid Build Coastguard Worker .addReg(SrcReg)
4356*9880d681SAndroid Build Coastguard Worker .addImm(Lane);
4357*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
4358*9880d681SAndroid Build Coastguard Worker
4359*9880d681SAndroid Build Coastguard Worker // The narrower destination must be marked as set to keep previous chains
4360*9880d681SAndroid Build Coastguard Worker // in place.
4361*9880d681SAndroid Build Coastguard Worker MIB.addReg(DstReg, RegState::Define | RegState::Implicit);
4362*9880d681SAndroid Build Coastguard Worker if (ImplicitSReg != 0)
4363*9880d681SAndroid Build Coastguard Worker MIB.addReg(ImplicitSReg, RegState::Implicit);
4364*9880d681SAndroid Build Coastguard Worker break;
4365*9880d681SAndroid Build Coastguard Worker }
4366*9880d681SAndroid Build Coastguard Worker case ARM::VMOVS: {
4367*9880d681SAndroid Build Coastguard Worker if (Domain != ExeNEON)
4368*9880d681SAndroid Build Coastguard Worker break;
4369*9880d681SAndroid Build Coastguard Worker
4370*9880d681SAndroid Build Coastguard Worker // Source instruction is %SDst = VMOVS %SSrc, 14, %noreg (; implicits)
4371*9880d681SAndroid Build Coastguard Worker DstReg = MI.getOperand(0).getReg();
4372*9880d681SAndroid Build Coastguard Worker SrcReg = MI.getOperand(1).getReg();
4373*9880d681SAndroid Build Coastguard Worker
4374*9880d681SAndroid Build Coastguard Worker unsigned DstLane = 0, SrcLane = 0, DDst, DSrc;
4375*9880d681SAndroid Build Coastguard Worker DDst = getCorrespondingDRegAndLane(TRI, DstReg, DstLane);
4376*9880d681SAndroid Build Coastguard Worker DSrc = getCorrespondingDRegAndLane(TRI, SrcReg, SrcLane);
4377*9880d681SAndroid Build Coastguard Worker
4378*9880d681SAndroid Build Coastguard Worker unsigned ImplicitSReg;
4379*9880d681SAndroid Build Coastguard Worker if (!getImplicitSPRUseForDPRUse(TRI, MI, DSrc, SrcLane, ImplicitSReg))
4380*9880d681SAndroid Build Coastguard Worker break;
4381*9880d681SAndroid Build Coastguard Worker
4382*9880d681SAndroid Build Coastguard Worker for (unsigned i = MI.getDesc().getNumOperands(); i; --i)
4383*9880d681SAndroid Build Coastguard Worker MI.RemoveOperand(i - 1);
4384*9880d681SAndroid Build Coastguard Worker
4385*9880d681SAndroid Build Coastguard Worker if (DSrc == DDst) {
4386*9880d681SAndroid Build Coastguard Worker // Destination can be:
4387*9880d681SAndroid Build Coastguard Worker // %DDst = VDUPLN32d %DDst, Lane, 14, %noreg (; implicits)
4388*9880d681SAndroid Build Coastguard Worker MI.setDesc(get(ARM::VDUPLN32d));
4389*9880d681SAndroid Build Coastguard Worker MIB.addReg(DDst, RegState::Define)
4390*9880d681SAndroid Build Coastguard Worker .addReg(DDst, getUndefRegState(!MI.readsRegister(DDst, TRI)))
4391*9880d681SAndroid Build Coastguard Worker .addImm(SrcLane);
4392*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
4393*9880d681SAndroid Build Coastguard Worker
4394*9880d681SAndroid Build Coastguard Worker // Neither the source or the destination are naturally represented any
4395*9880d681SAndroid Build Coastguard Worker // more, so add them in manually.
4396*9880d681SAndroid Build Coastguard Worker MIB.addReg(DstReg, RegState::Implicit | RegState::Define);
4397*9880d681SAndroid Build Coastguard Worker MIB.addReg(SrcReg, RegState::Implicit);
4398*9880d681SAndroid Build Coastguard Worker if (ImplicitSReg != 0)
4399*9880d681SAndroid Build Coastguard Worker MIB.addReg(ImplicitSReg, RegState::Implicit);
4400*9880d681SAndroid Build Coastguard Worker break;
4401*9880d681SAndroid Build Coastguard Worker }
4402*9880d681SAndroid Build Coastguard Worker
4403*9880d681SAndroid Build Coastguard Worker // In general there's no single instruction that can perform an S <-> S
4404*9880d681SAndroid Build Coastguard Worker // move in NEON space, but a pair of VEXT instructions *can* do the
4405*9880d681SAndroid Build Coastguard Worker // job. It turns out that the VEXTs needed will only use DSrc once, with
4406*9880d681SAndroid Build Coastguard Worker // the position based purely on the combination of lane-0 and lane-1
4407*9880d681SAndroid Build Coastguard Worker // involved. For example
4408*9880d681SAndroid Build Coastguard Worker // vmov s0, s2 -> vext.32 d0, d0, d1, #1 vext.32 d0, d0, d0, #1
4409*9880d681SAndroid Build Coastguard Worker // vmov s1, s3 -> vext.32 d0, d1, d0, #1 vext.32 d0, d0, d0, #1
4410*9880d681SAndroid Build Coastguard Worker // vmov s0, s3 -> vext.32 d0, d0, d0, #1 vext.32 d0, d1, d0, #1
4411*9880d681SAndroid Build Coastguard Worker // vmov s1, s2 -> vext.32 d0, d0, d0, #1 vext.32 d0, d0, d1, #1
4412*9880d681SAndroid Build Coastguard Worker //
4413*9880d681SAndroid Build Coastguard Worker // Pattern of the MachineInstrs is:
4414*9880d681SAndroid Build Coastguard Worker // %DDst = VEXTd32 %DSrc1, %DSrc2, Lane, 14, %noreg (;implicits)
4415*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder NewMIB;
4416*9880d681SAndroid Build Coastguard Worker NewMIB = BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(ARM::VEXTd32),
4417*9880d681SAndroid Build Coastguard Worker DDst);
4418*9880d681SAndroid Build Coastguard Worker
4419*9880d681SAndroid Build Coastguard Worker // On the first instruction, both DSrc and DDst may be <undef> if present.
4420*9880d681SAndroid Build Coastguard Worker // Specifically when the original instruction didn't have them as an
4421*9880d681SAndroid Build Coastguard Worker // <imp-use>.
4422*9880d681SAndroid Build Coastguard Worker unsigned CurReg = SrcLane == 1 && DstLane == 1 ? DSrc : DDst;
4423*9880d681SAndroid Build Coastguard Worker bool CurUndef = !MI.readsRegister(CurReg, TRI);
4424*9880d681SAndroid Build Coastguard Worker NewMIB.addReg(CurReg, getUndefRegState(CurUndef));
4425*9880d681SAndroid Build Coastguard Worker
4426*9880d681SAndroid Build Coastguard Worker CurReg = SrcLane == 0 && DstLane == 0 ? DSrc : DDst;
4427*9880d681SAndroid Build Coastguard Worker CurUndef = !MI.readsRegister(CurReg, TRI);
4428*9880d681SAndroid Build Coastguard Worker NewMIB.addReg(CurReg, getUndefRegState(CurUndef));
4429*9880d681SAndroid Build Coastguard Worker
4430*9880d681SAndroid Build Coastguard Worker NewMIB.addImm(1);
4431*9880d681SAndroid Build Coastguard Worker AddDefaultPred(NewMIB);
4432*9880d681SAndroid Build Coastguard Worker
4433*9880d681SAndroid Build Coastguard Worker if (SrcLane == DstLane)
4434*9880d681SAndroid Build Coastguard Worker NewMIB.addReg(SrcReg, RegState::Implicit);
4435*9880d681SAndroid Build Coastguard Worker
4436*9880d681SAndroid Build Coastguard Worker MI.setDesc(get(ARM::VEXTd32));
4437*9880d681SAndroid Build Coastguard Worker MIB.addReg(DDst, RegState::Define);
4438*9880d681SAndroid Build Coastguard Worker
4439*9880d681SAndroid Build Coastguard Worker // On the second instruction, DDst has definitely been defined above, so
4440*9880d681SAndroid Build Coastguard Worker // it is not <undef>. DSrc, if present, can be <undef> as above.
4441*9880d681SAndroid Build Coastguard Worker CurReg = SrcLane == 1 && DstLane == 0 ? DSrc : DDst;
4442*9880d681SAndroid Build Coastguard Worker CurUndef = CurReg == DSrc && !MI.readsRegister(CurReg, TRI);
4443*9880d681SAndroid Build Coastguard Worker MIB.addReg(CurReg, getUndefRegState(CurUndef));
4444*9880d681SAndroid Build Coastguard Worker
4445*9880d681SAndroid Build Coastguard Worker CurReg = SrcLane == 0 && DstLane == 1 ? DSrc : DDst;
4446*9880d681SAndroid Build Coastguard Worker CurUndef = CurReg == DSrc && !MI.readsRegister(CurReg, TRI);
4447*9880d681SAndroid Build Coastguard Worker MIB.addReg(CurReg, getUndefRegState(CurUndef));
4448*9880d681SAndroid Build Coastguard Worker
4449*9880d681SAndroid Build Coastguard Worker MIB.addImm(1);
4450*9880d681SAndroid Build Coastguard Worker AddDefaultPred(MIB);
4451*9880d681SAndroid Build Coastguard Worker
4452*9880d681SAndroid Build Coastguard Worker if (SrcLane != DstLane)
4453*9880d681SAndroid Build Coastguard Worker MIB.addReg(SrcReg, RegState::Implicit);
4454*9880d681SAndroid Build Coastguard Worker
4455*9880d681SAndroid Build Coastguard Worker // As before, the original destination is no longer represented, add it
4456*9880d681SAndroid Build Coastguard Worker // implicitly.
4457*9880d681SAndroid Build Coastguard Worker MIB.addReg(DstReg, RegState::Define | RegState::Implicit);
4458*9880d681SAndroid Build Coastguard Worker if (ImplicitSReg != 0)
4459*9880d681SAndroid Build Coastguard Worker MIB.addReg(ImplicitSReg, RegState::Implicit);
4460*9880d681SAndroid Build Coastguard Worker break;
4461*9880d681SAndroid Build Coastguard Worker }
4462*9880d681SAndroid Build Coastguard Worker }
4463*9880d681SAndroid Build Coastguard Worker
4464*9880d681SAndroid Build Coastguard Worker }
4465*9880d681SAndroid Build Coastguard Worker
4466*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
4467*9880d681SAndroid Build Coastguard Worker // Partial register updates
4468*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
4469*9880d681SAndroid Build Coastguard Worker //
4470*9880d681SAndroid Build Coastguard Worker // Swift renames NEON registers with 64-bit granularity. That means any
4471*9880d681SAndroid Build Coastguard Worker // instruction writing an S-reg implicitly reads the containing D-reg. The
4472*9880d681SAndroid Build Coastguard Worker // problem is mostly avoided by translating f32 operations to v2f32 operations
4473*9880d681SAndroid Build Coastguard Worker // on D-registers, but f32 loads are still a problem.
4474*9880d681SAndroid Build Coastguard Worker //
4475*9880d681SAndroid Build Coastguard Worker // These instructions can load an f32 into a NEON register:
4476*9880d681SAndroid Build Coastguard Worker //
4477*9880d681SAndroid Build Coastguard Worker // VLDRS - Only writes S, partial D update.
4478*9880d681SAndroid Build Coastguard Worker // VLD1LNd32 - Writes all D-regs, explicit partial D update, 2 uops.
4479*9880d681SAndroid Build Coastguard Worker // VLD1DUPd32 - Writes all D-regs, no partial reg update, 2 uops.
4480*9880d681SAndroid Build Coastguard Worker //
4481*9880d681SAndroid Build Coastguard Worker // FCONSTD can be used as a dependency-breaking instruction.
getPartialRegUpdateClearance(const MachineInstr & MI,unsigned OpNum,const TargetRegisterInfo * TRI) const4482*9880d681SAndroid Build Coastguard Worker unsigned ARMBaseInstrInfo::getPartialRegUpdateClearance(
4483*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI, unsigned OpNum,
4484*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI) const {
4485*9880d681SAndroid Build Coastguard Worker auto PartialUpdateClearance = Subtarget.getPartialUpdateClearance();
4486*9880d681SAndroid Build Coastguard Worker if (!PartialUpdateClearance)
4487*9880d681SAndroid Build Coastguard Worker return 0;
4488*9880d681SAndroid Build Coastguard Worker
4489*9880d681SAndroid Build Coastguard Worker assert(TRI && "Need TRI instance");
4490*9880d681SAndroid Build Coastguard Worker
4491*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MI.getOperand(OpNum);
4492*9880d681SAndroid Build Coastguard Worker if (MO.readsReg())
4493*9880d681SAndroid Build Coastguard Worker return 0;
4494*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
4495*9880d681SAndroid Build Coastguard Worker int UseOp = -1;
4496*9880d681SAndroid Build Coastguard Worker
4497*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
4498*9880d681SAndroid Build Coastguard Worker // Normal instructions writing only an S-register.
4499*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
4500*9880d681SAndroid Build Coastguard Worker case ARM::FCONSTS:
4501*9880d681SAndroid Build Coastguard Worker case ARM::VMOVSR:
4502*9880d681SAndroid Build Coastguard Worker case ARM::VMOVv8i8:
4503*9880d681SAndroid Build Coastguard Worker case ARM::VMOVv4i16:
4504*9880d681SAndroid Build Coastguard Worker case ARM::VMOVv2i32:
4505*9880d681SAndroid Build Coastguard Worker case ARM::VMOVv2f32:
4506*9880d681SAndroid Build Coastguard Worker case ARM::VMOVv1i64:
4507*9880d681SAndroid Build Coastguard Worker UseOp = MI.findRegisterUseOperandIdx(Reg, false, TRI);
4508*9880d681SAndroid Build Coastguard Worker break;
4509*9880d681SAndroid Build Coastguard Worker
4510*9880d681SAndroid Build Coastguard Worker // Explicitly reads the dependency.
4511*9880d681SAndroid Build Coastguard Worker case ARM::VLD1LNd32:
4512*9880d681SAndroid Build Coastguard Worker UseOp = 3;
4513*9880d681SAndroid Build Coastguard Worker break;
4514*9880d681SAndroid Build Coastguard Worker default:
4515*9880d681SAndroid Build Coastguard Worker return 0;
4516*9880d681SAndroid Build Coastguard Worker }
4517*9880d681SAndroid Build Coastguard Worker
4518*9880d681SAndroid Build Coastguard Worker // If this instruction actually reads a value from Reg, there is no unwanted
4519*9880d681SAndroid Build Coastguard Worker // dependency.
4520*9880d681SAndroid Build Coastguard Worker if (UseOp != -1 && MI.getOperand(UseOp).readsReg())
4521*9880d681SAndroid Build Coastguard Worker return 0;
4522*9880d681SAndroid Build Coastguard Worker
4523*9880d681SAndroid Build Coastguard Worker // We must be able to clobber the whole D-reg.
4524*9880d681SAndroid Build Coastguard Worker if (TargetRegisterInfo::isVirtualRegister(Reg)) {
4525*9880d681SAndroid Build Coastguard Worker // Virtual register must be a foo:ssub_0<def,undef> operand.
4526*9880d681SAndroid Build Coastguard Worker if (!MO.getSubReg() || MI.readsVirtualRegister(Reg))
4527*9880d681SAndroid Build Coastguard Worker return 0;
4528*9880d681SAndroid Build Coastguard Worker } else if (ARM::SPRRegClass.contains(Reg)) {
4529*9880d681SAndroid Build Coastguard Worker // Physical register: MI must define the full D-reg.
4530*9880d681SAndroid Build Coastguard Worker unsigned DReg = TRI->getMatchingSuperReg(Reg, ARM::ssub_0,
4531*9880d681SAndroid Build Coastguard Worker &ARM::DPRRegClass);
4532*9880d681SAndroid Build Coastguard Worker if (!DReg || !MI.definesRegister(DReg, TRI))
4533*9880d681SAndroid Build Coastguard Worker return 0;
4534*9880d681SAndroid Build Coastguard Worker }
4535*9880d681SAndroid Build Coastguard Worker
4536*9880d681SAndroid Build Coastguard Worker // MI has an unwanted D-register dependency.
4537*9880d681SAndroid Build Coastguard Worker // Avoid defs in the previous N instructrions.
4538*9880d681SAndroid Build Coastguard Worker return PartialUpdateClearance;
4539*9880d681SAndroid Build Coastguard Worker }
4540*9880d681SAndroid Build Coastguard Worker
4541*9880d681SAndroid Build Coastguard Worker // Break a partial register dependency after getPartialRegUpdateClearance
4542*9880d681SAndroid Build Coastguard Worker // returned non-zero.
breakPartialRegDependency(MachineInstr & MI,unsigned OpNum,const TargetRegisterInfo * TRI) const4543*9880d681SAndroid Build Coastguard Worker void ARMBaseInstrInfo::breakPartialRegDependency(
4544*9880d681SAndroid Build Coastguard Worker MachineInstr &MI, unsigned OpNum, const TargetRegisterInfo *TRI) const {
4545*9880d681SAndroid Build Coastguard Worker assert(OpNum < MI.getDesc().getNumDefs() && "OpNum is not a def");
4546*9880d681SAndroid Build Coastguard Worker assert(TRI && "Need TRI instance");
4547*9880d681SAndroid Build Coastguard Worker
4548*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MI.getOperand(OpNum);
4549*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
4550*9880d681SAndroid Build Coastguard Worker assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
4551*9880d681SAndroid Build Coastguard Worker "Can't break virtual register dependencies.");
4552*9880d681SAndroid Build Coastguard Worker unsigned DReg = Reg;
4553*9880d681SAndroid Build Coastguard Worker
4554*9880d681SAndroid Build Coastguard Worker // If MI defines an S-reg, find the corresponding D super-register.
4555*9880d681SAndroid Build Coastguard Worker if (ARM::SPRRegClass.contains(Reg)) {
4556*9880d681SAndroid Build Coastguard Worker DReg = ARM::D0 + (Reg - ARM::S0) / 2;
4557*9880d681SAndroid Build Coastguard Worker assert(TRI->isSuperRegister(Reg, DReg) && "Register enums broken");
4558*9880d681SAndroid Build Coastguard Worker }
4559*9880d681SAndroid Build Coastguard Worker
4560*9880d681SAndroid Build Coastguard Worker assert(ARM::DPRRegClass.contains(DReg) && "Can only break D-reg deps");
4561*9880d681SAndroid Build Coastguard Worker assert(MI.definesRegister(DReg, TRI) && "MI doesn't clobber full D-reg");
4562*9880d681SAndroid Build Coastguard Worker
4563*9880d681SAndroid Build Coastguard Worker // FIXME: In some cases, VLDRS can be changed to a VLD1DUPd32 which defines
4564*9880d681SAndroid Build Coastguard Worker // the full D-register by loading the same value to both lanes. The
4565*9880d681SAndroid Build Coastguard Worker // instruction is micro-coded with 2 uops, so don't do this until we can
4566*9880d681SAndroid Build Coastguard Worker // properly schedule micro-coded instructions. The dispatcher stalls cause
4567*9880d681SAndroid Build Coastguard Worker // too big regressions.
4568*9880d681SAndroid Build Coastguard Worker
4569*9880d681SAndroid Build Coastguard Worker // Insert the dependency-breaking FCONSTD before MI.
4570*9880d681SAndroid Build Coastguard Worker // 96 is the encoding of 0.5, but the actual value doesn't matter here.
4571*9880d681SAndroid Build Coastguard Worker AddDefaultPred(
4572*9880d681SAndroid Build Coastguard Worker BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(ARM::FCONSTD), DReg)
4573*9880d681SAndroid Build Coastguard Worker .addImm(96));
4574*9880d681SAndroid Build Coastguard Worker MI.addRegisterKilled(DReg, TRI, true);
4575*9880d681SAndroid Build Coastguard Worker }
4576*9880d681SAndroid Build Coastguard Worker
hasNOP() const4577*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::hasNOP() const {
4578*9880d681SAndroid Build Coastguard Worker return Subtarget.getFeatureBits()[ARM::HasV6KOps];
4579*9880d681SAndroid Build Coastguard Worker }
4580*9880d681SAndroid Build Coastguard Worker
isSwiftFastImmShift(const MachineInstr * MI) const4581*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::isSwiftFastImmShift(const MachineInstr *MI) const {
4582*9880d681SAndroid Build Coastguard Worker if (MI->getNumOperands() < 4)
4583*9880d681SAndroid Build Coastguard Worker return true;
4584*9880d681SAndroid Build Coastguard Worker unsigned ShOpVal = MI->getOperand(3).getImm();
4585*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getSORegOffset(ShOpVal);
4586*9880d681SAndroid Build Coastguard Worker // Swift supports faster shifts for: lsl 2, lsl 1, and lsr 1.
4587*9880d681SAndroid Build Coastguard Worker if ((ShImm == 1 && ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsr) ||
4588*9880d681SAndroid Build Coastguard Worker ((ShImm == 1 || ShImm == 2) &&
4589*9880d681SAndroid Build Coastguard Worker ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsl))
4590*9880d681SAndroid Build Coastguard Worker return true;
4591*9880d681SAndroid Build Coastguard Worker
4592*9880d681SAndroid Build Coastguard Worker return false;
4593*9880d681SAndroid Build Coastguard Worker }
4594*9880d681SAndroid Build Coastguard Worker
getRegSequenceLikeInputs(const MachineInstr & MI,unsigned DefIdx,SmallVectorImpl<RegSubRegPairAndIdx> & InputRegs) const4595*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::getRegSequenceLikeInputs(
4596*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI, unsigned DefIdx,
4597*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<RegSubRegPairAndIdx> &InputRegs) const {
4598*9880d681SAndroid Build Coastguard Worker assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index");
4599*9880d681SAndroid Build Coastguard Worker assert(MI.isRegSequenceLike() && "Invalid kind of instruction");
4600*9880d681SAndroid Build Coastguard Worker
4601*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
4602*9880d681SAndroid Build Coastguard Worker case ARM::VMOVDRR:
4603*9880d681SAndroid Build Coastguard Worker // dX = VMOVDRR rY, rZ
4604*9880d681SAndroid Build Coastguard Worker // is the same as:
4605*9880d681SAndroid Build Coastguard Worker // dX = REG_SEQUENCE rY, ssub_0, rZ, ssub_1
4606*9880d681SAndroid Build Coastguard Worker // Populate the InputRegs accordingly.
4607*9880d681SAndroid Build Coastguard Worker // rY
4608*9880d681SAndroid Build Coastguard Worker const MachineOperand *MOReg = &MI.getOperand(1);
4609*9880d681SAndroid Build Coastguard Worker InputRegs.push_back(
4610*9880d681SAndroid Build Coastguard Worker RegSubRegPairAndIdx(MOReg->getReg(), MOReg->getSubReg(), ARM::ssub_0));
4611*9880d681SAndroid Build Coastguard Worker // rZ
4612*9880d681SAndroid Build Coastguard Worker MOReg = &MI.getOperand(2);
4613*9880d681SAndroid Build Coastguard Worker InputRegs.push_back(
4614*9880d681SAndroid Build Coastguard Worker RegSubRegPairAndIdx(MOReg->getReg(), MOReg->getSubReg(), ARM::ssub_1));
4615*9880d681SAndroid Build Coastguard Worker return true;
4616*9880d681SAndroid Build Coastguard Worker }
4617*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Target dependent opcode missing");
4618*9880d681SAndroid Build Coastguard Worker }
4619*9880d681SAndroid Build Coastguard Worker
getExtractSubregLikeInputs(const MachineInstr & MI,unsigned DefIdx,RegSubRegPairAndIdx & InputReg) const4620*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::getExtractSubregLikeInputs(
4621*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI, unsigned DefIdx,
4622*9880d681SAndroid Build Coastguard Worker RegSubRegPairAndIdx &InputReg) const {
4623*9880d681SAndroid Build Coastguard Worker assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index");
4624*9880d681SAndroid Build Coastguard Worker assert(MI.isExtractSubregLike() && "Invalid kind of instruction");
4625*9880d681SAndroid Build Coastguard Worker
4626*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
4627*9880d681SAndroid Build Coastguard Worker case ARM::VMOVRRD:
4628*9880d681SAndroid Build Coastguard Worker // rX, rY = VMOVRRD dZ
4629*9880d681SAndroid Build Coastguard Worker // is the same as:
4630*9880d681SAndroid Build Coastguard Worker // rX = EXTRACT_SUBREG dZ, ssub_0
4631*9880d681SAndroid Build Coastguard Worker // rY = EXTRACT_SUBREG dZ, ssub_1
4632*9880d681SAndroid Build Coastguard Worker const MachineOperand &MOReg = MI.getOperand(2);
4633*9880d681SAndroid Build Coastguard Worker InputReg.Reg = MOReg.getReg();
4634*9880d681SAndroid Build Coastguard Worker InputReg.SubReg = MOReg.getSubReg();
4635*9880d681SAndroid Build Coastguard Worker InputReg.SubIdx = DefIdx == 0 ? ARM::ssub_0 : ARM::ssub_1;
4636*9880d681SAndroid Build Coastguard Worker return true;
4637*9880d681SAndroid Build Coastguard Worker }
4638*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Target dependent opcode missing");
4639*9880d681SAndroid Build Coastguard Worker }
4640*9880d681SAndroid Build Coastguard Worker
getInsertSubregLikeInputs(const MachineInstr & MI,unsigned DefIdx,RegSubRegPair & BaseReg,RegSubRegPairAndIdx & InsertedReg) const4641*9880d681SAndroid Build Coastguard Worker bool ARMBaseInstrInfo::getInsertSubregLikeInputs(
4642*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI, unsigned DefIdx, RegSubRegPair &BaseReg,
4643*9880d681SAndroid Build Coastguard Worker RegSubRegPairAndIdx &InsertedReg) const {
4644*9880d681SAndroid Build Coastguard Worker assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index");
4645*9880d681SAndroid Build Coastguard Worker assert(MI.isInsertSubregLike() && "Invalid kind of instruction");
4646*9880d681SAndroid Build Coastguard Worker
4647*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
4648*9880d681SAndroid Build Coastguard Worker case ARM::VSETLNi32:
4649*9880d681SAndroid Build Coastguard Worker // dX = VSETLNi32 dY, rZ, imm
4650*9880d681SAndroid Build Coastguard Worker const MachineOperand &MOBaseReg = MI.getOperand(1);
4651*9880d681SAndroid Build Coastguard Worker const MachineOperand &MOInsertedReg = MI.getOperand(2);
4652*9880d681SAndroid Build Coastguard Worker const MachineOperand &MOIndex = MI.getOperand(3);
4653*9880d681SAndroid Build Coastguard Worker BaseReg.Reg = MOBaseReg.getReg();
4654*9880d681SAndroid Build Coastguard Worker BaseReg.SubReg = MOBaseReg.getSubReg();
4655*9880d681SAndroid Build Coastguard Worker
4656*9880d681SAndroid Build Coastguard Worker InsertedReg.Reg = MOInsertedReg.getReg();
4657*9880d681SAndroid Build Coastguard Worker InsertedReg.SubReg = MOInsertedReg.getSubReg();
4658*9880d681SAndroid Build Coastguard Worker InsertedReg.SubIdx = MOIndex.getImm() == 0 ? ARM::ssub_0 : ARM::ssub_1;
4659*9880d681SAndroid Build Coastguard Worker return true;
4660*9880d681SAndroid Build Coastguard Worker }
4661*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Target dependent opcode missing");
4662*9880d681SAndroid Build Coastguard Worker }
4663