1*9880d681SAndroid Build Coastguard Worker //===-- ARMHazardRecognizer.cpp - ARM postra hazard recognizer ------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker
10*9880d681SAndroid Build Coastguard Worker #include "ARMHazardRecognizer.h"
11*9880d681SAndroid Build Coastguard Worker #include "ARMBaseInstrInfo.h"
12*9880d681SAndroid Build Coastguard Worker #include "ARMBaseRegisterInfo.h"
13*9880d681SAndroid Build Coastguard Worker #include "ARMSubtarget.h"
14*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstr.h"
15*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/ScheduleDAG.h"
16*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetRegisterInfo.h"
17*9880d681SAndroid Build Coastguard Worker using namespace llvm;
18*9880d681SAndroid Build Coastguard Worker
hasRAWHazard(MachineInstr * DefMI,MachineInstr * MI,const TargetRegisterInfo & TRI)19*9880d681SAndroid Build Coastguard Worker static bool hasRAWHazard(MachineInstr *DefMI, MachineInstr *MI,
20*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo &TRI) {
21*9880d681SAndroid Build Coastguard Worker // FIXME: Detect integer instructions properly.
22*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &MCID = MI->getDesc();
23*9880d681SAndroid Build Coastguard Worker unsigned Domain = MCID.TSFlags & ARMII::DomainMask;
24*9880d681SAndroid Build Coastguard Worker if (MI->mayStore())
25*9880d681SAndroid Build Coastguard Worker return false;
26*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MCID.getOpcode();
27*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
28*9880d681SAndroid Build Coastguard Worker return false;
29*9880d681SAndroid Build Coastguard Worker if ((Domain & ARMII::DomainVFP) || (Domain & ARMII::DomainNEON))
30*9880d681SAndroid Build Coastguard Worker return MI->readsRegister(DefMI->getOperand(0).getReg(), &TRI);
31*9880d681SAndroid Build Coastguard Worker return false;
32*9880d681SAndroid Build Coastguard Worker }
33*9880d681SAndroid Build Coastguard Worker
34*9880d681SAndroid Build Coastguard Worker ScheduleHazardRecognizer::HazardType
getHazardType(SUnit * SU,int Stalls)35*9880d681SAndroid Build Coastguard Worker ARMHazardRecognizer::getHazardType(SUnit *SU, int Stalls) {
36*9880d681SAndroid Build Coastguard Worker assert(Stalls == 0 && "ARM hazards don't support scoreboard lookahead");
37*9880d681SAndroid Build Coastguard Worker
38*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = SU->getInstr();
39*9880d681SAndroid Build Coastguard Worker
40*9880d681SAndroid Build Coastguard Worker if (!MI->isDebugValue()) {
41*9880d681SAndroid Build Coastguard Worker // Look for special VMLA / VMLS hazards. A VMUL / VADD / VSUB following
42*9880d681SAndroid Build Coastguard Worker // a VMLA / VMLS will cause 4 cycle stall.
43*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &MCID = MI->getDesc();
44*9880d681SAndroid Build Coastguard Worker if (LastMI && (MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainGeneral) {
45*9880d681SAndroid Build Coastguard Worker MachineInstr *DefMI = LastMI;
46*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &LastMCID = LastMI->getDesc();
47*9880d681SAndroid Build Coastguard Worker const MachineFunction *MF = MI->getParent()->getParent();
48*9880d681SAndroid Build Coastguard Worker const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
49*9880d681SAndroid Build Coastguard Worker MF->getSubtarget().getInstrInfo());
50*9880d681SAndroid Build Coastguard Worker
51*9880d681SAndroid Build Coastguard Worker // Skip over one non-VFP / NEON instruction.
52*9880d681SAndroid Build Coastguard Worker if (!LastMI->isBarrier() &&
53*9880d681SAndroid Build Coastguard Worker !(TII.getSubtarget().hasMuxedUnits() && LastMI->mayLoadOrStore()) &&
54*9880d681SAndroid Build Coastguard Worker (LastMCID.TSFlags & ARMII::DomainMask) == ARMII::DomainGeneral) {
55*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I = LastMI;
56*9880d681SAndroid Build Coastguard Worker if (I != LastMI->getParent()->begin()) {
57*9880d681SAndroid Build Coastguard Worker I = std::prev(I);
58*9880d681SAndroid Build Coastguard Worker DefMI = &*I;
59*9880d681SAndroid Build Coastguard Worker }
60*9880d681SAndroid Build Coastguard Worker }
61*9880d681SAndroid Build Coastguard Worker
62*9880d681SAndroid Build Coastguard Worker if (TII.isFpMLxInstruction(DefMI->getOpcode()) &&
63*9880d681SAndroid Build Coastguard Worker (TII.canCauseFpMLxStall(MI->getOpcode()) ||
64*9880d681SAndroid Build Coastguard Worker hasRAWHazard(DefMI, MI, TII.getRegisterInfo()))) {
65*9880d681SAndroid Build Coastguard Worker // Try to schedule another instruction for the next 4 cycles.
66*9880d681SAndroid Build Coastguard Worker if (FpMLxStalls == 0)
67*9880d681SAndroid Build Coastguard Worker FpMLxStalls = 4;
68*9880d681SAndroid Build Coastguard Worker return Hazard;
69*9880d681SAndroid Build Coastguard Worker }
70*9880d681SAndroid Build Coastguard Worker }
71*9880d681SAndroid Build Coastguard Worker }
72*9880d681SAndroid Build Coastguard Worker
73*9880d681SAndroid Build Coastguard Worker return ScoreboardHazardRecognizer::getHazardType(SU, Stalls);
74*9880d681SAndroid Build Coastguard Worker }
75*9880d681SAndroid Build Coastguard Worker
Reset()76*9880d681SAndroid Build Coastguard Worker void ARMHazardRecognizer::Reset() {
77*9880d681SAndroid Build Coastguard Worker LastMI = nullptr;
78*9880d681SAndroid Build Coastguard Worker FpMLxStalls = 0;
79*9880d681SAndroid Build Coastguard Worker ScoreboardHazardRecognizer::Reset();
80*9880d681SAndroid Build Coastguard Worker }
81*9880d681SAndroid Build Coastguard Worker
EmitInstruction(SUnit * SU)82*9880d681SAndroid Build Coastguard Worker void ARMHazardRecognizer::EmitInstruction(SUnit *SU) {
83*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = SU->getInstr();
84*9880d681SAndroid Build Coastguard Worker if (!MI->isDebugValue()) {
85*9880d681SAndroid Build Coastguard Worker LastMI = MI;
86*9880d681SAndroid Build Coastguard Worker FpMLxStalls = 0;
87*9880d681SAndroid Build Coastguard Worker }
88*9880d681SAndroid Build Coastguard Worker
89*9880d681SAndroid Build Coastguard Worker ScoreboardHazardRecognizer::EmitInstruction(SU);
90*9880d681SAndroid Build Coastguard Worker }
91*9880d681SAndroid Build Coastguard Worker
AdvanceCycle()92*9880d681SAndroid Build Coastguard Worker void ARMHazardRecognizer::AdvanceCycle() {
93*9880d681SAndroid Build Coastguard Worker if (FpMLxStalls && --FpMLxStalls == 0)
94*9880d681SAndroid Build Coastguard Worker // Stalled for 4 cycles but still can't schedule any other instructions.
95*9880d681SAndroid Build Coastguard Worker LastMI = nullptr;
96*9880d681SAndroid Build Coastguard Worker ScoreboardHazardRecognizer::AdvanceCycle();
97*9880d681SAndroid Build Coastguard Worker }
98*9880d681SAndroid Build Coastguard Worker
RecedeCycle()99*9880d681SAndroid Build Coastguard Worker void ARMHazardRecognizer::RecedeCycle() {
100*9880d681SAndroid Build Coastguard Worker llvm_unreachable("reverse ARM hazard checking unsupported");
101*9880d681SAndroid Build Coastguard Worker }
102