1*9880d681SAndroid Build Coastguard Worker //===--- HexagonGenMux.cpp ------------------------------------------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker
10*9880d681SAndroid Build Coastguard Worker // During instruction selection, MUX instructions are generated for
11*9880d681SAndroid Build Coastguard Worker // conditional assignments. Since such assignments often present an
12*9880d681SAndroid Build Coastguard Worker // opportunity to predicate instructions, HexagonExpandCondsets
13*9880d681SAndroid Build Coastguard Worker // expands MUXes into pairs of conditional transfers, and then proceeds
14*9880d681SAndroid Build Coastguard Worker // with predication of the producers/consumers of the registers involved.
15*9880d681SAndroid Build Coastguard Worker // This happens after exiting from the SSA form, but before the machine
16*9880d681SAndroid Build Coastguard Worker // instruction scheduler. After the scheduler and after the register
17*9880d681SAndroid Build Coastguard Worker // allocation there can be cases of pairs of conditional transfers
18*9880d681SAndroid Build Coastguard Worker // resulting from a MUX where neither of them was further predicated. If
19*9880d681SAndroid Build Coastguard Worker // these transfers are now placed far enough from the instruction defining
20*9880d681SAndroid Build Coastguard Worker // the predicate register, they cannot use the .new form. In such cases it
21*9880d681SAndroid Build Coastguard Worker // is better to collapse them back to a single MUX instruction.
22*9880d681SAndroid Build Coastguard Worker
23*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "hexmux"
24*9880d681SAndroid Build Coastguard Worker
25*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/Passes.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunctionPass.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
29*9880d681SAndroid Build Coastguard Worker #include "HexagonTargetMachine.h"
30*9880d681SAndroid Build Coastguard Worker
31*9880d681SAndroid Build Coastguard Worker using namespace llvm;
32*9880d681SAndroid Build Coastguard Worker
33*9880d681SAndroid Build Coastguard Worker namespace llvm {
34*9880d681SAndroid Build Coastguard Worker FunctionPass *createHexagonGenMux();
35*9880d681SAndroid Build Coastguard Worker void initializeHexagonGenMuxPass(PassRegistry& Registry);
36*9880d681SAndroid Build Coastguard Worker }
37*9880d681SAndroid Build Coastguard Worker
38*9880d681SAndroid Build Coastguard Worker namespace {
39*9880d681SAndroid Build Coastguard Worker class HexagonGenMux : public MachineFunctionPass {
40*9880d681SAndroid Build Coastguard Worker public:
41*9880d681SAndroid Build Coastguard Worker static char ID;
HexagonGenMux()42*9880d681SAndroid Build Coastguard Worker HexagonGenMux() : MachineFunctionPass(ID), HII(0), HRI(0) {
43*9880d681SAndroid Build Coastguard Worker initializeHexagonGenMuxPass(*PassRegistry::getPassRegistry());
44*9880d681SAndroid Build Coastguard Worker }
getPassName() const45*9880d681SAndroid Build Coastguard Worker const char *getPassName() const override {
46*9880d681SAndroid Build Coastguard Worker return "Hexagon generate mux instructions";
47*9880d681SAndroid Build Coastguard Worker }
getAnalysisUsage(AnalysisUsage & AU) const48*9880d681SAndroid Build Coastguard Worker void getAnalysisUsage(AnalysisUsage &AU) const override {
49*9880d681SAndroid Build Coastguard Worker MachineFunctionPass::getAnalysisUsage(AU);
50*9880d681SAndroid Build Coastguard Worker }
51*9880d681SAndroid Build Coastguard Worker bool runOnMachineFunction(MachineFunction &MF) override;
getRequiredProperties() const52*9880d681SAndroid Build Coastguard Worker MachineFunctionProperties getRequiredProperties() const override {
53*9880d681SAndroid Build Coastguard Worker return MachineFunctionProperties().set(
54*9880d681SAndroid Build Coastguard Worker MachineFunctionProperties::Property::AllVRegsAllocated);
55*9880d681SAndroid Build Coastguard Worker }
56*9880d681SAndroid Build Coastguard Worker
57*9880d681SAndroid Build Coastguard Worker private:
58*9880d681SAndroid Build Coastguard Worker const HexagonInstrInfo *HII;
59*9880d681SAndroid Build Coastguard Worker const HexagonRegisterInfo *HRI;
60*9880d681SAndroid Build Coastguard Worker
61*9880d681SAndroid Build Coastguard Worker struct CondsetInfo {
62*9880d681SAndroid Build Coastguard Worker unsigned PredR;
63*9880d681SAndroid Build Coastguard Worker unsigned TrueX, FalseX;
CondsetInfo__anonea4ffa950111::HexagonGenMux::CondsetInfo64*9880d681SAndroid Build Coastguard Worker CondsetInfo() : PredR(0), TrueX(UINT_MAX), FalseX(UINT_MAX) {}
65*9880d681SAndroid Build Coastguard Worker };
66*9880d681SAndroid Build Coastguard Worker struct DefUseInfo {
67*9880d681SAndroid Build Coastguard Worker BitVector Defs, Uses;
DefUseInfo__anonea4ffa950111::HexagonGenMux::DefUseInfo68*9880d681SAndroid Build Coastguard Worker DefUseInfo() : Defs(), Uses() {}
DefUseInfo__anonea4ffa950111::HexagonGenMux::DefUseInfo69*9880d681SAndroid Build Coastguard Worker DefUseInfo(const BitVector &D, const BitVector &U) : Defs(D), Uses(U) {}
70*9880d681SAndroid Build Coastguard Worker };
71*9880d681SAndroid Build Coastguard Worker struct MuxInfo {
72*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator At;
73*9880d681SAndroid Build Coastguard Worker unsigned DefR, PredR;
74*9880d681SAndroid Build Coastguard Worker MachineOperand *SrcT, *SrcF;
75*9880d681SAndroid Build Coastguard Worker MachineInstr *Def1, *Def2;
MuxInfo__anonea4ffa950111::HexagonGenMux::MuxInfo76*9880d681SAndroid Build Coastguard Worker MuxInfo(MachineBasicBlock::iterator It, unsigned DR, unsigned PR,
77*9880d681SAndroid Build Coastguard Worker MachineOperand *TOp, MachineOperand *FOp, MachineInstr &D1,
78*9880d681SAndroid Build Coastguard Worker MachineInstr &D2)
79*9880d681SAndroid Build Coastguard Worker : At(It), DefR(DR), PredR(PR), SrcT(TOp), SrcF(FOp), Def1(&D1),
80*9880d681SAndroid Build Coastguard Worker Def2(&D2) {}
81*9880d681SAndroid Build Coastguard Worker };
82*9880d681SAndroid Build Coastguard Worker typedef DenseMap<MachineInstr*,unsigned> InstrIndexMap;
83*9880d681SAndroid Build Coastguard Worker typedef DenseMap<unsigned,DefUseInfo> DefUseInfoMap;
84*9880d681SAndroid Build Coastguard Worker typedef SmallVector<MuxInfo,4> MuxInfoList;
85*9880d681SAndroid Build Coastguard Worker
isRegPair(unsigned Reg) const86*9880d681SAndroid Build Coastguard Worker bool isRegPair(unsigned Reg) const {
87*9880d681SAndroid Build Coastguard Worker return Hexagon::DoubleRegsRegClass.contains(Reg);
88*9880d681SAndroid Build Coastguard Worker }
89*9880d681SAndroid Build Coastguard Worker void getSubRegs(unsigned Reg, BitVector &SRs) const;
90*9880d681SAndroid Build Coastguard Worker void expandReg(unsigned Reg, BitVector &Set) const;
91*9880d681SAndroid Build Coastguard Worker void getDefsUses(const MachineInstr *MI, BitVector &Defs,
92*9880d681SAndroid Build Coastguard Worker BitVector &Uses) const;
93*9880d681SAndroid Build Coastguard Worker void buildMaps(MachineBasicBlock &B, InstrIndexMap &I2X,
94*9880d681SAndroid Build Coastguard Worker DefUseInfoMap &DUM);
95*9880d681SAndroid Build Coastguard Worker bool isCondTransfer(unsigned Opc) const;
96*9880d681SAndroid Build Coastguard Worker unsigned getMuxOpcode(const MachineOperand &Src1,
97*9880d681SAndroid Build Coastguard Worker const MachineOperand &Src2) const;
98*9880d681SAndroid Build Coastguard Worker bool genMuxInBlock(MachineBasicBlock &B);
99*9880d681SAndroid Build Coastguard Worker };
100*9880d681SAndroid Build Coastguard Worker
101*9880d681SAndroid Build Coastguard Worker char HexagonGenMux::ID = 0;
102*9880d681SAndroid Build Coastguard Worker }
103*9880d681SAndroid Build Coastguard Worker
104*9880d681SAndroid Build Coastguard Worker INITIALIZE_PASS(HexagonGenMux, "hexagon-mux",
105*9880d681SAndroid Build Coastguard Worker "Hexagon generate mux instructions", false, false)
106*9880d681SAndroid Build Coastguard Worker
107*9880d681SAndroid Build Coastguard Worker
getSubRegs(unsigned Reg,BitVector & SRs) const108*9880d681SAndroid Build Coastguard Worker void HexagonGenMux::getSubRegs(unsigned Reg, BitVector &SRs) const {
109*9880d681SAndroid Build Coastguard Worker for (MCSubRegIterator I(Reg, HRI); I.isValid(); ++I)
110*9880d681SAndroid Build Coastguard Worker SRs[*I] = true;
111*9880d681SAndroid Build Coastguard Worker }
112*9880d681SAndroid Build Coastguard Worker
113*9880d681SAndroid Build Coastguard Worker
expandReg(unsigned Reg,BitVector & Set) const114*9880d681SAndroid Build Coastguard Worker void HexagonGenMux::expandReg(unsigned Reg, BitVector &Set) const {
115*9880d681SAndroid Build Coastguard Worker if (isRegPair(Reg))
116*9880d681SAndroid Build Coastguard Worker getSubRegs(Reg, Set);
117*9880d681SAndroid Build Coastguard Worker else
118*9880d681SAndroid Build Coastguard Worker Set[Reg] = true;
119*9880d681SAndroid Build Coastguard Worker }
120*9880d681SAndroid Build Coastguard Worker
121*9880d681SAndroid Build Coastguard Worker
getDefsUses(const MachineInstr * MI,BitVector & Defs,BitVector & Uses) const122*9880d681SAndroid Build Coastguard Worker void HexagonGenMux::getDefsUses(const MachineInstr *MI, BitVector &Defs,
123*9880d681SAndroid Build Coastguard Worker BitVector &Uses) const {
124*9880d681SAndroid Build Coastguard Worker // First, get the implicit defs and uses for this instruction.
125*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI->getOpcode();
126*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &D = HII->get(Opc);
127*9880d681SAndroid Build Coastguard Worker if (const MCPhysReg *R = D.ImplicitDefs)
128*9880d681SAndroid Build Coastguard Worker while (*R)
129*9880d681SAndroid Build Coastguard Worker expandReg(*R++, Defs);
130*9880d681SAndroid Build Coastguard Worker if (const MCPhysReg *R = D.ImplicitUses)
131*9880d681SAndroid Build Coastguard Worker while (*R)
132*9880d681SAndroid Build Coastguard Worker expandReg(*R++, Uses);
133*9880d681SAndroid Build Coastguard Worker
134*9880d681SAndroid Build Coastguard Worker // Look over all operands, and collect explicit defs and uses.
135*9880d681SAndroid Build Coastguard Worker for (ConstMIOperands Mo(*MI); Mo.isValid(); ++Mo) {
136*9880d681SAndroid Build Coastguard Worker if (!Mo->isReg() || Mo->isImplicit())
137*9880d681SAndroid Build Coastguard Worker continue;
138*9880d681SAndroid Build Coastguard Worker unsigned R = Mo->getReg();
139*9880d681SAndroid Build Coastguard Worker BitVector &Set = Mo->isDef() ? Defs : Uses;
140*9880d681SAndroid Build Coastguard Worker expandReg(R, Set);
141*9880d681SAndroid Build Coastguard Worker }
142*9880d681SAndroid Build Coastguard Worker }
143*9880d681SAndroid Build Coastguard Worker
144*9880d681SAndroid Build Coastguard Worker
buildMaps(MachineBasicBlock & B,InstrIndexMap & I2X,DefUseInfoMap & DUM)145*9880d681SAndroid Build Coastguard Worker void HexagonGenMux::buildMaps(MachineBasicBlock &B, InstrIndexMap &I2X,
146*9880d681SAndroid Build Coastguard Worker DefUseInfoMap &DUM) {
147*9880d681SAndroid Build Coastguard Worker unsigned Index = 0;
148*9880d681SAndroid Build Coastguard Worker unsigned NR = HRI->getNumRegs();
149*9880d681SAndroid Build Coastguard Worker BitVector Defs(NR), Uses(NR);
150*9880d681SAndroid Build Coastguard Worker
151*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock::iterator I = B.begin(), E = B.end(); I != E; ++I) {
152*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = &*I;
153*9880d681SAndroid Build Coastguard Worker I2X.insert(std::make_pair(MI, Index));
154*9880d681SAndroid Build Coastguard Worker Defs.reset();
155*9880d681SAndroid Build Coastguard Worker Uses.reset();
156*9880d681SAndroid Build Coastguard Worker getDefsUses(MI, Defs, Uses);
157*9880d681SAndroid Build Coastguard Worker DUM.insert(std::make_pair(Index, DefUseInfo(Defs, Uses)));
158*9880d681SAndroid Build Coastguard Worker Index++;
159*9880d681SAndroid Build Coastguard Worker }
160*9880d681SAndroid Build Coastguard Worker }
161*9880d681SAndroid Build Coastguard Worker
162*9880d681SAndroid Build Coastguard Worker
isCondTransfer(unsigned Opc) const163*9880d681SAndroid Build Coastguard Worker bool HexagonGenMux::isCondTransfer(unsigned Opc) const {
164*9880d681SAndroid Build Coastguard Worker switch (Opc) {
165*9880d681SAndroid Build Coastguard Worker case Hexagon::A2_tfrt:
166*9880d681SAndroid Build Coastguard Worker case Hexagon::A2_tfrf:
167*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmoveit:
168*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmoveif:
169*9880d681SAndroid Build Coastguard Worker return true;
170*9880d681SAndroid Build Coastguard Worker }
171*9880d681SAndroid Build Coastguard Worker return false;
172*9880d681SAndroid Build Coastguard Worker }
173*9880d681SAndroid Build Coastguard Worker
174*9880d681SAndroid Build Coastguard Worker
getMuxOpcode(const MachineOperand & Src1,const MachineOperand & Src2) const175*9880d681SAndroid Build Coastguard Worker unsigned HexagonGenMux::getMuxOpcode(const MachineOperand &Src1,
176*9880d681SAndroid Build Coastguard Worker const MachineOperand &Src2) const {
177*9880d681SAndroid Build Coastguard Worker bool IsReg1 = Src1.isReg(), IsReg2 = Src2.isReg();
178*9880d681SAndroid Build Coastguard Worker if (IsReg1)
179*9880d681SAndroid Build Coastguard Worker return IsReg2 ? Hexagon::C2_mux : Hexagon::C2_muxir;
180*9880d681SAndroid Build Coastguard Worker if (IsReg2)
181*9880d681SAndroid Build Coastguard Worker return Hexagon::C2_muxri;
182*9880d681SAndroid Build Coastguard Worker
183*9880d681SAndroid Build Coastguard Worker // Neither is a register. The first source is extendable, but the second
184*9880d681SAndroid Build Coastguard Worker // is not (s8).
185*9880d681SAndroid Build Coastguard Worker if (Src2.isImm() && isInt<8>(Src2.getImm()))
186*9880d681SAndroid Build Coastguard Worker return Hexagon::C2_muxii;
187*9880d681SAndroid Build Coastguard Worker
188*9880d681SAndroid Build Coastguard Worker return 0;
189*9880d681SAndroid Build Coastguard Worker }
190*9880d681SAndroid Build Coastguard Worker
191*9880d681SAndroid Build Coastguard Worker
genMuxInBlock(MachineBasicBlock & B)192*9880d681SAndroid Build Coastguard Worker bool HexagonGenMux::genMuxInBlock(MachineBasicBlock &B) {
193*9880d681SAndroid Build Coastguard Worker bool Changed = false;
194*9880d681SAndroid Build Coastguard Worker InstrIndexMap I2X;
195*9880d681SAndroid Build Coastguard Worker DefUseInfoMap DUM;
196*9880d681SAndroid Build Coastguard Worker buildMaps(B, I2X, DUM);
197*9880d681SAndroid Build Coastguard Worker
198*9880d681SAndroid Build Coastguard Worker typedef DenseMap<unsigned,CondsetInfo> CondsetMap;
199*9880d681SAndroid Build Coastguard Worker CondsetMap CM;
200*9880d681SAndroid Build Coastguard Worker MuxInfoList ML;
201*9880d681SAndroid Build Coastguard Worker
202*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator NextI, End = B.end();
203*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock::iterator I = B.begin(); I != End; I = NextI) {
204*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = &*I;
205*9880d681SAndroid Build Coastguard Worker NextI = std::next(I);
206*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI->getOpcode();
207*9880d681SAndroid Build Coastguard Worker if (!isCondTransfer(Opc))
208*9880d681SAndroid Build Coastguard Worker continue;
209*9880d681SAndroid Build Coastguard Worker unsigned DR = MI->getOperand(0).getReg();
210*9880d681SAndroid Build Coastguard Worker if (isRegPair(DR))
211*9880d681SAndroid Build Coastguard Worker continue;
212*9880d681SAndroid Build Coastguard Worker
213*9880d681SAndroid Build Coastguard Worker unsigned PR = MI->getOperand(1).getReg();
214*9880d681SAndroid Build Coastguard Worker unsigned Idx = I2X.lookup(MI);
215*9880d681SAndroid Build Coastguard Worker CondsetMap::iterator F = CM.find(DR);
216*9880d681SAndroid Build Coastguard Worker bool IfTrue = HII->isPredicatedTrue(Opc);
217*9880d681SAndroid Build Coastguard Worker
218*9880d681SAndroid Build Coastguard Worker // If there is no record of a conditional transfer for this register,
219*9880d681SAndroid Build Coastguard Worker // or the predicate register differs, create a new record for it.
220*9880d681SAndroid Build Coastguard Worker if (F != CM.end() && F->second.PredR != PR) {
221*9880d681SAndroid Build Coastguard Worker CM.erase(F);
222*9880d681SAndroid Build Coastguard Worker F = CM.end();
223*9880d681SAndroid Build Coastguard Worker }
224*9880d681SAndroid Build Coastguard Worker if (F == CM.end()) {
225*9880d681SAndroid Build Coastguard Worker auto It = CM.insert(std::make_pair(DR, CondsetInfo()));
226*9880d681SAndroid Build Coastguard Worker F = It.first;
227*9880d681SAndroid Build Coastguard Worker F->second.PredR = PR;
228*9880d681SAndroid Build Coastguard Worker }
229*9880d681SAndroid Build Coastguard Worker CondsetInfo &CI = F->second;
230*9880d681SAndroid Build Coastguard Worker if (IfTrue)
231*9880d681SAndroid Build Coastguard Worker CI.TrueX = Idx;
232*9880d681SAndroid Build Coastguard Worker else
233*9880d681SAndroid Build Coastguard Worker CI.FalseX = Idx;
234*9880d681SAndroid Build Coastguard Worker if (CI.TrueX == UINT_MAX || CI.FalseX == UINT_MAX)
235*9880d681SAndroid Build Coastguard Worker continue;
236*9880d681SAndroid Build Coastguard Worker
237*9880d681SAndroid Build Coastguard Worker // There is now a complete definition of DR, i.e. we have the predicate
238*9880d681SAndroid Build Coastguard Worker // register, the definition if-true, and definition if-false.
239*9880d681SAndroid Build Coastguard Worker
240*9880d681SAndroid Build Coastguard Worker // First, check if both definitions are far enough from the definition
241*9880d681SAndroid Build Coastguard Worker // of the predicate register.
242*9880d681SAndroid Build Coastguard Worker unsigned MinX = std::min(CI.TrueX, CI.FalseX);
243*9880d681SAndroid Build Coastguard Worker unsigned MaxX = std::max(CI.TrueX, CI.FalseX);
244*9880d681SAndroid Build Coastguard Worker unsigned SearchX = (MaxX > 4) ? MaxX-4 : 0;
245*9880d681SAndroid Build Coastguard Worker bool NearDef = false;
246*9880d681SAndroid Build Coastguard Worker for (unsigned X = SearchX; X < MaxX; ++X) {
247*9880d681SAndroid Build Coastguard Worker const DefUseInfo &DU = DUM.lookup(X);
248*9880d681SAndroid Build Coastguard Worker if (!DU.Defs[PR])
249*9880d681SAndroid Build Coastguard Worker continue;
250*9880d681SAndroid Build Coastguard Worker NearDef = true;
251*9880d681SAndroid Build Coastguard Worker break;
252*9880d681SAndroid Build Coastguard Worker }
253*9880d681SAndroid Build Coastguard Worker if (NearDef)
254*9880d681SAndroid Build Coastguard Worker continue;
255*9880d681SAndroid Build Coastguard Worker
256*9880d681SAndroid Build Coastguard Worker // The predicate register is not defined in the last few instructions.
257*9880d681SAndroid Build Coastguard Worker // Check if the conversion to MUX is possible (either "up", i.e. at the
258*9880d681SAndroid Build Coastguard Worker // place of the earlier partial definition, or "down", where the later
259*9880d681SAndroid Build Coastguard Worker // definition is located). Examine all defs and uses between these two
260*9880d681SAndroid Build Coastguard Worker // definitions.
261*9880d681SAndroid Build Coastguard Worker // SR1, SR2 - source registers from the first and the second definition.
262*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator It1 = B.begin(), It2 = B.begin();
263*9880d681SAndroid Build Coastguard Worker std::advance(It1, MinX);
264*9880d681SAndroid Build Coastguard Worker std::advance(It2, MaxX);
265*9880d681SAndroid Build Coastguard Worker MachineInstr &Def1 = *It1, &Def2 = *It2;
266*9880d681SAndroid Build Coastguard Worker MachineOperand *Src1 = &Def1.getOperand(2), *Src2 = &Def2.getOperand(2);
267*9880d681SAndroid Build Coastguard Worker unsigned SR1 = Src1->isReg() ? Src1->getReg() : 0;
268*9880d681SAndroid Build Coastguard Worker unsigned SR2 = Src2->isReg() ? Src2->getReg() : 0;
269*9880d681SAndroid Build Coastguard Worker bool Failure = false, CanUp = true, CanDown = true;
270*9880d681SAndroid Build Coastguard Worker for (unsigned X = MinX+1; X < MaxX; X++) {
271*9880d681SAndroid Build Coastguard Worker const DefUseInfo &DU = DUM.lookup(X);
272*9880d681SAndroid Build Coastguard Worker if (DU.Defs[PR] || DU.Defs[DR] || DU.Uses[DR]) {
273*9880d681SAndroid Build Coastguard Worker Failure = true;
274*9880d681SAndroid Build Coastguard Worker break;
275*9880d681SAndroid Build Coastguard Worker }
276*9880d681SAndroid Build Coastguard Worker if (CanDown && DU.Defs[SR1])
277*9880d681SAndroid Build Coastguard Worker CanDown = false;
278*9880d681SAndroid Build Coastguard Worker if (CanUp && DU.Defs[SR2])
279*9880d681SAndroid Build Coastguard Worker CanUp = false;
280*9880d681SAndroid Build Coastguard Worker }
281*9880d681SAndroid Build Coastguard Worker if (Failure || (!CanUp && !CanDown))
282*9880d681SAndroid Build Coastguard Worker continue;
283*9880d681SAndroid Build Coastguard Worker
284*9880d681SAndroid Build Coastguard Worker MachineOperand *SrcT = (MinX == CI.TrueX) ? Src1 : Src2;
285*9880d681SAndroid Build Coastguard Worker MachineOperand *SrcF = (MinX == CI.FalseX) ? Src1 : Src2;
286*9880d681SAndroid Build Coastguard Worker // Prefer "down", since this will move the MUX farther away from the
287*9880d681SAndroid Build Coastguard Worker // predicate definition.
288*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator At = CanDown ? Def2 : Def1;
289*9880d681SAndroid Build Coastguard Worker ML.push_back(MuxInfo(At, DR, PR, SrcT, SrcF, Def1, Def2));
290*9880d681SAndroid Build Coastguard Worker }
291*9880d681SAndroid Build Coastguard Worker
292*9880d681SAndroid Build Coastguard Worker for (unsigned I = 0, N = ML.size(); I < N; ++I) {
293*9880d681SAndroid Build Coastguard Worker MuxInfo &MX = ML[I];
294*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &B = *MX.At->getParent();
295*9880d681SAndroid Build Coastguard Worker DebugLoc DL = MX.At->getDebugLoc();
296*9880d681SAndroid Build Coastguard Worker unsigned MxOpc = getMuxOpcode(*MX.SrcT, *MX.SrcF);
297*9880d681SAndroid Build Coastguard Worker if (!MxOpc)
298*9880d681SAndroid Build Coastguard Worker continue;
299*9880d681SAndroid Build Coastguard Worker BuildMI(B, MX.At, DL, HII->get(MxOpc), MX.DefR)
300*9880d681SAndroid Build Coastguard Worker .addReg(MX.PredR)
301*9880d681SAndroid Build Coastguard Worker .addOperand(*MX.SrcT)
302*9880d681SAndroid Build Coastguard Worker .addOperand(*MX.SrcF);
303*9880d681SAndroid Build Coastguard Worker B.erase(MX.Def1);
304*9880d681SAndroid Build Coastguard Worker B.erase(MX.Def2);
305*9880d681SAndroid Build Coastguard Worker Changed = true;
306*9880d681SAndroid Build Coastguard Worker }
307*9880d681SAndroid Build Coastguard Worker
308*9880d681SAndroid Build Coastguard Worker return Changed;
309*9880d681SAndroid Build Coastguard Worker }
310*9880d681SAndroid Build Coastguard Worker
runOnMachineFunction(MachineFunction & MF)311*9880d681SAndroid Build Coastguard Worker bool HexagonGenMux::runOnMachineFunction(MachineFunction &MF) {
312*9880d681SAndroid Build Coastguard Worker if (skipFunction(*MF.getFunction()))
313*9880d681SAndroid Build Coastguard Worker return false;
314*9880d681SAndroid Build Coastguard Worker HII = MF.getSubtarget<HexagonSubtarget>().getInstrInfo();
315*9880d681SAndroid Build Coastguard Worker HRI = MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
316*9880d681SAndroid Build Coastguard Worker bool Changed = false;
317*9880d681SAndroid Build Coastguard Worker for (auto &I : MF)
318*9880d681SAndroid Build Coastguard Worker Changed |= genMuxInBlock(I);
319*9880d681SAndroid Build Coastguard Worker return Changed;
320*9880d681SAndroid Build Coastguard Worker }
321*9880d681SAndroid Build Coastguard Worker
createHexagonGenMux()322*9880d681SAndroid Build Coastguard Worker FunctionPass *llvm::createHexagonGenMux() {
323*9880d681SAndroid Build Coastguard Worker return new HexagonGenMux();
324*9880d681SAndroid Build Coastguard Worker }
325