1*9880d681SAndroid Build Coastguard Worker //===--- HexagonGenPredicate.cpp ------------------------------------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker
10*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "gen-pred"
11*9880d681SAndroid Build Coastguard Worker
12*9880d681SAndroid Build Coastguard Worker #include "HexagonTargetMachine.h"
13*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/SetVector.h"
14*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineDominators.h"
15*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunctionPass.h"
16*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
17*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineLoopInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/Passes.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetInstrInfo.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetMachine.h"
24*9880d681SAndroid Build Coastguard Worker
25*9880d681SAndroid Build Coastguard Worker #include <functional>
26*9880d681SAndroid Build Coastguard Worker #include <queue>
27*9880d681SAndroid Build Coastguard Worker #include <set>
28*9880d681SAndroid Build Coastguard Worker
29*9880d681SAndroid Build Coastguard Worker using namespace llvm;
30*9880d681SAndroid Build Coastguard Worker
31*9880d681SAndroid Build Coastguard Worker namespace llvm {
32*9880d681SAndroid Build Coastguard Worker void initializeHexagonGenPredicatePass(PassRegistry& Registry);
33*9880d681SAndroid Build Coastguard Worker FunctionPass *createHexagonGenPredicate();
34*9880d681SAndroid Build Coastguard Worker }
35*9880d681SAndroid Build Coastguard Worker
36*9880d681SAndroid Build Coastguard Worker namespace {
37*9880d681SAndroid Build Coastguard Worker struct Register {
38*9880d681SAndroid Build Coastguard Worker unsigned R, S;
Register__anonf4e34c6c0111::Register39*9880d681SAndroid Build Coastguard Worker Register(unsigned r = 0, unsigned s = 0) : R(r), S(s) {}
Register__anonf4e34c6c0111::Register40*9880d681SAndroid Build Coastguard Worker Register(const MachineOperand &MO) : R(MO.getReg()), S(MO.getSubReg()) {}
operator ==__anonf4e34c6c0111::Register41*9880d681SAndroid Build Coastguard Worker bool operator== (const Register &Reg) const {
42*9880d681SAndroid Build Coastguard Worker return R == Reg.R && S == Reg.S;
43*9880d681SAndroid Build Coastguard Worker }
operator <__anonf4e34c6c0111::Register44*9880d681SAndroid Build Coastguard Worker bool operator< (const Register &Reg) const {
45*9880d681SAndroid Build Coastguard Worker return R < Reg.R || (R == Reg.R && S < Reg.S);
46*9880d681SAndroid Build Coastguard Worker }
47*9880d681SAndroid Build Coastguard Worker };
48*9880d681SAndroid Build Coastguard Worker struct PrintRegister {
PrintRegister__anonf4e34c6c0111::PrintRegister49*9880d681SAndroid Build Coastguard Worker PrintRegister(Register R, const TargetRegisterInfo &I) : Reg(R), TRI(I) {}
50*9880d681SAndroid Build Coastguard Worker friend raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR);
51*9880d681SAndroid Build Coastguard Worker private:
52*9880d681SAndroid Build Coastguard Worker Register Reg;
53*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo &TRI;
54*9880d681SAndroid Build Coastguard Worker };
55*9880d681SAndroid Build Coastguard Worker raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR)
56*9880d681SAndroid Build Coastguard Worker LLVM_ATTRIBUTE_UNUSED;
operator <<(raw_ostream & OS,const PrintRegister & PR)57*9880d681SAndroid Build Coastguard Worker raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR) {
58*9880d681SAndroid Build Coastguard Worker return OS << PrintReg(PR.Reg.R, &PR.TRI, PR.Reg.S);
59*9880d681SAndroid Build Coastguard Worker }
60*9880d681SAndroid Build Coastguard Worker
61*9880d681SAndroid Build Coastguard Worker class HexagonGenPredicate : public MachineFunctionPass {
62*9880d681SAndroid Build Coastguard Worker public:
63*9880d681SAndroid Build Coastguard Worker static char ID;
HexagonGenPredicate()64*9880d681SAndroid Build Coastguard Worker HexagonGenPredicate() : MachineFunctionPass(ID), TII(0), TRI(0), MRI(0) {
65*9880d681SAndroid Build Coastguard Worker initializeHexagonGenPredicatePass(*PassRegistry::getPassRegistry());
66*9880d681SAndroid Build Coastguard Worker }
getPassName() const67*9880d681SAndroid Build Coastguard Worker virtual const char *getPassName() const {
68*9880d681SAndroid Build Coastguard Worker return "Hexagon generate predicate operations";
69*9880d681SAndroid Build Coastguard Worker }
getAnalysisUsage(AnalysisUsage & AU) const70*9880d681SAndroid Build Coastguard Worker virtual void getAnalysisUsage(AnalysisUsage &AU) const {
71*9880d681SAndroid Build Coastguard Worker AU.addRequired<MachineDominatorTree>();
72*9880d681SAndroid Build Coastguard Worker AU.addPreserved<MachineDominatorTree>();
73*9880d681SAndroid Build Coastguard Worker MachineFunctionPass::getAnalysisUsage(AU);
74*9880d681SAndroid Build Coastguard Worker }
75*9880d681SAndroid Build Coastguard Worker virtual bool runOnMachineFunction(MachineFunction &MF);
76*9880d681SAndroid Build Coastguard Worker
77*9880d681SAndroid Build Coastguard Worker private:
78*9880d681SAndroid Build Coastguard Worker typedef SetVector<MachineInstr*> VectOfInst;
79*9880d681SAndroid Build Coastguard Worker typedef std::set<Register> SetOfReg;
80*9880d681SAndroid Build Coastguard Worker typedef std::map<Register,Register> RegToRegMap;
81*9880d681SAndroid Build Coastguard Worker
82*9880d681SAndroid Build Coastguard Worker const HexagonInstrInfo *TII;
83*9880d681SAndroid Build Coastguard Worker const HexagonRegisterInfo *TRI;
84*9880d681SAndroid Build Coastguard Worker MachineRegisterInfo *MRI;
85*9880d681SAndroid Build Coastguard Worker SetOfReg PredGPRs;
86*9880d681SAndroid Build Coastguard Worker VectOfInst PUsers;
87*9880d681SAndroid Build Coastguard Worker RegToRegMap G2P;
88*9880d681SAndroid Build Coastguard Worker
89*9880d681SAndroid Build Coastguard Worker bool isPredReg(unsigned R);
90*9880d681SAndroid Build Coastguard Worker void collectPredicateGPR(MachineFunction &MF);
91*9880d681SAndroid Build Coastguard Worker void processPredicateGPR(const Register &Reg);
92*9880d681SAndroid Build Coastguard Worker unsigned getPredForm(unsigned Opc);
93*9880d681SAndroid Build Coastguard Worker bool isConvertibleToPredForm(const MachineInstr *MI);
94*9880d681SAndroid Build Coastguard Worker bool isScalarCmp(unsigned Opc);
95*9880d681SAndroid Build Coastguard Worker bool isScalarPred(Register PredReg);
96*9880d681SAndroid Build Coastguard Worker Register getPredRegFor(const Register &Reg);
97*9880d681SAndroid Build Coastguard Worker bool convertToPredForm(MachineInstr *MI);
98*9880d681SAndroid Build Coastguard Worker bool eliminatePredCopies(MachineFunction &MF);
99*9880d681SAndroid Build Coastguard Worker };
100*9880d681SAndroid Build Coastguard Worker
101*9880d681SAndroid Build Coastguard Worker char HexagonGenPredicate::ID = 0;
102*9880d681SAndroid Build Coastguard Worker }
103*9880d681SAndroid Build Coastguard Worker
104*9880d681SAndroid Build Coastguard Worker INITIALIZE_PASS_BEGIN(HexagonGenPredicate, "hexagon-gen-pred",
105*9880d681SAndroid Build Coastguard Worker "Hexagon generate predicate operations", false, false)
INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)106*9880d681SAndroid Build Coastguard Worker INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
107*9880d681SAndroid Build Coastguard Worker INITIALIZE_PASS_END(HexagonGenPredicate, "hexagon-gen-pred",
108*9880d681SAndroid Build Coastguard Worker "Hexagon generate predicate operations", false, false)
109*9880d681SAndroid Build Coastguard Worker
110*9880d681SAndroid Build Coastguard Worker bool HexagonGenPredicate::isPredReg(unsigned R) {
111*9880d681SAndroid Build Coastguard Worker if (!TargetRegisterInfo::isVirtualRegister(R))
112*9880d681SAndroid Build Coastguard Worker return false;
113*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC = MRI->getRegClass(R);
114*9880d681SAndroid Build Coastguard Worker return RC == &Hexagon::PredRegsRegClass;
115*9880d681SAndroid Build Coastguard Worker }
116*9880d681SAndroid Build Coastguard Worker
117*9880d681SAndroid Build Coastguard Worker
getPredForm(unsigned Opc)118*9880d681SAndroid Build Coastguard Worker unsigned HexagonGenPredicate::getPredForm(unsigned Opc) {
119*9880d681SAndroid Build Coastguard Worker using namespace Hexagon;
120*9880d681SAndroid Build Coastguard Worker
121*9880d681SAndroid Build Coastguard Worker switch (Opc) {
122*9880d681SAndroid Build Coastguard Worker case A2_and:
123*9880d681SAndroid Build Coastguard Worker case A2_andp:
124*9880d681SAndroid Build Coastguard Worker return C2_and;
125*9880d681SAndroid Build Coastguard Worker case A4_andn:
126*9880d681SAndroid Build Coastguard Worker case A4_andnp:
127*9880d681SAndroid Build Coastguard Worker return C2_andn;
128*9880d681SAndroid Build Coastguard Worker case M4_and_and:
129*9880d681SAndroid Build Coastguard Worker return C4_and_and;
130*9880d681SAndroid Build Coastguard Worker case M4_and_andn:
131*9880d681SAndroid Build Coastguard Worker return C4_and_andn;
132*9880d681SAndroid Build Coastguard Worker case M4_and_or:
133*9880d681SAndroid Build Coastguard Worker return C4_and_or;
134*9880d681SAndroid Build Coastguard Worker
135*9880d681SAndroid Build Coastguard Worker case A2_or:
136*9880d681SAndroid Build Coastguard Worker case A2_orp:
137*9880d681SAndroid Build Coastguard Worker return C2_or;
138*9880d681SAndroid Build Coastguard Worker case A4_orn:
139*9880d681SAndroid Build Coastguard Worker case A4_ornp:
140*9880d681SAndroid Build Coastguard Worker return C2_orn;
141*9880d681SAndroid Build Coastguard Worker case M4_or_and:
142*9880d681SAndroid Build Coastguard Worker return C4_or_and;
143*9880d681SAndroid Build Coastguard Worker case M4_or_andn:
144*9880d681SAndroid Build Coastguard Worker return C4_or_andn;
145*9880d681SAndroid Build Coastguard Worker case M4_or_or:
146*9880d681SAndroid Build Coastguard Worker return C4_or_or;
147*9880d681SAndroid Build Coastguard Worker
148*9880d681SAndroid Build Coastguard Worker case A2_xor:
149*9880d681SAndroid Build Coastguard Worker case A2_xorp:
150*9880d681SAndroid Build Coastguard Worker return C2_xor;
151*9880d681SAndroid Build Coastguard Worker
152*9880d681SAndroid Build Coastguard Worker case C2_tfrrp:
153*9880d681SAndroid Build Coastguard Worker return COPY;
154*9880d681SAndroid Build Coastguard Worker }
155*9880d681SAndroid Build Coastguard Worker // The opcode corresponding to 0 is TargetOpcode::PHI. We can use 0 here
156*9880d681SAndroid Build Coastguard Worker // to denote "none", but we need to make sure that none of the valid opcodes
157*9880d681SAndroid Build Coastguard Worker // that we return will ever be 0.
158*9880d681SAndroid Build Coastguard Worker static_assert(PHI == 0, "Use different value for <none>");
159*9880d681SAndroid Build Coastguard Worker return 0;
160*9880d681SAndroid Build Coastguard Worker }
161*9880d681SAndroid Build Coastguard Worker
162*9880d681SAndroid Build Coastguard Worker
isConvertibleToPredForm(const MachineInstr * MI)163*9880d681SAndroid Build Coastguard Worker bool HexagonGenPredicate::isConvertibleToPredForm(const MachineInstr *MI) {
164*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI->getOpcode();
165*9880d681SAndroid Build Coastguard Worker if (getPredForm(Opc) != 0)
166*9880d681SAndroid Build Coastguard Worker return true;
167*9880d681SAndroid Build Coastguard Worker
168*9880d681SAndroid Build Coastguard Worker // Comparisons against 0 are also convertible. This does not apply to
169*9880d681SAndroid Build Coastguard Worker // A4_rcmpeqi or A4_rcmpneqi, since they produce values 0 or 1, which
170*9880d681SAndroid Build Coastguard Worker // may not match the value that the predicate register would have if
171*9880d681SAndroid Build Coastguard Worker // it was converted to a predicate form.
172*9880d681SAndroid Build Coastguard Worker switch (Opc) {
173*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpeqi:
174*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_cmpneqi:
175*9880d681SAndroid Build Coastguard Worker if (MI->getOperand(2).isImm() && MI->getOperand(2).getImm() == 0)
176*9880d681SAndroid Build Coastguard Worker return true;
177*9880d681SAndroid Build Coastguard Worker break;
178*9880d681SAndroid Build Coastguard Worker }
179*9880d681SAndroid Build Coastguard Worker return false;
180*9880d681SAndroid Build Coastguard Worker }
181*9880d681SAndroid Build Coastguard Worker
182*9880d681SAndroid Build Coastguard Worker
collectPredicateGPR(MachineFunction & MF)183*9880d681SAndroid Build Coastguard Worker void HexagonGenPredicate::collectPredicateGPR(MachineFunction &MF) {
184*9880d681SAndroid Build Coastguard Worker for (MachineFunction::iterator A = MF.begin(), Z = MF.end(); A != Z; ++A) {
185*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &B = *A;
186*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock::iterator I = B.begin(), E = B.end(); I != E; ++I) {
187*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = &*I;
188*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI->getOpcode();
189*9880d681SAndroid Build Coastguard Worker switch (Opc) {
190*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_tfrpr:
191*9880d681SAndroid Build Coastguard Worker case TargetOpcode::COPY:
192*9880d681SAndroid Build Coastguard Worker if (isPredReg(MI->getOperand(1).getReg())) {
193*9880d681SAndroid Build Coastguard Worker Register RD = MI->getOperand(0);
194*9880d681SAndroid Build Coastguard Worker if (TargetRegisterInfo::isVirtualRegister(RD.R))
195*9880d681SAndroid Build Coastguard Worker PredGPRs.insert(RD);
196*9880d681SAndroid Build Coastguard Worker }
197*9880d681SAndroid Build Coastguard Worker break;
198*9880d681SAndroid Build Coastguard Worker }
199*9880d681SAndroid Build Coastguard Worker }
200*9880d681SAndroid Build Coastguard Worker }
201*9880d681SAndroid Build Coastguard Worker }
202*9880d681SAndroid Build Coastguard Worker
203*9880d681SAndroid Build Coastguard Worker
processPredicateGPR(const Register & Reg)204*9880d681SAndroid Build Coastguard Worker void HexagonGenPredicate::processPredicateGPR(const Register &Reg) {
205*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << LLVM_FUNCTION_NAME << ": "
206*9880d681SAndroid Build Coastguard Worker << PrintReg(Reg.R, TRI, Reg.S) << "\n");
207*9880d681SAndroid Build Coastguard Worker typedef MachineRegisterInfo::use_iterator use_iterator;
208*9880d681SAndroid Build Coastguard Worker use_iterator I = MRI->use_begin(Reg.R), E = MRI->use_end();
209*9880d681SAndroid Build Coastguard Worker if (I == E) {
210*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Dead reg: " << PrintReg(Reg.R, TRI, Reg.S) << '\n');
211*9880d681SAndroid Build Coastguard Worker MachineInstr *DefI = MRI->getVRegDef(Reg.R);
212*9880d681SAndroid Build Coastguard Worker DefI->eraseFromParent();
213*9880d681SAndroid Build Coastguard Worker return;
214*9880d681SAndroid Build Coastguard Worker }
215*9880d681SAndroid Build Coastguard Worker
216*9880d681SAndroid Build Coastguard Worker for (; I != E; ++I) {
217*9880d681SAndroid Build Coastguard Worker MachineInstr *UseI = I->getParent();
218*9880d681SAndroid Build Coastguard Worker if (isConvertibleToPredForm(UseI))
219*9880d681SAndroid Build Coastguard Worker PUsers.insert(UseI);
220*9880d681SAndroid Build Coastguard Worker }
221*9880d681SAndroid Build Coastguard Worker }
222*9880d681SAndroid Build Coastguard Worker
223*9880d681SAndroid Build Coastguard Worker
getPredRegFor(const Register & Reg)224*9880d681SAndroid Build Coastguard Worker Register HexagonGenPredicate::getPredRegFor(const Register &Reg) {
225*9880d681SAndroid Build Coastguard Worker // Create a predicate register for a given Reg. The newly created register
226*9880d681SAndroid Build Coastguard Worker // will have its value copied from Reg, so that it can be later used as
227*9880d681SAndroid Build Coastguard Worker // an operand in other instructions.
228*9880d681SAndroid Build Coastguard Worker assert(TargetRegisterInfo::isVirtualRegister(Reg.R));
229*9880d681SAndroid Build Coastguard Worker RegToRegMap::iterator F = G2P.find(Reg);
230*9880d681SAndroid Build Coastguard Worker if (F != G2P.end())
231*9880d681SAndroid Build Coastguard Worker return F->second;
232*9880d681SAndroid Build Coastguard Worker
233*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << LLVM_FUNCTION_NAME << ": " << PrintRegister(Reg, *TRI));
234*9880d681SAndroid Build Coastguard Worker MachineInstr *DefI = MRI->getVRegDef(Reg.R);
235*9880d681SAndroid Build Coastguard Worker assert(DefI);
236*9880d681SAndroid Build Coastguard Worker unsigned Opc = DefI->getOpcode();
237*9880d681SAndroid Build Coastguard Worker if (Opc == Hexagon::C2_tfrpr || Opc == TargetOpcode::COPY) {
238*9880d681SAndroid Build Coastguard Worker assert(DefI->getOperand(0).isDef() && DefI->getOperand(1).isUse());
239*9880d681SAndroid Build Coastguard Worker Register PR = DefI->getOperand(1);
240*9880d681SAndroid Build Coastguard Worker G2P.insert(std::make_pair(Reg, PR));
241*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " -> " << PrintRegister(PR, *TRI) << '\n');
242*9880d681SAndroid Build Coastguard Worker return PR;
243*9880d681SAndroid Build Coastguard Worker }
244*9880d681SAndroid Build Coastguard Worker
245*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &B = *DefI->getParent();
246*9880d681SAndroid Build Coastguard Worker DebugLoc DL = DefI->getDebugLoc();
247*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
248*9880d681SAndroid Build Coastguard Worker unsigned NewPR = MRI->createVirtualRegister(PredRC);
249*9880d681SAndroid Build Coastguard Worker
250*9880d681SAndroid Build Coastguard Worker // For convertible instructions, do not modify them, so that they can
251*9880d681SAndroid Build Coastguard Worker // be converted later. Generate a copy from Reg to NewPR.
252*9880d681SAndroid Build Coastguard Worker if (isConvertibleToPredForm(DefI)) {
253*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator DefIt = DefI;
254*9880d681SAndroid Build Coastguard Worker BuildMI(B, std::next(DefIt), DL, TII->get(TargetOpcode::COPY), NewPR)
255*9880d681SAndroid Build Coastguard Worker .addReg(Reg.R, 0, Reg.S);
256*9880d681SAndroid Build Coastguard Worker G2P.insert(std::make_pair(Reg, Register(NewPR)));
257*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " -> !" << PrintRegister(Register(NewPR), *TRI) << '\n');
258*9880d681SAndroid Build Coastguard Worker return Register(NewPR);
259*9880d681SAndroid Build Coastguard Worker }
260*9880d681SAndroid Build Coastguard Worker
261*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Invalid argument");
262*9880d681SAndroid Build Coastguard Worker }
263*9880d681SAndroid Build Coastguard Worker
264*9880d681SAndroid Build Coastguard Worker
isScalarCmp(unsigned Opc)265*9880d681SAndroid Build Coastguard Worker bool HexagonGenPredicate::isScalarCmp(unsigned Opc) {
266*9880d681SAndroid Build Coastguard Worker switch (Opc) {
267*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpeq:
268*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpgt:
269*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpgtu:
270*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpeqp:
271*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpgtp:
272*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpgtup:
273*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpeqi:
274*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpgti:
275*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpgtui:
276*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpgei:
277*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpgeui:
278*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_cmpneqi:
279*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_cmpltei:
280*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_cmplteui:
281*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_cmpneq:
282*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_cmplte:
283*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_cmplteu:
284*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmpbeq:
285*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmpbeqi:
286*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmpbgtu:
287*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmpbgtui:
288*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmpbgt:
289*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmpbgti:
290*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmpheq:
291*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmphgt:
292*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmphgtu:
293*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmpheqi:
294*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmphgti:
295*9880d681SAndroid Build Coastguard Worker case Hexagon::A4_cmphgtui:
296*9880d681SAndroid Build Coastguard Worker return true;
297*9880d681SAndroid Build Coastguard Worker }
298*9880d681SAndroid Build Coastguard Worker return false;
299*9880d681SAndroid Build Coastguard Worker }
300*9880d681SAndroid Build Coastguard Worker
301*9880d681SAndroid Build Coastguard Worker
isScalarPred(Register PredReg)302*9880d681SAndroid Build Coastguard Worker bool HexagonGenPredicate::isScalarPred(Register PredReg) {
303*9880d681SAndroid Build Coastguard Worker std::queue<Register> WorkQ;
304*9880d681SAndroid Build Coastguard Worker WorkQ.push(PredReg);
305*9880d681SAndroid Build Coastguard Worker
306*9880d681SAndroid Build Coastguard Worker while (!WorkQ.empty()) {
307*9880d681SAndroid Build Coastguard Worker Register PR = WorkQ.front();
308*9880d681SAndroid Build Coastguard Worker WorkQ.pop();
309*9880d681SAndroid Build Coastguard Worker const MachineInstr *DefI = MRI->getVRegDef(PR.R);
310*9880d681SAndroid Build Coastguard Worker if (!DefI)
311*9880d681SAndroid Build Coastguard Worker return false;
312*9880d681SAndroid Build Coastguard Worker unsigned DefOpc = DefI->getOpcode();
313*9880d681SAndroid Build Coastguard Worker switch (DefOpc) {
314*9880d681SAndroid Build Coastguard Worker case TargetOpcode::COPY: {
315*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
316*9880d681SAndroid Build Coastguard Worker if (MRI->getRegClass(PR.R) != PredRC)
317*9880d681SAndroid Build Coastguard Worker return false;
318*9880d681SAndroid Build Coastguard Worker // If it is a copy between two predicate registers, fall through.
319*9880d681SAndroid Build Coastguard Worker }
320*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_and:
321*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_andn:
322*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_and_and:
323*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_and_andn:
324*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_and_or:
325*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_or:
326*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_orn:
327*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_or_and:
328*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_or_andn:
329*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_or_or:
330*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_or_orn:
331*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_xor:
332*9880d681SAndroid Build Coastguard Worker // Add operands to the queue.
333*9880d681SAndroid Build Coastguard Worker for (ConstMIOperands Mo(*DefI); Mo.isValid(); ++Mo)
334*9880d681SAndroid Build Coastguard Worker if (Mo->isReg() && Mo->isUse())
335*9880d681SAndroid Build Coastguard Worker WorkQ.push(Register(Mo->getReg()));
336*9880d681SAndroid Build Coastguard Worker break;
337*9880d681SAndroid Build Coastguard Worker
338*9880d681SAndroid Build Coastguard Worker // All non-vector compares are ok, everything else is bad.
339*9880d681SAndroid Build Coastguard Worker default:
340*9880d681SAndroid Build Coastguard Worker return isScalarCmp(DefOpc);
341*9880d681SAndroid Build Coastguard Worker }
342*9880d681SAndroid Build Coastguard Worker }
343*9880d681SAndroid Build Coastguard Worker
344*9880d681SAndroid Build Coastguard Worker return true;
345*9880d681SAndroid Build Coastguard Worker }
346*9880d681SAndroid Build Coastguard Worker
347*9880d681SAndroid Build Coastguard Worker
convertToPredForm(MachineInstr * MI)348*9880d681SAndroid Build Coastguard Worker bool HexagonGenPredicate::convertToPredForm(MachineInstr *MI) {
349*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << LLVM_FUNCTION_NAME << ": " << MI << " " << *MI);
350*9880d681SAndroid Build Coastguard Worker
351*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI->getOpcode();
352*9880d681SAndroid Build Coastguard Worker assert(isConvertibleToPredForm(MI));
353*9880d681SAndroid Build Coastguard Worker unsigned NumOps = MI->getNumOperands();
354*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < NumOps; ++i) {
355*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI->getOperand(i);
356*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isUse())
357*9880d681SAndroid Build Coastguard Worker continue;
358*9880d681SAndroid Build Coastguard Worker Register Reg(MO);
359*9880d681SAndroid Build Coastguard Worker if (Reg.S && Reg.S != Hexagon::subreg_loreg)
360*9880d681SAndroid Build Coastguard Worker return false;
361*9880d681SAndroid Build Coastguard Worker if (!PredGPRs.count(Reg))
362*9880d681SAndroid Build Coastguard Worker return false;
363*9880d681SAndroid Build Coastguard Worker }
364*9880d681SAndroid Build Coastguard Worker
365*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &B = *MI->getParent();
366*9880d681SAndroid Build Coastguard Worker DebugLoc DL = MI->getDebugLoc();
367*9880d681SAndroid Build Coastguard Worker
368*9880d681SAndroid Build Coastguard Worker unsigned NewOpc = getPredForm(Opc);
369*9880d681SAndroid Build Coastguard Worker // Special case for comparisons against 0.
370*9880d681SAndroid Build Coastguard Worker if (NewOpc == 0) {
371*9880d681SAndroid Build Coastguard Worker switch (Opc) {
372*9880d681SAndroid Build Coastguard Worker case Hexagon::C2_cmpeqi:
373*9880d681SAndroid Build Coastguard Worker NewOpc = Hexagon::C2_not;
374*9880d681SAndroid Build Coastguard Worker break;
375*9880d681SAndroid Build Coastguard Worker case Hexagon::C4_cmpneqi:
376*9880d681SAndroid Build Coastguard Worker NewOpc = TargetOpcode::COPY;
377*9880d681SAndroid Build Coastguard Worker break;
378*9880d681SAndroid Build Coastguard Worker default:
379*9880d681SAndroid Build Coastguard Worker return false;
380*9880d681SAndroid Build Coastguard Worker }
381*9880d681SAndroid Build Coastguard Worker
382*9880d681SAndroid Build Coastguard Worker // If it's a scalar predicate register, then all bits in it are
383*9880d681SAndroid Build Coastguard Worker // the same. Otherwise, to determine whether all bits are 0 or not
384*9880d681SAndroid Build Coastguard Worker // we would need to use any8.
385*9880d681SAndroid Build Coastguard Worker Register PR = getPredRegFor(MI->getOperand(1));
386*9880d681SAndroid Build Coastguard Worker if (!isScalarPred(PR))
387*9880d681SAndroid Build Coastguard Worker return false;
388*9880d681SAndroid Build Coastguard Worker // This will skip the immediate argument when creating the predicate
389*9880d681SAndroid Build Coastguard Worker // version instruction.
390*9880d681SAndroid Build Coastguard Worker NumOps = 2;
391*9880d681SAndroid Build Coastguard Worker }
392*9880d681SAndroid Build Coastguard Worker
393*9880d681SAndroid Build Coastguard Worker // Some sanity: check that def is in operand #0.
394*9880d681SAndroid Build Coastguard Worker MachineOperand &Op0 = MI->getOperand(0);
395*9880d681SAndroid Build Coastguard Worker assert(Op0.isDef());
396*9880d681SAndroid Build Coastguard Worker Register OutR(Op0);
397*9880d681SAndroid Build Coastguard Worker
398*9880d681SAndroid Build Coastguard Worker // Don't use getPredRegFor, since it will create an association between
399*9880d681SAndroid Build Coastguard Worker // the argument and a created predicate register (i.e. it will insert a
400*9880d681SAndroid Build Coastguard Worker // copy if a new predicate register is created).
401*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
402*9880d681SAndroid Build Coastguard Worker Register NewPR = MRI->createVirtualRegister(PredRC);
403*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(B, MI, DL, TII->get(NewOpc), NewPR.R);
404*9880d681SAndroid Build Coastguard Worker
405*9880d681SAndroid Build Coastguard Worker // Add predicate counterparts of the GPRs.
406*9880d681SAndroid Build Coastguard Worker for (unsigned i = 1; i < NumOps; ++i) {
407*9880d681SAndroid Build Coastguard Worker Register GPR = MI->getOperand(i);
408*9880d681SAndroid Build Coastguard Worker Register Pred = getPredRegFor(GPR);
409*9880d681SAndroid Build Coastguard Worker MIB.addReg(Pred.R, 0, Pred.S);
410*9880d681SAndroid Build Coastguard Worker }
411*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "generated: " << *MIB);
412*9880d681SAndroid Build Coastguard Worker
413*9880d681SAndroid Build Coastguard Worker // Generate a copy-out: NewGPR = NewPR, and replace all uses of OutR
414*9880d681SAndroid Build Coastguard Worker // with NewGPR.
415*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC = MRI->getRegClass(OutR.R);
416*9880d681SAndroid Build Coastguard Worker unsigned NewOutR = MRI->createVirtualRegister(RC);
417*9880d681SAndroid Build Coastguard Worker BuildMI(B, MI, DL, TII->get(TargetOpcode::COPY), NewOutR)
418*9880d681SAndroid Build Coastguard Worker .addReg(NewPR.R, 0, NewPR.S);
419*9880d681SAndroid Build Coastguard Worker MRI->replaceRegWith(OutR.R, NewOutR);
420*9880d681SAndroid Build Coastguard Worker MI->eraseFromParent();
421*9880d681SAndroid Build Coastguard Worker
422*9880d681SAndroid Build Coastguard Worker // If the processed instruction was C2_tfrrp (i.e. Rn = Pm; Pk = Rn),
423*9880d681SAndroid Build Coastguard Worker // then the output will be a predicate register. Do not visit the
424*9880d681SAndroid Build Coastguard Worker // users of it.
425*9880d681SAndroid Build Coastguard Worker if (!isPredReg(NewOutR)) {
426*9880d681SAndroid Build Coastguard Worker Register R(NewOutR);
427*9880d681SAndroid Build Coastguard Worker PredGPRs.insert(R);
428*9880d681SAndroid Build Coastguard Worker processPredicateGPR(R);
429*9880d681SAndroid Build Coastguard Worker }
430*9880d681SAndroid Build Coastguard Worker return true;
431*9880d681SAndroid Build Coastguard Worker }
432*9880d681SAndroid Build Coastguard Worker
433*9880d681SAndroid Build Coastguard Worker
eliminatePredCopies(MachineFunction & MF)434*9880d681SAndroid Build Coastguard Worker bool HexagonGenPredicate::eliminatePredCopies(MachineFunction &MF) {
435*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << LLVM_FUNCTION_NAME << "\n");
436*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
437*9880d681SAndroid Build Coastguard Worker bool Changed = false;
438*9880d681SAndroid Build Coastguard Worker VectOfInst Erase;
439*9880d681SAndroid Build Coastguard Worker
440*9880d681SAndroid Build Coastguard Worker // First, replace copies
441*9880d681SAndroid Build Coastguard Worker // IntR = PredR1
442*9880d681SAndroid Build Coastguard Worker // PredR2 = IntR
443*9880d681SAndroid Build Coastguard Worker // with
444*9880d681SAndroid Build Coastguard Worker // PredR2 = PredR1
445*9880d681SAndroid Build Coastguard Worker // Such sequences can be generated when a copy-into-pred is generated from
446*9880d681SAndroid Build Coastguard Worker // a gpr register holding a result of a convertible instruction. After
447*9880d681SAndroid Build Coastguard Worker // the convertible instruction is converted, its predicate result will be
448*9880d681SAndroid Build Coastguard Worker // copied back into the original gpr.
449*9880d681SAndroid Build Coastguard Worker
450*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock &MBB : MF) {
451*9880d681SAndroid Build Coastguard Worker for (MachineInstr &MI : MBB) {
452*9880d681SAndroid Build Coastguard Worker if (MI.getOpcode() != TargetOpcode::COPY)
453*9880d681SAndroid Build Coastguard Worker continue;
454*9880d681SAndroid Build Coastguard Worker Register DR = MI.getOperand(0);
455*9880d681SAndroid Build Coastguard Worker Register SR = MI.getOperand(1);
456*9880d681SAndroid Build Coastguard Worker if (!TargetRegisterInfo::isVirtualRegister(DR.R))
457*9880d681SAndroid Build Coastguard Worker continue;
458*9880d681SAndroid Build Coastguard Worker if (!TargetRegisterInfo::isVirtualRegister(SR.R))
459*9880d681SAndroid Build Coastguard Worker continue;
460*9880d681SAndroid Build Coastguard Worker if (MRI->getRegClass(DR.R) != PredRC)
461*9880d681SAndroid Build Coastguard Worker continue;
462*9880d681SAndroid Build Coastguard Worker if (MRI->getRegClass(SR.R) != PredRC)
463*9880d681SAndroid Build Coastguard Worker continue;
464*9880d681SAndroid Build Coastguard Worker assert(!DR.S && !SR.S && "Unexpected subregister");
465*9880d681SAndroid Build Coastguard Worker MRI->replaceRegWith(DR.R, SR.R);
466*9880d681SAndroid Build Coastguard Worker Erase.insert(&MI);
467*9880d681SAndroid Build Coastguard Worker Changed = true;
468*9880d681SAndroid Build Coastguard Worker }
469*9880d681SAndroid Build Coastguard Worker }
470*9880d681SAndroid Build Coastguard Worker
471*9880d681SAndroid Build Coastguard Worker for (VectOfInst::iterator I = Erase.begin(), E = Erase.end(); I != E; ++I)
472*9880d681SAndroid Build Coastguard Worker (*I)->eraseFromParent();
473*9880d681SAndroid Build Coastguard Worker
474*9880d681SAndroid Build Coastguard Worker return Changed;
475*9880d681SAndroid Build Coastguard Worker }
476*9880d681SAndroid Build Coastguard Worker
477*9880d681SAndroid Build Coastguard Worker
runOnMachineFunction(MachineFunction & MF)478*9880d681SAndroid Build Coastguard Worker bool HexagonGenPredicate::runOnMachineFunction(MachineFunction &MF) {
479*9880d681SAndroid Build Coastguard Worker if (skipFunction(*MF.getFunction()))
480*9880d681SAndroid Build Coastguard Worker return false;
481*9880d681SAndroid Build Coastguard Worker
482*9880d681SAndroid Build Coastguard Worker TII = MF.getSubtarget<HexagonSubtarget>().getInstrInfo();
483*9880d681SAndroid Build Coastguard Worker TRI = MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
484*9880d681SAndroid Build Coastguard Worker MRI = &MF.getRegInfo();
485*9880d681SAndroid Build Coastguard Worker PredGPRs.clear();
486*9880d681SAndroid Build Coastguard Worker PUsers.clear();
487*9880d681SAndroid Build Coastguard Worker G2P.clear();
488*9880d681SAndroid Build Coastguard Worker
489*9880d681SAndroid Build Coastguard Worker bool Changed = false;
490*9880d681SAndroid Build Coastguard Worker collectPredicateGPR(MF);
491*9880d681SAndroid Build Coastguard Worker for (SetOfReg::iterator I = PredGPRs.begin(), E = PredGPRs.end(); I != E; ++I)
492*9880d681SAndroid Build Coastguard Worker processPredicateGPR(*I);
493*9880d681SAndroid Build Coastguard Worker
494*9880d681SAndroid Build Coastguard Worker bool Again;
495*9880d681SAndroid Build Coastguard Worker do {
496*9880d681SAndroid Build Coastguard Worker Again = false;
497*9880d681SAndroid Build Coastguard Worker VectOfInst Processed, Copy;
498*9880d681SAndroid Build Coastguard Worker
499*9880d681SAndroid Build Coastguard Worker typedef VectOfInst::iterator iterator;
500*9880d681SAndroid Build Coastguard Worker Copy = PUsers;
501*9880d681SAndroid Build Coastguard Worker for (iterator I = Copy.begin(), E = Copy.end(); I != E; ++I) {
502*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = *I;
503*9880d681SAndroid Build Coastguard Worker bool Done = convertToPredForm(MI);
504*9880d681SAndroid Build Coastguard Worker if (Done) {
505*9880d681SAndroid Build Coastguard Worker Processed.insert(MI);
506*9880d681SAndroid Build Coastguard Worker Again = true;
507*9880d681SAndroid Build Coastguard Worker }
508*9880d681SAndroid Build Coastguard Worker }
509*9880d681SAndroid Build Coastguard Worker Changed |= Again;
510*9880d681SAndroid Build Coastguard Worker
511*9880d681SAndroid Build Coastguard Worker auto Done = [Processed] (MachineInstr *MI) -> bool {
512*9880d681SAndroid Build Coastguard Worker return Processed.count(MI);
513*9880d681SAndroid Build Coastguard Worker };
514*9880d681SAndroid Build Coastguard Worker PUsers.remove_if(Done);
515*9880d681SAndroid Build Coastguard Worker } while (Again);
516*9880d681SAndroid Build Coastguard Worker
517*9880d681SAndroid Build Coastguard Worker Changed |= eliminatePredCopies(MF);
518*9880d681SAndroid Build Coastguard Worker return Changed;
519*9880d681SAndroid Build Coastguard Worker }
520*9880d681SAndroid Build Coastguard Worker
521*9880d681SAndroid Build Coastguard Worker
createHexagonGenPredicate()522*9880d681SAndroid Build Coastguard Worker FunctionPass *llvm::createHexagonGenPredicate() {
523*9880d681SAndroid Build Coastguard Worker return new HexagonGenPredicate();
524*9880d681SAndroid Build Coastguard Worker }
525*9880d681SAndroid Build Coastguard Worker
526