xref: /aosp_15_r20/external/llvm/lib/Target/PowerPC/MCTargetDesc/PPCMCCodeEmitter.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- PPCMCCodeEmitter.cpp - Convert PPC code to machine code -----------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file implements the PPCMCCodeEmitter class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker 
14*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/PPCMCTargetDesc.h"
15*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/PPCFixupKinds.h"
16*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/Statistic.h"
17*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCAsmInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCCodeEmitter.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCContext.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCExpr.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInstrInfo.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCRegisterInfo.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCSubtargetInfo.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/EndianStream.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetOpcodes.h"
29*9880d681SAndroid Build Coastguard Worker using namespace llvm;
30*9880d681SAndroid Build Coastguard Worker 
31*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "mccodeemitter"
32*9880d681SAndroid Build Coastguard Worker 
33*9880d681SAndroid Build Coastguard Worker STATISTIC(MCNumEmitted, "Number of MC instructions emitted");
34*9880d681SAndroid Build Coastguard Worker 
35*9880d681SAndroid Build Coastguard Worker namespace {
36*9880d681SAndroid Build Coastguard Worker class PPCMCCodeEmitter : public MCCodeEmitter {
37*9880d681SAndroid Build Coastguard Worker   PPCMCCodeEmitter(const PPCMCCodeEmitter &) = delete;
38*9880d681SAndroid Build Coastguard Worker   void operator=(const PPCMCCodeEmitter &) = delete;
39*9880d681SAndroid Build Coastguard Worker 
40*9880d681SAndroid Build Coastguard Worker   const MCInstrInfo &MCII;
41*9880d681SAndroid Build Coastguard Worker   const MCContext &CTX;
42*9880d681SAndroid Build Coastguard Worker   bool IsLittleEndian;
43*9880d681SAndroid Build Coastguard Worker 
44*9880d681SAndroid Build Coastguard Worker public:
PPCMCCodeEmitter(const MCInstrInfo & mcii,MCContext & ctx)45*9880d681SAndroid Build Coastguard Worker   PPCMCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx)
46*9880d681SAndroid Build Coastguard Worker       : MCII(mcii), CTX(ctx),
47*9880d681SAndroid Build Coastguard Worker         IsLittleEndian(ctx.getAsmInfo()->isLittleEndian()) {}
48*9880d681SAndroid Build Coastguard Worker 
~PPCMCCodeEmitter()49*9880d681SAndroid Build Coastguard Worker   ~PPCMCCodeEmitter() override {}
50*9880d681SAndroid Build Coastguard Worker 
51*9880d681SAndroid Build Coastguard Worker   unsigned getDirectBrEncoding(const MCInst &MI, unsigned OpNo,
52*9880d681SAndroid Build Coastguard Worker                                SmallVectorImpl<MCFixup> &Fixups,
53*9880d681SAndroid Build Coastguard Worker                                const MCSubtargetInfo &STI) const;
54*9880d681SAndroid Build Coastguard Worker   unsigned getCondBrEncoding(const MCInst &MI, unsigned OpNo,
55*9880d681SAndroid Build Coastguard Worker                              SmallVectorImpl<MCFixup> &Fixups,
56*9880d681SAndroid Build Coastguard Worker                              const MCSubtargetInfo &STI) const;
57*9880d681SAndroid Build Coastguard Worker   unsigned getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo,
58*9880d681SAndroid Build Coastguard Worker                                   SmallVectorImpl<MCFixup> &Fixups,
59*9880d681SAndroid Build Coastguard Worker                                   const MCSubtargetInfo &STI) const;
60*9880d681SAndroid Build Coastguard Worker   unsigned getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo,
61*9880d681SAndroid Build Coastguard Worker                                 SmallVectorImpl<MCFixup> &Fixups,
62*9880d681SAndroid Build Coastguard Worker                                 const MCSubtargetInfo &STI) const;
63*9880d681SAndroid Build Coastguard Worker   unsigned getImm16Encoding(const MCInst &MI, unsigned OpNo,
64*9880d681SAndroid Build Coastguard Worker                              SmallVectorImpl<MCFixup> &Fixups,
65*9880d681SAndroid Build Coastguard Worker                              const MCSubtargetInfo &STI) const;
66*9880d681SAndroid Build Coastguard Worker   unsigned getMemRIEncoding(const MCInst &MI, unsigned OpNo,
67*9880d681SAndroid Build Coastguard Worker                             SmallVectorImpl<MCFixup> &Fixups,
68*9880d681SAndroid Build Coastguard Worker                             const MCSubtargetInfo &STI) const;
69*9880d681SAndroid Build Coastguard Worker   unsigned getMemRIXEncoding(const MCInst &MI, unsigned OpNo,
70*9880d681SAndroid Build Coastguard Worker                              SmallVectorImpl<MCFixup> &Fixups,
71*9880d681SAndroid Build Coastguard Worker                              const MCSubtargetInfo &STI) const;
72*9880d681SAndroid Build Coastguard Worker   unsigned getMemRIX16Encoding(const MCInst &MI, unsigned OpNo,
73*9880d681SAndroid Build Coastguard Worker                                SmallVectorImpl<MCFixup> &Fixups,
74*9880d681SAndroid Build Coastguard Worker                                const MCSubtargetInfo &STI) const;
75*9880d681SAndroid Build Coastguard Worker   unsigned getSPE8DisEncoding(const MCInst &MI, unsigned OpNo,
76*9880d681SAndroid Build Coastguard Worker                               SmallVectorImpl<MCFixup> &Fixups,
77*9880d681SAndroid Build Coastguard Worker                               const MCSubtargetInfo &STI) const;
78*9880d681SAndroid Build Coastguard Worker   unsigned getSPE4DisEncoding(const MCInst &MI, unsigned OpNo,
79*9880d681SAndroid Build Coastguard Worker                               SmallVectorImpl<MCFixup> &Fixups,
80*9880d681SAndroid Build Coastguard Worker                               const MCSubtargetInfo &STI) const;
81*9880d681SAndroid Build Coastguard Worker   unsigned getSPE2DisEncoding(const MCInst &MI, unsigned OpNo,
82*9880d681SAndroid Build Coastguard Worker                               SmallVectorImpl<MCFixup> &Fixups,
83*9880d681SAndroid Build Coastguard Worker                               const MCSubtargetInfo &STI) const;
84*9880d681SAndroid Build Coastguard Worker   unsigned getTLSRegEncoding(const MCInst &MI, unsigned OpNo,
85*9880d681SAndroid Build Coastguard Worker                              SmallVectorImpl<MCFixup> &Fixups,
86*9880d681SAndroid Build Coastguard Worker                              const MCSubtargetInfo &STI) const;
87*9880d681SAndroid Build Coastguard Worker   unsigned getTLSCallEncoding(const MCInst &MI, unsigned OpNo,
88*9880d681SAndroid Build Coastguard Worker                               SmallVectorImpl<MCFixup> &Fixups,
89*9880d681SAndroid Build Coastguard Worker                               const MCSubtargetInfo &STI) const;
90*9880d681SAndroid Build Coastguard Worker   unsigned get_crbitm_encoding(const MCInst &MI, unsigned OpNo,
91*9880d681SAndroid Build Coastguard Worker                                SmallVectorImpl<MCFixup> &Fixups,
92*9880d681SAndroid Build Coastguard Worker                                const MCSubtargetInfo &STI) const;
93*9880d681SAndroid Build Coastguard Worker 
94*9880d681SAndroid Build Coastguard Worker   /// getMachineOpValue - Return binary encoding of operand. If the machine
95*9880d681SAndroid Build Coastguard Worker   /// operand requires relocation, record the relocation and return zero.
96*9880d681SAndroid Build Coastguard Worker   unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
97*9880d681SAndroid Build Coastguard Worker                              SmallVectorImpl<MCFixup> &Fixups,
98*9880d681SAndroid Build Coastguard Worker                              const MCSubtargetInfo &STI) const;
99*9880d681SAndroid Build Coastguard Worker 
100*9880d681SAndroid Build Coastguard Worker   // getBinaryCodeForInstr - TableGen'erated function for getting the
101*9880d681SAndroid Build Coastguard Worker   // binary encoding for an instruction.
102*9880d681SAndroid Build Coastguard Worker   uint64_t getBinaryCodeForInstr(const MCInst &MI,
103*9880d681SAndroid Build Coastguard Worker                                  SmallVectorImpl<MCFixup> &Fixups,
104*9880d681SAndroid Build Coastguard Worker                                  const MCSubtargetInfo &STI) const;
encodeInstruction(const MCInst & MI,raw_ostream & OS,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const105*9880d681SAndroid Build Coastguard Worker   void encodeInstruction(const MCInst &MI, raw_ostream &OS,
106*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<MCFixup> &Fixups,
107*9880d681SAndroid Build Coastguard Worker                          const MCSubtargetInfo &STI) const override {
108*9880d681SAndroid Build Coastguard Worker     unsigned Opcode = MI.getOpcode();
109*9880d681SAndroid Build Coastguard Worker     const MCInstrDesc &Desc = MCII.get(Opcode);
110*9880d681SAndroid Build Coastguard Worker 
111*9880d681SAndroid Build Coastguard Worker     uint64_t Bits = getBinaryCodeForInstr(MI, Fixups, STI);
112*9880d681SAndroid Build Coastguard Worker 
113*9880d681SAndroid Build Coastguard Worker     // Output the constant in big/little endian byte order.
114*9880d681SAndroid Build Coastguard Worker     unsigned Size = Desc.getSize();
115*9880d681SAndroid Build Coastguard Worker     switch (Size) {
116*9880d681SAndroid Build Coastguard Worker     case 0:
117*9880d681SAndroid Build Coastguard Worker       break;
118*9880d681SAndroid Build Coastguard Worker     case 4:
119*9880d681SAndroid Build Coastguard Worker       if (IsLittleEndian) {
120*9880d681SAndroid Build Coastguard Worker         support::endian::Writer<support::little>(OS).write<uint32_t>(Bits);
121*9880d681SAndroid Build Coastguard Worker       } else {
122*9880d681SAndroid Build Coastguard Worker         support::endian::Writer<support::big>(OS).write<uint32_t>(Bits);
123*9880d681SAndroid Build Coastguard Worker       }
124*9880d681SAndroid Build Coastguard Worker       break;
125*9880d681SAndroid Build Coastguard Worker     case 8:
126*9880d681SAndroid Build Coastguard Worker       // If we emit a pair of instructions, the first one is
127*9880d681SAndroid Build Coastguard Worker       // always in the top 32 bits, even on little-endian.
128*9880d681SAndroid Build Coastguard Worker       if (IsLittleEndian) {
129*9880d681SAndroid Build Coastguard Worker         uint64_t Swapped = (Bits << 32) | (Bits >> 32);
130*9880d681SAndroid Build Coastguard Worker         support::endian::Writer<support::little>(OS).write<uint64_t>(Swapped);
131*9880d681SAndroid Build Coastguard Worker       } else {
132*9880d681SAndroid Build Coastguard Worker         support::endian::Writer<support::big>(OS).write<uint64_t>(Bits);
133*9880d681SAndroid Build Coastguard Worker       }
134*9880d681SAndroid Build Coastguard Worker       break;
135*9880d681SAndroid Build Coastguard Worker     default:
136*9880d681SAndroid Build Coastguard Worker       llvm_unreachable ("Invalid instruction size");
137*9880d681SAndroid Build Coastguard Worker     }
138*9880d681SAndroid Build Coastguard Worker 
139*9880d681SAndroid Build Coastguard Worker     ++MCNumEmitted;  // Keep track of the # of mi's emitted.
140*9880d681SAndroid Build Coastguard Worker   }
141*9880d681SAndroid Build Coastguard Worker 
142*9880d681SAndroid Build Coastguard Worker };
143*9880d681SAndroid Build Coastguard Worker 
144*9880d681SAndroid Build Coastguard Worker } // end anonymous namespace
145*9880d681SAndroid Build Coastguard Worker 
createPPCMCCodeEmitter(const MCInstrInfo & MCII,const MCRegisterInfo & MRI,MCContext & Ctx)146*9880d681SAndroid Build Coastguard Worker MCCodeEmitter *llvm::createPPCMCCodeEmitter(const MCInstrInfo &MCII,
147*9880d681SAndroid Build Coastguard Worker                                             const MCRegisterInfo &MRI,
148*9880d681SAndroid Build Coastguard Worker                                             MCContext &Ctx) {
149*9880d681SAndroid Build Coastguard Worker   return new PPCMCCodeEmitter(MCII, Ctx);
150*9880d681SAndroid Build Coastguard Worker }
151*9880d681SAndroid Build Coastguard Worker 
152*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::
getDirectBrEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const153*9880d681SAndroid Build Coastguard Worker getDirectBrEncoding(const MCInst &MI, unsigned OpNo,
154*9880d681SAndroid Build Coastguard Worker                     SmallVectorImpl<MCFixup> &Fixups,
155*9880d681SAndroid Build Coastguard Worker                     const MCSubtargetInfo &STI) const {
156*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
157*9880d681SAndroid Build Coastguard Worker   if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
158*9880d681SAndroid Build Coastguard Worker 
159*9880d681SAndroid Build Coastguard Worker   // Add a fixup for the branch target.
160*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, MO.getExpr(),
161*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_br24));
162*9880d681SAndroid Build Coastguard Worker   return 0;
163*9880d681SAndroid Build Coastguard Worker }
164*9880d681SAndroid Build Coastguard Worker 
getCondBrEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const165*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getCondBrEncoding(const MCInst &MI, unsigned OpNo,
166*9880d681SAndroid Build Coastguard Worker                                      SmallVectorImpl<MCFixup> &Fixups,
167*9880d681SAndroid Build Coastguard Worker                                      const MCSubtargetInfo &STI) const {
168*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
169*9880d681SAndroid Build Coastguard Worker   if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
170*9880d681SAndroid Build Coastguard Worker 
171*9880d681SAndroid Build Coastguard Worker   // Add a fixup for the branch target.
172*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, MO.getExpr(),
173*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_brcond14));
174*9880d681SAndroid Build Coastguard Worker   return 0;
175*9880d681SAndroid Build Coastguard Worker }
176*9880d681SAndroid Build Coastguard Worker 
177*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::
getAbsDirectBrEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const178*9880d681SAndroid Build Coastguard Worker getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo,
179*9880d681SAndroid Build Coastguard Worker                        SmallVectorImpl<MCFixup> &Fixups,
180*9880d681SAndroid Build Coastguard Worker                        const MCSubtargetInfo &STI) const {
181*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
182*9880d681SAndroid Build Coastguard Worker   if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
183*9880d681SAndroid Build Coastguard Worker 
184*9880d681SAndroid Build Coastguard Worker   // Add a fixup for the branch target.
185*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, MO.getExpr(),
186*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_br24abs));
187*9880d681SAndroid Build Coastguard Worker   return 0;
188*9880d681SAndroid Build Coastguard Worker }
189*9880d681SAndroid Build Coastguard Worker 
190*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::
getAbsCondBrEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const191*9880d681SAndroid Build Coastguard Worker getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo,
192*9880d681SAndroid Build Coastguard Worker                      SmallVectorImpl<MCFixup> &Fixups,
193*9880d681SAndroid Build Coastguard Worker                      const MCSubtargetInfo &STI) const {
194*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
195*9880d681SAndroid Build Coastguard Worker   if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
196*9880d681SAndroid Build Coastguard Worker 
197*9880d681SAndroid Build Coastguard Worker   // Add a fixup for the branch target.
198*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, MO.getExpr(),
199*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_brcond14abs));
200*9880d681SAndroid Build Coastguard Worker   return 0;
201*9880d681SAndroid Build Coastguard Worker }
202*9880d681SAndroid Build Coastguard Worker 
getImm16Encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const203*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getImm16Encoding(const MCInst &MI, unsigned OpNo,
204*9880d681SAndroid Build Coastguard Worker                                        SmallVectorImpl<MCFixup> &Fixups,
205*9880d681SAndroid Build Coastguard Worker                                        const MCSubtargetInfo &STI) const {
206*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
207*9880d681SAndroid Build Coastguard Worker   if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
208*9880d681SAndroid Build Coastguard Worker 
209*9880d681SAndroid Build Coastguard Worker   // Add a fixup for the immediate field.
210*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
211*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_half16));
212*9880d681SAndroid Build Coastguard Worker   return 0;
213*9880d681SAndroid Build Coastguard Worker }
214*9880d681SAndroid Build Coastguard Worker 
getMemRIEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const215*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getMemRIEncoding(const MCInst &MI, unsigned OpNo,
216*9880d681SAndroid Build Coastguard Worker                                             SmallVectorImpl<MCFixup> &Fixups,
217*9880d681SAndroid Build Coastguard Worker                                             const MCSubtargetInfo &STI) const {
218*9880d681SAndroid Build Coastguard Worker   // Encode (imm, reg) as a memri, which has the low 16-bits as the
219*9880d681SAndroid Build Coastguard Worker   // displacement and the next 5 bits as the register #.
220*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo+1).isReg());
221*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 16;
222*9880d681SAndroid Build Coastguard Worker 
223*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
224*9880d681SAndroid Build Coastguard Worker   if (MO.isImm())
225*9880d681SAndroid Build Coastguard Worker     return (getMachineOpValue(MI, MO, Fixups, STI) & 0xFFFF) | RegBits;
226*9880d681SAndroid Build Coastguard Worker 
227*9880d681SAndroid Build Coastguard Worker   // Add a fixup for the displacement field.
228*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
229*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_half16));
230*9880d681SAndroid Build Coastguard Worker   return RegBits;
231*9880d681SAndroid Build Coastguard Worker }
232*9880d681SAndroid Build Coastguard Worker 
233*9880d681SAndroid Build Coastguard Worker 
getMemRIXEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const234*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getMemRIXEncoding(const MCInst &MI, unsigned OpNo,
235*9880d681SAndroid Build Coastguard Worker                                        SmallVectorImpl<MCFixup> &Fixups,
236*9880d681SAndroid Build Coastguard Worker                                        const MCSubtargetInfo &STI) const {
237*9880d681SAndroid Build Coastguard Worker   // Encode (imm, reg) as a memrix, which has the low 14-bits as the
238*9880d681SAndroid Build Coastguard Worker   // displacement and the next 5 bits as the register #.
239*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo+1).isReg());
240*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 14;
241*9880d681SAndroid Build Coastguard Worker 
242*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
243*9880d681SAndroid Build Coastguard Worker   if (MO.isImm())
244*9880d681SAndroid Build Coastguard Worker     return ((getMachineOpValue(MI, MO, Fixups, STI) >> 2) & 0x3FFF) | RegBits;
245*9880d681SAndroid Build Coastguard Worker 
246*9880d681SAndroid Build Coastguard Worker   // Add a fixup for the displacement field.
247*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
248*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_half16ds));
249*9880d681SAndroid Build Coastguard Worker   return RegBits;
250*9880d681SAndroid Build Coastguard Worker }
251*9880d681SAndroid Build Coastguard Worker 
getMemRIX16Encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const252*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getMemRIX16Encoding(const MCInst &MI, unsigned OpNo,
253*9880d681SAndroid Build Coastguard Worker                                        SmallVectorImpl<MCFixup> &Fixups,
254*9880d681SAndroid Build Coastguard Worker                                        const MCSubtargetInfo &STI) const {
255*9880d681SAndroid Build Coastguard Worker   // Encode (imm, reg) as a memrix16, which has the low 12-bits as the
256*9880d681SAndroid Build Coastguard Worker   // displacement and the next 5 bits as the register #.
257*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo+1).isReg());
258*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 12;
259*9880d681SAndroid Build Coastguard Worker 
260*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
261*9880d681SAndroid Build Coastguard Worker   assert(MO.isImm());
262*9880d681SAndroid Build Coastguard Worker 
263*9880d681SAndroid Build Coastguard Worker   return ((getMachineOpValue(MI, MO, Fixups, STI) >> 4) & 0xFFF) | RegBits;
264*9880d681SAndroid Build Coastguard Worker }
265*9880d681SAndroid Build Coastguard Worker 
getSPE8DisEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const266*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getSPE8DisEncoding(const MCInst &MI, unsigned OpNo,
267*9880d681SAndroid Build Coastguard Worker                                               SmallVectorImpl<MCFixup> &Fixups,
268*9880d681SAndroid Build Coastguard Worker                                               const MCSubtargetInfo &STI)
269*9880d681SAndroid Build Coastguard Worker                                               const {
270*9880d681SAndroid Build Coastguard Worker   // Encode (imm, reg) as a spe8dis, which has the low 5-bits of (imm / 8)
271*9880d681SAndroid Build Coastguard Worker   // as the displacement and the next 5 bits as the register #.
272*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo+1).isReg());
273*9880d681SAndroid Build Coastguard Worker   uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
274*9880d681SAndroid Build Coastguard Worker 
275*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
276*9880d681SAndroid Build Coastguard Worker   assert(MO.isImm());
277*9880d681SAndroid Build Coastguard Worker   uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 3;
278*9880d681SAndroid Build Coastguard Worker   return reverseBits(Imm | RegBits) >> 22;
279*9880d681SAndroid Build Coastguard Worker }
280*9880d681SAndroid Build Coastguard Worker 
281*9880d681SAndroid Build Coastguard Worker 
getSPE4DisEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const282*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getSPE4DisEncoding(const MCInst &MI, unsigned OpNo,
283*9880d681SAndroid Build Coastguard Worker                                               SmallVectorImpl<MCFixup> &Fixups,
284*9880d681SAndroid Build Coastguard Worker                                               const MCSubtargetInfo &STI)
285*9880d681SAndroid Build Coastguard Worker                                               const {
286*9880d681SAndroid Build Coastguard Worker   // Encode (imm, reg) as a spe4dis, which has the low 5-bits of (imm / 4)
287*9880d681SAndroid Build Coastguard Worker   // as the displacement and the next 5 bits as the register #.
288*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo+1).isReg());
289*9880d681SAndroid Build Coastguard Worker   uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
290*9880d681SAndroid Build Coastguard Worker 
291*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
292*9880d681SAndroid Build Coastguard Worker   assert(MO.isImm());
293*9880d681SAndroid Build Coastguard Worker   uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 2;
294*9880d681SAndroid Build Coastguard Worker   return reverseBits(Imm | RegBits) >> 22;
295*9880d681SAndroid Build Coastguard Worker }
296*9880d681SAndroid Build Coastguard Worker 
297*9880d681SAndroid Build Coastguard Worker 
getSPE2DisEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const298*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getSPE2DisEncoding(const MCInst &MI, unsigned OpNo,
299*9880d681SAndroid Build Coastguard Worker                                               SmallVectorImpl<MCFixup> &Fixups,
300*9880d681SAndroid Build Coastguard Worker                                               const MCSubtargetInfo &STI)
301*9880d681SAndroid Build Coastguard Worker                                               const {
302*9880d681SAndroid Build Coastguard Worker   // Encode (imm, reg) as a spe2dis, which has the low 5-bits of (imm / 2)
303*9880d681SAndroid Build Coastguard Worker   // as the displacement and the next 5 bits as the register #.
304*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo+1).isReg());
305*9880d681SAndroid Build Coastguard Worker   uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
306*9880d681SAndroid Build Coastguard Worker 
307*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
308*9880d681SAndroid Build Coastguard Worker   assert(MO.isImm());
309*9880d681SAndroid Build Coastguard Worker   uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 1;
310*9880d681SAndroid Build Coastguard Worker   return reverseBits(Imm | RegBits) >> 22;
311*9880d681SAndroid Build Coastguard Worker }
312*9880d681SAndroid Build Coastguard Worker 
313*9880d681SAndroid Build Coastguard Worker 
getTLSRegEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const314*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getTLSRegEncoding(const MCInst &MI, unsigned OpNo,
315*9880d681SAndroid Build Coastguard Worker                                        SmallVectorImpl<MCFixup> &Fixups,
316*9880d681SAndroid Build Coastguard Worker                                        const MCSubtargetInfo &STI) const {
317*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
318*9880d681SAndroid Build Coastguard Worker   if (MO.isReg()) return getMachineOpValue(MI, MO, Fixups, STI);
319*9880d681SAndroid Build Coastguard Worker 
320*9880d681SAndroid Build Coastguard Worker   // Add a fixup for the TLS register, which simply provides a relocation
321*9880d681SAndroid Build Coastguard Worker   // hint to the linker that this statement is part of a relocation sequence.
322*9880d681SAndroid Build Coastguard Worker   // Return the thread-pointer register's encoding.
323*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, MO.getExpr(),
324*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_nofixup));
325*9880d681SAndroid Build Coastguard Worker   const Triple &TT = STI.getTargetTriple();
326*9880d681SAndroid Build Coastguard Worker   bool isPPC64 = TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le;
327*9880d681SAndroid Build Coastguard Worker   return CTX.getRegisterInfo()->getEncodingValue(isPPC64 ? PPC::X13 : PPC::R2);
328*9880d681SAndroid Build Coastguard Worker }
329*9880d681SAndroid Build Coastguard Worker 
getTLSCallEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const330*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::getTLSCallEncoding(const MCInst &MI, unsigned OpNo,
331*9880d681SAndroid Build Coastguard Worker                                        SmallVectorImpl<MCFixup> &Fixups,
332*9880d681SAndroid Build Coastguard Worker                                        const MCSubtargetInfo &STI) const {
333*9880d681SAndroid Build Coastguard Worker   // For special TLS calls, we need two fixups; one for the branch target
334*9880d681SAndroid Build Coastguard Worker   // (__tls_get_addr), which we create via getDirectBrEncoding as usual,
335*9880d681SAndroid Build Coastguard Worker   // and one for the TLSGD or TLSLD symbol, which is emitted here.
336*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo+1);
337*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, MO.getExpr(),
338*9880d681SAndroid Build Coastguard Worker                                    (MCFixupKind)PPC::fixup_ppc_nofixup));
339*9880d681SAndroid Build Coastguard Worker   return getDirectBrEncoding(MI, OpNo, Fixups, STI);
340*9880d681SAndroid Build Coastguard Worker }
341*9880d681SAndroid Build Coastguard Worker 
342*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::
get_crbitm_encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const343*9880d681SAndroid Build Coastguard Worker get_crbitm_encoding(const MCInst &MI, unsigned OpNo,
344*9880d681SAndroid Build Coastguard Worker                     SmallVectorImpl<MCFixup> &Fixups,
345*9880d681SAndroid Build Coastguard Worker                     const MCSubtargetInfo &STI) const {
346*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
347*9880d681SAndroid Build Coastguard Worker   assert((MI.getOpcode() == PPC::MTOCRF || MI.getOpcode() == PPC::MTOCRF8 ||
348*9880d681SAndroid Build Coastguard Worker           MI.getOpcode() == PPC::MFOCRF || MI.getOpcode() == PPC::MFOCRF8) &&
349*9880d681SAndroid Build Coastguard Worker          (MO.getReg() >= PPC::CR0 && MO.getReg() <= PPC::CR7));
350*9880d681SAndroid Build Coastguard Worker   return 0x80 >> CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
351*9880d681SAndroid Build Coastguard Worker }
352*9880d681SAndroid Build Coastguard Worker 
353*9880d681SAndroid Build Coastguard Worker 
354*9880d681SAndroid Build Coastguard Worker unsigned PPCMCCodeEmitter::
getMachineOpValue(const MCInst & MI,const MCOperand & MO,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const355*9880d681SAndroid Build Coastguard Worker getMachineOpValue(const MCInst &MI, const MCOperand &MO,
356*9880d681SAndroid Build Coastguard Worker                   SmallVectorImpl<MCFixup> &Fixups,
357*9880d681SAndroid Build Coastguard Worker                   const MCSubtargetInfo &STI) const {
358*9880d681SAndroid Build Coastguard Worker   if (MO.isReg()) {
359*9880d681SAndroid Build Coastguard Worker     // MTOCRF/MFOCRF should go through get_crbitm_encoding for the CR operand.
360*9880d681SAndroid Build Coastguard Worker     // The GPR operand should come through here though.
361*9880d681SAndroid Build Coastguard Worker     assert((MI.getOpcode() != PPC::MTOCRF && MI.getOpcode() != PPC::MTOCRF8 &&
362*9880d681SAndroid Build Coastguard Worker             MI.getOpcode() != PPC::MFOCRF && MI.getOpcode() != PPC::MFOCRF8) ||
363*9880d681SAndroid Build Coastguard Worker            MO.getReg() < PPC::CR0 || MO.getReg() > PPC::CR7);
364*9880d681SAndroid Build Coastguard Worker     return CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
365*9880d681SAndroid Build Coastguard Worker   }
366*9880d681SAndroid Build Coastguard Worker 
367*9880d681SAndroid Build Coastguard Worker   assert(MO.isImm() &&
368*9880d681SAndroid Build Coastguard Worker          "Relocation required in an instruction that we cannot encode!");
369*9880d681SAndroid Build Coastguard Worker   return MO.getImm();
370*9880d681SAndroid Build Coastguard Worker }
371*9880d681SAndroid Build Coastguard Worker 
372*9880d681SAndroid Build Coastguard Worker 
373*9880d681SAndroid Build Coastguard Worker #include "PPCGenMCCodeEmitter.inc"
374