1*9880d681SAndroid Build Coastguard Worker //===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file defines a pattern matching instruction selector for PowerPC,
11*9880d681SAndroid Build Coastguard Worker // converting from a legalized dag to a PPC dag.
12*9880d681SAndroid Build Coastguard Worker //
13*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
14*9880d681SAndroid Build Coastguard Worker
15*9880d681SAndroid Build Coastguard Worker #include "PPC.h"
16*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/PPCPredicates.h"
17*9880d681SAndroid Build Coastguard Worker #include "PPCMachineFunctionInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "PPCTargetMachine.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/Analysis/BranchProbabilityInfo.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/FunctionLoweringInfo.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunction.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/SelectionDAG.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/SelectionDAGISel.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Constants.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Function.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/GlobalAlias.h"
29*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/GlobalValue.h"
30*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/GlobalVariable.h"
31*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Intrinsics.h"
32*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Module.h"
33*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/CommandLine.h"
34*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
35*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
36*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/MathExtras.h"
37*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
38*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetOptions.h"
39*9880d681SAndroid Build Coastguard Worker using namespace llvm;
40*9880d681SAndroid Build Coastguard Worker
41*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "ppc-codegen"
42*9880d681SAndroid Build Coastguard Worker
43*9880d681SAndroid Build Coastguard Worker // FIXME: Remove this once the bug has been fixed!
44*9880d681SAndroid Build Coastguard Worker cl::opt<bool> ANDIGlueBug("expose-ppc-andi-glue-bug",
45*9880d681SAndroid Build Coastguard Worker cl::desc("expose the ANDI glue bug on PPC"), cl::Hidden);
46*9880d681SAndroid Build Coastguard Worker
47*9880d681SAndroid Build Coastguard Worker static cl::opt<bool>
48*9880d681SAndroid Build Coastguard Worker UseBitPermRewriter("ppc-use-bit-perm-rewriter", cl::init(true),
49*9880d681SAndroid Build Coastguard Worker cl::desc("use aggressive ppc isel for bit permutations"),
50*9880d681SAndroid Build Coastguard Worker cl::Hidden);
51*9880d681SAndroid Build Coastguard Worker static cl::opt<bool> BPermRewriterNoMasking(
52*9880d681SAndroid Build Coastguard Worker "ppc-bit-perm-rewriter-stress-rotates",
53*9880d681SAndroid Build Coastguard Worker cl::desc("stress rotate selection in aggressive ppc isel for "
54*9880d681SAndroid Build Coastguard Worker "bit permutations"),
55*9880d681SAndroid Build Coastguard Worker cl::Hidden);
56*9880d681SAndroid Build Coastguard Worker
57*9880d681SAndroid Build Coastguard Worker static cl::opt<bool> EnableBranchHint(
58*9880d681SAndroid Build Coastguard Worker "ppc-use-branch-hint", cl::init(true),
59*9880d681SAndroid Build Coastguard Worker cl::desc("Enable static hinting of branches on ppc"),
60*9880d681SAndroid Build Coastguard Worker cl::Hidden);
61*9880d681SAndroid Build Coastguard Worker
62*9880d681SAndroid Build Coastguard Worker namespace {
63*9880d681SAndroid Build Coastguard Worker //===--------------------------------------------------------------------===//
64*9880d681SAndroid Build Coastguard Worker /// PPCDAGToDAGISel - PPC specific code to select PPC machine
65*9880d681SAndroid Build Coastguard Worker /// instructions for SelectionDAG operations.
66*9880d681SAndroid Build Coastguard Worker ///
67*9880d681SAndroid Build Coastguard Worker class PPCDAGToDAGISel : public SelectionDAGISel {
68*9880d681SAndroid Build Coastguard Worker const PPCTargetMachine &TM;
69*9880d681SAndroid Build Coastguard Worker const PPCSubtarget *PPCSubTarget;
70*9880d681SAndroid Build Coastguard Worker const PPCTargetLowering *PPCLowering;
71*9880d681SAndroid Build Coastguard Worker unsigned GlobalBaseReg;
72*9880d681SAndroid Build Coastguard Worker public:
PPCDAGToDAGISel(PPCTargetMachine & tm)73*9880d681SAndroid Build Coastguard Worker explicit PPCDAGToDAGISel(PPCTargetMachine &tm)
74*9880d681SAndroid Build Coastguard Worker : SelectionDAGISel(tm), TM(tm) {}
75*9880d681SAndroid Build Coastguard Worker
runOnMachineFunction(MachineFunction & MF)76*9880d681SAndroid Build Coastguard Worker bool runOnMachineFunction(MachineFunction &MF) override {
77*9880d681SAndroid Build Coastguard Worker // Make sure we re-emit a set of the global base reg if necessary
78*9880d681SAndroid Build Coastguard Worker GlobalBaseReg = 0;
79*9880d681SAndroid Build Coastguard Worker PPCSubTarget = &MF.getSubtarget<PPCSubtarget>();
80*9880d681SAndroid Build Coastguard Worker PPCLowering = PPCSubTarget->getTargetLowering();
81*9880d681SAndroid Build Coastguard Worker SelectionDAGISel::runOnMachineFunction(MF);
82*9880d681SAndroid Build Coastguard Worker
83*9880d681SAndroid Build Coastguard Worker if (!PPCSubTarget->isSVR4ABI())
84*9880d681SAndroid Build Coastguard Worker InsertVRSaveCode(MF);
85*9880d681SAndroid Build Coastguard Worker
86*9880d681SAndroid Build Coastguard Worker return true;
87*9880d681SAndroid Build Coastguard Worker }
88*9880d681SAndroid Build Coastguard Worker
89*9880d681SAndroid Build Coastguard Worker void PreprocessISelDAG() override;
90*9880d681SAndroid Build Coastguard Worker void PostprocessISelDAG() override;
91*9880d681SAndroid Build Coastguard Worker
92*9880d681SAndroid Build Coastguard Worker /// getI32Imm - Return a target constant with the specified value, of type
93*9880d681SAndroid Build Coastguard Worker /// i32.
getI32Imm(unsigned Imm,const SDLoc & dl)94*9880d681SAndroid Build Coastguard Worker inline SDValue getI32Imm(unsigned Imm, const SDLoc &dl) {
95*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(Imm, dl, MVT::i32);
96*9880d681SAndroid Build Coastguard Worker }
97*9880d681SAndroid Build Coastguard Worker
98*9880d681SAndroid Build Coastguard Worker /// getI64Imm - Return a target constant with the specified value, of type
99*9880d681SAndroid Build Coastguard Worker /// i64.
getI64Imm(uint64_t Imm,const SDLoc & dl)100*9880d681SAndroid Build Coastguard Worker inline SDValue getI64Imm(uint64_t Imm, const SDLoc &dl) {
101*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(Imm, dl, MVT::i64);
102*9880d681SAndroid Build Coastguard Worker }
103*9880d681SAndroid Build Coastguard Worker
104*9880d681SAndroid Build Coastguard Worker /// getSmallIPtrImm - Return a target constant of pointer type.
getSmallIPtrImm(unsigned Imm,const SDLoc & dl)105*9880d681SAndroid Build Coastguard Worker inline SDValue getSmallIPtrImm(unsigned Imm, const SDLoc &dl) {
106*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(
107*9880d681SAndroid Build Coastguard Worker Imm, dl, PPCLowering->getPointerTy(CurDAG->getDataLayout()));
108*9880d681SAndroid Build Coastguard Worker }
109*9880d681SAndroid Build Coastguard Worker
110*9880d681SAndroid Build Coastguard Worker /// isRotateAndMask - Returns true if Mask and Shift can be folded into a
111*9880d681SAndroid Build Coastguard Worker /// rotate and mask opcode and mask operation.
112*9880d681SAndroid Build Coastguard Worker static bool isRotateAndMask(SDNode *N, unsigned Mask, bool isShiftMask,
113*9880d681SAndroid Build Coastguard Worker unsigned &SH, unsigned &MB, unsigned &ME);
114*9880d681SAndroid Build Coastguard Worker
115*9880d681SAndroid Build Coastguard Worker /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
116*9880d681SAndroid Build Coastguard Worker /// base register. Return the virtual register that holds this value.
117*9880d681SAndroid Build Coastguard Worker SDNode *getGlobalBaseReg();
118*9880d681SAndroid Build Coastguard Worker
119*9880d681SAndroid Build Coastguard Worker void selectFrameIndex(SDNode *SN, SDNode *N, unsigned Offset = 0);
120*9880d681SAndroid Build Coastguard Worker
121*9880d681SAndroid Build Coastguard Worker // Select - Convert the specified operand from a target-independent to a
122*9880d681SAndroid Build Coastguard Worker // target-specific node if it hasn't already been changed.
123*9880d681SAndroid Build Coastguard Worker void Select(SDNode *N) override;
124*9880d681SAndroid Build Coastguard Worker
125*9880d681SAndroid Build Coastguard Worker bool tryBitfieldInsert(SDNode *N);
126*9880d681SAndroid Build Coastguard Worker bool tryBitPermutation(SDNode *N);
127*9880d681SAndroid Build Coastguard Worker
128*9880d681SAndroid Build Coastguard Worker /// SelectCC - Select a comparison of the specified values with the
129*9880d681SAndroid Build Coastguard Worker /// specified condition code, returning the CR# of the expression.
130*9880d681SAndroid Build Coastguard Worker SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC,
131*9880d681SAndroid Build Coastguard Worker const SDLoc &dl);
132*9880d681SAndroid Build Coastguard Worker
133*9880d681SAndroid Build Coastguard Worker /// SelectAddrImm - Returns true if the address N can be represented by
134*9880d681SAndroid Build Coastguard Worker /// a base register plus a signed 16-bit displacement [r+imm].
SelectAddrImm(SDValue N,SDValue & Disp,SDValue & Base)135*9880d681SAndroid Build Coastguard Worker bool SelectAddrImm(SDValue N, SDValue &Disp,
136*9880d681SAndroid Build Coastguard Worker SDValue &Base) {
137*9880d681SAndroid Build Coastguard Worker return PPCLowering->SelectAddressRegImm(N, Disp, Base, *CurDAG, false);
138*9880d681SAndroid Build Coastguard Worker }
139*9880d681SAndroid Build Coastguard Worker
140*9880d681SAndroid Build Coastguard Worker /// SelectAddrImmOffs - Return true if the operand is valid for a preinc
141*9880d681SAndroid Build Coastguard Worker /// immediate field. Note that the operand at this point is already the
142*9880d681SAndroid Build Coastguard Worker /// result of a prior SelectAddressRegImm call.
SelectAddrImmOffs(SDValue N,SDValue & Out) const143*9880d681SAndroid Build Coastguard Worker bool SelectAddrImmOffs(SDValue N, SDValue &Out) const {
144*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() == ISD::TargetConstant ||
145*9880d681SAndroid Build Coastguard Worker N.getOpcode() == ISD::TargetGlobalAddress) {
146*9880d681SAndroid Build Coastguard Worker Out = N;
147*9880d681SAndroid Build Coastguard Worker return true;
148*9880d681SAndroid Build Coastguard Worker }
149*9880d681SAndroid Build Coastguard Worker
150*9880d681SAndroid Build Coastguard Worker return false;
151*9880d681SAndroid Build Coastguard Worker }
152*9880d681SAndroid Build Coastguard Worker
153*9880d681SAndroid Build Coastguard Worker /// SelectAddrIdx - Given the specified addressed, check to see if it can be
154*9880d681SAndroid Build Coastguard Worker /// represented as an indexed [r+r] operation. Returns false if it can
155*9880d681SAndroid Build Coastguard Worker /// be represented by [r+imm], which are preferred.
SelectAddrIdx(SDValue N,SDValue & Base,SDValue & Index)156*9880d681SAndroid Build Coastguard Worker bool SelectAddrIdx(SDValue N, SDValue &Base, SDValue &Index) {
157*9880d681SAndroid Build Coastguard Worker return PPCLowering->SelectAddressRegReg(N, Base, Index, *CurDAG);
158*9880d681SAndroid Build Coastguard Worker }
159*9880d681SAndroid Build Coastguard Worker
160*9880d681SAndroid Build Coastguard Worker /// SelectAddrIdxOnly - Given the specified addressed, force it to be
161*9880d681SAndroid Build Coastguard Worker /// represented as an indexed [r+r] operation.
SelectAddrIdxOnly(SDValue N,SDValue & Base,SDValue & Index)162*9880d681SAndroid Build Coastguard Worker bool SelectAddrIdxOnly(SDValue N, SDValue &Base, SDValue &Index) {
163*9880d681SAndroid Build Coastguard Worker return PPCLowering->SelectAddressRegRegOnly(N, Base, Index, *CurDAG);
164*9880d681SAndroid Build Coastguard Worker }
165*9880d681SAndroid Build Coastguard Worker
166*9880d681SAndroid Build Coastguard Worker /// SelectAddrImmX4 - Returns true if the address N can be represented by
167*9880d681SAndroid Build Coastguard Worker /// a base register plus a signed 16-bit displacement that is a multiple of 4.
168*9880d681SAndroid Build Coastguard Worker /// Suitable for use by STD and friends.
SelectAddrImmX4(SDValue N,SDValue & Disp,SDValue & Base)169*9880d681SAndroid Build Coastguard Worker bool SelectAddrImmX4(SDValue N, SDValue &Disp, SDValue &Base) {
170*9880d681SAndroid Build Coastguard Worker return PPCLowering->SelectAddressRegImm(N, Disp, Base, *CurDAG, true);
171*9880d681SAndroid Build Coastguard Worker }
172*9880d681SAndroid Build Coastguard Worker
173*9880d681SAndroid Build Coastguard Worker // Select an address into a single register.
SelectAddr(SDValue N,SDValue & Base)174*9880d681SAndroid Build Coastguard Worker bool SelectAddr(SDValue N, SDValue &Base) {
175*9880d681SAndroid Build Coastguard Worker Base = N;
176*9880d681SAndroid Build Coastguard Worker return true;
177*9880d681SAndroid Build Coastguard Worker }
178*9880d681SAndroid Build Coastguard Worker
179*9880d681SAndroid Build Coastguard Worker /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
180*9880d681SAndroid Build Coastguard Worker /// inline asm expressions. It is always correct to compute the value into
181*9880d681SAndroid Build Coastguard Worker /// a register. The case of adding a (possibly relocatable) constant to a
182*9880d681SAndroid Build Coastguard Worker /// register can be improved, but it is wrong to substitute Reg+Reg for
183*9880d681SAndroid Build Coastguard Worker /// Reg in an asm, because the load or store opcode would have to change.
SelectInlineAsmMemoryOperand(const SDValue & Op,unsigned ConstraintID,std::vector<SDValue> & OutOps)184*9880d681SAndroid Build Coastguard Worker bool SelectInlineAsmMemoryOperand(const SDValue &Op,
185*9880d681SAndroid Build Coastguard Worker unsigned ConstraintID,
186*9880d681SAndroid Build Coastguard Worker std::vector<SDValue> &OutOps) override {
187*9880d681SAndroid Build Coastguard Worker
188*9880d681SAndroid Build Coastguard Worker switch(ConstraintID) {
189*9880d681SAndroid Build Coastguard Worker default:
190*9880d681SAndroid Build Coastguard Worker errs() << "ConstraintID: " << ConstraintID << "\n";
191*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unexpected asm memory constraint");
192*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_es:
193*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_i:
194*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_m:
195*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_o:
196*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_Q:
197*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_Z:
198*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_Zy:
199*9880d681SAndroid Build Coastguard Worker // We need to make sure that this one operand does not end up in r0
200*9880d681SAndroid Build Coastguard Worker // (because we might end up lowering this as 0(%op)).
201*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI = PPCSubTarget->getRegisterInfo();
202*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *TRC = TRI->getPointerRegClass(*MF, /*Kind=*/1);
203*9880d681SAndroid Build Coastguard Worker SDLoc dl(Op);
204*9880d681SAndroid Build Coastguard Worker SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
205*9880d681SAndroid Build Coastguard Worker SDValue NewOp =
206*9880d681SAndroid Build Coastguard Worker SDValue(CurDAG->getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
207*9880d681SAndroid Build Coastguard Worker dl, Op.getValueType(),
208*9880d681SAndroid Build Coastguard Worker Op, RC), 0);
209*9880d681SAndroid Build Coastguard Worker
210*9880d681SAndroid Build Coastguard Worker OutOps.push_back(NewOp);
211*9880d681SAndroid Build Coastguard Worker return false;
212*9880d681SAndroid Build Coastguard Worker }
213*9880d681SAndroid Build Coastguard Worker return true;
214*9880d681SAndroid Build Coastguard Worker }
215*9880d681SAndroid Build Coastguard Worker
216*9880d681SAndroid Build Coastguard Worker void InsertVRSaveCode(MachineFunction &MF);
217*9880d681SAndroid Build Coastguard Worker
getPassName() const218*9880d681SAndroid Build Coastguard Worker const char *getPassName() const override {
219*9880d681SAndroid Build Coastguard Worker return "PowerPC DAG->DAG Pattern Instruction Selection";
220*9880d681SAndroid Build Coastguard Worker }
221*9880d681SAndroid Build Coastguard Worker
222*9880d681SAndroid Build Coastguard Worker // Include the pieces autogenerated from the target description.
223*9880d681SAndroid Build Coastguard Worker #include "PPCGenDAGISel.inc"
224*9880d681SAndroid Build Coastguard Worker
225*9880d681SAndroid Build Coastguard Worker private:
226*9880d681SAndroid Build Coastguard Worker bool trySETCC(SDNode *N);
227*9880d681SAndroid Build Coastguard Worker
228*9880d681SAndroid Build Coastguard Worker void PeepholePPC64();
229*9880d681SAndroid Build Coastguard Worker void PeepholePPC64ZExt();
230*9880d681SAndroid Build Coastguard Worker void PeepholeCROps();
231*9880d681SAndroid Build Coastguard Worker
232*9880d681SAndroid Build Coastguard Worker SDValue combineToCMPB(SDNode *N);
233*9880d681SAndroid Build Coastguard Worker void foldBoolExts(SDValue &Res, SDNode *&N);
234*9880d681SAndroid Build Coastguard Worker
235*9880d681SAndroid Build Coastguard Worker bool AllUsersSelectZero(SDNode *N);
236*9880d681SAndroid Build Coastguard Worker void SwapAllSelectUsers(SDNode *N);
237*9880d681SAndroid Build Coastguard Worker
238*9880d681SAndroid Build Coastguard Worker void transferMemOperands(SDNode *N, SDNode *Result);
239*9880d681SAndroid Build Coastguard Worker };
240*9880d681SAndroid Build Coastguard Worker }
241*9880d681SAndroid Build Coastguard Worker
242*9880d681SAndroid Build Coastguard Worker /// InsertVRSaveCode - Once the entire function has been instruction selected,
243*9880d681SAndroid Build Coastguard Worker /// all virtual registers are created and all machine instructions are built,
244*9880d681SAndroid Build Coastguard Worker /// check to see if we need to save/restore VRSAVE. If so, do it.
InsertVRSaveCode(MachineFunction & Fn)245*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::InsertVRSaveCode(MachineFunction &Fn) {
246*9880d681SAndroid Build Coastguard Worker // Check to see if this function uses vector registers, which means we have to
247*9880d681SAndroid Build Coastguard Worker // save and restore the VRSAVE register and update it with the regs we use.
248*9880d681SAndroid Build Coastguard Worker //
249*9880d681SAndroid Build Coastguard Worker // In this case, there will be virtual registers of vector type created
250*9880d681SAndroid Build Coastguard Worker // by the scheduler. Detect them now.
251*9880d681SAndroid Build Coastguard Worker bool HasVectorVReg = false;
252*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = RegInfo->getNumVirtRegs(); i != e; ++i) {
253*9880d681SAndroid Build Coastguard Worker unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
254*9880d681SAndroid Build Coastguard Worker if (RegInfo->getRegClass(Reg) == &PPC::VRRCRegClass) {
255*9880d681SAndroid Build Coastguard Worker HasVectorVReg = true;
256*9880d681SAndroid Build Coastguard Worker break;
257*9880d681SAndroid Build Coastguard Worker }
258*9880d681SAndroid Build Coastguard Worker }
259*9880d681SAndroid Build Coastguard Worker if (!HasVectorVReg) return; // nothing to do.
260*9880d681SAndroid Build Coastguard Worker
261*9880d681SAndroid Build Coastguard Worker // If we have a vector register, we want to emit code into the entry and exit
262*9880d681SAndroid Build Coastguard Worker // blocks to save and restore the VRSAVE register. We do this here (instead
263*9880d681SAndroid Build Coastguard Worker // of marking all vector instructions as clobbering VRSAVE) for two reasons:
264*9880d681SAndroid Build Coastguard Worker //
265*9880d681SAndroid Build Coastguard Worker // 1. This (trivially) reduces the load on the register allocator, by not
266*9880d681SAndroid Build Coastguard Worker // having to represent the live range of the VRSAVE register.
267*9880d681SAndroid Build Coastguard Worker // 2. This (more significantly) allows us to create a temporary virtual
268*9880d681SAndroid Build Coastguard Worker // register to hold the saved VRSAVE value, allowing this temporary to be
269*9880d681SAndroid Build Coastguard Worker // register allocated, instead of forcing it to be spilled to the stack.
270*9880d681SAndroid Build Coastguard Worker
271*9880d681SAndroid Build Coastguard Worker // Create two vregs - one to hold the VRSAVE register that is live-in to the
272*9880d681SAndroid Build Coastguard Worker // function and one for the value after having bits or'd into it.
273*9880d681SAndroid Build Coastguard Worker unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
274*9880d681SAndroid Build Coastguard Worker unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
275*9880d681SAndroid Build Coastguard Worker
276*9880d681SAndroid Build Coastguard Worker const TargetInstrInfo &TII = *PPCSubTarget->getInstrInfo();
277*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &EntryBB = *Fn.begin();
278*9880d681SAndroid Build Coastguard Worker DebugLoc dl;
279*9880d681SAndroid Build Coastguard Worker // Emit the following code into the entry block:
280*9880d681SAndroid Build Coastguard Worker // InVRSAVE = MFVRSAVE
281*9880d681SAndroid Build Coastguard Worker // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
282*9880d681SAndroid Build Coastguard Worker // MTVRSAVE UpdatedVRSAVE
283*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
284*9880d681SAndroid Build Coastguard Worker BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE);
285*9880d681SAndroid Build Coastguard Worker BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE),
286*9880d681SAndroid Build Coastguard Worker UpdatedVRSAVE).addReg(InVRSAVE);
287*9880d681SAndroid Build Coastguard Worker BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE);
288*9880d681SAndroid Build Coastguard Worker
289*9880d681SAndroid Build Coastguard Worker // Find all return blocks, outputting a restore in each epilog.
290*9880d681SAndroid Build Coastguard Worker for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
291*9880d681SAndroid Build Coastguard Worker if (BB->isReturnBlock()) {
292*9880d681SAndroid Build Coastguard Worker IP = BB->end(); --IP;
293*9880d681SAndroid Build Coastguard Worker
294*9880d681SAndroid Build Coastguard Worker // Skip over all terminator instructions, which are part of the return
295*9880d681SAndroid Build Coastguard Worker // sequence.
296*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I2 = IP;
297*9880d681SAndroid Build Coastguard Worker while (I2 != BB->begin() && (--I2)->isTerminator())
298*9880d681SAndroid Build Coastguard Worker IP = I2;
299*9880d681SAndroid Build Coastguard Worker
300*9880d681SAndroid Build Coastguard Worker // Emit: MTVRSAVE InVRSave
301*9880d681SAndroid Build Coastguard Worker BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE);
302*9880d681SAndroid Build Coastguard Worker }
303*9880d681SAndroid Build Coastguard Worker }
304*9880d681SAndroid Build Coastguard Worker }
305*9880d681SAndroid Build Coastguard Worker
306*9880d681SAndroid Build Coastguard Worker
307*9880d681SAndroid Build Coastguard Worker /// getGlobalBaseReg - Output the instructions required to put the
308*9880d681SAndroid Build Coastguard Worker /// base address to use for accessing globals into a register.
309*9880d681SAndroid Build Coastguard Worker ///
getGlobalBaseReg()310*9880d681SAndroid Build Coastguard Worker SDNode *PPCDAGToDAGISel::getGlobalBaseReg() {
311*9880d681SAndroid Build Coastguard Worker if (!GlobalBaseReg) {
312*9880d681SAndroid Build Coastguard Worker const TargetInstrInfo &TII = *PPCSubTarget->getInstrInfo();
313*9880d681SAndroid Build Coastguard Worker // Insert the set of GlobalBaseReg into the first MBB of the function
314*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &FirstMBB = MF->front();
315*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI = FirstMBB.begin();
316*9880d681SAndroid Build Coastguard Worker const Module *M = MF->getFunction()->getParent();
317*9880d681SAndroid Build Coastguard Worker DebugLoc dl;
318*9880d681SAndroid Build Coastguard Worker
319*9880d681SAndroid Build Coastguard Worker if (PPCLowering->getPointerTy(CurDAG->getDataLayout()) == MVT::i32) {
320*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->isTargetELF()) {
321*9880d681SAndroid Build Coastguard Worker GlobalBaseReg = PPC::R30;
322*9880d681SAndroid Build Coastguard Worker if (M->getPICLevel() == PICLevel::SmallPIC) {
323*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MoveGOTtoLR));
324*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
325*9880d681SAndroid Build Coastguard Worker MF->getInfo<PPCFunctionInfo>()->setUsesPICBase(true);
326*9880d681SAndroid Build Coastguard Worker } else {
327*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR));
328*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
329*9880d681SAndroid Build Coastguard Worker unsigned TempReg = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
330*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl,
331*9880d681SAndroid Build Coastguard Worker TII.get(PPC::UpdateGBR), GlobalBaseReg)
332*9880d681SAndroid Build Coastguard Worker .addReg(TempReg, RegState::Define).addReg(GlobalBaseReg);
333*9880d681SAndroid Build Coastguard Worker MF->getInfo<PPCFunctionInfo>()->setUsesPICBase(true);
334*9880d681SAndroid Build Coastguard Worker }
335*9880d681SAndroid Build Coastguard Worker } else {
336*9880d681SAndroid Build Coastguard Worker GlobalBaseReg =
337*9880d681SAndroid Build Coastguard Worker RegInfo->createVirtualRegister(&PPC::GPRC_NOR0RegClass);
338*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR));
339*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
340*9880d681SAndroid Build Coastguard Worker }
341*9880d681SAndroid Build Coastguard Worker } else {
342*9880d681SAndroid Build Coastguard Worker GlobalBaseReg = RegInfo->createVirtualRegister(&PPC::G8RC_NOX0RegClass);
343*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR8));
344*9880d681SAndroid Build Coastguard Worker BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR8), GlobalBaseReg);
345*9880d681SAndroid Build Coastguard Worker }
346*9880d681SAndroid Build Coastguard Worker }
347*9880d681SAndroid Build Coastguard Worker return CurDAG->getRegister(GlobalBaseReg,
348*9880d681SAndroid Build Coastguard Worker PPCLowering->getPointerTy(CurDAG->getDataLayout()))
349*9880d681SAndroid Build Coastguard Worker .getNode();
350*9880d681SAndroid Build Coastguard Worker }
351*9880d681SAndroid Build Coastguard Worker
352*9880d681SAndroid Build Coastguard Worker /// isIntS16Immediate - This method tests to see if the node is either a 32-bit
353*9880d681SAndroid Build Coastguard Worker /// or 64-bit immediate, and if the value can be accurately represented as a
354*9880d681SAndroid Build Coastguard Worker /// sign extension from a 16-bit value. If so, this returns true and the
355*9880d681SAndroid Build Coastguard Worker /// immediate.
isIntS16Immediate(SDNode * N,short & Imm)356*9880d681SAndroid Build Coastguard Worker static bool isIntS16Immediate(SDNode *N, short &Imm) {
357*9880d681SAndroid Build Coastguard Worker if (N->getOpcode() != ISD::Constant)
358*9880d681SAndroid Build Coastguard Worker return false;
359*9880d681SAndroid Build Coastguard Worker
360*9880d681SAndroid Build Coastguard Worker Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
361*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) == MVT::i32)
362*9880d681SAndroid Build Coastguard Worker return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
363*9880d681SAndroid Build Coastguard Worker else
364*9880d681SAndroid Build Coastguard Worker return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
365*9880d681SAndroid Build Coastguard Worker }
366*9880d681SAndroid Build Coastguard Worker
isIntS16Immediate(SDValue Op,short & Imm)367*9880d681SAndroid Build Coastguard Worker static bool isIntS16Immediate(SDValue Op, short &Imm) {
368*9880d681SAndroid Build Coastguard Worker return isIntS16Immediate(Op.getNode(), Imm);
369*9880d681SAndroid Build Coastguard Worker }
370*9880d681SAndroid Build Coastguard Worker
371*9880d681SAndroid Build Coastguard Worker
372*9880d681SAndroid Build Coastguard Worker /// isInt32Immediate - This method tests to see if the node is a 32-bit constant
373*9880d681SAndroid Build Coastguard Worker /// operand. If so Imm will receive the 32-bit value.
isInt32Immediate(SDNode * N,unsigned & Imm)374*9880d681SAndroid Build Coastguard Worker static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
375*9880d681SAndroid Build Coastguard Worker if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
376*9880d681SAndroid Build Coastguard Worker Imm = cast<ConstantSDNode>(N)->getZExtValue();
377*9880d681SAndroid Build Coastguard Worker return true;
378*9880d681SAndroid Build Coastguard Worker }
379*9880d681SAndroid Build Coastguard Worker return false;
380*9880d681SAndroid Build Coastguard Worker }
381*9880d681SAndroid Build Coastguard Worker
382*9880d681SAndroid Build Coastguard Worker /// isInt64Immediate - This method tests to see if the node is a 64-bit constant
383*9880d681SAndroid Build Coastguard Worker /// operand. If so Imm will receive the 64-bit value.
isInt64Immediate(SDNode * N,uint64_t & Imm)384*9880d681SAndroid Build Coastguard Worker static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
385*9880d681SAndroid Build Coastguard Worker if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) {
386*9880d681SAndroid Build Coastguard Worker Imm = cast<ConstantSDNode>(N)->getZExtValue();
387*9880d681SAndroid Build Coastguard Worker return true;
388*9880d681SAndroid Build Coastguard Worker }
389*9880d681SAndroid Build Coastguard Worker return false;
390*9880d681SAndroid Build Coastguard Worker }
391*9880d681SAndroid Build Coastguard Worker
392*9880d681SAndroid Build Coastguard Worker // isInt32Immediate - This method tests to see if a constant operand.
393*9880d681SAndroid Build Coastguard Worker // If so Imm will receive the 32 bit value.
isInt32Immediate(SDValue N,unsigned & Imm)394*9880d681SAndroid Build Coastguard Worker static bool isInt32Immediate(SDValue N, unsigned &Imm) {
395*9880d681SAndroid Build Coastguard Worker return isInt32Immediate(N.getNode(), Imm);
396*9880d681SAndroid Build Coastguard Worker }
397*9880d681SAndroid Build Coastguard Worker
getBranchHint(unsigned PCC,FunctionLoweringInfo * FuncInfo,const SDValue & DestMBB)398*9880d681SAndroid Build Coastguard Worker static unsigned getBranchHint(unsigned PCC, FunctionLoweringInfo *FuncInfo,
399*9880d681SAndroid Build Coastguard Worker const SDValue &DestMBB) {
400*9880d681SAndroid Build Coastguard Worker assert(isa<BasicBlockSDNode>(DestMBB));
401*9880d681SAndroid Build Coastguard Worker
402*9880d681SAndroid Build Coastguard Worker if (!FuncInfo->BPI) return PPC::BR_NO_HINT;
403*9880d681SAndroid Build Coastguard Worker
404*9880d681SAndroid Build Coastguard Worker const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
405*9880d681SAndroid Build Coastguard Worker const TerminatorInst *BBTerm = BB->getTerminator();
406*9880d681SAndroid Build Coastguard Worker
407*9880d681SAndroid Build Coastguard Worker if (BBTerm->getNumSuccessors() != 2) return PPC::BR_NO_HINT;
408*9880d681SAndroid Build Coastguard Worker
409*9880d681SAndroid Build Coastguard Worker const BasicBlock *TBB = BBTerm->getSuccessor(0);
410*9880d681SAndroid Build Coastguard Worker const BasicBlock *FBB = BBTerm->getSuccessor(1);
411*9880d681SAndroid Build Coastguard Worker
412*9880d681SAndroid Build Coastguard Worker auto TProb = FuncInfo->BPI->getEdgeProbability(BB, TBB);
413*9880d681SAndroid Build Coastguard Worker auto FProb = FuncInfo->BPI->getEdgeProbability(BB, FBB);
414*9880d681SAndroid Build Coastguard Worker
415*9880d681SAndroid Build Coastguard Worker // We only want to handle cases which are easy to predict at static time, e.g.
416*9880d681SAndroid Build Coastguard Worker // C++ throw statement, that is very likely not taken, or calling never
417*9880d681SAndroid Build Coastguard Worker // returned function, e.g. stdlib exit(). So we set Threshold to filter
418*9880d681SAndroid Build Coastguard Worker // unwanted cases.
419*9880d681SAndroid Build Coastguard Worker //
420*9880d681SAndroid Build Coastguard Worker // Below is LLVM branch weight table, we only want to handle case 1, 2
421*9880d681SAndroid Build Coastguard Worker //
422*9880d681SAndroid Build Coastguard Worker // Case Taken:Nontaken Example
423*9880d681SAndroid Build Coastguard Worker // 1. Unreachable 1048575:1 C++ throw, stdlib exit(),
424*9880d681SAndroid Build Coastguard Worker // 2. Invoke-terminating 1:1048575
425*9880d681SAndroid Build Coastguard Worker // 3. Coldblock 4:64 __builtin_expect
426*9880d681SAndroid Build Coastguard Worker // 4. Loop Branch 124:4 For loop
427*9880d681SAndroid Build Coastguard Worker // 5. PH/ZH/FPH 20:12
428*9880d681SAndroid Build Coastguard Worker const uint32_t Threshold = 10000;
429*9880d681SAndroid Build Coastguard Worker
430*9880d681SAndroid Build Coastguard Worker if (std::max(TProb, FProb) / Threshold < std::min(TProb, FProb))
431*9880d681SAndroid Build Coastguard Worker return PPC::BR_NO_HINT;
432*9880d681SAndroid Build Coastguard Worker
433*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Use branch hint for '" << FuncInfo->Fn->getName() << "::"
434*9880d681SAndroid Build Coastguard Worker << BB->getName() << "'\n"
435*9880d681SAndroid Build Coastguard Worker << " -> " << TBB->getName() << ": " << TProb << "\n"
436*9880d681SAndroid Build Coastguard Worker << " -> " << FBB->getName() << ": " << FProb << "\n");
437*9880d681SAndroid Build Coastguard Worker
438*9880d681SAndroid Build Coastguard Worker const BasicBlockSDNode *BBDN = cast<BasicBlockSDNode>(DestMBB);
439*9880d681SAndroid Build Coastguard Worker
440*9880d681SAndroid Build Coastguard Worker // If Dest BasicBlock is False-BasicBlock (FBB), swap branch probabilities,
441*9880d681SAndroid Build Coastguard Worker // because we want 'TProb' stands for 'branch probability' to Dest BasicBlock
442*9880d681SAndroid Build Coastguard Worker if (BBDN->getBasicBlock()->getBasicBlock() != TBB)
443*9880d681SAndroid Build Coastguard Worker std::swap(TProb, FProb);
444*9880d681SAndroid Build Coastguard Worker
445*9880d681SAndroid Build Coastguard Worker return (TProb > FProb) ? PPC::BR_TAKEN_HINT : PPC::BR_NONTAKEN_HINT;
446*9880d681SAndroid Build Coastguard Worker }
447*9880d681SAndroid Build Coastguard Worker
448*9880d681SAndroid Build Coastguard Worker // isOpcWithIntImmediate - This method tests to see if the node is a specific
449*9880d681SAndroid Build Coastguard Worker // opcode and that it has a immediate integer right operand.
450*9880d681SAndroid Build Coastguard Worker // If so Imm will receive the 32 bit value.
isOpcWithIntImmediate(SDNode * N,unsigned Opc,unsigned & Imm)451*9880d681SAndroid Build Coastguard Worker static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
452*9880d681SAndroid Build Coastguard Worker return N->getOpcode() == Opc
453*9880d681SAndroid Build Coastguard Worker && isInt32Immediate(N->getOperand(1).getNode(), Imm);
454*9880d681SAndroid Build Coastguard Worker }
455*9880d681SAndroid Build Coastguard Worker
selectFrameIndex(SDNode * SN,SDNode * N,unsigned Offset)456*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::selectFrameIndex(SDNode *SN, SDNode *N, unsigned Offset) {
457*9880d681SAndroid Build Coastguard Worker SDLoc dl(SN);
458*9880d681SAndroid Build Coastguard Worker int FI = cast<FrameIndexSDNode>(N)->getIndex();
459*9880d681SAndroid Build Coastguard Worker SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0));
460*9880d681SAndroid Build Coastguard Worker unsigned Opc = N->getValueType(0) == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
461*9880d681SAndroid Build Coastguard Worker if (SN->hasOneUse())
462*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(SN, Opc, N->getValueType(0), TFI,
463*9880d681SAndroid Build Coastguard Worker getSmallIPtrImm(Offset, dl));
464*9880d681SAndroid Build Coastguard Worker else
465*9880d681SAndroid Build Coastguard Worker ReplaceNode(SN, CurDAG->getMachineNode(Opc, dl, N->getValueType(0), TFI,
466*9880d681SAndroid Build Coastguard Worker getSmallIPtrImm(Offset, dl)));
467*9880d681SAndroid Build Coastguard Worker }
468*9880d681SAndroid Build Coastguard Worker
isRotateAndMask(SDNode * N,unsigned Mask,bool isShiftMask,unsigned & SH,unsigned & MB,unsigned & ME)469*9880d681SAndroid Build Coastguard Worker bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask,
470*9880d681SAndroid Build Coastguard Worker bool isShiftMask, unsigned &SH,
471*9880d681SAndroid Build Coastguard Worker unsigned &MB, unsigned &ME) {
472*9880d681SAndroid Build Coastguard Worker // Don't even go down this path for i64, since different logic will be
473*9880d681SAndroid Build Coastguard Worker // necessary for rldicl/rldicr/rldimi.
474*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) != MVT::i32)
475*9880d681SAndroid Build Coastguard Worker return false;
476*9880d681SAndroid Build Coastguard Worker
477*9880d681SAndroid Build Coastguard Worker unsigned Shift = 32;
478*9880d681SAndroid Build Coastguard Worker unsigned Indeterminant = ~0; // bit mask marking indeterminant results
479*9880d681SAndroid Build Coastguard Worker unsigned Opcode = N->getOpcode();
480*9880d681SAndroid Build Coastguard Worker if (N->getNumOperands() != 2 ||
481*9880d681SAndroid Build Coastguard Worker !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31))
482*9880d681SAndroid Build Coastguard Worker return false;
483*9880d681SAndroid Build Coastguard Worker
484*9880d681SAndroid Build Coastguard Worker if (Opcode == ISD::SHL) {
485*9880d681SAndroid Build Coastguard Worker // apply shift left to mask if it comes first
486*9880d681SAndroid Build Coastguard Worker if (isShiftMask) Mask = Mask << Shift;
487*9880d681SAndroid Build Coastguard Worker // determine which bits are made indeterminant by shift
488*9880d681SAndroid Build Coastguard Worker Indeterminant = ~(0xFFFFFFFFu << Shift);
489*9880d681SAndroid Build Coastguard Worker } else if (Opcode == ISD::SRL) {
490*9880d681SAndroid Build Coastguard Worker // apply shift right to mask if it comes first
491*9880d681SAndroid Build Coastguard Worker if (isShiftMask) Mask = Mask >> Shift;
492*9880d681SAndroid Build Coastguard Worker // determine which bits are made indeterminant by shift
493*9880d681SAndroid Build Coastguard Worker Indeterminant = ~(0xFFFFFFFFu >> Shift);
494*9880d681SAndroid Build Coastguard Worker // adjust for the left rotate
495*9880d681SAndroid Build Coastguard Worker Shift = 32 - Shift;
496*9880d681SAndroid Build Coastguard Worker } else if (Opcode == ISD::ROTL) {
497*9880d681SAndroid Build Coastguard Worker Indeterminant = 0;
498*9880d681SAndroid Build Coastguard Worker } else {
499*9880d681SAndroid Build Coastguard Worker return false;
500*9880d681SAndroid Build Coastguard Worker }
501*9880d681SAndroid Build Coastguard Worker
502*9880d681SAndroid Build Coastguard Worker // if the mask doesn't intersect any Indeterminant bits
503*9880d681SAndroid Build Coastguard Worker if (Mask && !(Mask & Indeterminant)) {
504*9880d681SAndroid Build Coastguard Worker SH = Shift & 31;
505*9880d681SAndroid Build Coastguard Worker // make sure the mask is still a mask (wrap arounds may not be)
506*9880d681SAndroid Build Coastguard Worker return isRunOfOnes(Mask, MB, ME);
507*9880d681SAndroid Build Coastguard Worker }
508*9880d681SAndroid Build Coastguard Worker return false;
509*9880d681SAndroid Build Coastguard Worker }
510*9880d681SAndroid Build Coastguard Worker
511*9880d681SAndroid Build Coastguard Worker /// Turn an or of two masked values into the rotate left word immediate then
512*9880d681SAndroid Build Coastguard Worker /// mask insert (rlwimi) instruction.
tryBitfieldInsert(SDNode * N)513*9880d681SAndroid Build Coastguard Worker bool PPCDAGToDAGISel::tryBitfieldInsert(SDNode *N) {
514*9880d681SAndroid Build Coastguard Worker SDValue Op0 = N->getOperand(0);
515*9880d681SAndroid Build Coastguard Worker SDValue Op1 = N->getOperand(1);
516*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
517*9880d681SAndroid Build Coastguard Worker
518*9880d681SAndroid Build Coastguard Worker APInt LKZ, LKO, RKZ, RKO;
519*9880d681SAndroid Build Coastguard Worker CurDAG->computeKnownBits(Op0, LKZ, LKO);
520*9880d681SAndroid Build Coastguard Worker CurDAG->computeKnownBits(Op1, RKZ, RKO);
521*9880d681SAndroid Build Coastguard Worker
522*9880d681SAndroid Build Coastguard Worker unsigned TargetMask = LKZ.getZExtValue();
523*9880d681SAndroid Build Coastguard Worker unsigned InsertMask = RKZ.getZExtValue();
524*9880d681SAndroid Build Coastguard Worker
525*9880d681SAndroid Build Coastguard Worker if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
526*9880d681SAndroid Build Coastguard Worker unsigned Op0Opc = Op0.getOpcode();
527*9880d681SAndroid Build Coastguard Worker unsigned Op1Opc = Op1.getOpcode();
528*9880d681SAndroid Build Coastguard Worker unsigned Value, SH = 0;
529*9880d681SAndroid Build Coastguard Worker TargetMask = ~TargetMask;
530*9880d681SAndroid Build Coastguard Worker InsertMask = ~InsertMask;
531*9880d681SAndroid Build Coastguard Worker
532*9880d681SAndroid Build Coastguard Worker // If the LHS has a foldable shift and the RHS does not, then swap it to the
533*9880d681SAndroid Build Coastguard Worker // RHS so that we can fold the shift into the insert.
534*9880d681SAndroid Build Coastguard Worker if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
535*9880d681SAndroid Build Coastguard Worker if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
536*9880d681SAndroid Build Coastguard Worker Op0.getOperand(0).getOpcode() == ISD::SRL) {
537*9880d681SAndroid Build Coastguard Worker if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
538*9880d681SAndroid Build Coastguard Worker Op1.getOperand(0).getOpcode() != ISD::SRL) {
539*9880d681SAndroid Build Coastguard Worker std::swap(Op0, Op1);
540*9880d681SAndroid Build Coastguard Worker std::swap(Op0Opc, Op1Opc);
541*9880d681SAndroid Build Coastguard Worker std::swap(TargetMask, InsertMask);
542*9880d681SAndroid Build Coastguard Worker }
543*9880d681SAndroid Build Coastguard Worker }
544*9880d681SAndroid Build Coastguard Worker } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
545*9880d681SAndroid Build Coastguard Worker if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
546*9880d681SAndroid Build Coastguard Worker Op1.getOperand(0).getOpcode() != ISD::SRL) {
547*9880d681SAndroid Build Coastguard Worker std::swap(Op0, Op1);
548*9880d681SAndroid Build Coastguard Worker std::swap(Op0Opc, Op1Opc);
549*9880d681SAndroid Build Coastguard Worker std::swap(TargetMask, InsertMask);
550*9880d681SAndroid Build Coastguard Worker }
551*9880d681SAndroid Build Coastguard Worker }
552*9880d681SAndroid Build Coastguard Worker
553*9880d681SAndroid Build Coastguard Worker unsigned MB, ME;
554*9880d681SAndroid Build Coastguard Worker if (isRunOfOnes(InsertMask, MB, ME)) {
555*9880d681SAndroid Build Coastguard Worker SDValue Tmp1, Tmp2;
556*9880d681SAndroid Build Coastguard Worker
557*9880d681SAndroid Build Coastguard Worker if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
558*9880d681SAndroid Build Coastguard Worker isInt32Immediate(Op1.getOperand(1), Value)) {
559*9880d681SAndroid Build Coastguard Worker Op1 = Op1.getOperand(0);
560*9880d681SAndroid Build Coastguard Worker SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
561*9880d681SAndroid Build Coastguard Worker }
562*9880d681SAndroid Build Coastguard Worker if (Op1Opc == ISD::AND) {
563*9880d681SAndroid Build Coastguard Worker // The AND mask might not be a constant, and we need to make sure that
564*9880d681SAndroid Build Coastguard Worker // if we're going to fold the masking with the insert, all bits not
565*9880d681SAndroid Build Coastguard Worker // know to be zero in the mask are known to be one.
566*9880d681SAndroid Build Coastguard Worker APInt MKZ, MKO;
567*9880d681SAndroid Build Coastguard Worker CurDAG->computeKnownBits(Op1.getOperand(1), MKZ, MKO);
568*9880d681SAndroid Build Coastguard Worker bool CanFoldMask = InsertMask == MKO.getZExtValue();
569*9880d681SAndroid Build Coastguard Worker
570*9880d681SAndroid Build Coastguard Worker unsigned SHOpc = Op1.getOperand(0).getOpcode();
571*9880d681SAndroid Build Coastguard Worker if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) && CanFoldMask &&
572*9880d681SAndroid Build Coastguard Worker isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
573*9880d681SAndroid Build Coastguard Worker // Note that Value must be in range here (less than 32) because
574*9880d681SAndroid Build Coastguard Worker // otherwise there would not be any bits set in InsertMask.
575*9880d681SAndroid Build Coastguard Worker Op1 = Op1.getOperand(0).getOperand(0);
576*9880d681SAndroid Build Coastguard Worker SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
577*9880d681SAndroid Build Coastguard Worker }
578*9880d681SAndroid Build Coastguard Worker }
579*9880d681SAndroid Build Coastguard Worker
580*9880d681SAndroid Build Coastguard Worker SH &= 31;
581*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Op0, Op1, getI32Imm(SH, dl), getI32Imm(MB, dl),
582*9880d681SAndroid Build Coastguard Worker getI32Imm(ME, dl) };
583*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops));
584*9880d681SAndroid Build Coastguard Worker return true;
585*9880d681SAndroid Build Coastguard Worker }
586*9880d681SAndroid Build Coastguard Worker }
587*9880d681SAndroid Build Coastguard Worker return false;
588*9880d681SAndroid Build Coastguard Worker }
589*9880d681SAndroid Build Coastguard Worker
590*9880d681SAndroid Build Coastguard Worker // Predict the number of instructions that would be generated by calling
591*9880d681SAndroid Build Coastguard Worker // getInt64(N).
getInt64CountDirect(int64_t Imm)592*9880d681SAndroid Build Coastguard Worker static unsigned getInt64CountDirect(int64_t Imm) {
593*9880d681SAndroid Build Coastguard Worker // Assume no remaining bits.
594*9880d681SAndroid Build Coastguard Worker unsigned Remainder = 0;
595*9880d681SAndroid Build Coastguard Worker // Assume no shift required.
596*9880d681SAndroid Build Coastguard Worker unsigned Shift = 0;
597*9880d681SAndroid Build Coastguard Worker
598*9880d681SAndroid Build Coastguard Worker // If it can't be represented as a 32 bit value.
599*9880d681SAndroid Build Coastguard Worker if (!isInt<32>(Imm)) {
600*9880d681SAndroid Build Coastguard Worker Shift = countTrailingZeros<uint64_t>(Imm);
601*9880d681SAndroid Build Coastguard Worker int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
602*9880d681SAndroid Build Coastguard Worker
603*9880d681SAndroid Build Coastguard Worker // If the shifted value fits 32 bits.
604*9880d681SAndroid Build Coastguard Worker if (isInt<32>(ImmSh)) {
605*9880d681SAndroid Build Coastguard Worker // Go with the shifted value.
606*9880d681SAndroid Build Coastguard Worker Imm = ImmSh;
607*9880d681SAndroid Build Coastguard Worker } else {
608*9880d681SAndroid Build Coastguard Worker // Still stuck with a 64 bit value.
609*9880d681SAndroid Build Coastguard Worker Remainder = Imm;
610*9880d681SAndroid Build Coastguard Worker Shift = 32;
611*9880d681SAndroid Build Coastguard Worker Imm >>= 32;
612*9880d681SAndroid Build Coastguard Worker }
613*9880d681SAndroid Build Coastguard Worker }
614*9880d681SAndroid Build Coastguard Worker
615*9880d681SAndroid Build Coastguard Worker // Intermediate operand.
616*9880d681SAndroid Build Coastguard Worker unsigned Result = 0;
617*9880d681SAndroid Build Coastguard Worker
618*9880d681SAndroid Build Coastguard Worker // Handle first 32 bits.
619*9880d681SAndroid Build Coastguard Worker unsigned Lo = Imm & 0xFFFF;
620*9880d681SAndroid Build Coastguard Worker
621*9880d681SAndroid Build Coastguard Worker // Simple value.
622*9880d681SAndroid Build Coastguard Worker if (isInt<16>(Imm)) {
623*9880d681SAndroid Build Coastguard Worker // Just the Lo bits.
624*9880d681SAndroid Build Coastguard Worker ++Result;
625*9880d681SAndroid Build Coastguard Worker } else if (Lo) {
626*9880d681SAndroid Build Coastguard Worker // Handle the Hi bits and Lo bits.
627*9880d681SAndroid Build Coastguard Worker Result += 2;
628*9880d681SAndroid Build Coastguard Worker } else {
629*9880d681SAndroid Build Coastguard Worker // Just the Hi bits.
630*9880d681SAndroid Build Coastguard Worker ++Result;
631*9880d681SAndroid Build Coastguard Worker }
632*9880d681SAndroid Build Coastguard Worker
633*9880d681SAndroid Build Coastguard Worker // If no shift, we're done.
634*9880d681SAndroid Build Coastguard Worker if (!Shift) return Result;
635*9880d681SAndroid Build Coastguard Worker
636*9880d681SAndroid Build Coastguard Worker // Shift for next step if the upper 32-bits were not zero.
637*9880d681SAndroid Build Coastguard Worker if (Imm)
638*9880d681SAndroid Build Coastguard Worker ++Result;
639*9880d681SAndroid Build Coastguard Worker
640*9880d681SAndroid Build Coastguard Worker // Add in the last bits as required.
641*9880d681SAndroid Build Coastguard Worker if ((Remainder >> 16) & 0xFFFF)
642*9880d681SAndroid Build Coastguard Worker ++Result;
643*9880d681SAndroid Build Coastguard Worker if (Remainder & 0xFFFF)
644*9880d681SAndroid Build Coastguard Worker ++Result;
645*9880d681SAndroid Build Coastguard Worker
646*9880d681SAndroid Build Coastguard Worker return Result;
647*9880d681SAndroid Build Coastguard Worker }
648*9880d681SAndroid Build Coastguard Worker
Rot64(uint64_t Imm,unsigned R)649*9880d681SAndroid Build Coastguard Worker static uint64_t Rot64(uint64_t Imm, unsigned R) {
650*9880d681SAndroid Build Coastguard Worker return (Imm << R) | (Imm >> (64 - R));
651*9880d681SAndroid Build Coastguard Worker }
652*9880d681SAndroid Build Coastguard Worker
getInt64Count(int64_t Imm)653*9880d681SAndroid Build Coastguard Worker static unsigned getInt64Count(int64_t Imm) {
654*9880d681SAndroid Build Coastguard Worker unsigned Count = getInt64CountDirect(Imm);
655*9880d681SAndroid Build Coastguard Worker if (Count == 1)
656*9880d681SAndroid Build Coastguard Worker return Count;
657*9880d681SAndroid Build Coastguard Worker
658*9880d681SAndroid Build Coastguard Worker for (unsigned r = 1; r < 63; ++r) {
659*9880d681SAndroid Build Coastguard Worker uint64_t RImm = Rot64(Imm, r);
660*9880d681SAndroid Build Coastguard Worker unsigned RCount = getInt64CountDirect(RImm) + 1;
661*9880d681SAndroid Build Coastguard Worker Count = std::min(Count, RCount);
662*9880d681SAndroid Build Coastguard Worker
663*9880d681SAndroid Build Coastguard Worker // See comments in getInt64 for an explanation of the logic below.
664*9880d681SAndroid Build Coastguard Worker unsigned LS = findLastSet(RImm);
665*9880d681SAndroid Build Coastguard Worker if (LS != r-1)
666*9880d681SAndroid Build Coastguard Worker continue;
667*9880d681SAndroid Build Coastguard Worker
668*9880d681SAndroid Build Coastguard Worker uint64_t OnesMask = -(int64_t) (UINT64_C(1) << (LS+1));
669*9880d681SAndroid Build Coastguard Worker uint64_t RImmWithOnes = RImm | OnesMask;
670*9880d681SAndroid Build Coastguard Worker
671*9880d681SAndroid Build Coastguard Worker RCount = getInt64CountDirect(RImmWithOnes) + 1;
672*9880d681SAndroid Build Coastguard Worker Count = std::min(Count, RCount);
673*9880d681SAndroid Build Coastguard Worker }
674*9880d681SAndroid Build Coastguard Worker
675*9880d681SAndroid Build Coastguard Worker return Count;
676*9880d681SAndroid Build Coastguard Worker }
677*9880d681SAndroid Build Coastguard Worker
678*9880d681SAndroid Build Coastguard Worker // Select a 64-bit constant. For cost-modeling purposes, getInt64Count
679*9880d681SAndroid Build Coastguard Worker // (above) needs to be kept in sync with this function.
getInt64Direct(SelectionDAG * CurDAG,const SDLoc & dl,int64_t Imm)680*9880d681SAndroid Build Coastguard Worker static SDNode *getInt64Direct(SelectionDAG *CurDAG, const SDLoc &dl,
681*9880d681SAndroid Build Coastguard Worker int64_t Imm) {
682*9880d681SAndroid Build Coastguard Worker // Assume no remaining bits.
683*9880d681SAndroid Build Coastguard Worker unsigned Remainder = 0;
684*9880d681SAndroid Build Coastguard Worker // Assume no shift required.
685*9880d681SAndroid Build Coastguard Worker unsigned Shift = 0;
686*9880d681SAndroid Build Coastguard Worker
687*9880d681SAndroid Build Coastguard Worker // If it can't be represented as a 32 bit value.
688*9880d681SAndroid Build Coastguard Worker if (!isInt<32>(Imm)) {
689*9880d681SAndroid Build Coastguard Worker Shift = countTrailingZeros<uint64_t>(Imm);
690*9880d681SAndroid Build Coastguard Worker int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
691*9880d681SAndroid Build Coastguard Worker
692*9880d681SAndroid Build Coastguard Worker // If the shifted value fits 32 bits.
693*9880d681SAndroid Build Coastguard Worker if (isInt<32>(ImmSh)) {
694*9880d681SAndroid Build Coastguard Worker // Go with the shifted value.
695*9880d681SAndroid Build Coastguard Worker Imm = ImmSh;
696*9880d681SAndroid Build Coastguard Worker } else {
697*9880d681SAndroid Build Coastguard Worker // Still stuck with a 64 bit value.
698*9880d681SAndroid Build Coastguard Worker Remainder = Imm;
699*9880d681SAndroid Build Coastguard Worker Shift = 32;
700*9880d681SAndroid Build Coastguard Worker Imm >>= 32;
701*9880d681SAndroid Build Coastguard Worker }
702*9880d681SAndroid Build Coastguard Worker }
703*9880d681SAndroid Build Coastguard Worker
704*9880d681SAndroid Build Coastguard Worker // Intermediate operand.
705*9880d681SAndroid Build Coastguard Worker SDNode *Result;
706*9880d681SAndroid Build Coastguard Worker
707*9880d681SAndroid Build Coastguard Worker // Handle first 32 bits.
708*9880d681SAndroid Build Coastguard Worker unsigned Lo = Imm & 0xFFFF;
709*9880d681SAndroid Build Coastguard Worker unsigned Hi = (Imm >> 16) & 0xFFFF;
710*9880d681SAndroid Build Coastguard Worker
711*9880d681SAndroid Build Coastguard Worker auto getI32Imm = [CurDAG, dl](unsigned Imm) {
712*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(Imm, dl, MVT::i32);
713*9880d681SAndroid Build Coastguard Worker };
714*9880d681SAndroid Build Coastguard Worker
715*9880d681SAndroid Build Coastguard Worker // Simple value.
716*9880d681SAndroid Build Coastguard Worker if (isInt<16>(Imm)) {
717*9880d681SAndroid Build Coastguard Worker // Just the Lo bits.
718*9880d681SAndroid Build Coastguard Worker Result = CurDAG->getMachineNode(PPC::LI8, dl, MVT::i64, getI32Imm(Lo));
719*9880d681SAndroid Build Coastguard Worker } else if (Lo) {
720*9880d681SAndroid Build Coastguard Worker // Handle the Hi bits.
721*9880d681SAndroid Build Coastguard Worker unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8;
722*9880d681SAndroid Build Coastguard Worker Result = CurDAG->getMachineNode(OpC, dl, MVT::i64, getI32Imm(Hi));
723*9880d681SAndroid Build Coastguard Worker // And Lo bits.
724*9880d681SAndroid Build Coastguard Worker Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
725*9880d681SAndroid Build Coastguard Worker SDValue(Result, 0), getI32Imm(Lo));
726*9880d681SAndroid Build Coastguard Worker } else {
727*9880d681SAndroid Build Coastguard Worker // Just the Hi bits.
728*9880d681SAndroid Build Coastguard Worker Result = CurDAG->getMachineNode(PPC::LIS8, dl, MVT::i64, getI32Imm(Hi));
729*9880d681SAndroid Build Coastguard Worker }
730*9880d681SAndroid Build Coastguard Worker
731*9880d681SAndroid Build Coastguard Worker // If no shift, we're done.
732*9880d681SAndroid Build Coastguard Worker if (!Shift) return Result;
733*9880d681SAndroid Build Coastguard Worker
734*9880d681SAndroid Build Coastguard Worker // Shift for next step if the upper 32-bits were not zero.
735*9880d681SAndroid Build Coastguard Worker if (Imm) {
736*9880d681SAndroid Build Coastguard Worker Result = CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64,
737*9880d681SAndroid Build Coastguard Worker SDValue(Result, 0),
738*9880d681SAndroid Build Coastguard Worker getI32Imm(Shift),
739*9880d681SAndroid Build Coastguard Worker getI32Imm(63 - Shift));
740*9880d681SAndroid Build Coastguard Worker }
741*9880d681SAndroid Build Coastguard Worker
742*9880d681SAndroid Build Coastguard Worker // Add in the last bits as required.
743*9880d681SAndroid Build Coastguard Worker if ((Hi = (Remainder >> 16) & 0xFFFF)) {
744*9880d681SAndroid Build Coastguard Worker Result = CurDAG->getMachineNode(PPC::ORIS8, dl, MVT::i64,
745*9880d681SAndroid Build Coastguard Worker SDValue(Result, 0), getI32Imm(Hi));
746*9880d681SAndroid Build Coastguard Worker }
747*9880d681SAndroid Build Coastguard Worker if ((Lo = Remainder & 0xFFFF)) {
748*9880d681SAndroid Build Coastguard Worker Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
749*9880d681SAndroid Build Coastguard Worker SDValue(Result, 0), getI32Imm(Lo));
750*9880d681SAndroid Build Coastguard Worker }
751*9880d681SAndroid Build Coastguard Worker
752*9880d681SAndroid Build Coastguard Worker return Result;
753*9880d681SAndroid Build Coastguard Worker }
754*9880d681SAndroid Build Coastguard Worker
getInt64(SelectionDAG * CurDAG,const SDLoc & dl,int64_t Imm)755*9880d681SAndroid Build Coastguard Worker static SDNode *getInt64(SelectionDAG *CurDAG, const SDLoc &dl, int64_t Imm) {
756*9880d681SAndroid Build Coastguard Worker unsigned Count = getInt64CountDirect(Imm);
757*9880d681SAndroid Build Coastguard Worker if (Count == 1)
758*9880d681SAndroid Build Coastguard Worker return getInt64Direct(CurDAG, dl, Imm);
759*9880d681SAndroid Build Coastguard Worker
760*9880d681SAndroid Build Coastguard Worker unsigned RMin = 0;
761*9880d681SAndroid Build Coastguard Worker
762*9880d681SAndroid Build Coastguard Worker int64_t MatImm;
763*9880d681SAndroid Build Coastguard Worker unsigned MaskEnd;
764*9880d681SAndroid Build Coastguard Worker
765*9880d681SAndroid Build Coastguard Worker for (unsigned r = 1; r < 63; ++r) {
766*9880d681SAndroid Build Coastguard Worker uint64_t RImm = Rot64(Imm, r);
767*9880d681SAndroid Build Coastguard Worker unsigned RCount = getInt64CountDirect(RImm) + 1;
768*9880d681SAndroid Build Coastguard Worker if (RCount < Count) {
769*9880d681SAndroid Build Coastguard Worker Count = RCount;
770*9880d681SAndroid Build Coastguard Worker RMin = r;
771*9880d681SAndroid Build Coastguard Worker MatImm = RImm;
772*9880d681SAndroid Build Coastguard Worker MaskEnd = 63;
773*9880d681SAndroid Build Coastguard Worker }
774*9880d681SAndroid Build Coastguard Worker
775*9880d681SAndroid Build Coastguard Worker // If the immediate to generate has many trailing zeros, it might be
776*9880d681SAndroid Build Coastguard Worker // worthwhile to generate a rotated value with too many leading ones
777*9880d681SAndroid Build Coastguard Worker // (because that's free with li/lis's sign-extension semantics), and then
778*9880d681SAndroid Build Coastguard Worker // mask them off after rotation.
779*9880d681SAndroid Build Coastguard Worker
780*9880d681SAndroid Build Coastguard Worker unsigned LS = findLastSet(RImm);
781*9880d681SAndroid Build Coastguard Worker // We're adding (63-LS) higher-order ones, and we expect to mask them off
782*9880d681SAndroid Build Coastguard Worker // after performing the inverse rotation by (64-r). So we need that:
783*9880d681SAndroid Build Coastguard Worker // 63-LS == 64-r => LS == r-1
784*9880d681SAndroid Build Coastguard Worker if (LS != r-1)
785*9880d681SAndroid Build Coastguard Worker continue;
786*9880d681SAndroid Build Coastguard Worker
787*9880d681SAndroid Build Coastguard Worker uint64_t OnesMask = -(int64_t) (UINT64_C(1) << (LS+1));
788*9880d681SAndroid Build Coastguard Worker uint64_t RImmWithOnes = RImm | OnesMask;
789*9880d681SAndroid Build Coastguard Worker
790*9880d681SAndroid Build Coastguard Worker RCount = getInt64CountDirect(RImmWithOnes) + 1;
791*9880d681SAndroid Build Coastguard Worker if (RCount < Count) {
792*9880d681SAndroid Build Coastguard Worker Count = RCount;
793*9880d681SAndroid Build Coastguard Worker RMin = r;
794*9880d681SAndroid Build Coastguard Worker MatImm = RImmWithOnes;
795*9880d681SAndroid Build Coastguard Worker MaskEnd = LS;
796*9880d681SAndroid Build Coastguard Worker }
797*9880d681SAndroid Build Coastguard Worker }
798*9880d681SAndroid Build Coastguard Worker
799*9880d681SAndroid Build Coastguard Worker if (!RMin)
800*9880d681SAndroid Build Coastguard Worker return getInt64Direct(CurDAG, dl, Imm);
801*9880d681SAndroid Build Coastguard Worker
802*9880d681SAndroid Build Coastguard Worker auto getI32Imm = [CurDAG, dl](unsigned Imm) {
803*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(Imm, dl, MVT::i32);
804*9880d681SAndroid Build Coastguard Worker };
805*9880d681SAndroid Build Coastguard Worker
806*9880d681SAndroid Build Coastguard Worker SDValue Val = SDValue(getInt64Direct(CurDAG, dl, MatImm), 0);
807*9880d681SAndroid Build Coastguard Worker return CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64, Val,
808*9880d681SAndroid Build Coastguard Worker getI32Imm(64 - RMin), getI32Imm(MaskEnd));
809*9880d681SAndroid Build Coastguard Worker }
810*9880d681SAndroid Build Coastguard Worker
811*9880d681SAndroid Build Coastguard Worker // Select a 64-bit constant.
getInt64(SelectionDAG * CurDAG,SDNode * N)812*9880d681SAndroid Build Coastguard Worker static SDNode *getInt64(SelectionDAG *CurDAG, SDNode *N) {
813*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
814*9880d681SAndroid Build Coastguard Worker
815*9880d681SAndroid Build Coastguard Worker // Get 64 bit value.
816*9880d681SAndroid Build Coastguard Worker int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue();
817*9880d681SAndroid Build Coastguard Worker return getInt64(CurDAG, dl, Imm);
818*9880d681SAndroid Build Coastguard Worker }
819*9880d681SAndroid Build Coastguard Worker
820*9880d681SAndroid Build Coastguard Worker namespace {
821*9880d681SAndroid Build Coastguard Worker class BitPermutationSelector {
822*9880d681SAndroid Build Coastguard Worker struct ValueBit {
823*9880d681SAndroid Build Coastguard Worker SDValue V;
824*9880d681SAndroid Build Coastguard Worker
825*9880d681SAndroid Build Coastguard Worker // The bit number in the value, using a convention where bit 0 is the
826*9880d681SAndroid Build Coastguard Worker // lowest-order bit.
827*9880d681SAndroid Build Coastguard Worker unsigned Idx;
828*9880d681SAndroid Build Coastguard Worker
829*9880d681SAndroid Build Coastguard Worker enum Kind {
830*9880d681SAndroid Build Coastguard Worker ConstZero,
831*9880d681SAndroid Build Coastguard Worker Variable
832*9880d681SAndroid Build Coastguard Worker } K;
833*9880d681SAndroid Build Coastguard Worker
ValueBit__anond8fe20180411::BitPermutationSelector::ValueBit834*9880d681SAndroid Build Coastguard Worker ValueBit(SDValue V, unsigned I, Kind K = Variable)
835*9880d681SAndroid Build Coastguard Worker : V(V), Idx(I), K(K) {}
ValueBit__anond8fe20180411::BitPermutationSelector::ValueBit836*9880d681SAndroid Build Coastguard Worker ValueBit(Kind K = Variable)
837*9880d681SAndroid Build Coastguard Worker : V(SDValue(nullptr, 0)), Idx(UINT32_MAX), K(K) {}
838*9880d681SAndroid Build Coastguard Worker
isZero__anond8fe20180411::BitPermutationSelector::ValueBit839*9880d681SAndroid Build Coastguard Worker bool isZero() const {
840*9880d681SAndroid Build Coastguard Worker return K == ConstZero;
841*9880d681SAndroid Build Coastguard Worker }
842*9880d681SAndroid Build Coastguard Worker
hasValue__anond8fe20180411::BitPermutationSelector::ValueBit843*9880d681SAndroid Build Coastguard Worker bool hasValue() const {
844*9880d681SAndroid Build Coastguard Worker return K == Variable;
845*9880d681SAndroid Build Coastguard Worker }
846*9880d681SAndroid Build Coastguard Worker
getValue__anond8fe20180411::BitPermutationSelector::ValueBit847*9880d681SAndroid Build Coastguard Worker SDValue getValue() const {
848*9880d681SAndroid Build Coastguard Worker assert(hasValue() && "Cannot get the value of a constant bit");
849*9880d681SAndroid Build Coastguard Worker return V;
850*9880d681SAndroid Build Coastguard Worker }
851*9880d681SAndroid Build Coastguard Worker
getValueBitIndex__anond8fe20180411::BitPermutationSelector::ValueBit852*9880d681SAndroid Build Coastguard Worker unsigned getValueBitIndex() const {
853*9880d681SAndroid Build Coastguard Worker assert(hasValue() && "Cannot get the value bit index of a constant bit");
854*9880d681SAndroid Build Coastguard Worker return Idx;
855*9880d681SAndroid Build Coastguard Worker }
856*9880d681SAndroid Build Coastguard Worker };
857*9880d681SAndroid Build Coastguard Worker
858*9880d681SAndroid Build Coastguard Worker // A bit group has the same underlying value and the same rotate factor.
859*9880d681SAndroid Build Coastguard Worker struct BitGroup {
860*9880d681SAndroid Build Coastguard Worker SDValue V;
861*9880d681SAndroid Build Coastguard Worker unsigned RLAmt;
862*9880d681SAndroid Build Coastguard Worker unsigned StartIdx, EndIdx;
863*9880d681SAndroid Build Coastguard Worker
864*9880d681SAndroid Build Coastguard Worker // This rotation amount assumes that the lower 32 bits of the quantity are
865*9880d681SAndroid Build Coastguard Worker // replicated in the high 32 bits by the rotation operator (which is done
866*9880d681SAndroid Build Coastguard Worker // by rlwinm and friends in 64-bit mode).
867*9880d681SAndroid Build Coastguard Worker bool Repl32;
868*9880d681SAndroid Build Coastguard Worker // Did converting to Repl32 == true change the rotation factor? If it did,
869*9880d681SAndroid Build Coastguard Worker // it decreased it by 32.
870*9880d681SAndroid Build Coastguard Worker bool Repl32CR;
871*9880d681SAndroid Build Coastguard Worker // Was this group coalesced after setting Repl32 to true?
872*9880d681SAndroid Build Coastguard Worker bool Repl32Coalesced;
873*9880d681SAndroid Build Coastguard Worker
BitGroup__anond8fe20180411::BitPermutationSelector::BitGroup874*9880d681SAndroid Build Coastguard Worker BitGroup(SDValue V, unsigned R, unsigned S, unsigned E)
875*9880d681SAndroid Build Coastguard Worker : V(V), RLAmt(R), StartIdx(S), EndIdx(E), Repl32(false), Repl32CR(false),
876*9880d681SAndroid Build Coastguard Worker Repl32Coalesced(false) {
877*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tbit group for " << V.getNode() << " RLAmt = " << R <<
878*9880d681SAndroid Build Coastguard Worker " [" << S << ", " << E << "]\n");
879*9880d681SAndroid Build Coastguard Worker }
880*9880d681SAndroid Build Coastguard Worker };
881*9880d681SAndroid Build Coastguard Worker
882*9880d681SAndroid Build Coastguard Worker // Information on each (Value, RLAmt) pair (like the number of groups
883*9880d681SAndroid Build Coastguard Worker // associated with each) used to choose the lowering method.
884*9880d681SAndroid Build Coastguard Worker struct ValueRotInfo {
885*9880d681SAndroid Build Coastguard Worker SDValue V;
886*9880d681SAndroid Build Coastguard Worker unsigned RLAmt;
887*9880d681SAndroid Build Coastguard Worker unsigned NumGroups;
888*9880d681SAndroid Build Coastguard Worker unsigned FirstGroupStartIdx;
889*9880d681SAndroid Build Coastguard Worker bool Repl32;
890*9880d681SAndroid Build Coastguard Worker
ValueRotInfo__anond8fe20180411::BitPermutationSelector::ValueRotInfo891*9880d681SAndroid Build Coastguard Worker ValueRotInfo()
892*9880d681SAndroid Build Coastguard Worker : RLAmt(UINT32_MAX), NumGroups(0), FirstGroupStartIdx(UINT32_MAX),
893*9880d681SAndroid Build Coastguard Worker Repl32(false) {}
894*9880d681SAndroid Build Coastguard Worker
895*9880d681SAndroid Build Coastguard Worker // For sorting (in reverse order) by NumGroups, and then by
896*9880d681SAndroid Build Coastguard Worker // FirstGroupStartIdx.
operator <__anond8fe20180411::BitPermutationSelector::ValueRotInfo897*9880d681SAndroid Build Coastguard Worker bool operator < (const ValueRotInfo &Other) const {
898*9880d681SAndroid Build Coastguard Worker // We need to sort so that the non-Repl32 come first because, when we're
899*9880d681SAndroid Build Coastguard Worker // doing masking, the Repl32 bit groups might be subsumed into the 64-bit
900*9880d681SAndroid Build Coastguard Worker // masking operation.
901*9880d681SAndroid Build Coastguard Worker if (Repl32 < Other.Repl32)
902*9880d681SAndroid Build Coastguard Worker return true;
903*9880d681SAndroid Build Coastguard Worker else if (Repl32 > Other.Repl32)
904*9880d681SAndroid Build Coastguard Worker return false;
905*9880d681SAndroid Build Coastguard Worker else if (NumGroups > Other.NumGroups)
906*9880d681SAndroid Build Coastguard Worker return true;
907*9880d681SAndroid Build Coastguard Worker else if (NumGroups < Other.NumGroups)
908*9880d681SAndroid Build Coastguard Worker return false;
909*9880d681SAndroid Build Coastguard Worker else if (FirstGroupStartIdx < Other.FirstGroupStartIdx)
910*9880d681SAndroid Build Coastguard Worker return true;
911*9880d681SAndroid Build Coastguard Worker return false;
912*9880d681SAndroid Build Coastguard Worker }
913*9880d681SAndroid Build Coastguard Worker };
914*9880d681SAndroid Build Coastguard Worker
915*9880d681SAndroid Build Coastguard Worker // Return true if something interesting was deduced, return false if we're
916*9880d681SAndroid Build Coastguard Worker // providing only a generic representation of V (or something else likewise
917*9880d681SAndroid Build Coastguard Worker // uninteresting for instruction selection).
getValueBits(SDValue V,SmallVector<ValueBit,64> & Bits)918*9880d681SAndroid Build Coastguard Worker bool getValueBits(SDValue V, SmallVector<ValueBit, 64> &Bits) {
919*9880d681SAndroid Build Coastguard Worker switch (V.getOpcode()) {
920*9880d681SAndroid Build Coastguard Worker default: break;
921*9880d681SAndroid Build Coastguard Worker case ISD::ROTL:
922*9880d681SAndroid Build Coastguard Worker if (isa<ConstantSDNode>(V.getOperand(1))) {
923*9880d681SAndroid Build Coastguard Worker unsigned RotAmt = V.getConstantOperandVal(1);
924*9880d681SAndroid Build Coastguard Worker
925*9880d681SAndroid Build Coastguard Worker SmallVector<ValueBit, 64> LHSBits(Bits.size());
926*9880d681SAndroid Build Coastguard Worker getValueBits(V.getOperand(0), LHSBits);
927*9880d681SAndroid Build Coastguard Worker
928*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Bits.size(); ++i)
929*9880d681SAndroid Build Coastguard Worker Bits[i] = LHSBits[i < RotAmt ? i + (Bits.size() - RotAmt) : i - RotAmt];
930*9880d681SAndroid Build Coastguard Worker
931*9880d681SAndroid Build Coastguard Worker return true;
932*9880d681SAndroid Build Coastguard Worker }
933*9880d681SAndroid Build Coastguard Worker break;
934*9880d681SAndroid Build Coastguard Worker case ISD::SHL:
935*9880d681SAndroid Build Coastguard Worker if (isa<ConstantSDNode>(V.getOperand(1))) {
936*9880d681SAndroid Build Coastguard Worker unsigned ShiftAmt = V.getConstantOperandVal(1);
937*9880d681SAndroid Build Coastguard Worker
938*9880d681SAndroid Build Coastguard Worker SmallVector<ValueBit, 64> LHSBits(Bits.size());
939*9880d681SAndroid Build Coastguard Worker getValueBits(V.getOperand(0), LHSBits);
940*9880d681SAndroid Build Coastguard Worker
941*9880d681SAndroid Build Coastguard Worker for (unsigned i = ShiftAmt; i < Bits.size(); ++i)
942*9880d681SAndroid Build Coastguard Worker Bits[i] = LHSBits[i - ShiftAmt];
943*9880d681SAndroid Build Coastguard Worker
944*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < ShiftAmt; ++i)
945*9880d681SAndroid Build Coastguard Worker Bits[i] = ValueBit(ValueBit::ConstZero);
946*9880d681SAndroid Build Coastguard Worker
947*9880d681SAndroid Build Coastguard Worker return true;
948*9880d681SAndroid Build Coastguard Worker }
949*9880d681SAndroid Build Coastguard Worker break;
950*9880d681SAndroid Build Coastguard Worker case ISD::SRL:
951*9880d681SAndroid Build Coastguard Worker if (isa<ConstantSDNode>(V.getOperand(1))) {
952*9880d681SAndroid Build Coastguard Worker unsigned ShiftAmt = V.getConstantOperandVal(1);
953*9880d681SAndroid Build Coastguard Worker
954*9880d681SAndroid Build Coastguard Worker SmallVector<ValueBit, 64> LHSBits(Bits.size());
955*9880d681SAndroid Build Coastguard Worker getValueBits(V.getOperand(0), LHSBits);
956*9880d681SAndroid Build Coastguard Worker
957*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Bits.size() - ShiftAmt; ++i)
958*9880d681SAndroid Build Coastguard Worker Bits[i] = LHSBits[i + ShiftAmt];
959*9880d681SAndroid Build Coastguard Worker
960*9880d681SAndroid Build Coastguard Worker for (unsigned i = Bits.size() - ShiftAmt; i < Bits.size(); ++i)
961*9880d681SAndroid Build Coastguard Worker Bits[i] = ValueBit(ValueBit::ConstZero);
962*9880d681SAndroid Build Coastguard Worker
963*9880d681SAndroid Build Coastguard Worker return true;
964*9880d681SAndroid Build Coastguard Worker }
965*9880d681SAndroid Build Coastguard Worker break;
966*9880d681SAndroid Build Coastguard Worker case ISD::AND:
967*9880d681SAndroid Build Coastguard Worker if (isa<ConstantSDNode>(V.getOperand(1))) {
968*9880d681SAndroid Build Coastguard Worker uint64_t Mask = V.getConstantOperandVal(1);
969*9880d681SAndroid Build Coastguard Worker
970*9880d681SAndroid Build Coastguard Worker SmallVector<ValueBit, 64> LHSBits(Bits.size());
971*9880d681SAndroid Build Coastguard Worker bool LHSTrivial = getValueBits(V.getOperand(0), LHSBits);
972*9880d681SAndroid Build Coastguard Worker
973*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Bits.size(); ++i)
974*9880d681SAndroid Build Coastguard Worker if (((Mask >> i) & 1) == 1)
975*9880d681SAndroid Build Coastguard Worker Bits[i] = LHSBits[i];
976*9880d681SAndroid Build Coastguard Worker else
977*9880d681SAndroid Build Coastguard Worker Bits[i] = ValueBit(ValueBit::ConstZero);
978*9880d681SAndroid Build Coastguard Worker
979*9880d681SAndroid Build Coastguard Worker // Mark this as interesting, only if the LHS was also interesting. This
980*9880d681SAndroid Build Coastguard Worker // prevents the overall procedure from matching a single immediate 'and'
981*9880d681SAndroid Build Coastguard Worker // (which is non-optimal because such an and might be folded with other
982*9880d681SAndroid Build Coastguard Worker // things if we don't select it here).
983*9880d681SAndroid Build Coastguard Worker return LHSTrivial;
984*9880d681SAndroid Build Coastguard Worker }
985*9880d681SAndroid Build Coastguard Worker break;
986*9880d681SAndroid Build Coastguard Worker case ISD::OR: {
987*9880d681SAndroid Build Coastguard Worker SmallVector<ValueBit, 64> LHSBits(Bits.size()), RHSBits(Bits.size());
988*9880d681SAndroid Build Coastguard Worker getValueBits(V.getOperand(0), LHSBits);
989*9880d681SAndroid Build Coastguard Worker getValueBits(V.getOperand(1), RHSBits);
990*9880d681SAndroid Build Coastguard Worker
991*9880d681SAndroid Build Coastguard Worker bool AllDisjoint = true;
992*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Bits.size(); ++i)
993*9880d681SAndroid Build Coastguard Worker if (LHSBits[i].isZero())
994*9880d681SAndroid Build Coastguard Worker Bits[i] = RHSBits[i];
995*9880d681SAndroid Build Coastguard Worker else if (RHSBits[i].isZero())
996*9880d681SAndroid Build Coastguard Worker Bits[i] = LHSBits[i];
997*9880d681SAndroid Build Coastguard Worker else {
998*9880d681SAndroid Build Coastguard Worker AllDisjoint = false;
999*9880d681SAndroid Build Coastguard Worker break;
1000*9880d681SAndroid Build Coastguard Worker }
1001*9880d681SAndroid Build Coastguard Worker
1002*9880d681SAndroid Build Coastguard Worker if (!AllDisjoint)
1003*9880d681SAndroid Build Coastguard Worker break;
1004*9880d681SAndroid Build Coastguard Worker
1005*9880d681SAndroid Build Coastguard Worker return true;
1006*9880d681SAndroid Build Coastguard Worker }
1007*9880d681SAndroid Build Coastguard Worker }
1008*9880d681SAndroid Build Coastguard Worker
1009*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Bits.size(); ++i)
1010*9880d681SAndroid Build Coastguard Worker Bits[i] = ValueBit(V, i);
1011*9880d681SAndroid Build Coastguard Worker
1012*9880d681SAndroid Build Coastguard Worker return false;
1013*9880d681SAndroid Build Coastguard Worker }
1014*9880d681SAndroid Build Coastguard Worker
1015*9880d681SAndroid Build Coastguard Worker // For each value (except the constant ones), compute the left-rotate amount
1016*9880d681SAndroid Build Coastguard Worker // to get it from its original to final position.
computeRotationAmounts()1017*9880d681SAndroid Build Coastguard Worker void computeRotationAmounts() {
1018*9880d681SAndroid Build Coastguard Worker HasZeros = false;
1019*9880d681SAndroid Build Coastguard Worker RLAmt.resize(Bits.size());
1020*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Bits.size(); ++i)
1021*9880d681SAndroid Build Coastguard Worker if (Bits[i].hasValue()) {
1022*9880d681SAndroid Build Coastguard Worker unsigned VBI = Bits[i].getValueBitIndex();
1023*9880d681SAndroid Build Coastguard Worker if (i >= VBI)
1024*9880d681SAndroid Build Coastguard Worker RLAmt[i] = i - VBI;
1025*9880d681SAndroid Build Coastguard Worker else
1026*9880d681SAndroid Build Coastguard Worker RLAmt[i] = Bits.size() - (VBI - i);
1027*9880d681SAndroid Build Coastguard Worker } else if (Bits[i].isZero()) {
1028*9880d681SAndroid Build Coastguard Worker HasZeros = true;
1029*9880d681SAndroid Build Coastguard Worker RLAmt[i] = UINT32_MAX;
1030*9880d681SAndroid Build Coastguard Worker } else {
1031*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown value bit type");
1032*9880d681SAndroid Build Coastguard Worker }
1033*9880d681SAndroid Build Coastguard Worker }
1034*9880d681SAndroid Build Coastguard Worker
1035*9880d681SAndroid Build Coastguard Worker // Collect groups of consecutive bits with the same underlying value and
1036*9880d681SAndroid Build Coastguard Worker // rotation factor. If we're doing late masking, we ignore zeros, otherwise
1037*9880d681SAndroid Build Coastguard Worker // they break up groups.
collectBitGroups(bool LateMask)1038*9880d681SAndroid Build Coastguard Worker void collectBitGroups(bool LateMask) {
1039*9880d681SAndroid Build Coastguard Worker BitGroups.clear();
1040*9880d681SAndroid Build Coastguard Worker
1041*9880d681SAndroid Build Coastguard Worker unsigned LastRLAmt = RLAmt[0];
1042*9880d681SAndroid Build Coastguard Worker SDValue LastValue = Bits[0].hasValue() ? Bits[0].getValue() : SDValue();
1043*9880d681SAndroid Build Coastguard Worker unsigned LastGroupStartIdx = 0;
1044*9880d681SAndroid Build Coastguard Worker for (unsigned i = 1; i < Bits.size(); ++i) {
1045*9880d681SAndroid Build Coastguard Worker unsigned ThisRLAmt = RLAmt[i];
1046*9880d681SAndroid Build Coastguard Worker SDValue ThisValue = Bits[i].hasValue() ? Bits[i].getValue() : SDValue();
1047*9880d681SAndroid Build Coastguard Worker if (LateMask && !ThisValue) {
1048*9880d681SAndroid Build Coastguard Worker ThisValue = LastValue;
1049*9880d681SAndroid Build Coastguard Worker ThisRLAmt = LastRLAmt;
1050*9880d681SAndroid Build Coastguard Worker // If we're doing late masking, then the first bit group always starts
1051*9880d681SAndroid Build Coastguard Worker // at zero (even if the first bits were zero).
1052*9880d681SAndroid Build Coastguard Worker if (BitGroups.empty())
1053*9880d681SAndroid Build Coastguard Worker LastGroupStartIdx = 0;
1054*9880d681SAndroid Build Coastguard Worker }
1055*9880d681SAndroid Build Coastguard Worker
1056*9880d681SAndroid Build Coastguard Worker // If this bit has the same underlying value and the same rotate factor as
1057*9880d681SAndroid Build Coastguard Worker // the last one, then they're part of the same group.
1058*9880d681SAndroid Build Coastguard Worker if (ThisRLAmt == LastRLAmt && ThisValue == LastValue)
1059*9880d681SAndroid Build Coastguard Worker continue;
1060*9880d681SAndroid Build Coastguard Worker
1061*9880d681SAndroid Build Coastguard Worker if (LastValue.getNode())
1062*9880d681SAndroid Build Coastguard Worker BitGroups.push_back(BitGroup(LastValue, LastRLAmt, LastGroupStartIdx,
1063*9880d681SAndroid Build Coastguard Worker i-1));
1064*9880d681SAndroid Build Coastguard Worker LastRLAmt = ThisRLAmt;
1065*9880d681SAndroid Build Coastguard Worker LastValue = ThisValue;
1066*9880d681SAndroid Build Coastguard Worker LastGroupStartIdx = i;
1067*9880d681SAndroid Build Coastguard Worker }
1068*9880d681SAndroid Build Coastguard Worker if (LastValue.getNode())
1069*9880d681SAndroid Build Coastguard Worker BitGroups.push_back(BitGroup(LastValue, LastRLAmt, LastGroupStartIdx,
1070*9880d681SAndroid Build Coastguard Worker Bits.size()-1));
1071*9880d681SAndroid Build Coastguard Worker
1072*9880d681SAndroid Build Coastguard Worker if (BitGroups.empty())
1073*9880d681SAndroid Build Coastguard Worker return;
1074*9880d681SAndroid Build Coastguard Worker
1075*9880d681SAndroid Build Coastguard Worker // We might be able to combine the first and last groups.
1076*9880d681SAndroid Build Coastguard Worker if (BitGroups.size() > 1) {
1077*9880d681SAndroid Build Coastguard Worker // If the first and last groups are the same, then remove the first group
1078*9880d681SAndroid Build Coastguard Worker // in favor of the last group, making the ending index of the last group
1079*9880d681SAndroid Build Coastguard Worker // equal to the ending index of the to-be-removed first group.
1080*9880d681SAndroid Build Coastguard Worker if (BitGroups[0].StartIdx == 0 &&
1081*9880d681SAndroid Build Coastguard Worker BitGroups[BitGroups.size()-1].EndIdx == Bits.size()-1 &&
1082*9880d681SAndroid Build Coastguard Worker BitGroups[0].V == BitGroups[BitGroups.size()-1].V &&
1083*9880d681SAndroid Build Coastguard Worker BitGroups[0].RLAmt == BitGroups[BitGroups.size()-1].RLAmt) {
1084*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tcombining final bit group with initial one\n");
1085*9880d681SAndroid Build Coastguard Worker BitGroups[BitGroups.size()-1].EndIdx = BitGroups[0].EndIdx;
1086*9880d681SAndroid Build Coastguard Worker BitGroups.erase(BitGroups.begin());
1087*9880d681SAndroid Build Coastguard Worker }
1088*9880d681SAndroid Build Coastguard Worker }
1089*9880d681SAndroid Build Coastguard Worker }
1090*9880d681SAndroid Build Coastguard Worker
1091*9880d681SAndroid Build Coastguard Worker // Take all (SDValue, RLAmt) pairs and sort them by the number of groups
1092*9880d681SAndroid Build Coastguard Worker // associated with each. If there is a degeneracy, pick the one that occurs
1093*9880d681SAndroid Build Coastguard Worker // first (in the final value).
collectValueRotInfo()1094*9880d681SAndroid Build Coastguard Worker void collectValueRotInfo() {
1095*9880d681SAndroid Build Coastguard Worker ValueRots.clear();
1096*9880d681SAndroid Build Coastguard Worker
1097*9880d681SAndroid Build Coastguard Worker for (auto &BG : BitGroups) {
1098*9880d681SAndroid Build Coastguard Worker unsigned RLAmtKey = BG.RLAmt + (BG.Repl32 ? 64 : 0);
1099*9880d681SAndroid Build Coastguard Worker ValueRotInfo &VRI = ValueRots[std::make_pair(BG.V, RLAmtKey)];
1100*9880d681SAndroid Build Coastguard Worker VRI.V = BG.V;
1101*9880d681SAndroid Build Coastguard Worker VRI.RLAmt = BG.RLAmt;
1102*9880d681SAndroid Build Coastguard Worker VRI.Repl32 = BG.Repl32;
1103*9880d681SAndroid Build Coastguard Worker VRI.NumGroups += 1;
1104*9880d681SAndroid Build Coastguard Worker VRI.FirstGroupStartIdx = std::min(VRI.FirstGroupStartIdx, BG.StartIdx);
1105*9880d681SAndroid Build Coastguard Worker }
1106*9880d681SAndroid Build Coastguard Worker
1107*9880d681SAndroid Build Coastguard Worker // Now that we've collected the various ValueRotInfo instances, we need to
1108*9880d681SAndroid Build Coastguard Worker // sort them.
1109*9880d681SAndroid Build Coastguard Worker ValueRotsVec.clear();
1110*9880d681SAndroid Build Coastguard Worker for (auto &I : ValueRots) {
1111*9880d681SAndroid Build Coastguard Worker ValueRotsVec.push_back(I.second);
1112*9880d681SAndroid Build Coastguard Worker }
1113*9880d681SAndroid Build Coastguard Worker std::sort(ValueRotsVec.begin(), ValueRotsVec.end());
1114*9880d681SAndroid Build Coastguard Worker }
1115*9880d681SAndroid Build Coastguard Worker
1116*9880d681SAndroid Build Coastguard Worker // In 64-bit mode, rlwinm and friends have a rotation operator that
1117*9880d681SAndroid Build Coastguard Worker // replicates the low-order 32 bits into the high-order 32-bits. The mask
1118*9880d681SAndroid Build Coastguard Worker // indices of these instructions can only be in the lower 32 bits, so they
1119*9880d681SAndroid Build Coastguard Worker // can only represent some 64-bit bit groups. However, when they can be used,
1120*9880d681SAndroid Build Coastguard Worker // the 32-bit replication can be used to represent, as a single bit group,
1121*9880d681SAndroid Build Coastguard Worker // otherwise separate bit groups. We'll convert to replicated-32-bit bit
1122*9880d681SAndroid Build Coastguard Worker // groups when possible. Returns true if any of the bit groups were
1123*9880d681SAndroid Build Coastguard Worker // converted.
assignRepl32BitGroups()1124*9880d681SAndroid Build Coastguard Worker void assignRepl32BitGroups() {
1125*9880d681SAndroid Build Coastguard Worker // If we have bits like this:
1126*9880d681SAndroid Build Coastguard Worker //
1127*9880d681SAndroid Build Coastguard Worker // Indices: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1128*9880d681SAndroid Build Coastguard Worker // V bits: ... 7 6 5 4 3 2 1 0 31 30 29 28 27 26 25 24
1129*9880d681SAndroid Build Coastguard Worker // Groups: | RLAmt = 8 | RLAmt = 40 |
1130*9880d681SAndroid Build Coastguard Worker //
1131*9880d681SAndroid Build Coastguard Worker // But, making use of a 32-bit operation that replicates the low-order 32
1132*9880d681SAndroid Build Coastguard Worker // bits into the high-order 32 bits, this can be one bit group with a RLAmt
1133*9880d681SAndroid Build Coastguard Worker // of 8.
1134*9880d681SAndroid Build Coastguard Worker
1135*9880d681SAndroid Build Coastguard Worker auto IsAllLow32 = [this](BitGroup & BG) {
1136*9880d681SAndroid Build Coastguard Worker if (BG.StartIdx <= BG.EndIdx) {
1137*9880d681SAndroid Build Coastguard Worker for (unsigned i = BG.StartIdx; i <= BG.EndIdx; ++i) {
1138*9880d681SAndroid Build Coastguard Worker if (!Bits[i].hasValue())
1139*9880d681SAndroid Build Coastguard Worker continue;
1140*9880d681SAndroid Build Coastguard Worker if (Bits[i].getValueBitIndex() >= 32)
1141*9880d681SAndroid Build Coastguard Worker return false;
1142*9880d681SAndroid Build Coastguard Worker }
1143*9880d681SAndroid Build Coastguard Worker } else {
1144*9880d681SAndroid Build Coastguard Worker for (unsigned i = BG.StartIdx; i < Bits.size(); ++i) {
1145*9880d681SAndroid Build Coastguard Worker if (!Bits[i].hasValue())
1146*9880d681SAndroid Build Coastguard Worker continue;
1147*9880d681SAndroid Build Coastguard Worker if (Bits[i].getValueBitIndex() >= 32)
1148*9880d681SAndroid Build Coastguard Worker return false;
1149*9880d681SAndroid Build Coastguard Worker }
1150*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i <= BG.EndIdx; ++i) {
1151*9880d681SAndroid Build Coastguard Worker if (!Bits[i].hasValue())
1152*9880d681SAndroid Build Coastguard Worker continue;
1153*9880d681SAndroid Build Coastguard Worker if (Bits[i].getValueBitIndex() >= 32)
1154*9880d681SAndroid Build Coastguard Worker return false;
1155*9880d681SAndroid Build Coastguard Worker }
1156*9880d681SAndroid Build Coastguard Worker }
1157*9880d681SAndroid Build Coastguard Worker
1158*9880d681SAndroid Build Coastguard Worker return true;
1159*9880d681SAndroid Build Coastguard Worker };
1160*9880d681SAndroid Build Coastguard Worker
1161*9880d681SAndroid Build Coastguard Worker for (auto &BG : BitGroups) {
1162*9880d681SAndroid Build Coastguard Worker if (BG.StartIdx < 32 && BG.EndIdx < 32) {
1163*9880d681SAndroid Build Coastguard Worker if (IsAllLow32(BG)) {
1164*9880d681SAndroid Build Coastguard Worker if (BG.RLAmt >= 32) {
1165*9880d681SAndroid Build Coastguard Worker BG.RLAmt -= 32;
1166*9880d681SAndroid Build Coastguard Worker BG.Repl32CR = true;
1167*9880d681SAndroid Build Coastguard Worker }
1168*9880d681SAndroid Build Coastguard Worker
1169*9880d681SAndroid Build Coastguard Worker BG.Repl32 = true;
1170*9880d681SAndroid Build Coastguard Worker
1171*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\t32-bit replicated bit group for " <<
1172*9880d681SAndroid Build Coastguard Worker BG.V.getNode() << " RLAmt = " << BG.RLAmt <<
1173*9880d681SAndroid Build Coastguard Worker " [" << BG.StartIdx << ", " << BG.EndIdx << "]\n");
1174*9880d681SAndroid Build Coastguard Worker }
1175*9880d681SAndroid Build Coastguard Worker }
1176*9880d681SAndroid Build Coastguard Worker }
1177*9880d681SAndroid Build Coastguard Worker
1178*9880d681SAndroid Build Coastguard Worker // Now walk through the bit groups, consolidating where possible.
1179*9880d681SAndroid Build Coastguard Worker for (auto I = BitGroups.begin(); I != BitGroups.end();) {
1180*9880d681SAndroid Build Coastguard Worker // We might want to remove this bit group by merging it with the previous
1181*9880d681SAndroid Build Coastguard Worker // group (which might be the ending group).
1182*9880d681SAndroid Build Coastguard Worker auto IP = (I == BitGroups.begin()) ?
1183*9880d681SAndroid Build Coastguard Worker std::prev(BitGroups.end()) : std::prev(I);
1184*9880d681SAndroid Build Coastguard Worker if (I->Repl32 && IP->Repl32 && I->V == IP->V && I->RLAmt == IP->RLAmt &&
1185*9880d681SAndroid Build Coastguard Worker I->StartIdx == (IP->EndIdx + 1) % 64 && I != IP) {
1186*9880d681SAndroid Build Coastguard Worker
1187*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tcombining 32-bit replicated bit group for " <<
1188*9880d681SAndroid Build Coastguard Worker I->V.getNode() << " RLAmt = " << I->RLAmt <<
1189*9880d681SAndroid Build Coastguard Worker " [" << I->StartIdx << ", " << I->EndIdx <<
1190*9880d681SAndroid Build Coastguard Worker "] with group with range [" <<
1191*9880d681SAndroid Build Coastguard Worker IP->StartIdx << ", " << IP->EndIdx << "]\n");
1192*9880d681SAndroid Build Coastguard Worker
1193*9880d681SAndroid Build Coastguard Worker IP->EndIdx = I->EndIdx;
1194*9880d681SAndroid Build Coastguard Worker IP->Repl32CR = IP->Repl32CR || I->Repl32CR;
1195*9880d681SAndroid Build Coastguard Worker IP->Repl32Coalesced = true;
1196*9880d681SAndroid Build Coastguard Worker I = BitGroups.erase(I);
1197*9880d681SAndroid Build Coastguard Worker continue;
1198*9880d681SAndroid Build Coastguard Worker } else {
1199*9880d681SAndroid Build Coastguard Worker // There is a special case worth handling: If there is a single group
1200*9880d681SAndroid Build Coastguard Worker // covering the entire upper 32 bits, and it can be merged with both
1201*9880d681SAndroid Build Coastguard Worker // the next and previous groups (which might be the same group), then
1202*9880d681SAndroid Build Coastguard Worker // do so. If it is the same group (so there will be only one group in
1203*9880d681SAndroid Build Coastguard Worker // total), then we need to reverse the order of the range so that it
1204*9880d681SAndroid Build Coastguard Worker // covers the entire 64 bits.
1205*9880d681SAndroid Build Coastguard Worker if (I->StartIdx == 32 && I->EndIdx == 63) {
1206*9880d681SAndroid Build Coastguard Worker assert(std::next(I) == BitGroups.end() &&
1207*9880d681SAndroid Build Coastguard Worker "bit group ends at index 63 but there is another?");
1208*9880d681SAndroid Build Coastguard Worker auto IN = BitGroups.begin();
1209*9880d681SAndroid Build Coastguard Worker
1210*9880d681SAndroid Build Coastguard Worker if (IP->Repl32 && IN->Repl32 && I->V == IP->V && I->V == IN->V &&
1211*9880d681SAndroid Build Coastguard Worker (I->RLAmt % 32) == IP->RLAmt && (I->RLAmt % 32) == IN->RLAmt &&
1212*9880d681SAndroid Build Coastguard Worker IP->EndIdx == 31 && IN->StartIdx == 0 && I != IP &&
1213*9880d681SAndroid Build Coastguard Worker IsAllLow32(*I)) {
1214*9880d681SAndroid Build Coastguard Worker
1215*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tcombining bit group for " <<
1216*9880d681SAndroid Build Coastguard Worker I->V.getNode() << " RLAmt = " << I->RLAmt <<
1217*9880d681SAndroid Build Coastguard Worker " [" << I->StartIdx << ", " << I->EndIdx <<
1218*9880d681SAndroid Build Coastguard Worker "] with 32-bit replicated groups with ranges [" <<
1219*9880d681SAndroid Build Coastguard Worker IP->StartIdx << ", " << IP->EndIdx << "] and [" <<
1220*9880d681SAndroid Build Coastguard Worker IN->StartIdx << ", " << IN->EndIdx << "]\n");
1221*9880d681SAndroid Build Coastguard Worker
1222*9880d681SAndroid Build Coastguard Worker if (IP == IN) {
1223*9880d681SAndroid Build Coastguard Worker // There is only one other group; change it to cover the whole
1224*9880d681SAndroid Build Coastguard Worker // range (backward, so that it can still be Repl32 but cover the
1225*9880d681SAndroid Build Coastguard Worker // whole 64-bit range).
1226*9880d681SAndroid Build Coastguard Worker IP->StartIdx = 31;
1227*9880d681SAndroid Build Coastguard Worker IP->EndIdx = 30;
1228*9880d681SAndroid Build Coastguard Worker IP->Repl32CR = IP->Repl32CR || I->RLAmt >= 32;
1229*9880d681SAndroid Build Coastguard Worker IP->Repl32Coalesced = true;
1230*9880d681SAndroid Build Coastguard Worker I = BitGroups.erase(I);
1231*9880d681SAndroid Build Coastguard Worker } else {
1232*9880d681SAndroid Build Coastguard Worker // There are two separate groups, one before this group and one
1233*9880d681SAndroid Build Coastguard Worker // after us (at the beginning). We're going to remove this group,
1234*9880d681SAndroid Build Coastguard Worker // but also the group at the very beginning.
1235*9880d681SAndroid Build Coastguard Worker IP->EndIdx = IN->EndIdx;
1236*9880d681SAndroid Build Coastguard Worker IP->Repl32CR = IP->Repl32CR || IN->Repl32CR || I->RLAmt >= 32;
1237*9880d681SAndroid Build Coastguard Worker IP->Repl32Coalesced = true;
1238*9880d681SAndroid Build Coastguard Worker I = BitGroups.erase(I);
1239*9880d681SAndroid Build Coastguard Worker BitGroups.erase(BitGroups.begin());
1240*9880d681SAndroid Build Coastguard Worker }
1241*9880d681SAndroid Build Coastguard Worker
1242*9880d681SAndroid Build Coastguard Worker // This must be the last group in the vector (and we might have
1243*9880d681SAndroid Build Coastguard Worker // just invalidated the iterator above), so break here.
1244*9880d681SAndroid Build Coastguard Worker break;
1245*9880d681SAndroid Build Coastguard Worker }
1246*9880d681SAndroid Build Coastguard Worker }
1247*9880d681SAndroid Build Coastguard Worker }
1248*9880d681SAndroid Build Coastguard Worker
1249*9880d681SAndroid Build Coastguard Worker ++I;
1250*9880d681SAndroid Build Coastguard Worker }
1251*9880d681SAndroid Build Coastguard Worker }
1252*9880d681SAndroid Build Coastguard Worker
getI32Imm(unsigned Imm,const SDLoc & dl)1253*9880d681SAndroid Build Coastguard Worker SDValue getI32Imm(unsigned Imm, const SDLoc &dl) {
1254*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(Imm, dl, MVT::i32);
1255*9880d681SAndroid Build Coastguard Worker }
1256*9880d681SAndroid Build Coastguard Worker
getZerosMask()1257*9880d681SAndroid Build Coastguard Worker uint64_t getZerosMask() {
1258*9880d681SAndroid Build Coastguard Worker uint64_t Mask = 0;
1259*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Bits.size(); ++i) {
1260*9880d681SAndroid Build Coastguard Worker if (Bits[i].hasValue())
1261*9880d681SAndroid Build Coastguard Worker continue;
1262*9880d681SAndroid Build Coastguard Worker Mask |= (UINT64_C(1) << i);
1263*9880d681SAndroid Build Coastguard Worker }
1264*9880d681SAndroid Build Coastguard Worker
1265*9880d681SAndroid Build Coastguard Worker return ~Mask;
1266*9880d681SAndroid Build Coastguard Worker }
1267*9880d681SAndroid Build Coastguard Worker
1268*9880d681SAndroid Build Coastguard Worker // Depending on the number of groups for a particular value, it might be
1269*9880d681SAndroid Build Coastguard Worker // better to rotate, mask explicitly (using andi/andis), and then or the
1270*9880d681SAndroid Build Coastguard Worker // result. Select this part of the result first.
SelectAndParts32(const SDLoc & dl,SDValue & Res,unsigned * InstCnt)1271*9880d681SAndroid Build Coastguard Worker void SelectAndParts32(const SDLoc &dl, SDValue &Res, unsigned *InstCnt) {
1272*9880d681SAndroid Build Coastguard Worker if (BPermRewriterNoMasking)
1273*9880d681SAndroid Build Coastguard Worker return;
1274*9880d681SAndroid Build Coastguard Worker
1275*9880d681SAndroid Build Coastguard Worker for (ValueRotInfo &VRI : ValueRotsVec) {
1276*9880d681SAndroid Build Coastguard Worker unsigned Mask = 0;
1277*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Bits.size(); ++i) {
1278*9880d681SAndroid Build Coastguard Worker if (!Bits[i].hasValue() || Bits[i].getValue() != VRI.V)
1279*9880d681SAndroid Build Coastguard Worker continue;
1280*9880d681SAndroid Build Coastguard Worker if (RLAmt[i] != VRI.RLAmt)
1281*9880d681SAndroid Build Coastguard Worker continue;
1282*9880d681SAndroid Build Coastguard Worker Mask |= (1u << i);
1283*9880d681SAndroid Build Coastguard Worker }
1284*9880d681SAndroid Build Coastguard Worker
1285*9880d681SAndroid Build Coastguard Worker // Compute the masks for andi/andis that would be necessary.
1286*9880d681SAndroid Build Coastguard Worker unsigned ANDIMask = (Mask & UINT16_MAX), ANDISMask = Mask >> 16;
1287*9880d681SAndroid Build Coastguard Worker assert((ANDIMask != 0 || ANDISMask != 0) &&
1288*9880d681SAndroid Build Coastguard Worker "No set bits in mask for value bit groups");
1289*9880d681SAndroid Build Coastguard Worker bool NeedsRotate = VRI.RLAmt != 0;
1290*9880d681SAndroid Build Coastguard Worker
1291*9880d681SAndroid Build Coastguard Worker // We're trying to minimize the number of instructions. If we have one
1292*9880d681SAndroid Build Coastguard Worker // group, using one of andi/andis can break even. If we have three
1293*9880d681SAndroid Build Coastguard Worker // groups, we can use both andi and andis and break even (to use both
1294*9880d681SAndroid Build Coastguard Worker // andi and andis we also need to or the results together). We need four
1295*9880d681SAndroid Build Coastguard Worker // groups if we also need to rotate. To use andi/andis we need to do more
1296*9880d681SAndroid Build Coastguard Worker // than break even because rotate-and-mask instructions tend to be easier
1297*9880d681SAndroid Build Coastguard Worker // to schedule.
1298*9880d681SAndroid Build Coastguard Worker
1299*9880d681SAndroid Build Coastguard Worker // FIXME: We've biased here against using andi/andis, which is right for
1300*9880d681SAndroid Build Coastguard Worker // POWER cores, but not optimal everywhere. For example, on the A2,
1301*9880d681SAndroid Build Coastguard Worker // andi/andis have single-cycle latency whereas the rotate-and-mask
1302*9880d681SAndroid Build Coastguard Worker // instructions take two cycles, and it would be better to bias toward
1303*9880d681SAndroid Build Coastguard Worker // andi/andis in break-even cases.
1304*9880d681SAndroid Build Coastguard Worker
1305*9880d681SAndroid Build Coastguard Worker unsigned NumAndInsts = (unsigned) NeedsRotate +
1306*9880d681SAndroid Build Coastguard Worker (unsigned) (ANDIMask != 0) +
1307*9880d681SAndroid Build Coastguard Worker (unsigned) (ANDISMask != 0) +
1308*9880d681SAndroid Build Coastguard Worker (unsigned) (ANDIMask != 0 && ANDISMask != 0) +
1309*9880d681SAndroid Build Coastguard Worker (unsigned) (bool) Res;
1310*9880d681SAndroid Build Coastguard Worker
1311*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\t\trotation groups for " << VRI.V.getNode() <<
1312*9880d681SAndroid Build Coastguard Worker " RL: " << VRI.RLAmt << ":" <<
1313*9880d681SAndroid Build Coastguard Worker "\n\t\t\tisel using masking: " << NumAndInsts <<
1314*9880d681SAndroid Build Coastguard Worker " using rotates: " << VRI.NumGroups << "\n");
1315*9880d681SAndroid Build Coastguard Worker
1316*9880d681SAndroid Build Coastguard Worker if (NumAndInsts >= VRI.NumGroups)
1317*9880d681SAndroid Build Coastguard Worker continue;
1318*9880d681SAndroid Build Coastguard Worker
1319*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\t\t\t\tusing masking\n");
1320*9880d681SAndroid Build Coastguard Worker
1321*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += NumAndInsts;
1322*9880d681SAndroid Build Coastguard Worker
1323*9880d681SAndroid Build Coastguard Worker SDValue VRot;
1324*9880d681SAndroid Build Coastguard Worker if (VRI.RLAmt) {
1325*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1326*9880d681SAndroid Build Coastguard Worker { VRI.V, getI32Imm(VRI.RLAmt, dl), getI32Imm(0, dl),
1327*9880d681SAndroid Build Coastguard Worker getI32Imm(31, dl) };
1328*9880d681SAndroid Build Coastguard Worker VRot = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32,
1329*9880d681SAndroid Build Coastguard Worker Ops), 0);
1330*9880d681SAndroid Build Coastguard Worker } else {
1331*9880d681SAndroid Build Coastguard Worker VRot = VRI.V;
1332*9880d681SAndroid Build Coastguard Worker }
1333*9880d681SAndroid Build Coastguard Worker
1334*9880d681SAndroid Build Coastguard Worker SDValue ANDIVal, ANDISVal;
1335*9880d681SAndroid Build Coastguard Worker if (ANDIMask != 0)
1336*9880d681SAndroid Build Coastguard Worker ANDIVal = SDValue(CurDAG->getMachineNode(PPC::ANDIo, dl, MVT::i32,
1337*9880d681SAndroid Build Coastguard Worker VRot, getI32Imm(ANDIMask, dl)), 0);
1338*9880d681SAndroid Build Coastguard Worker if (ANDISMask != 0)
1339*9880d681SAndroid Build Coastguard Worker ANDISVal = SDValue(CurDAG->getMachineNode(PPC::ANDISo, dl, MVT::i32,
1340*9880d681SAndroid Build Coastguard Worker VRot, getI32Imm(ANDISMask, dl)), 0);
1341*9880d681SAndroid Build Coastguard Worker
1342*9880d681SAndroid Build Coastguard Worker SDValue TotalVal;
1343*9880d681SAndroid Build Coastguard Worker if (!ANDIVal)
1344*9880d681SAndroid Build Coastguard Worker TotalVal = ANDISVal;
1345*9880d681SAndroid Build Coastguard Worker else if (!ANDISVal)
1346*9880d681SAndroid Build Coastguard Worker TotalVal = ANDIVal;
1347*9880d681SAndroid Build Coastguard Worker else
1348*9880d681SAndroid Build Coastguard Worker TotalVal = SDValue(CurDAG->getMachineNode(PPC::OR, dl, MVT::i32,
1349*9880d681SAndroid Build Coastguard Worker ANDIVal, ANDISVal), 0);
1350*9880d681SAndroid Build Coastguard Worker
1351*9880d681SAndroid Build Coastguard Worker if (!Res)
1352*9880d681SAndroid Build Coastguard Worker Res = TotalVal;
1353*9880d681SAndroid Build Coastguard Worker else
1354*9880d681SAndroid Build Coastguard Worker Res = SDValue(CurDAG->getMachineNode(PPC::OR, dl, MVT::i32,
1355*9880d681SAndroid Build Coastguard Worker Res, TotalVal), 0);
1356*9880d681SAndroid Build Coastguard Worker
1357*9880d681SAndroid Build Coastguard Worker // Now, remove all groups with this underlying value and rotation
1358*9880d681SAndroid Build Coastguard Worker // factor.
1359*9880d681SAndroid Build Coastguard Worker eraseMatchingBitGroups([VRI](const BitGroup &BG) {
1360*9880d681SAndroid Build Coastguard Worker return BG.V == VRI.V && BG.RLAmt == VRI.RLAmt;
1361*9880d681SAndroid Build Coastguard Worker });
1362*9880d681SAndroid Build Coastguard Worker }
1363*9880d681SAndroid Build Coastguard Worker }
1364*9880d681SAndroid Build Coastguard Worker
1365*9880d681SAndroid Build Coastguard Worker // Instruction selection for the 32-bit case.
Select32(SDNode * N,bool LateMask,unsigned * InstCnt)1366*9880d681SAndroid Build Coastguard Worker SDNode *Select32(SDNode *N, bool LateMask, unsigned *InstCnt) {
1367*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1368*9880d681SAndroid Build Coastguard Worker SDValue Res;
1369*9880d681SAndroid Build Coastguard Worker
1370*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt = 0;
1371*9880d681SAndroid Build Coastguard Worker
1372*9880d681SAndroid Build Coastguard Worker // Take care of cases that should use andi/andis first.
1373*9880d681SAndroid Build Coastguard Worker SelectAndParts32(dl, Res, InstCnt);
1374*9880d681SAndroid Build Coastguard Worker
1375*9880d681SAndroid Build Coastguard Worker // If we've not yet selected a 'starting' instruction, and we have no zeros
1376*9880d681SAndroid Build Coastguard Worker // to fill in, select the (Value, RLAmt) with the highest priority (largest
1377*9880d681SAndroid Build Coastguard Worker // number of groups), and start with this rotated value.
1378*9880d681SAndroid Build Coastguard Worker if ((!HasZeros || LateMask) && !Res) {
1379*9880d681SAndroid Build Coastguard Worker ValueRotInfo &VRI = ValueRotsVec[0];
1380*9880d681SAndroid Build Coastguard Worker if (VRI.RLAmt) {
1381*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += 1;
1382*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1383*9880d681SAndroid Build Coastguard Worker { VRI.V, getI32Imm(VRI.RLAmt, dl), getI32Imm(0, dl),
1384*9880d681SAndroid Build Coastguard Worker getI32Imm(31, dl) };
1385*9880d681SAndroid Build Coastguard Worker Res = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops),
1386*9880d681SAndroid Build Coastguard Worker 0);
1387*9880d681SAndroid Build Coastguard Worker } else {
1388*9880d681SAndroid Build Coastguard Worker Res = VRI.V;
1389*9880d681SAndroid Build Coastguard Worker }
1390*9880d681SAndroid Build Coastguard Worker
1391*9880d681SAndroid Build Coastguard Worker // Now, remove all groups with this underlying value and rotation factor.
1392*9880d681SAndroid Build Coastguard Worker eraseMatchingBitGroups([VRI](const BitGroup &BG) {
1393*9880d681SAndroid Build Coastguard Worker return BG.V == VRI.V && BG.RLAmt == VRI.RLAmt;
1394*9880d681SAndroid Build Coastguard Worker });
1395*9880d681SAndroid Build Coastguard Worker }
1396*9880d681SAndroid Build Coastguard Worker
1397*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += BitGroups.size();
1398*9880d681SAndroid Build Coastguard Worker
1399*9880d681SAndroid Build Coastguard Worker // Insert the other groups (one at a time).
1400*9880d681SAndroid Build Coastguard Worker for (auto &BG : BitGroups) {
1401*9880d681SAndroid Build Coastguard Worker if (!Res) {
1402*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1403*9880d681SAndroid Build Coastguard Worker { BG.V, getI32Imm(BG.RLAmt, dl),
1404*9880d681SAndroid Build Coastguard Worker getI32Imm(Bits.size() - BG.EndIdx - 1, dl),
1405*9880d681SAndroid Build Coastguard Worker getI32Imm(Bits.size() - BG.StartIdx - 1, dl) };
1406*9880d681SAndroid Build Coastguard Worker Res = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops), 0);
1407*9880d681SAndroid Build Coastguard Worker } else {
1408*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1409*9880d681SAndroid Build Coastguard Worker { Res, BG.V, getI32Imm(BG.RLAmt, dl),
1410*9880d681SAndroid Build Coastguard Worker getI32Imm(Bits.size() - BG.EndIdx - 1, dl),
1411*9880d681SAndroid Build Coastguard Worker getI32Imm(Bits.size() - BG.StartIdx - 1, dl) };
1412*9880d681SAndroid Build Coastguard Worker Res = SDValue(CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops), 0);
1413*9880d681SAndroid Build Coastguard Worker }
1414*9880d681SAndroid Build Coastguard Worker }
1415*9880d681SAndroid Build Coastguard Worker
1416*9880d681SAndroid Build Coastguard Worker if (LateMask) {
1417*9880d681SAndroid Build Coastguard Worker unsigned Mask = (unsigned) getZerosMask();
1418*9880d681SAndroid Build Coastguard Worker
1419*9880d681SAndroid Build Coastguard Worker unsigned ANDIMask = (Mask & UINT16_MAX), ANDISMask = Mask >> 16;
1420*9880d681SAndroid Build Coastguard Worker assert((ANDIMask != 0 || ANDISMask != 0) &&
1421*9880d681SAndroid Build Coastguard Worker "No set bits in zeros mask?");
1422*9880d681SAndroid Build Coastguard Worker
1423*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += (unsigned) (ANDIMask != 0) +
1424*9880d681SAndroid Build Coastguard Worker (unsigned) (ANDISMask != 0) +
1425*9880d681SAndroid Build Coastguard Worker (unsigned) (ANDIMask != 0 && ANDISMask != 0);
1426*9880d681SAndroid Build Coastguard Worker
1427*9880d681SAndroid Build Coastguard Worker SDValue ANDIVal, ANDISVal;
1428*9880d681SAndroid Build Coastguard Worker if (ANDIMask != 0)
1429*9880d681SAndroid Build Coastguard Worker ANDIVal = SDValue(CurDAG->getMachineNode(PPC::ANDIo, dl, MVT::i32,
1430*9880d681SAndroid Build Coastguard Worker Res, getI32Imm(ANDIMask, dl)), 0);
1431*9880d681SAndroid Build Coastguard Worker if (ANDISMask != 0)
1432*9880d681SAndroid Build Coastguard Worker ANDISVal = SDValue(CurDAG->getMachineNode(PPC::ANDISo, dl, MVT::i32,
1433*9880d681SAndroid Build Coastguard Worker Res, getI32Imm(ANDISMask, dl)), 0);
1434*9880d681SAndroid Build Coastguard Worker
1435*9880d681SAndroid Build Coastguard Worker if (!ANDIVal)
1436*9880d681SAndroid Build Coastguard Worker Res = ANDISVal;
1437*9880d681SAndroid Build Coastguard Worker else if (!ANDISVal)
1438*9880d681SAndroid Build Coastguard Worker Res = ANDIVal;
1439*9880d681SAndroid Build Coastguard Worker else
1440*9880d681SAndroid Build Coastguard Worker Res = SDValue(CurDAG->getMachineNode(PPC::OR, dl, MVT::i32,
1441*9880d681SAndroid Build Coastguard Worker ANDIVal, ANDISVal), 0);
1442*9880d681SAndroid Build Coastguard Worker }
1443*9880d681SAndroid Build Coastguard Worker
1444*9880d681SAndroid Build Coastguard Worker return Res.getNode();
1445*9880d681SAndroid Build Coastguard Worker }
1446*9880d681SAndroid Build Coastguard Worker
SelectRotMask64Count(unsigned RLAmt,bool Repl32,unsigned MaskStart,unsigned MaskEnd,bool IsIns)1447*9880d681SAndroid Build Coastguard Worker unsigned SelectRotMask64Count(unsigned RLAmt, bool Repl32,
1448*9880d681SAndroid Build Coastguard Worker unsigned MaskStart, unsigned MaskEnd,
1449*9880d681SAndroid Build Coastguard Worker bool IsIns) {
1450*9880d681SAndroid Build Coastguard Worker // In the notation used by the instructions, 'start' and 'end' are reversed
1451*9880d681SAndroid Build Coastguard Worker // because bits are counted from high to low order.
1452*9880d681SAndroid Build Coastguard Worker unsigned InstMaskStart = 64 - MaskEnd - 1,
1453*9880d681SAndroid Build Coastguard Worker InstMaskEnd = 64 - MaskStart - 1;
1454*9880d681SAndroid Build Coastguard Worker
1455*9880d681SAndroid Build Coastguard Worker if (Repl32)
1456*9880d681SAndroid Build Coastguard Worker return 1;
1457*9880d681SAndroid Build Coastguard Worker
1458*9880d681SAndroid Build Coastguard Worker if ((!IsIns && (InstMaskEnd == 63 || InstMaskStart == 0)) ||
1459*9880d681SAndroid Build Coastguard Worker InstMaskEnd == 63 - RLAmt)
1460*9880d681SAndroid Build Coastguard Worker return 1;
1461*9880d681SAndroid Build Coastguard Worker
1462*9880d681SAndroid Build Coastguard Worker return 2;
1463*9880d681SAndroid Build Coastguard Worker }
1464*9880d681SAndroid Build Coastguard Worker
1465*9880d681SAndroid Build Coastguard Worker // For 64-bit values, not all combinations of rotates and masks are
1466*9880d681SAndroid Build Coastguard Worker // available. Produce one if it is available.
SelectRotMask64(SDValue V,const SDLoc & dl,unsigned RLAmt,bool Repl32,unsigned MaskStart,unsigned MaskEnd,unsigned * InstCnt=nullptr)1467*9880d681SAndroid Build Coastguard Worker SDValue SelectRotMask64(SDValue V, const SDLoc &dl, unsigned RLAmt,
1468*9880d681SAndroid Build Coastguard Worker bool Repl32, unsigned MaskStart, unsigned MaskEnd,
1469*9880d681SAndroid Build Coastguard Worker unsigned *InstCnt = nullptr) {
1470*9880d681SAndroid Build Coastguard Worker // In the notation used by the instructions, 'start' and 'end' are reversed
1471*9880d681SAndroid Build Coastguard Worker // because bits are counted from high to low order.
1472*9880d681SAndroid Build Coastguard Worker unsigned InstMaskStart = 64 - MaskEnd - 1,
1473*9880d681SAndroid Build Coastguard Worker InstMaskEnd = 64 - MaskStart - 1;
1474*9880d681SAndroid Build Coastguard Worker
1475*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += 1;
1476*9880d681SAndroid Build Coastguard Worker
1477*9880d681SAndroid Build Coastguard Worker if (Repl32) {
1478*9880d681SAndroid Build Coastguard Worker // This rotation amount assumes that the lower 32 bits of the quantity
1479*9880d681SAndroid Build Coastguard Worker // are replicated in the high 32 bits by the rotation operator (which is
1480*9880d681SAndroid Build Coastguard Worker // done by rlwinm and friends).
1481*9880d681SAndroid Build Coastguard Worker assert(InstMaskStart >= 32 && "Mask cannot start out of range");
1482*9880d681SAndroid Build Coastguard Worker assert(InstMaskEnd >= 32 && "Mask cannot end out of range");
1483*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1484*9880d681SAndroid Build Coastguard Worker { V, getI32Imm(RLAmt, dl), getI32Imm(InstMaskStart - 32, dl),
1485*9880d681SAndroid Build Coastguard Worker getI32Imm(InstMaskEnd - 32, dl) };
1486*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::RLWINM8, dl, MVT::i64,
1487*9880d681SAndroid Build Coastguard Worker Ops), 0);
1488*9880d681SAndroid Build Coastguard Worker }
1489*9880d681SAndroid Build Coastguard Worker
1490*9880d681SAndroid Build Coastguard Worker if (InstMaskEnd == 63) {
1491*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1492*9880d681SAndroid Build Coastguard Worker { V, getI32Imm(RLAmt, dl), getI32Imm(InstMaskStart, dl) };
1493*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::RLDICL, dl, MVT::i64, Ops), 0);
1494*9880d681SAndroid Build Coastguard Worker }
1495*9880d681SAndroid Build Coastguard Worker
1496*9880d681SAndroid Build Coastguard Worker if (InstMaskStart == 0) {
1497*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1498*9880d681SAndroid Build Coastguard Worker { V, getI32Imm(RLAmt, dl), getI32Imm(InstMaskEnd, dl) };
1499*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64, Ops), 0);
1500*9880d681SAndroid Build Coastguard Worker }
1501*9880d681SAndroid Build Coastguard Worker
1502*9880d681SAndroid Build Coastguard Worker if (InstMaskEnd == 63 - RLAmt) {
1503*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1504*9880d681SAndroid Build Coastguard Worker { V, getI32Imm(RLAmt, dl), getI32Imm(InstMaskStart, dl) };
1505*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::RLDIC, dl, MVT::i64, Ops), 0);
1506*9880d681SAndroid Build Coastguard Worker }
1507*9880d681SAndroid Build Coastguard Worker
1508*9880d681SAndroid Build Coastguard Worker // We cannot do this with a single instruction, so we'll use two. The
1509*9880d681SAndroid Build Coastguard Worker // problem is that we're not free to choose both a rotation amount and mask
1510*9880d681SAndroid Build Coastguard Worker // start and end independently. We can choose an arbitrary mask start and
1511*9880d681SAndroid Build Coastguard Worker // end, but then the rotation amount is fixed. Rotation, however, can be
1512*9880d681SAndroid Build Coastguard Worker // inverted, and so by applying an "inverse" rotation first, we can get the
1513*9880d681SAndroid Build Coastguard Worker // desired result.
1514*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += 1;
1515*9880d681SAndroid Build Coastguard Worker
1516*9880d681SAndroid Build Coastguard Worker // The rotation mask for the second instruction must be MaskStart.
1517*9880d681SAndroid Build Coastguard Worker unsigned RLAmt2 = MaskStart;
1518*9880d681SAndroid Build Coastguard Worker // The first instruction must rotate V so that the overall rotation amount
1519*9880d681SAndroid Build Coastguard Worker // is RLAmt.
1520*9880d681SAndroid Build Coastguard Worker unsigned RLAmt1 = (64 + RLAmt - RLAmt2) % 64;
1521*9880d681SAndroid Build Coastguard Worker if (RLAmt1)
1522*9880d681SAndroid Build Coastguard Worker V = SelectRotMask64(V, dl, RLAmt1, false, 0, 63);
1523*9880d681SAndroid Build Coastguard Worker return SelectRotMask64(V, dl, RLAmt2, false, MaskStart, MaskEnd);
1524*9880d681SAndroid Build Coastguard Worker }
1525*9880d681SAndroid Build Coastguard Worker
1526*9880d681SAndroid Build Coastguard Worker // For 64-bit values, not all combinations of rotates and masks are
1527*9880d681SAndroid Build Coastguard Worker // available. Produce a rotate-mask-and-insert if one is available.
SelectRotMaskIns64(SDValue Base,SDValue V,const SDLoc & dl,unsigned RLAmt,bool Repl32,unsigned MaskStart,unsigned MaskEnd,unsigned * InstCnt=nullptr)1528*9880d681SAndroid Build Coastguard Worker SDValue SelectRotMaskIns64(SDValue Base, SDValue V, const SDLoc &dl,
1529*9880d681SAndroid Build Coastguard Worker unsigned RLAmt, bool Repl32, unsigned MaskStart,
1530*9880d681SAndroid Build Coastguard Worker unsigned MaskEnd, unsigned *InstCnt = nullptr) {
1531*9880d681SAndroid Build Coastguard Worker // In the notation used by the instructions, 'start' and 'end' are reversed
1532*9880d681SAndroid Build Coastguard Worker // because bits are counted from high to low order.
1533*9880d681SAndroid Build Coastguard Worker unsigned InstMaskStart = 64 - MaskEnd - 1,
1534*9880d681SAndroid Build Coastguard Worker InstMaskEnd = 64 - MaskStart - 1;
1535*9880d681SAndroid Build Coastguard Worker
1536*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += 1;
1537*9880d681SAndroid Build Coastguard Worker
1538*9880d681SAndroid Build Coastguard Worker if (Repl32) {
1539*9880d681SAndroid Build Coastguard Worker // This rotation amount assumes that the lower 32 bits of the quantity
1540*9880d681SAndroid Build Coastguard Worker // are replicated in the high 32 bits by the rotation operator (which is
1541*9880d681SAndroid Build Coastguard Worker // done by rlwinm and friends).
1542*9880d681SAndroid Build Coastguard Worker assert(InstMaskStart >= 32 && "Mask cannot start out of range");
1543*9880d681SAndroid Build Coastguard Worker assert(InstMaskEnd >= 32 && "Mask cannot end out of range");
1544*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1545*9880d681SAndroid Build Coastguard Worker { Base, V, getI32Imm(RLAmt, dl), getI32Imm(InstMaskStart - 32, dl),
1546*9880d681SAndroid Build Coastguard Worker getI32Imm(InstMaskEnd - 32, dl) };
1547*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::RLWIMI8, dl, MVT::i64,
1548*9880d681SAndroid Build Coastguard Worker Ops), 0);
1549*9880d681SAndroid Build Coastguard Worker }
1550*9880d681SAndroid Build Coastguard Worker
1551*9880d681SAndroid Build Coastguard Worker if (InstMaskEnd == 63 - RLAmt) {
1552*9880d681SAndroid Build Coastguard Worker SDValue Ops[] =
1553*9880d681SAndroid Build Coastguard Worker { Base, V, getI32Imm(RLAmt, dl), getI32Imm(InstMaskStart, dl) };
1554*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::RLDIMI, dl, MVT::i64, Ops), 0);
1555*9880d681SAndroid Build Coastguard Worker }
1556*9880d681SAndroid Build Coastguard Worker
1557*9880d681SAndroid Build Coastguard Worker // We cannot do this with a single instruction, so we'll use two. The
1558*9880d681SAndroid Build Coastguard Worker // problem is that we're not free to choose both a rotation amount and mask
1559*9880d681SAndroid Build Coastguard Worker // start and end independently. We can choose an arbitrary mask start and
1560*9880d681SAndroid Build Coastguard Worker // end, but then the rotation amount is fixed. Rotation, however, can be
1561*9880d681SAndroid Build Coastguard Worker // inverted, and so by applying an "inverse" rotation first, we can get the
1562*9880d681SAndroid Build Coastguard Worker // desired result.
1563*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += 1;
1564*9880d681SAndroid Build Coastguard Worker
1565*9880d681SAndroid Build Coastguard Worker // The rotation mask for the second instruction must be MaskStart.
1566*9880d681SAndroid Build Coastguard Worker unsigned RLAmt2 = MaskStart;
1567*9880d681SAndroid Build Coastguard Worker // The first instruction must rotate V so that the overall rotation amount
1568*9880d681SAndroid Build Coastguard Worker // is RLAmt.
1569*9880d681SAndroid Build Coastguard Worker unsigned RLAmt1 = (64 + RLAmt - RLAmt2) % 64;
1570*9880d681SAndroid Build Coastguard Worker if (RLAmt1)
1571*9880d681SAndroid Build Coastguard Worker V = SelectRotMask64(V, dl, RLAmt1, false, 0, 63);
1572*9880d681SAndroid Build Coastguard Worker return SelectRotMaskIns64(Base, V, dl, RLAmt2, false, MaskStart, MaskEnd);
1573*9880d681SAndroid Build Coastguard Worker }
1574*9880d681SAndroid Build Coastguard Worker
SelectAndParts64(const SDLoc & dl,SDValue & Res,unsigned * InstCnt)1575*9880d681SAndroid Build Coastguard Worker void SelectAndParts64(const SDLoc &dl, SDValue &Res, unsigned *InstCnt) {
1576*9880d681SAndroid Build Coastguard Worker if (BPermRewriterNoMasking)
1577*9880d681SAndroid Build Coastguard Worker return;
1578*9880d681SAndroid Build Coastguard Worker
1579*9880d681SAndroid Build Coastguard Worker // The idea here is the same as in the 32-bit version, but with additional
1580*9880d681SAndroid Build Coastguard Worker // complications from the fact that Repl32 might be true. Because we
1581*9880d681SAndroid Build Coastguard Worker // aggressively convert bit groups to Repl32 form (which, for small
1582*9880d681SAndroid Build Coastguard Worker // rotation factors, involves no other change), and then coalesce, it might
1583*9880d681SAndroid Build Coastguard Worker // be the case that a single 64-bit masking operation could handle both
1584*9880d681SAndroid Build Coastguard Worker // some Repl32 groups and some non-Repl32 groups. If converting to Repl32
1585*9880d681SAndroid Build Coastguard Worker // form allowed coalescing, then we must use a 32-bit rotaton in order to
1586*9880d681SAndroid Build Coastguard Worker // completely capture the new combined bit group.
1587*9880d681SAndroid Build Coastguard Worker
1588*9880d681SAndroid Build Coastguard Worker for (ValueRotInfo &VRI : ValueRotsVec) {
1589*9880d681SAndroid Build Coastguard Worker uint64_t Mask = 0;
1590*9880d681SAndroid Build Coastguard Worker
1591*9880d681SAndroid Build Coastguard Worker // We need to add to the mask all bits from the associated bit groups.
1592*9880d681SAndroid Build Coastguard Worker // If Repl32 is false, we need to add bits from bit groups that have
1593*9880d681SAndroid Build Coastguard Worker // Repl32 true, but are trivially convertable to Repl32 false. Such a
1594*9880d681SAndroid Build Coastguard Worker // group is trivially convertable if it overlaps only with the lower 32
1595*9880d681SAndroid Build Coastguard Worker // bits, and the group has not been coalesced.
1596*9880d681SAndroid Build Coastguard Worker auto MatchingBG = [VRI](const BitGroup &BG) {
1597*9880d681SAndroid Build Coastguard Worker if (VRI.V != BG.V)
1598*9880d681SAndroid Build Coastguard Worker return false;
1599*9880d681SAndroid Build Coastguard Worker
1600*9880d681SAndroid Build Coastguard Worker unsigned EffRLAmt = BG.RLAmt;
1601*9880d681SAndroid Build Coastguard Worker if (!VRI.Repl32 && BG.Repl32) {
1602*9880d681SAndroid Build Coastguard Worker if (BG.StartIdx < 32 && BG.EndIdx < 32 && BG.StartIdx <= BG.EndIdx &&
1603*9880d681SAndroid Build Coastguard Worker !BG.Repl32Coalesced) {
1604*9880d681SAndroid Build Coastguard Worker if (BG.Repl32CR)
1605*9880d681SAndroid Build Coastguard Worker EffRLAmt += 32;
1606*9880d681SAndroid Build Coastguard Worker } else {
1607*9880d681SAndroid Build Coastguard Worker return false;
1608*9880d681SAndroid Build Coastguard Worker }
1609*9880d681SAndroid Build Coastguard Worker } else if (VRI.Repl32 != BG.Repl32) {
1610*9880d681SAndroid Build Coastguard Worker return false;
1611*9880d681SAndroid Build Coastguard Worker }
1612*9880d681SAndroid Build Coastguard Worker
1613*9880d681SAndroid Build Coastguard Worker return VRI.RLAmt == EffRLAmt;
1614*9880d681SAndroid Build Coastguard Worker };
1615*9880d681SAndroid Build Coastguard Worker
1616*9880d681SAndroid Build Coastguard Worker for (auto &BG : BitGroups) {
1617*9880d681SAndroid Build Coastguard Worker if (!MatchingBG(BG))
1618*9880d681SAndroid Build Coastguard Worker continue;
1619*9880d681SAndroid Build Coastguard Worker
1620*9880d681SAndroid Build Coastguard Worker if (BG.StartIdx <= BG.EndIdx) {
1621*9880d681SAndroid Build Coastguard Worker for (unsigned i = BG.StartIdx; i <= BG.EndIdx; ++i)
1622*9880d681SAndroid Build Coastguard Worker Mask |= (UINT64_C(1) << i);
1623*9880d681SAndroid Build Coastguard Worker } else {
1624*9880d681SAndroid Build Coastguard Worker for (unsigned i = BG.StartIdx; i < Bits.size(); ++i)
1625*9880d681SAndroid Build Coastguard Worker Mask |= (UINT64_C(1) << i);
1626*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i <= BG.EndIdx; ++i)
1627*9880d681SAndroid Build Coastguard Worker Mask |= (UINT64_C(1) << i);
1628*9880d681SAndroid Build Coastguard Worker }
1629*9880d681SAndroid Build Coastguard Worker }
1630*9880d681SAndroid Build Coastguard Worker
1631*9880d681SAndroid Build Coastguard Worker // We can use the 32-bit andi/andis technique if the mask does not
1632*9880d681SAndroid Build Coastguard Worker // require any higher-order bits. This can save an instruction compared
1633*9880d681SAndroid Build Coastguard Worker // to always using the general 64-bit technique.
1634*9880d681SAndroid Build Coastguard Worker bool Use32BitInsts = isUInt<32>(Mask);
1635*9880d681SAndroid Build Coastguard Worker // Compute the masks for andi/andis that would be necessary.
1636*9880d681SAndroid Build Coastguard Worker unsigned ANDIMask = (Mask & UINT16_MAX),
1637*9880d681SAndroid Build Coastguard Worker ANDISMask = (Mask >> 16) & UINT16_MAX;
1638*9880d681SAndroid Build Coastguard Worker
1639*9880d681SAndroid Build Coastguard Worker bool NeedsRotate = VRI.RLAmt || (VRI.Repl32 && !isUInt<32>(Mask));
1640*9880d681SAndroid Build Coastguard Worker
1641*9880d681SAndroid Build Coastguard Worker unsigned NumAndInsts = (unsigned) NeedsRotate +
1642*9880d681SAndroid Build Coastguard Worker (unsigned) (bool) Res;
1643*9880d681SAndroid Build Coastguard Worker if (Use32BitInsts)
1644*9880d681SAndroid Build Coastguard Worker NumAndInsts += (unsigned) (ANDIMask != 0) + (unsigned) (ANDISMask != 0) +
1645*9880d681SAndroid Build Coastguard Worker (unsigned) (ANDIMask != 0 && ANDISMask != 0);
1646*9880d681SAndroid Build Coastguard Worker else
1647*9880d681SAndroid Build Coastguard Worker NumAndInsts += getInt64Count(Mask) + /* and */ 1;
1648*9880d681SAndroid Build Coastguard Worker
1649*9880d681SAndroid Build Coastguard Worker unsigned NumRLInsts = 0;
1650*9880d681SAndroid Build Coastguard Worker bool FirstBG = true;
1651*9880d681SAndroid Build Coastguard Worker for (auto &BG : BitGroups) {
1652*9880d681SAndroid Build Coastguard Worker if (!MatchingBG(BG))
1653*9880d681SAndroid Build Coastguard Worker continue;
1654*9880d681SAndroid Build Coastguard Worker NumRLInsts +=
1655*9880d681SAndroid Build Coastguard Worker SelectRotMask64Count(BG.RLAmt, BG.Repl32, BG.StartIdx, BG.EndIdx,
1656*9880d681SAndroid Build Coastguard Worker !FirstBG);
1657*9880d681SAndroid Build Coastguard Worker FirstBG = false;
1658*9880d681SAndroid Build Coastguard Worker }
1659*9880d681SAndroid Build Coastguard Worker
1660*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\t\trotation groups for " << VRI.V.getNode() <<
1661*9880d681SAndroid Build Coastguard Worker " RL: " << VRI.RLAmt << (VRI.Repl32 ? " (32):" : ":") <<
1662*9880d681SAndroid Build Coastguard Worker "\n\t\t\tisel using masking: " << NumAndInsts <<
1663*9880d681SAndroid Build Coastguard Worker " using rotates: " << NumRLInsts << "\n");
1664*9880d681SAndroid Build Coastguard Worker
1665*9880d681SAndroid Build Coastguard Worker // When we'd use andi/andis, we bias toward using the rotates (andi only
1666*9880d681SAndroid Build Coastguard Worker // has a record form, and is cracked on POWER cores). However, when using
1667*9880d681SAndroid Build Coastguard Worker // general 64-bit constant formation, bias toward the constant form,
1668*9880d681SAndroid Build Coastguard Worker // because that exposes more opportunities for CSE.
1669*9880d681SAndroid Build Coastguard Worker if (NumAndInsts > NumRLInsts)
1670*9880d681SAndroid Build Coastguard Worker continue;
1671*9880d681SAndroid Build Coastguard Worker if (Use32BitInsts && NumAndInsts == NumRLInsts)
1672*9880d681SAndroid Build Coastguard Worker continue;
1673*9880d681SAndroid Build Coastguard Worker
1674*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\t\t\t\tusing masking\n");
1675*9880d681SAndroid Build Coastguard Worker
1676*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += NumAndInsts;
1677*9880d681SAndroid Build Coastguard Worker
1678*9880d681SAndroid Build Coastguard Worker SDValue VRot;
1679*9880d681SAndroid Build Coastguard Worker // We actually need to generate a rotation if we have a non-zero rotation
1680*9880d681SAndroid Build Coastguard Worker // factor or, in the Repl32 case, if we care about any of the
1681*9880d681SAndroid Build Coastguard Worker // higher-order replicated bits. In the latter case, we generate a mask
1682*9880d681SAndroid Build Coastguard Worker // backward so that it actually includes the entire 64 bits.
1683*9880d681SAndroid Build Coastguard Worker if (VRI.RLAmt || (VRI.Repl32 && !isUInt<32>(Mask)))
1684*9880d681SAndroid Build Coastguard Worker VRot = SelectRotMask64(VRI.V, dl, VRI.RLAmt, VRI.Repl32,
1685*9880d681SAndroid Build Coastguard Worker VRI.Repl32 ? 31 : 0, VRI.Repl32 ? 30 : 63);
1686*9880d681SAndroid Build Coastguard Worker else
1687*9880d681SAndroid Build Coastguard Worker VRot = VRI.V;
1688*9880d681SAndroid Build Coastguard Worker
1689*9880d681SAndroid Build Coastguard Worker SDValue TotalVal;
1690*9880d681SAndroid Build Coastguard Worker if (Use32BitInsts) {
1691*9880d681SAndroid Build Coastguard Worker assert((ANDIMask != 0 || ANDISMask != 0) &&
1692*9880d681SAndroid Build Coastguard Worker "No set bits in mask when using 32-bit ands for 64-bit value");
1693*9880d681SAndroid Build Coastguard Worker
1694*9880d681SAndroid Build Coastguard Worker SDValue ANDIVal, ANDISVal;
1695*9880d681SAndroid Build Coastguard Worker if (ANDIMask != 0)
1696*9880d681SAndroid Build Coastguard Worker ANDIVal = SDValue(CurDAG->getMachineNode(PPC::ANDIo8, dl, MVT::i64,
1697*9880d681SAndroid Build Coastguard Worker VRot, getI32Imm(ANDIMask, dl)), 0);
1698*9880d681SAndroid Build Coastguard Worker if (ANDISMask != 0)
1699*9880d681SAndroid Build Coastguard Worker ANDISVal = SDValue(CurDAG->getMachineNode(PPC::ANDISo8, dl, MVT::i64,
1700*9880d681SAndroid Build Coastguard Worker VRot, getI32Imm(ANDISMask, dl)), 0);
1701*9880d681SAndroid Build Coastguard Worker
1702*9880d681SAndroid Build Coastguard Worker if (!ANDIVal)
1703*9880d681SAndroid Build Coastguard Worker TotalVal = ANDISVal;
1704*9880d681SAndroid Build Coastguard Worker else if (!ANDISVal)
1705*9880d681SAndroid Build Coastguard Worker TotalVal = ANDIVal;
1706*9880d681SAndroid Build Coastguard Worker else
1707*9880d681SAndroid Build Coastguard Worker TotalVal = SDValue(CurDAG->getMachineNode(PPC::OR8, dl, MVT::i64,
1708*9880d681SAndroid Build Coastguard Worker ANDIVal, ANDISVal), 0);
1709*9880d681SAndroid Build Coastguard Worker } else {
1710*9880d681SAndroid Build Coastguard Worker TotalVal = SDValue(getInt64(CurDAG, dl, Mask), 0);
1711*9880d681SAndroid Build Coastguard Worker TotalVal =
1712*9880d681SAndroid Build Coastguard Worker SDValue(CurDAG->getMachineNode(PPC::AND8, dl, MVT::i64,
1713*9880d681SAndroid Build Coastguard Worker VRot, TotalVal), 0);
1714*9880d681SAndroid Build Coastguard Worker }
1715*9880d681SAndroid Build Coastguard Worker
1716*9880d681SAndroid Build Coastguard Worker if (!Res)
1717*9880d681SAndroid Build Coastguard Worker Res = TotalVal;
1718*9880d681SAndroid Build Coastguard Worker else
1719*9880d681SAndroid Build Coastguard Worker Res = SDValue(CurDAG->getMachineNode(PPC::OR8, dl, MVT::i64,
1720*9880d681SAndroid Build Coastguard Worker Res, TotalVal), 0);
1721*9880d681SAndroid Build Coastguard Worker
1722*9880d681SAndroid Build Coastguard Worker // Now, remove all groups with this underlying value and rotation
1723*9880d681SAndroid Build Coastguard Worker // factor.
1724*9880d681SAndroid Build Coastguard Worker eraseMatchingBitGroups(MatchingBG);
1725*9880d681SAndroid Build Coastguard Worker }
1726*9880d681SAndroid Build Coastguard Worker }
1727*9880d681SAndroid Build Coastguard Worker
1728*9880d681SAndroid Build Coastguard Worker // Instruction selection for the 64-bit case.
Select64(SDNode * N,bool LateMask,unsigned * InstCnt)1729*9880d681SAndroid Build Coastguard Worker SDNode *Select64(SDNode *N, bool LateMask, unsigned *InstCnt) {
1730*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1731*9880d681SAndroid Build Coastguard Worker SDValue Res;
1732*9880d681SAndroid Build Coastguard Worker
1733*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt = 0;
1734*9880d681SAndroid Build Coastguard Worker
1735*9880d681SAndroid Build Coastguard Worker // Take care of cases that should use andi/andis first.
1736*9880d681SAndroid Build Coastguard Worker SelectAndParts64(dl, Res, InstCnt);
1737*9880d681SAndroid Build Coastguard Worker
1738*9880d681SAndroid Build Coastguard Worker // If we've not yet selected a 'starting' instruction, and we have no zeros
1739*9880d681SAndroid Build Coastguard Worker // to fill in, select the (Value, RLAmt) with the highest priority (largest
1740*9880d681SAndroid Build Coastguard Worker // number of groups), and start with this rotated value.
1741*9880d681SAndroid Build Coastguard Worker if ((!HasZeros || LateMask) && !Res) {
1742*9880d681SAndroid Build Coastguard Worker // If we have both Repl32 groups and non-Repl32 groups, the non-Repl32
1743*9880d681SAndroid Build Coastguard Worker // groups will come first, and so the VRI representing the largest number
1744*9880d681SAndroid Build Coastguard Worker // of groups might not be first (it might be the first Repl32 groups).
1745*9880d681SAndroid Build Coastguard Worker unsigned MaxGroupsIdx = 0;
1746*9880d681SAndroid Build Coastguard Worker if (!ValueRotsVec[0].Repl32) {
1747*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, ie = ValueRotsVec.size(); i < ie; ++i)
1748*9880d681SAndroid Build Coastguard Worker if (ValueRotsVec[i].Repl32) {
1749*9880d681SAndroid Build Coastguard Worker if (ValueRotsVec[i].NumGroups > ValueRotsVec[0].NumGroups)
1750*9880d681SAndroid Build Coastguard Worker MaxGroupsIdx = i;
1751*9880d681SAndroid Build Coastguard Worker break;
1752*9880d681SAndroid Build Coastguard Worker }
1753*9880d681SAndroid Build Coastguard Worker }
1754*9880d681SAndroid Build Coastguard Worker
1755*9880d681SAndroid Build Coastguard Worker ValueRotInfo &VRI = ValueRotsVec[MaxGroupsIdx];
1756*9880d681SAndroid Build Coastguard Worker bool NeedsRotate = false;
1757*9880d681SAndroid Build Coastguard Worker if (VRI.RLAmt) {
1758*9880d681SAndroid Build Coastguard Worker NeedsRotate = true;
1759*9880d681SAndroid Build Coastguard Worker } else if (VRI.Repl32) {
1760*9880d681SAndroid Build Coastguard Worker for (auto &BG : BitGroups) {
1761*9880d681SAndroid Build Coastguard Worker if (BG.V != VRI.V || BG.RLAmt != VRI.RLAmt ||
1762*9880d681SAndroid Build Coastguard Worker BG.Repl32 != VRI.Repl32)
1763*9880d681SAndroid Build Coastguard Worker continue;
1764*9880d681SAndroid Build Coastguard Worker
1765*9880d681SAndroid Build Coastguard Worker // We don't need a rotate if the bit group is confined to the lower
1766*9880d681SAndroid Build Coastguard Worker // 32 bits.
1767*9880d681SAndroid Build Coastguard Worker if (BG.StartIdx < 32 && BG.EndIdx < 32 && BG.StartIdx < BG.EndIdx)
1768*9880d681SAndroid Build Coastguard Worker continue;
1769*9880d681SAndroid Build Coastguard Worker
1770*9880d681SAndroid Build Coastguard Worker NeedsRotate = true;
1771*9880d681SAndroid Build Coastguard Worker break;
1772*9880d681SAndroid Build Coastguard Worker }
1773*9880d681SAndroid Build Coastguard Worker }
1774*9880d681SAndroid Build Coastguard Worker
1775*9880d681SAndroid Build Coastguard Worker if (NeedsRotate)
1776*9880d681SAndroid Build Coastguard Worker Res = SelectRotMask64(VRI.V, dl, VRI.RLAmt, VRI.Repl32,
1777*9880d681SAndroid Build Coastguard Worker VRI.Repl32 ? 31 : 0, VRI.Repl32 ? 30 : 63,
1778*9880d681SAndroid Build Coastguard Worker InstCnt);
1779*9880d681SAndroid Build Coastguard Worker else
1780*9880d681SAndroid Build Coastguard Worker Res = VRI.V;
1781*9880d681SAndroid Build Coastguard Worker
1782*9880d681SAndroid Build Coastguard Worker // Now, remove all groups with this underlying value and rotation factor.
1783*9880d681SAndroid Build Coastguard Worker if (Res)
1784*9880d681SAndroid Build Coastguard Worker eraseMatchingBitGroups([VRI](const BitGroup &BG) {
1785*9880d681SAndroid Build Coastguard Worker return BG.V == VRI.V && BG.RLAmt == VRI.RLAmt &&
1786*9880d681SAndroid Build Coastguard Worker BG.Repl32 == VRI.Repl32;
1787*9880d681SAndroid Build Coastguard Worker });
1788*9880d681SAndroid Build Coastguard Worker }
1789*9880d681SAndroid Build Coastguard Worker
1790*9880d681SAndroid Build Coastguard Worker // Because 64-bit rotates are more flexible than inserts, we might have a
1791*9880d681SAndroid Build Coastguard Worker // preference regarding which one we do first (to save one instruction).
1792*9880d681SAndroid Build Coastguard Worker if (!Res)
1793*9880d681SAndroid Build Coastguard Worker for (auto I = BitGroups.begin(), IE = BitGroups.end(); I != IE; ++I) {
1794*9880d681SAndroid Build Coastguard Worker if (SelectRotMask64Count(I->RLAmt, I->Repl32, I->StartIdx, I->EndIdx,
1795*9880d681SAndroid Build Coastguard Worker false) <
1796*9880d681SAndroid Build Coastguard Worker SelectRotMask64Count(I->RLAmt, I->Repl32, I->StartIdx, I->EndIdx,
1797*9880d681SAndroid Build Coastguard Worker true)) {
1798*9880d681SAndroid Build Coastguard Worker if (I != BitGroups.begin()) {
1799*9880d681SAndroid Build Coastguard Worker BitGroup BG = *I;
1800*9880d681SAndroid Build Coastguard Worker BitGroups.erase(I);
1801*9880d681SAndroid Build Coastguard Worker BitGroups.insert(BitGroups.begin(), BG);
1802*9880d681SAndroid Build Coastguard Worker }
1803*9880d681SAndroid Build Coastguard Worker
1804*9880d681SAndroid Build Coastguard Worker break;
1805*9880d681SAndroid Build Coastguard Worker }
1806*9880d681SAndroid Build Coastguard Worker }
1807*9880d681SAndroid Build Coastguard Worker
1808*9880d681SAndroid Build Coastguard Worker // Insert the other groups (one at a time).
1809*9880d681SAndroid Build Coastguard Worker for (auto &BG : BitGroups) {
1810*9880d681SAndroid Build Coastguard Worker if (!Res)
1811*9880d681SAndroid Build Coastguard Worker Res = SelectRotMask64(BG.V, dl, BG.RLAmt, BG.Repl32, BG.StartIdx,
1812*9880d681SAndroid Build Coastguard Worker BG.EndIdx, InstCnt);
1813*9880d681SAndroid Build Coastguard Worker else
1814*9880d681SAndroid Build Coastguard Worker Res = SelectRotMaskIns64(Res, BG.V, dl, BG.RLAmt, BG.Repl32,
1815*9880d681SAndroid Build Coastguard Worker BG.StartIdx, BG.EndIdx, InstCnt);
1816*9880d681SAndroid Build Coastguard Worker }
1817*9880d681SAndroid Build Coastguard Worker
1818*9880d681SAndroid Build Coastguard Worker if (LateMask) {
1819*9880d681SAndroid Build Coastguard Worker uint64_t Mask = getZerosMask();
1820*9880d681SAndroid Build Coastguard Worker
1821*9880d681SAndroid Build Coastguard Worker // We can use the 32-bit andi/andis technique if the mask does not
1822*9880d681SAndroid Build Coastguard Worker // require any higher-order bits. This can save an instruction compared
1823*9880d681SAndroid Build Coastguard Worker // to always using the general 64-bit technique.
1824*9880d681SAndroid Build Coastguard Worker bool Use32BitInsts = isUInt<32>(Mask);
1825*9880d681SAndroid Build Coastguard Worker // Compute the masks for andi/andis that would be necessary.
1826*9880d681SAndroid Build Coastguard Worker unsigned ANDIMask = (Mask & UINT16_MAX),
1827*9880d681SAndroid Build Coastguard Worker ANDISMask = (Mask >> 16) & UINT16_MAX;
1828*9880d681SAndroid Build Coastguard Worker
1829*9880d681SAndroid Build Coastguard Worker if (Use32BitInsts) {
1830*9880d681SAndroid Build Coastguard Worker assert((ANDIMask != 0 || ANDISMask != 0) &&
1831*9880d681SAndroid Build Coastguard Worker "No set bits in mask when using 32-bit ands for 64-bit value");
1832*9880d681SAndroid Build Coastguard Worker
1833*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += (unsigned) (ANDIMask != 0) +
1834*9880d681SAndroid Build Coastguard Worker (unsigned) (ANDISMask != 0) +
1835*9880d681SAndroid Build Coastguard Worker (unsigned) (ANDIMask != 0 && ANDISMask != 0);
1836*9880d681SAndroid Build Coastguard Worker
1837*9880d681SAndroid Build Coastguard Worker SDValue ANDIVal, ANDISVal;
1838*9880d681SAndroid Build Coastguard Worker if (ANDIMask != 0)
1839*9880d681SAndroid Build Coastguard Worker ANDIVal = SDValue(CurDAG->getMachineNode(PPC::ANDIo8, dl, MVT::i64,
1840*9880d681SAndroid Build Coastguard Worker Res, getI32Imm(ANDIMask, dl)), 0);
1841*9880d681SAndroid Build Coastguard Worker if (ANDISMask != 0)
1842*9880d681SAndroid Build Coastguard Worker ANDISVal = SDValue(CurDAG->getMachineNode(PPC::ANDISo8, dl, MVT::i64,
1843*9880d681SAndroid Build Coastguard Worker Res, getI32Imm(ANDISMask, dl)), 0);
1844*9880d681SAndroid Build Coastguard Worker
1845*9880d681SAndroid Build Coastguard Worker if (!ANDIVal)
1846*9880d681SAndroid Build Coastguard Worker Res = ANDISVal;
1847*9880d681SAndroid Build Coastguard Worker else if (!ANDISVal)
1848*9880d681SAndroid Build Coastguard Worker Res = ANDIVal;
1849*9880d681SAndroid Build Coastguard Worker else
1850*9880d681SAndroid Build Coastguard Worker Res = SDValue(CurDAG->getMachineNode(PPC::OR8, dl, MVT::i64,
1851*9880d681SAndroid Build Coastguard Worker ANDIVal, ANDISVal), 0);
1852*9880d681SAndroid Build Coastguard Worker } else {
1853*9880d681SAndroid Build Coastguard Worker if (InstCnt) *InstCnt += getInt64Count(Mask) + /* and */ 1;
1854*9880d681SAndroid Build Coastguard Worker
1855*9880d681SAndroid Build Coastguard Worker SDValue MaskVal = SDValue(getInt64(CurDAG, dl, Mask), 0);
1856*9880d681SAndroid Build Coastguard Worker Res =
1857*9880d681SAndroid Build Coastguard Worker SDValue(CurDAG->getMachineNode(PPC::AND8, dl, MVT::i64,
1858*9880d681SAndroid Build Coastguard Worker Res, MaskVal), 0);
1859*9880d681SAndroid Build Coastguard Worker }
1860*9880d681SAndroid Build Coastguard Worker }
1861*9880d681SAndroid Build Coastguard Worker
1862*9880d681SAndroid Build Coastguard Worker return Res.getNode();
1863*9880d681SAndroid Build Coastguard Worker }
1864*9880d681SAndroid Build Coastguard Worker
Select(SDNode * N,bool LateMask,unsigned * InstCnt=nullptr)1865*9880d681SAndroid Build Coastguard Worker SDNode *Select(SDNode *N, bool LateMask, unsigned *InstCnt = nullptr) {
1866*9880d681SAndroid Build Coastguard Worker // Fill in BitGroups.
1867*9880d681SAndroid Build Coastguard Worker collectBitGroups(LateMask);
1868*9880d681SAndroid Build Coastguard Worker if (BitGroups.empty())
1869*9880d681SAndroid Build Coastguard Worker return nullptr;
1870*9880d681SAndroid Build Coastguard Worker
1871*9880d681SAndroid Build Coastguard Worker // For 64-bit values, figure out when we can use 32-bit instructions.
1872*9880d681SAndroid Build Coastguard Worker if (Bits.size() == 64)
1873*9880d681SAndroid Build Coastguard Worker assignRepl32BitGroups();
1874*9880d681SAndroid Build Coastguard Worker
1875*9880d681SAndroid Build Coastguard Worker // Fill in ValueRotsVec.
1876*9880d681SAndroid Build Coastguard Worker collectValueRotInfo();
1877*9880d681SAndroid Build Coastguard Worker
1878*9880d681SAndroid Build Coastguard Worker if (Bits.size() == 32) {
1879*9880d681SAndroid Build Coastguard Worker return Select32(N, LateMask, InstCnt);
1880*9880d681SAndroid Build Coastguard Worker } else {
1881*9880d681SAndroid Build Coastguard Worker assert(Bits.size() == 64 && "Not 64 bits here?");
1882*9880d681SAndroid Build Coastguard Worker return Select64(N, LateMask, InstCnt);
1883*9880d681SAndroid Build Coastguard Worker }
1884*9880d681SAndroid Build Coastguard Worker
1885*9880d681SAndroid Build Coastguard Worker return nullptr;
1886*9880d681SAndroid Build Coastguard Worker }
1887*9880d681SAndroid Build Coastguard Worker
eraseMatchingBitGroups(function_ref<bool (const BitGroup &)> F)1888*9880d681SAndroid Build Coastguard Worker void eraseMatchingBitGroups(function_ref<bool(const BitGroup &)> F) {
1889*9880d681SAndroid Build Coastguard Worker BitGroups.erase(std::remove_if(BitGroups.begin(), BitGroups.end(), F),
1890*9880d681SAndroid Build Coastguard Worker BitGroups.end());
1891*9880d681SAndroid Build Coastguard Worker }
1892*9880d681SAndroid Build Coastguard Worker
1893*9880d681SAndroid Build Coastguard Worker SmallVector<ValueBit, 64> Bits;
1894*9880d681SAndroid Build Coastguard Worker
1895*9880d681SAndroid Build Coastguard Worker bool HasZeros;
1896*9880d681SAndroid Build Coastguard Worker SmallVector<unsigned, 64> RLAmt;
1897*9880d681SAndroid Build Coastguard Worker
1898*9880d681SAndroid Build Coastguard Worker SmallVector<BitGroup, 16> BitGroups;
1899*9880d681SAndroid Build Coastguard Worker
1900*9880d681SAndroid Build Coastguard Worker DenseMap<std::pair<SDValue, unsigned>, ValueRotInfo> ValueRots;
1901*9880d681SAndroid Build Coastguard Worker SmallVector<ValueRotInfo, 16> ValueRotsVec;
1902*9880d681SAndroid Build Coastguard Worker
1903*9880d681SAndroid Build Coastguard Worker SelectionDAG *CurDAG;
1904*9880d681SAndroid Build Coastguard Worker
1905*9880d681SAndroid Build Coastguard Worker public:
BitPermutationSelector(SelectionDAG * DAG)1906*9880d681SAndroid Build Coastguard Worker BitPermutationSelector(SelectionDAG *DAG)
1907*9880d681SAndroid Build Coastguard Worker : CurDAG(DAG) {}
1908*9880d681SAndroid Build Coastguard Worker
1909*9880d681SAndroid Build Coastguard Worker // Here we try to match complex bit permutations into a set of
1910*9880d681SAndroid Build Coastguard Worker // rotate-and-shift/shift/and/or instructions, using a set of heuristics
1911*9880d681SAndroid Build Coastguard Worker // known to produce optimial code for common cases (like i32 byte swapping).
Select(SDNode * N)1912*9880d681SAndroid Build Coastguard Worker SDNode *Select(SDNode *N) {
1913*9880d681SAndroid Build Coastguard Worker Bits.resize(N->getValueType(0).getSizeInBits());
1914*9880d681SAndroid Build Coastguard Worker if (!getValueBits(SDValue(N, 0), Bits))
1915*9880d681SAndroid Build Coastguard Worker return nullptr;
1916*9880d681SAndroid Build Coastguard Worker
1917*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Considering bit-permutation-based instruction"
1918*9880d681SAndroid Build Coastguard Worker " selection for: ");
1919*9880d681SAndroid Build Coastguard Worker DEBUG(N->dump(CurDAG));
1920*9880d681SAndroid Build Coastguard Worker
1921*9880d681SAndroid Build Coastguard Worker // Fill it RLAmt and set HasZeros.
1922*9880d681SAndroid Build Coastguard Worker computeRotationAmounts();
1923*9880d681SAndroid Build Coastguard Worker
1924*9880d681SAndroid Build Coastguard Worker if (!HasZeros)
1925*9880d681SAndroid Build Coastguard Worker return Select(N, false);
1926*9880d681SAndroid Build Coastguard Worker
1927*9880d681SAndroid Build Coastguard Worker // We currently have two techniques for handling results with zeros: early
1928*9880d681SAndroid Build Coastguard Worker // masking (the default) and late masking. Late masking is sometimes more
1929*9880d681SAndroid Build Coastguard Worker // efficient, but because the structure of the bit groups is different, it
1930*9880d681SAndroid Build Coastguard Worker // is hard to tell without generating both and comparing the results. With
1931*9880d681SAndroid Build Coastguard Worker // late masking, we ignore zeros in the resulting value when inserting each
1932*9880d681SAndroid Build Coastguard Worker // set of bit groups, and then mask in the zeros at the end. With early
1933*9880d681SAndroid Build Coastguard Worker // masking, we only insert the non-zero parts of the result at every step.
1934*9880d681SAndroid Build Coastguard Worker
1935*9880d681SAndroid Build Coastguard Worker unsigned InstCnt, InstCntLateMask;
1936*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tEarly masking:\n");
1937*9880d681SAndroid Build Coastguard Worker SDNode *RN = Select(N, false, &InstCnt);
1938*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\t\tisel would use " << InstCnt << " instructions\n");
1939*9880d681SAndroid Build Coastguard Worker
1940*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tLate masking:\n");
1941*9880d681SAndroid Build Coastguard Worker SDNode *RNLM = Select(N, true, &InstCntLateMask);
1942*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\t\tisel would use " << InstCntLateMask <<
1943*9880d681SAndroid Build Coastguard Worker " instructions\n");
1944*9880d681SAndroid Build Coastguard Worker
1945*9880d681SAndroid Build Coastguard Worker if (InstCnt <= InstCntLateMask) {
1946*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tUsing early-masking for isel\n");
1947*9880d681SAndroid Build Coastguard Worker return RN;
1948*9880d681SAndroid Build Coastguard Worker }
1949*9880d681SAndroid Build Coastguard Worker
1950*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tUsing late-masking for isel\n");
1951*9880d681SAndroid Build Coastguard Worker return RNLM;
1952*9880d681SAndroid Build Coastguard Worker }
1953*9880d681SAndroid Build Coastguard Worker };
1954*9880d681SAndroid Build Coastguard Worker } // anonymous namespace
1955*9880d681SAndroid Build Coastguard Worker
tryBitPermutation(SDNode * N)1956*9880d681SAndroid Build Coastguard Worker bool PPCDAGToDAGISel::tryBitPermutation(SDNode *N) {
1957*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) != MVT::i32 &&
1958*9880d681SAndroid Build Coastguard Worker N->getValueType(0) != MVT::i64)
1959*9880d681SAndroid Build Coastguard Worker return false;
1960*9880d681SAndroid Build Coastguard Worker
1961*9880d681SAndroid Build Coastguard Worker if (!UseBitPermRewriter)
1962*9880d681SAndroid Build Coastguard Worker return false;
1963*9880d681SAndroid Build Coastguard Worker
1964*9880d681SAndroid Build Coastguard Worker switch (N->getOpcode()) {
1965*9880d681SAndroid Build Coastguard Worker default: break;
1966*9880d681SAndroid Build Coastguard Worker case ISD::ROTL:
1967*9880d681SAndroid Build Coastguard Worker case ISD::SHL:
1968*9880d681SAndroid Build Coastguard Worker case ISD::SRL:
1969*9880d681SAndroid Build Coastguard Worker case ISD::AND:
1970*9880d681SAndroid Build Coastguard Worker case ISD::OR: {
1971*9880d681SAndroid Build Coastguard Worker BitPermutationSelector BPS(CurDAG);
1972*9880d681SAndroid Build Coastguard Worker if (SDNode *New = BPS.Select(N)) {
1973*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, New);
1974*9880d681SAndroid Build Coastguard Worker return true;
1975*9880d681SAndroid Build Coastguard Worker }
1976*9880d681SAndroid Build Coastguard Worker return false;
1977*9880d681SAndroid Build Coastguard Worker }
1978*9880d681SAndroid Build Coastguard Worker }
1979*9880d681SAndroid Build Coastguard Worker
1980*9880d681SAndroid Build Coastguard Worker return false;
1981*9880d681SAndroid Build Coastguard Worker }
1982*9880d681SAndroid Build Coastguard Worker
1983*9880d681SAndroid Build Coastguard Worker /// SelectCC - Select a comparison of the specified values with the specified
1984*9880d681SAndroid Build Coastguard Worker /// condition code, returning the CR# of the expression.
SelectCC(SDValue LHS,SDValue RHS,ISD::CondCode CC,const SDLoc & dl)1985*9880d681SAndroid Build Coastguard Worker SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1986*9880d681SAndroid Build Coastguard Worker const SDLoc &dl) {
1987*9880d681SAndroid Build Coastguard Worker // Always select the LHS.
1988*9880d681SAndroid Build Coastguard Worker unsigned Opc;
1989*9880d681SAndroid Build Coastguard Worker
1990*9880d681SAndroid Build Coastguard Worker if (LHS.getValueType() == MVT::i32) {
1991*9880d681SAndroid Build Coastguard Worker unsigned Imm;
1992*9880d681SAndroid Build Coastguard Worker if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1993*9880d681SAndroid Build Coastguard Worker if (isInt32Immediate(RHS, Imm)) {
1994*9880d681SAndroid Build Coastguard Worker // SETEQ/SETNE comparison with 16-bit immediate, fold it.
1995*9880d681SAndroid Build Coastguard Worker if (isUInt<16>(Imm))
1996*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
1997*9880d681SAndroid Build Coastguard Worker getI32Imm(Imm & 0xFFFF, dl)),
1998*9880d681SAndroid Build Coastguard Worker 0);
1999*9880d681SAndroid Build Coastguard Worker // If this is a 16-bit signed immediate, fold it.
2000*9880d681SAndroid Build Coastguard Worker if (isInt<16>((int)Imm))
2001*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
2002*9880d681SAndroid Build Coastguard Worker getI32Imm(Imm & 0xFFFF, dl)),
2003*9880d681SAndroid Build Coastguard Worker 0);
2004*9880d681SAndroid Build Coastguard Worker
2005*9880d681SAndroid Build Coastguard Worker // For non-equality comparisons, the default code would materialize the
2006*9880d681SAndroid Build Coastguard Worker // constant, then compare against it, like this:
2007*9880d681SAndroid Build Coastguard Worker // lis r2, 4660
2008*9880d681SAndroid Build Coastguard Worker // ori r2, r2, 22136
2009*9880d681SAndroid Build Coastguard Worker // cmpw cr0, r3, r2
2010*9880d681SAndroid Build Coastguard Worker // Since we are just comparing for equality, we can emit this instead:
2011*9880d681SAndroid Build Coastguard Worker // xoris r0,r3,0x1234
2012*9880d681SAndroid Build Coastguard Worker // cmplwi cr0,r0,0x5678
2013*9880d681SAndroid Build Coastguard Worker // beq cr0,L6
2014*9880d681SAndroid Build Coastguard Worker SDValue Xor(CurDAG->getMachineNode(PPC::XORIS, dl, MVT::i32, LHS,
2015*9880d681SAndroid Build Coastguard Worker getI32Imm(Imm >> 16, dl)), 0);
2016*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, Xor,
2017*9880d681SAndroid Build Coastguard Worker getI32Imm(Imm & 0xFFFF, dl)), 0);
2018*9880d681SAndroid Build Coastguard Worker }
2019*9880d681SAndroid Build Coastguard Worker Opc = PPC::CMPLW;
2020*9880d681SAndroid Build Coastguard Worker } else if (ISD::isUnsignedIntSetCC(CC)) {
2021*9880d681SAndroid Build Coastguard Worker if (isInt32Immediate(RHS, Imm) && isUInt<16>(Imm))
2022*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
2023*9880d681SAndroid Build Coastguard Worker getI32Imm(Imm & 0xFFFF, dl)), 0);
2024*9880d681SAndroid Build Coastguard Worker Opc = PPC::CMPLW;
2025*9880d681SAndroid Build Coastguard Worker } else {
2026*9880d681SAndroid Build Coastguard Worker short SImm;
2027*9880d681SAndroid Build Coastguard Worker if (isIntS16Immediate(RHS, SImm))
2028*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
2029*9880d681SAndroid Build Coastguard Worker getI32Imm((int)SImm & 0xFFFF,
2030*9880d681SAndroid Build Coastguard Worker dl)),
2031*9880d681SAndroid Build Coastguard Worker 0);
2032*9880d681SAndroid Build Coastguard Worker Opc = PPC::CMPW;
2033*9880d681SAndroid Build Coastguard Worker }
2034*9880d681SAndroid Build Coastguard Worker } else if (LHS.getValueType() == MVT::i64) {
2035*9880d681SAndroid Build Coastguard Worker uint64_t Imm;
2036*9880d681SAndroid Build Coastguard Worker if (CC == ISD::SETEQ || CC == ISD::SETNE) {
2037*9880d681SAndroid Build Coastguard Worker if (isInt64Immediate(RHS.getNode(), Imm)) {
2038*9880d681SAndroid Build Coastguard Worker // SETEQ/SETNE comparison with 16-bit immediate, fold it.
2039*9880d681SAndroid Build Coastguard Worker if (isUInt<16>(Imm))
2040*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
2041*9880d681SAndroid Build Coastguard Worker getI32Imm(Imm & 0xFFFF, dl)),
2042*9880d681SAndroid Build Coastguard Worker 0);
2043*9880d681SAndroid Build Coastguard Worker // If this is a 16-bit signed immediate, fold it.
2044*9880d681SAndroid Build Coastguard Worker if (isInt<16>(Imm))
2045*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
2046*9880d681SAndroid Build Coastguard Worker getI32Imm(Imm & 0xFFFF, dl)),
2047*9880d681SAndroid Build Coastguard Worker 0);
2048*9880d681SAndroid Build Coastguard Worker
2049*9880d681SAndroid Build Coastguard Worker // For non-equality comparisons, the default code would materialize the
2050*9880d681SAndroid Build Coastguard Worker // constant, then compare against it, like this:
2051*9880d681SAndroid Build Coastguard Worker // lis r2, 4660
2052*9880d681SAndroid Build Coastguard Worker // ori r2, r2, 22136
2053*9880d681SAndroid Build Coastguard Worker // cmpd cr0, r3, r2
2054*9880d681SAndroid Build Coastguard Worker // Since we are just comparing for equality, we can emit this instead:
2055*9880d681SAndroid Build Coastguard Worker // xoris r0,r3,0x1234
2056*9880d681SAndroid Build Coastguard Worker // cmpldi cr0,r0,0x5678
2057*9880d681SAndroid Build Coastguard Worker // beq cr0,L6
2058*9880d681SAndroid Build Coastguard Worker if (isUInt<32>(Imm)) {
2059*9880d681SAndroid Build Coastguard Worker SDValue Xor(CurDAG->getMachineNode(PPC::XORIS8, dl, MVT::i64, LHS,
2060*9880d681SAndroid Build Coastguard Worker getI64Imm(Imm >> 16, dl)), 0);
2061*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, Xor,
2062*9880d681SAndroid Build Coastguard Worker getI64Imm(Imm & 0xFFFF, dl)),
2063*9880d681SAndroid Build Coastguard Worker 0);
2064*9880d681SAndroid Build Coastguard Worker }
2065*9880d681SAndroid Build Coastguard Worker }
2066*9880d681SAndroid Build Coastguard Worker Opc = PPC::CMPLD;
2067*9880d681SAndroid Build Coastguard Worker } else if (ISD::isUnsignedIntSetCC(CC)) {
2068*9880d681SAndroid Build Coastguard Worker if (isInt64Immediate(RHS.getNode(), Imm) && isUInt<16>(Imm))
2069*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
2070*9880d681SAndroid Build Coastguard Worker getI64Imm(Imm & 0xFFFF, dl)), 0);
2071*9880d681SAndroid Build Coastguard Worker Opc = PPC::CMPLD;
2072*9880d681SAndroid Build Coastguard Worker } else {
2073*9880d681SAndroid Build Coastguard Worker short SImm;
2074*9880d681SAndroid Build Coastguard Worker if (isIntS16Immediate(RHS, SImm))
2075*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
2076*9880d681SAndroid Build Coastguard Worker getI64Imm(SImm & 0xFFFF, dl)),
2077*9880d681SAndroid Build Coastguard Worker 0);
2078*9880d681SAndroid Build Coastguard Worker Opc = PPC::CMPD;
2079*9880d681SAndroid Build Coastguard Worker }
2080*9880d681SAndroid Build Coastguard Worker } else if (LHS.getValueType() == MVT::f32) {
2081*9880d681SAndroid Build Coastguard Worker Opc = PPC::FCMPUS;
2082*9880d681SAndroid Build Coastguard Worker } else {
2083*9880d681SAndroid Build Coastguard Worker assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
2084*9880d681SAndroid Build Coastguard Worker Opc = PPCSubTarget->hasVSX() ? PPC::XSCMPUDP : PPC::FCMPUD;
2085*9880d681SAndroid Build Coastguard Worker }
2086*9880d681SAndroid Build Coastguard Worker return SDValue(CurDAG->getMachineNode(Opc, dl, MVT::i32, LHS, RHS), 0);
2087*9880d681SAndroid Build Coastguard Worker }
2088*9880d681SAndroid Build Coastguard Worker
getPredicateForSetCC(ISD::CondCode CC)2089*9880d681SAndroid Build Coastguard Worker static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) {
2090*9880d681SAndroid Build Coastguard Worker switch (CC) {
2091*9880d681SAndroid Build Coastguard Worker case ISD::SETUEQ:
2092*9880d681SAndroid Build Coastguard Worker case ISD::SETONE:
2093*9880d681SAndroid Build Coastguard Worker case ISD::SETOLE:
2094*9880d681SAndroid Build Coastguard Worker case ISD::SETOGE:
2095*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Should be lowered by legalize!");
2096*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unknown condition!");
2097*9880d681SAndroid Build Coastguard Worker case ISD::SETOEQ:
2098*9880d681SAndroid Build Coastguard Worker case ISD::SETEQ: return PPC::PRED_EQ;
2099*9880d681SAndroid Build Coastguard Worker case ISD::SETUNE:
2100*9880d681SAndroid Build Coastguard Worker case ISD::SETNE: return PPC::PRED_NE;
2101*9880d681SAndroid Build Coastguard Worker case ISD::SETOLT:
2102*9880d681SAndroid Build Coastguard Worker case ISD::SETLT: return PPC::PRED_LT;
2103*9880d681SAndroid Build Coastguard Worker case ISD::SETULE:
2104*9880d681SAndroid Build Coastguard Worker case ISD::SETLE: return PPC::PRED_LE;
2105*9880d681SAndroid Build Coastguard Worker case ISD::SETOGT:
2106*9880d681SAndroid Build Coastguard Worker case ISD::SETGT: return PPC::PRED_GT;
2107*9880d681SAndroid Build Coastguard Worker case ISD::SETUGE:
2108*9880d681SAndroid Build Coastguard Worker case ISD::SETGE: return PPC::PRED_GE;
2109*9880d681SAndroid Build Coastguard Worker case ISD::SETO: return PPC::PRED_NU;
2110*9880d681SAndroid Build Coastguard Worker case ISD::SETUO: return PPC::PRED_UN;
2111*9880d681SAndroid Build Coastguard Worker // These two are invalid for floating point. Assume we have int.
2112*9880d681SAndroid Build Coastguard Worker case ISD::SETULT: return PPC::PRED_LT;
2113*9880d681SAndroid Build Coastguard Worker case ISD::SETUGT: return PPC::PRED_GT;
2114*9880d681SAndroid Build Coastguard Worker }
2115*9880d681SAndroid Build Coastguard Worker }
2116*9880d681SAndroid Build Coastguard Worker
2117*9880d681SAndroid Build Coastguard Worker /// getCRIdxForSetCC - Return the index of the condition register field
2118*9880d681SAndroid Build Coastguard Worker /// associated with the SetCC condition, and whether or not the field is
2119*9880d681SAndroid Build Coastguard Worker /// treated as inverted. That is, lt = 0; ge = 0 inverted.
getCRIdxForSetCC(ISD::CondCode CC,bool & Invert)2120*9880d681SAndroid Build Coastguard Worker static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert) {
2121*9880d681SAndroid Build Coastguard Worker Invert = false;
2122*9880d681SAndroid Build Coastguard Worker switch (CC) {
2123*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unknown condition!");
2124*9880d681SAndroid Build Coastguard Worker case ISD::SETOLT:
2125*9880d681SAndroid Build Coastguard Worker case ISD::SETLT: return 0; // Bit #0 = SETOLT
2126*9880d681SAndroid Build Coastguard Worker case ISD::SETOGT:
2127*9880d681SAndroid Build Coastguard Worker case ISD::SETGT: return 1; // Bit #1 = SETOGT
2128*9880d681SAndroid Build Coastguard Worker case ISD::SETOEQ:
2129*9880d681SAndroid Build Coastguard Worker case ISD::SETEQ: return 2; // Bit #2 = SETOEQ
2130*9880d681SAndroid Build Coastguard Worker case ISD::SETUO: return 3; // Bit #3 = SETUO
2131*9880d681SAndroid Build Coastguard Worker case ISD::SETUGE:
2132*9880d681SAndroid Build Coastguard Worker case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE
2133*9880d681SAndroid Build Coastguard Worker case ISD::SETULE:
2134*9880d681SAndroid Build Coastguard Worker case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE
2135*9880d681SAndroid Build Coastguard Worker case ISD::SETUNE:
2136*9880d681SAndroid Build Coastguard Worker case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE
2137*9880d681SAndroid Build Coastguard Worker case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO
2138*9880d681SAndroid Build Coastguard Worker case ISD::SETUEQ:
2139*9880d681SAndroid Build Coastguard Worker case ISD::SETOGE:
2140*9880d681SAndroid Build Coastguard Worker case ISD::SETOLE:
2141*9880d681SAndroid Build Coastguard Worker case ISD::SETONE:
2142*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Invalid branch code: should be expanded by legalize");
2143*9880d681SAndroid Build Coastguard Worker // These are invalid for floating point. Assume integer.
2144*9880d681SAndroid Build Coastguard Worker case ISD::SETULT: return 0;
2145*9880d681SAndroid Build Coastguard Worker case ISD::SETUGT: return 1;
2146*9880d681SAndroid Build Coastguard Worker }
2147*9880d681SAndroid Build Coastguard Worker }
2148*9880d681SAndroid Build Coastguard Worker
2149*9880d681SAndroid Build Coastguard Worker // getVCmpInst: return the vector compare instruction for the specified
2150*9880d681SAndroid Build Coastguard Worker // vector type and condition code. Since this is for altivec specific code,
2151*9880d681SAndroid Build Coastguard Worker // only support the altivec types (v16i8, v8i16, v4i32, v2i64, and v4f32).
getVCmpInst(MVT VecVT,ISD::CondCode CC,bool HasVSX,bool & Swap,bool & Negate)2152*9880d681SAndroid Build Coastguard Worker static unsigned int getVCmpInst(MVT VecVT, ISD::CondCode CC,
2153*9880d681SAndroid Build Coastguard Worker bool HasVSX, bool &Swap, bool &Negate) {
2154*9880d681SAndroid Build Coastguard Worker Swap = false;
2155*9880d681SAndroid Build Coastguard Worker Negate = false;
2156*9880d681SAndroid Build Coastguard Worker
2157*9880d681SAndroid Build Coastguard Worker if (VecVT.isFloatingPoint()) {
2158*9880d681SAndroid Build Coastguard Worker /* Handle some cases by swapping input operands. */
2159*9880d681SAndroid Build Coastguard Worker switch (CC) {
2160*9880d681SAndroid Build Coastguard Worker case ISD::SETLE: CC = ISD::SETGE; Swap = true; break;
2161*9880d681SAndroid Build Coastguard Worker case ISD::SETLT: CC = ISD::SETGT; Swap = true; break;
2162*9880d681SAndroid Build Coastguard Worker case ISD::SETOLE: CC = ISD::SETOGE; Swap = true; break;
2163*9880d681SAndroid Build Coastguard Worker case ISD::SETOLT: CC = ISD::SETOGT; Swap = true; break;
2164*9880d681SAndroid Build Coastguard Worker case ISD::SETUGE: CC = ISD::SETULE; Swap = true; break;
2165*9880d681SAndroid Build Coastguard Worker case ISD::SETUGT: CC = ISD::SETULT; Swap = true; break;
2166*9880d681SAndroid Build Coastguard Worker default: break;
2167*9880d681SAndroid Build Coastguard Worker }
2168*9880d681SAndroid Build Coastguard Worker /* Handle some cases by negating the result. */
2169*9880d681SAndroid Build Coastguard Worker switch (CC) {
2170*9880d681SAndroid Build Coastguard Worker case ISD::SETNE: CC = ISD::SETEQ; Negate = true; break;
2171*9880d681SAndroid Build Coastguard Worker case ISD::SETUNE: CC = ISD::SETOEQ; Negate = true; break;
2172*9880d681SAndroid Build Coastguard Worker case ISD::SETULE: CC = ISD::SETOGT; Negate = true; break;
2173*9880d681SAndroid Build Coastguard Worker case ISD::SETULT: CC = ISD::SETOGE; Negate = true; break;
2174*9880d681SAndroid Build Coastguard Worker default: break;
2175*9880d681SAndroid Build Coastguard Worker }
2176*9880d681SAndroid Build Coastguard Worker /* We have instructions implementing the remaining cases. */
2177*9880d681SAndroid Build Coastguard Worker switch (CC) {
2178*9880d681SAndroid Build Coastguard Worker case ISD::SETEQ:
2179*9880d681SAndroid Build Coastguard Worker case ISD::SETOEQ:
2180*9880d681SAndroid Build Coastguard Worker if (VecVT == MVT::v4f32)
2181*9880d681SAndroid Build Coastguard Worker return HasVSX ? PPC::XVCMPEQSP : PPC::VCMPEQFP;
2182*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v2f64)
2183*9880d681SAndroid Build Coastguard Worker return PPC::XVCMPEQDP;
2184*9880d681SAndroid Build Coastguard Worker break;
2185*9880d681SAndroid Build Coastguard Worker case ISD::SETGT:
2186*9880d681SAndroid Build Coastguard Worker case ISD::SETOGT:
2187*9880d681SAndroid Build Coastguard Worker if (VecVT == MVT::v4f32)
2188*9880d681SAndroid Build Coastguard Worker return HasVSX ? PPC::XVCMPGTSP : PPC::VCMPGTFP;
2189*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v2f64)
2190*9880d681SAndroid Build Coastguard Worker return PPC::XVCMPGTDP;
2191*9880d681SAndroid Build Coastguard Worker break;
2192*9880d681SAndroid Build Coastguard Worker case ISD::SETGE:
2193*9880d681SAndroid Build Coastguard Worker case ISD::SETOGE:
2194*9880d681SAndroid Build Coastguard Worker if (VecVT == MVT::v4f32)
2195*9880d681SAndroid Build Coastguard Worker return HasVSX ? PPC::XVCMPGESP : PPC::VCMPGEFP;
2196*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v2f64)
2197*9880d681SAndroid Build Coastguard Worker return PPC::XVCMPGEDP;
2198*9880d681SAndroid Build Coastguard Worker break;
2199*9880d681SAndroid Build Coastguard Worker default:
2200*9880d681SAndroid Build Coastguard Worker break;
2201*9880d681SAndroid Build Coastguard Worker }
2202*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Invalid floating-point vector compare condition");
2203*9880d681SAndroid Build Coastguard Worker } else {
2204*9880d681SAndroid Build Coastguard Worker /* Handle some cases by swapping input operands. */
2205*9880d681SAndroid Build Coastguard Worker switch (CC) {
2206*9880d681SAndroid Build Coastguard Worker case ISD::SETGE: CC = ISD::SETLE; Swap = true; break;
2207*9880d681SAndroid Build Coastguard Worker case ISD::SETLT: CC = ISD::SETGT; Swap = true; break;
2208*9880d681SAndroid Build Coastguard Worker case ISD::SETUGE: CC = ISD::SETULE; Swap = true; break;
2209*9880d681SAndroid Build Coastguard Worker case ISD::SETULT: CC = ISD::SETUGT; Swap = true; break;
2210*9880d681SAndroid Build Coastguard Worker default: break;
2211*9880d681SAndroid Build Coastguard Worker }
2212*9880d681SAndroid Build Coastguard Worker /* Handle some cases by negating the result. */
2213*9880d681SAndroid Build Coastguard Worker switch (CC) {
2214*9880d681SAndroid Build Coastguard Worker case ISD::SETNE: CC = ISD::SETEQ; Negate = true; break;
2215*9880d681SAndroid Build Coastguard Worker case ISD::SETUNE: CC = ISD::SETUEQ; Negate = true; break;
2216*9880d681SAndroid Build Coastguard Worker case ISD::SETLE: CC = ISD::SETGT; Negate = true; break;
2217*9880d681SAndroid Build Coastguard Worker case ISD::SETULE: CC = ISD::SETUGT; Negate = true; break;
2218*9880d681SAndroid Build Coastguard Worker default: break;
2219*9880d681SAndroid Build Coastguard Worker }
2220*9880d681SAndroid Build Coastguard Worker /* We have instructions implementing the remaining cases. */
2221*9880d681SAndroid Build Coastguard Worker switch (CC) {
2222*9880d681SAndroid Build Coastguard Worker case ISD::SETEQ:
2223*9880d681SAndroid Build Coastguard Worker case ISD::SETUEQ:
2224*9880d681SAndroid Build Coastguard Worker if (VecVT == MVT::v16i8)
2225*9880d681SAndroid Build Coastguard Worker return PPC::VCMPEQUB;
2226*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v8i16)
2227*9880d681SAndroid Build Coastguard Worker return PPC::VCMPEQUH;
2228*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v4i32)
2229*9880d681SAndroid Build Coastguard Worker return PPC::VCMPEQUW;
2230*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v2i64)
2231*9880d681SAndroid Build Coastguard Worker return PPC::VCMPEQUD;
2232*9880d681SAndroid Build Coastguard Worker break;
2233*9880d681SAndroid Build Coastguard Worker case ISD::SETGT:
2234*9880d681SAndroid Build Coastguard Worker if (VecVT == MVT::v16i8)
2235*9880d681SAndroid Build Coastguard Worker return PPC::VCMPGTSB;
2236*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v8i16)
2237*9880d681SAndroid Build Coastguard Worker return PPC::VCMPGTSH;
2238*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v4i32)
2239*9880d681SAndroid Build Coastguard Worker return PPC::VCMPGTSW;
2240*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v2i64)
2241*9880d681SAndroid Build Coastguard Worker return PPC::VCMPGTSD;
2242*9880d681SAndroid Build Coastguard Worker break;
2243*9880d681SAndroid Build Coastguard Worker case ISD::SETUGT:
2244*9880d681SAndroid Build Coastguard Worker if (VecVT == MVT::v16i8)
2245*9880d681SAndroid Build Coastguard Worker return PPC::VCMPGTUB;
2246*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v8i16)
2247*9880d681SAndroid Build Coastguard Worker return PPC::VCMPGTUH;
2248*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v4i32)
2249*9880d681SAndroid Build Coastguard Worker return PPC::VCMPGTUW;
2250*9880d681SAndroid Build Coastguard Worker else if (VecVT == MVT::v2i64)
2251*9880d681SAndroid Build Coastguard Worker return PPC::VCMPGTUD;
2252*9880d681SAndroid Build Coastguard Worker break;
2253*9880d681SAndroid Build Coastguard Worker default:
2254*9880d681SAndroid Build Coastguard Worker break;
2255*9880d681SAndroid Build Coastguard Worker }
2256*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Invalid integer vector compare condition");
2257*9880d681SAndroid Build Coastguard Worker }
2258*9880d681SAndroid Build Coastguard Worker }
2259*9880d681SAndroid Build Coastguard Worker
trySETCC(SDNode * N)2260*9880d681SAndroid Build Coastguard Worker bool PPCDAGToDAGISel::trySETCC(SDNode *N) {
2261*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
2262*9880d681SAndroid Build Coastguard Worker unsigned Imm;
2263*9880d681SAndroid Build Coastguard Worker ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2264*9880d681SAndroid Build Coastguard Worker EVT PtrVT =
2265*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetLoweringInfo().getPointerTy(CurDAG->getDataLayout());
2266*9880d681SAndroid Build Coastguard Worker bool isPPC64 = (PtrVT == MVT::i64);
2267*9880d681SAndroid Build Coastguard Worker
2268*9880d681SAndroid Build Coastguard Worker if (!PPCSubTarget->useCRBits() &&
2269*9880d681SAndroid Build Coastguard Worker isInt32Immediate(N->getOperand(1), Imm)) {
2270*9880d681SAndroid Build Coastguard Worker // We can codegen setcc op, imm very efficiently compared to a brcond.
2271*9880d681SAndroid Build Coastguard Worker // Check for those cases here.
2272*9880d681SAndroid Build Coastguard Worker // setcc op, 0
2273*9880d681SAndroid Build Coastguard Worker if (Imm == 0) {
2274*9880d681SAndroid Build Coastguard Worker SDValue Op = N->getOperand(0);
2275*9880d681SAndroid Build Coastguard Worker switch (CC) {
2276*9880d681SAndroid Build Coastguard Worker default: break;
2277*9880d681SAndroid Build Coastguard Worker case ISD::SETEQ: {
2278*9880d681SAndroid Build Coastguard Worker Op = SDValue(CurDAG->getMachineNode(PPC::CNTLZW, dl, MVT::i32, Op), 0);
2279*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Op, getI32Imm(27, dl), getI32Imm(5, dl),
2280*9880d681SAndroid Build Coastguard Worker getI32Imm(31, dl) };
2281*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2282*9880d681SAndroid Build Coastguard Worker return true;
2283*9880d681SAndroid Build Coastguard Worker }
2284*9880d681SAndroid Build Coastguard Worker case ISD::SETNE: {
2285*9880d681SAndroid Build Coastguard Worker if (isPPC64) break;
2286*9880d681SAndroid Build Coastguard Worker SDValue AD =
2287*9880d681SAndroid Build Coastguard Worker SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
2288*9880d681SAndroid Build Coastguard Worker Op, getI32Imm(~0U, dl)), 0);
2289*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
2290*9880d681SAndroid Build Coastguard Worker return true;
2291*9880d681SAndroid Build Coastguard Worker }
2292*9880d681SAndroid Build Coastguard Worker case ISD::SETLT: {
2293*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Op, getI32Imm(1, dl), getI32Imm(31, dl),
2294*9880d681SAndroid Build Coastguard Worker getI32Imm(31, dl) };
2295*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2296*9880d681SAndroid Build Coastguard Worker return true;
2297*9880d681SAndroid Build Coastguard Worker }
2298*9880d681SAndroid Build Coastguard Worker case ISD::SETGT: {
2299*9880d681SAndroid Build Coastguard Worker SDValue T =
2300*9880d681SAndroid Build Coastguard Worker SDValue(CurDAG->getMachineNode(PPC::NEG, dl, MVT::i32, Op), 0);
2301*9880d681SAndroid Build Coastguard Worker T = SDValue(CurDAG->getMachineNode(PPC::ANDC, dl, MVT::i32, T, Op), 0);
2302*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { T, getI32Imm(1, dl), getI32Imm(31, dl),
2303*9880d681SAndroid Build Coastguard Worker getI32Imm(31, dl) };
2304*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2305*9880d681SAndroid Build Coastguard Worker return true;
2306*9880d681SAndroid Build Coastguard Worker }
2307*9880d681SAndroid Build Coastguard Worker }
2308*9880d681SAndroid Build Coastguard Worker } else if (Imm == ~0U) { // setcc op, -1
2309*9880d681SAndroid Build Coastguard Worker SDValue Op = N->getOperand(0);
2310*9880d681SAndroid Build Coastguard Worker switch (CC) {
2311*9880d681SAndroid Build Coastguard Worker default: break;
2312*9880d681SAndroid Build Coastguard Worker case ISD::SETEQ:
2313*9880d681SAndroid Build Coastguard Worker if (isPPC64) break;
2314*9880d681SAndroid Build Coastguard Worker Op = SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
2315*9880d681SAndroid Build Coastguard Worker Op, getI32Imm(1, dl)), 0);
2316*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
2317*9880d681SAndroid Build Coastguard Worker SDValue(CurDAG->getMachineNode(PPC::LI, dl,
2318*9880d681SAndroid Build Coastguard Worker MVT::i32,
2319*9880d681SAndroid Build Coastguard Worker getI32Imm(0, dl)),
2320*9880d681SAndroid Build Coastguard Worker 0), Op.getValue(1));
2321*9880d681SAndroid Build Coastguard Worker return true;
2322*9880d681SAndroid Build Coastguard Worker case ISD::SETNE: {
2323*9880d681SAndroid Build Coastguard Worker if (isPPC64) break;
2324*9880d681SAndroid Build Coastguard Worker Op = SDValue(CurDAG->getMachineNode(PPC::NOR, dl, MVT::i32, Op, Op), 0);
2325*9880d681SAndroid Build Coastguard Worker SDNode *AD = CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
2326*9880d681SAndroid Build Coastguard Worker Op, getI32Imm(~0U, dl));
2327*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0), Op,
2328*9880d681SAndroid Build Coastguard Worker SDValue(AD, 1));
2329*9880d681SAndroid Build Coastguard Worker return true;
2330*9880d681SAndroid Build Coastguard Worker }
2331*9880d681SAndroid Build Coastguard Worker case ISD::SETLT: {
2332*9880d681SAndroid Build Coastguard Worker SDValue AD = SDValue(CurDAG->getMachineNode(PPC::ADDI, dl, MVT::i32, Op,
2333*9880d681SAndroid Build Coastguard Worker getI32Imm(1, dl)), 0);
2334*9880d681SAndroid Build Coastguard Worker SDValue AN = SDValue(CurDAG->getMachineNode(PPC::AND, dl, MVT::i32, AD,
2335*9880d681SAndroid Build Coastguard Worker Op), 0);
2336*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { AN, getI32Imm(1, dl), getI32Imm(31, dl),
2337*9880d681SAndroid Build Coastguard Worker getI32Imm(31, dl) };
2338*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2339*9880d681SAndroid Build Coastguard Worker return true;
2340*9880d681SAndroid Build Coastguard Worker }
2341*9880d681SAndroid Build Coastguard Worker case ISD::SETGT: {
2342*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Op, getI32Imm(1, dl), getI32Imm(31, dl),
2343*9880d681SAndroid Build Coastguard Worker getI32Imm(31, dl) };
2344*9880d681SAndroid Build Coastguard Worker Op = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops), 0);
2345*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1, dl));
2346*9880d681SAndroid Build Coastguard Worker return true;
2347*9880d681SAndroid Build Coastguard Worker }
2348*9880d681SAndroid Build Coastguard Worker }
2349*9880d681SAndroid Build Coastguard Worker }
2350*9880d681SAndroid Build Coastguard Worker }
2351*9880d681SAndroid Build Coastguard Worker
2352*9880d681SAndroid Build Coastguard Worker SDValue LHS = N->getOperand(0);
2353*9880d681SAndroid Build Coastguard Worker SDValue RHS = N->getOperand(1);
2354*9880d681SAndroid Build Coastguard Worker
2355*9880d681SAndroid Build Coastguard Worker // Altivec Vector compare instructions do not set any CR register by default and
2356*9880d681SAndroid Build Coastguard Worker // vector compare operations return the same type as the operands.
2357*9880d681SAndroid Build Coastguard Worker if (LHS.getValueType().isVector()) {
2358*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->hasQPX())
2359*9880d681SAndroid Build Coastguard Worker return false;
2360*9880d681SAndroid Build Coastguard Worker
2361*9880d681SAndroid Build Coastguard Worker EVT VecVT = LHS.getValueType();
2362*9880d681SAndroid Build Coastguard Worker bool Swap, Negate;
2363*9880d681SAndroid Build Coastguard Worker unsigned int VCmpInst = getVCmpInst(VecVT.getSimpleVT(), CC,
2364*9880d681SAndroid Build Coastguard Worker PPCSubTarget->hasVSX(), Swap, Negate);
2365*9880d681SAndroid Build Coastguard Worker if (Swap)
2366*9880d681SAndroid Build Coastguard Worker std::swap(LHS, RHS);
2367*9880d681SAndroid Build Coastguard Worker
2368*9880d681SAndroid Build Coastguard Worker EVT ResVT = VecVT.changeVectorElementTypeToInteger();
2369*9880d681SAndroid Build Coastguard Worker if (Negate) {
2370*9880d681SAndroid Build Coastguard Worker SDValue VCmp(CurDAG->getMachineNode(VCmpInst, dl, ResVT, LHS, RHS), 0);
2371*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPCSubTarget->hasVSX() ? PPC::XXLNOR : PPC::VNOR,
2372*9880d681SAndroid Build Coastguard Worker ResVT, VCmp, VCmp);
2373*9880d681SAndroid Build Coastguard Worker return true;
2374*9880d681SAndroid Build Coastguard Worker }
2375*9880d681SAndroid Build Coastguard Worker
2376*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, VCmpInst, ResVT, LHS, RHS);
2377*9880d681SAndroid Build Coastguard Worker return true;
2378*9880d681SAndroid Build Coastguard Worker }
2379*9880d681SAndroid Build Coastguard Worker
2380*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->useCRBits())
2381*9880d681SAndroid Build Coastguard Worker return false;
2382*9880d681SAndroid Build Coastguard Worker
2383*9880d681SAndroid Build Coastguard Worker bool Inv;
2384*9880d681SAndroid Build Coastguard Worker unsigned Idx = getCRIdxForSetCC(CC, Inv);
2385*9880d681SAndroid Build Coastguard Worker SDValue CCReg = SelectCC(LHS, RHS, CC, dl);
2386*9880d681SAndroid Build Coastguard Worker SDValue IntCR;
2387*9880d681SAndroid Build Coastguard Worker
2388*9880d681SAndroid Build Coastguard Worker // Force the ccreg into CR7.
2389*9880d681SAndroid Build Coastguard Worker SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
2390*9880d681SAndroid Build Coastguard Worker
2391*9880d681SAndroid Build Coastguard Worker SDValue InFlag(nullptr, 0); // Null incoming flag value.
2392*9880d681SAndroid Build Coastguard Worker CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, CR7Reg, CCReg,
2393*9880d681SAndroid Build Coastguard Worker InFlag).getValue(1);
2394*9880d681SAndroid Build Coastguard Worker
2395*9880d681SAndroid Build Coastguard Worker IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg,
2396*9880d681SAndroid Build Coastguard Worker CCReg), 0);
2397*9880d681SAndroid Build Coastguard Worker
2398*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { IntCR, getI32Imm((32 - (3 - Idx)) & 31, dl),
2399*9880d681SAndroid Build Coastguard Worker getI32Imm(31, dl), getI32Imm(31, dl) };
2400*9880d681SAndroid Build Coastguard Worker if (!Inv) {
2401*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2402*9880d681SAndroid Build Coastguard Worker return true;
2403*9880d681SAndroid Build Coastguard Worker }
2404*9880d681SAndroid Build Coastguard Worker
2405*9880d681SAndroid Build Coastguard Worker // Get the specified bit.
2406*9880d681SAndroid Build Coastguard Worker SDValue Tmp =
2407*9880d681SAndroid Build Coastguard Worker SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops), 0);
2408*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1, dl));
2409*9880d681SAndroid Build Coastguard Worker return true;
2410*9880d681SAndroid Build Coastguard Worker }
2411*9880d681SAndroid Build Coastguard Worker
transferMemOperands(SDNode * N,SDNode * Result)2412*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::transferMemOperands(SDNode *N, SDNode *Result) {
2413*9880d681SAndroid Build Coastguard Worker // Transfer memoperands.
2414*9880d681SAndroid Build Coastguard Worker MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2415*9880d681SAndroid Build Coastguard Worker MemOp[0] = cast<MemSDNode>(N)->getMemOperand();
2416*9880d681SAndroid Build Coastguard Worker cast<MachineSDNode>(Result)->setMemRefs(MemOp, MemOp + 1);
2417*9880d681SAndroid Build Coastguard Worker }
2418*9880d681SAndroid Build Coastguard Worker
2419*9880d681SAndroid Build Coastguard Worker
2420*9880d681SAndroid Build Coastguard Worker // Select - Convert the specified operand from a target-independent to a
2421*9880d681SAndroid Build Coastguard Worker // target-specific node if it hasn't already been changed.
Select(SDNode * N)2422*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::Select(SDNode *N) {
2423*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
2424*9880d681SAndroid Build Coastguard Worker if (N->isMachineOpcode()) {
2425*9880d681SAndroid Build Coastguard Worker N->setNodeId(-1);
2426*9880d681SAndroid Build Coastguard Worker return; // Already selected.
2427*9880d681SAndroid Build Coastguard Worker }
2428*9880d681SAndroid Build Coastguard Worker
2429*9880d681SAndroid Build Coastguard Worker // In case any misguided DAG-level optimizations form an ADD with a
2430*9880d681SAndroid Build Coastguard Worker // TargetConstant operand, crash here instead of miscompiling (by selecting
2431*9880d681SAndroid Build Coastguard Worker // an r+r add instead of some kind of r+i add).
2432*9880d681SAndroid Build Coastguard Worker if (N->getOpcode() == ISD::ADD &&
2433*9880d681SAndroid Build Coastguard Worker N->getOperand(1).getOpcode() == ISD::TargetConstant)
2434*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Invalid ADD with TargetConstant operand");
2435*9880d681SAndroid Build Coastguard Worker
2436*9880d681SAndroid Build Coastguard Worker // Try matching complex bit permutations before doing anything else.
2437*9880d681SAndroid Build Coastguard Worker if (tryBitPermutation(N))
2438*9880d681SAndroid Build Coastguard Worker return;
2439*9880d681SAndroid Build Coastguard Worker
2440*9880d681SAndroid Build Coastguard Worker switch (N->getOpcode()) {
2441*9880d681SAndroid Build Coastguard Worker default: break;
2442*9880d681SAndroid Build Coastguard Worker
2443*9880d681SAndroid Build Coastguard Worker case ISD::Constant: {
2444*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) == MVT::i64) {
2445*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, getInt64(CurDAG, N));
2446*9880d681SAndroid Build Coastguard Worker return;
2447*9880d681SAndroid Build Coastguard Worker }
2448*9880d681SAndroid Build Coastguard Worker break;
2449*9880d681SAndroid Build Coastguard Worker }
2450*9880d681SAndroid Build Coastguard Worker
2451*9880d681SAndroid Build Coastguard Worker case ISD::SETCC: {
2452*9880d681SAndroid Build Coastguard Worker if (trySETCC(N))
2453*9880d681SAndroid Build Coastguard Worker return;
2454*9880d681SAndroid Build Coastguard Worker break;
2455*9880d681SAndroid Build Coastguard Worker }
2456*9880d681SAndroid Build Coastguard Worker case PPCISD::GlobalBaseReg:
2457*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, getGlobalBaseReg());
2458*9880d681SAndroid Build Coastguard Worker return;
2459*9880d681SAndroid Build Coastguard Worker
2460*9880d681SAndroid Build Coastguard Worker case ISD::FrameIndex:
2461*9880d681SAndroid Build Coastguard Worker selectFrameIndex(N, N);
2462*9880d681SAndroid Build Coastguard Worker return;
2463*9880d681SAndroid Build Coastguard Worker
2464*9880d681SAndroid Build Coastguard Worker case PPCISD::MFOCRF: {
2465*9880d681SAndroid Build Coastguard Worker SDValue InFlag = N->getOperand(1);
2466*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32,
2467*9880d681SAndroid Build Coastguard Worker N->getOperand(0), InFlag));
2468*9880d681SAndroid Build Coastguard Worker return;
2469*9880d681SAndroid Build Coastguard Worker }
2470*9880d681SAndroid Build Coastguard Worker
2471*9880d681SAndroid Build Coastguard Worker case PPCISD::READ_TIME_BASE: {
2472*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(PPC::ReadTB, dl, MVT::i32, MVT::i32,
2473*9880d681SAndroid Build Coastguard Worker MVT::Other, N->getOperand(0)));
2474*9880d681SAndroid Build Coastguard Worker return;
2475*9880d681SAndroid Build Coastguard Worker }
2476*9880d681SAndroid Build Coastguard Worker
2477*9880d681SAndroid Build Coastguard Worker case PPCISD::SRA_ADDZE: {
2478*9880d681SAndroid Build Coastguard Worker SDValue N0 = N->getOperand(0);
2479*9880d681SAndroid Build Coastguard Worker SDValue ShiftAmt =
2480*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(*cast<ConstantSDNode>(N->getOperand(1))->
2481*9880d681SAndroid Build Coastguard Worker getConstantIntValue(), dl,
2482*9880d681SAndroid Build Coastguard Worker N->getValueType(0));
2483*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) == MVT::i64) {
2484*9880d681SAndroid Build Coastguard Worker SDNode *Op =
2485*9880d681SAndroid Build Coastguard Worker CurDAG->getMachineNode(PPC::SRADI, dl, MVT::i64, MVT::Glue,
2486*9880d681SAndroid Build Coastguard Worker N0, ShiftAmt);
2487*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::ADDZE8, MVT::i64, SDValue(Op, 0),
2488*9880d681SAndroid Build Coastguard Worker SDValue(Op, 1));
2489*9880d681SAndroid Build Coastguard Worker return;
2490*9880d681SAndroid Build Coastguard Worker } else {
2491*9880d681SAndroid Build Coastguard Worker assert(N->getValueType(0) == MVT::i32 &&
2492*9880d681SAndroid Build Coastguard Worker "Expecting i64 or i32 in PPCISD::SRA_ADDZE");
2493*9880d681SAndroid Build Coastguard Worker SDNode *Op =
2494*9880d681SAndroid Build Coastguard Worker CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
2495*9880d681SAndroid Build Coastguard Worker N0, ShiftAmt);
2496*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32, SDValue(Op, 0),
2497*9880d681SAndroid Build Coastguard Worker SDValue(Op, 1));
2498*9880d681SAndroid Build Coastguard Worker return;
2499*9880d681SAndroid Build Coastguard Worker }
2500*9880d681SAndroid Build Coastguard Worker }
2501*9880d681SAndroid Build Coastguard Worker
2502*9880d681SAndroid Build Coastguard Worker case ISD::LOAD: {
2503*9880d681SAndroid Build Coastguard Worker // Handle preincrement loads.
2504*9880d681SAndroid Build Coastguard Worker LoadSDNode *LD = cast<LoadSDNode>(N);
2505*9880d681SAndroid Build Coastguard Worker EVT LoadedVT = LD->getMemoryVT();
2506*9880d681SAndroid Build Coastguard Worker
2507*9880d681SAndroid Build Coastguard Worker // Normal loads are handled by code generated from the .td file.
2508*9880d681SAndroid Build Coastguard Worker if (LD->getAddressingMode() != ISD::PRE_INC)
2509*9880d681SAndroid Build Coastguard Worker break;
2510*9880d681SAndroid Build Coastguard Worker
2511*9880d681SAndroid Build Coastguard Worker SDValue Offset = LD->getOffset();
2512*9880d681SAndroid Build Coastguard Worker if (Offset.getOpcode() == ISD::TargetConstant ||
2513*9880d681SAndroid Build Coastguard Worker Offset.getOpcode() == ISD::TargetGlobalAddress) {
2514*9880d681SAndroid Build Coastguard Worker
2515*9880d681SAndroid Build Coastguard Worker unsigned Opcode;
2516*9880d681SAndroid Build Coastguard Worker bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
2517*9880d681SAndroid Build Coastguard Worker if (LD->getValueType(0) != MVT::i64) {
2518*9880d681SAndroid Build Coastguard Worker // Handle PPC32 integer and normal FP loads.
2519*9880d681SAndroid Build Coastguard Worker assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
2520*9880d681SAndroid Build Coastguard Worker switch (LoadedVT.getSimpleVT().SimpleTy) {
2521*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Invalid PPC load type!");
2522*9880d681SAndroid Build Coastguard Worker case MVT::f64: Opcode = PPC::LFDU; break;
2523*9880d681SAndroid Build Coastguard Worker case MVT::f32: Opcode = PPC::LFSU; break;
2524*9880d681SAndroid Build Coastguard Worker case MVT::i32: Opcode = PPC::LWZU; break;
2525*9880d681SAndroid Build Coastguard Worker case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break;
2526*9880d681SAndroid Build Coastguard Worker case MVT::i1:
2527*9880d681SAndroid Build Coastguard Worker case MVT::i8: Opcode = PPC::LBZU; break;
2528*9880d681SAndroid Build Coastguard Worker }
2529*9880d681SAndroid Build Coastguard Worker } else {
2530*9880d681SAndroid Build Coastguard Worker assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
2531*9880d681SAndroid Build Coastguard Worker assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
2532*9880d681SAndroid Build Coastguard Worker switch (LoadedVT.getSimpleVT().SimpleTy) {
2533*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Invalid PPC load type!");
2534*9880d681SAndroid Build Coastguard Worker case MVT::i64: Opcode = PPC::LDU; break;
2535*9880d681SAndroid Build Coastguard Worker case MVT::i32: Opcode = PPC::LWZU8; break;
2536*9880d681SAndroid Build Coastguard Worker case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break;
2537*9880d681SAndroid Build Coastguard Worker case MVT::i1:
2538*9880d681SAndroid Build Coastguard Worker case MVT::i8: Opcode = PPC::LBZU8; break;
2539*9880d681SAndroid Build Coastguard Worker }
2540*9880d681SAndroid Build Coastguard Worker }
2541*9880d681SAndroid Build Coastguard Worker
2542*9880d681SAndroid Build Coastguard Worker SDValue Chain = LD->getChain();
2543*9880d681SAndroid Build Coastguard Worker SDValue Base = LD->getBasePtr();
2544*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Offset, Base, Chain };
2545*9880d681SAndroid Build Coastguard Worker SDNode *MN = CurDAG->getMachineNode(
2546*9880d681SAndroid Build Coastguard Worker Opcode, dl, LD->getValueType(0),
2547*9880d681SAndroid Build Coastguard Worker PPCLowering->getPointerTy(CurDAG->getDataLayout()), MVT::Other, Ops);
2548*9880d681SAndroid Build Coastguard Worker transferMemOperands(N, MN);
2549*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, MN);
2550*9880d681SAndroid Build Coastguard Worker return;
2551*9880d681SAndroid Build Coastguard Worker } else {
2552*9880d681SAndroid Build Coastguard Worker unsigned Opcode;
2553*9880d681SAndroid Build Coastguard Worker bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
2554*9880d681SAndroid Build Coastguard Worker if (LD->getValueType(0) != MVT::i64) {
2555*9880d681SAndroid Build Coastguard Worker // Handle PPC32 integer and normal FP loads.
2556*9880d681SAndroid Build Coastguard Worker assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
2557*9880d681SAndroid Build Coastguard Worker switch (LoadedVT.getSimpleVT().SimpleTy) {
2558*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Invalid PPC load type!");
2559*9880d681SAndroid Build Coastguard Worker case MVT::v4f64: Opcode = PPC::QVLFDUX; break; // QPX
2560*9880d681SAndroid Build Coastguard Worker case MVT::v4f32: Opcode = PPC::QVLFSUX; break; // QPX
2561*9880d681SAndroid Build Coastguard Worker case MVT::f64: Opcode = PPC::LFDUX; break;
2562*9880d681SAndroid Build Coastguard Worker case MVT::f32: Opcode = PPC::LFSUX; break;
2563*9880d681SAndroid Build Coastguard Worker case MVT::i32: Opcode = PPC::LWZUX; break;
2564*9880d681SAndroid Build Coastguard Worker case MVT::i16: Opcode = isSExt ? PPC::LHAUX : PPC::LHZUX; break;
2565*9880d681SAndroid Build Coastguard Worker case MVT::i1:
2566*9880d681SAndroid Build Coastguard Worker case MVT::i8: Opcode = PPC::LBZUX; break;
2567*9880d681SAndroid Build Coastguard Worker }
2568*9880d681SAndroid Build Coastguard Worker } else {
2569*9880d681SAndroid Build Coastguard Worker assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
2570*9880d681SAndroid Build Coastguard Worker assert((!isSExt || LoadedVT == MVT::i16 || LoadedVT == MVT::i32) &&
2571*9880d681SAndroid Build Coastguard Worker "Invalid sext update load");
2572*9880d681SAndroid Build Coastguard Worker switch (LoadedVT.getSimpleVT().SimpleTy) {
2573*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Invalid PPC load type!");
2574*9880d681SAndroid Build Coastguard Worker case MVT::i64: Opcode = PPC::LDUX; break;
2575*9880d681SAndroid Build Coastguard Worker case MVT::i32: Opcode = isSExt ? PPC::LWAUX : PPC::LWZUX8; break;
2576*9880d681SAndroid Build Coastguard Worker case MVT::i16: Opcode = isSExt ? PPC::LHAUX8 : PPC::LHZUX8; break;
2577*9880d681SAndroid Build Coastguard Worker case MVT::i1:
2578*9880d681SAndroid Build Coastguard Worker case MVT::i8: Opcode = PPC::LBZUX8; break;
2579*9880d681SAndroid Build Coastguard Worker }
2580*9880d681SAndroid Build Coastguard Worker }
2581*9880d681SAndroid Build Coastguard Worker
2582*9880d681SAndroid Build Coastguard Worker SDValue Chain = LD->getChain();
2583*9880d681SAndroid Build Coastguard Worker SDValue Base = LD->getBasePtr();
2584*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Base, Offset, Chain };
2585*9880d681SAndroid Build Coastguard Worker SDNode *MN = CurDAG->getMachineNode(
2586*9880d681SAndroid Build Coastguard Worker Opcode, dl, LD->getValueType(0),
2587*9880d681SAndroid Build Coastguard Worker PPCLowering->getPointerTy(CurDAG->getDataLayout()), MVT::Other, Ops);
2588*9880d681SAndroid Build Coastguard Worker transferMemOperands(N, MN);
2589*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, MN);
2590*9880d681SAndroid Build Coastguard Worker return;
2591*9880d681SAndroid Build Coastguard Worker }
2592*9880d681SAndroid Build Coastguard Worker }
2593*9880d681SAndroid Build Coastguard Worker
2594*9880d681SAndroid Build Coastguard Worker case ISD::AND: {
2595*9880d681SAndroid Build Coastguard Worker unsigned Imm, Imm2, SH, MB, ME;
2596*9880d681SAndroid Build Coastguard Worker uint64_t Imm64;
2597*9880d681SAndroid Build Coastguard Worker
2598*9880d681SAndroid Build Coastguard Worker // If this is an and of a value rotated between 0 and 31 bits and then and'd
2599*9880d681SAndroid Build Coastguard Worker // with a mask, emit rlwinm
2600*9880d681SAndroid Build Coastguard Worker if (isInt32Immediate(N->getOperand(1), Imm) &&
2601*9880d681SAndroid Build Coastguard Worker isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) {
2602*9880d681SAndroid Build Coastguard Worker SDValue Val = N->getOperand(0).getOperand(0);
2603*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Val, getI32Imm(SH, dl), getI32Imm(MB, dl),
2604*9880d681SAndroid Build Coastguard Worker getI32Imm(ME, dl) };
2605*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2606*9880d681SAndroid Build Coastguard Worker return;
2607*9880d681SAndroid Build Coastguard Worker }
2608*9880d681SAndroid Build Coastguard Worker // If this is just a masked value where the input is not handled above, and
2609*9880d681SAndroid Build Coastguard Worker // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm
2610*9880d681SAndroid Build Coastguard Worker if (isInt32Immediate(N->getOperand(1), Imm) &&
2611*9880d681SAndroid Build Coastguard Worker isRunOfOnes(Imm, MB, ME) &&
2612*9880d681SAndroid Build Coastguard Worker N->getOperand(0).getOpcode() != ISD::ROTL) {
2613*9880d681SAndroid Build Coastguard Worker SDValue Val = N->getOperand(0);
2614*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Val, getI32Imm(0, dl), getI32Imm(MB, dl),
2615*9880d681SAndroid Build Coastguard Worker getI32Imm(ME, dl) };
2616*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2617*9880d681SAndroid Build Coastguard Worker return;
2618*9880d681SAndroid Build Coastguard Worker }
2619*9880d681SAndroid Build Coastguard Worker // If this is a 64-bit zero-extension mask, emit rldicl.
2620*9880d681SAndroid Build Coastguard Worker if (isInt64Immediate(N->getOperand(1).getNode(), Imm64) &&
2621*9880d681SAndroid Build Coastguard Worker isMask_64(Imm64)) {
2622*9880d681SAndroid Build Coastguard Worker SDValue Val = N->getOperand(0);
2623*9880d681SAndroid Build Coastguard Worker MB = 64 - countTrailingOnes(Imm64);
2624*9880d681SAndroid Build Coastguard Worker SH = 0;
2625*9880d681SAndroid Build Coastguard Worker
2626*9880d681SAndroid Build Coastguard Worker // If the operand is a logical right shift, we can fold it into this
2627*9880d681SAndroid Build Coastguard Worker // instruction: rldicl(rldicl(x, 64-n, n), 0, mb) -> rldicl(x, 64-n, mb)
2628*9880d681SAndroid Build Coastguard Worker // for n <= mb. The right shift is really a left rotate followed by a
2629*9880d681SAndroid Build Coastguard Worker // mask, and this mask is a more-restrictive sub-mask of the mask implied
2630*9880d681SAndroid Build Coastguard Worker // by the shift.
2631*9880d681SAndroid Build Coastguard Worker if (Val.getOpcode() == ISD::SRL &&
2632*9880d681SAndroid Build Coastguard Worker isInt32Immediate(Val.getOperand(1).getNode(), Imm) && Imm <= MB) {
2633*9880d681SAndroid Build Coastguard Worker assert(Imm < 64 && "Illegal shift amount");
2634*9880d681SAndroid Build Coastguard Worker Val = Val.getOperand(0);
2635*9880d681SAndroid Build Coastguard Worker SH = 64 - Imm;
2636*9880d681SAndroid Build Coastguard Worker }
2637*9880d681SAndroid Build Coastguard Worker
2638*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Val, getI32Imm(SH, dl), getI32Imm(MB, dl) };
2639*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLDICL, MVT::i64, Ops);
2640*9880d681SAndroid Build Coastguard Worker return;
2641*9880d681SAndroid Build Coastguard Worker }
2642*9880d681SAndroid Build Coastguard Worker // AND X, 0 -> 0, not "rlwinm 32".
2643*9880d681SAndroid Build Coastguard Worker if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) {
2644*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, 0), N->getOperand(1));
2645*9880d681SAndroid Build Coastguard Worker return;
2646*9880d681SAndroid Build Coastguard Worker }
2647*9880d681SAndroid Build Coastguard Worker // ISD::OR doesn't get all the bitfield insertion fun.
2648*9880d681SAndroid Build Coastguard Worker // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) might be a
2649*9880d681SAndroid Build Coastguard Worker // bitfield insert.
2650*9880d681SAndroid Build Coastguard Worker if (isInt32Immediate(N->getOperand(1), Imm) &&
2651*9880d681SAndroid Build Coastguard Worker N->getOperand(0).getOpcode() == ISD::OR &&
2652*9880d681SAndroid Build Coastguard Worker isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
2653*9880d681SAndroid Build Coastguard Worker // The idea here is to check whether this is equivalent to:
2654*9880d681SAndroid Build Coastguard Worker // (c1 & m) | (x & ~m)
2655*9880d681SAndroid Build Coastguard Worker // where m is a run-of-ones mask. The logic here is that, for each bit in
2656*9880d681SAndroid Build Coastguard Worker // c1 and c2:
2657*9880d681SAndroid Build Coastguard Worker // - if both are 1, then the output will be 1.
2658*9880d681SAndroid Build Coastguard Worker // - if both are 0, then the output will be 0.
2659*9880d681SAndroid Build Coastguard Worker // - if the bit in c1 is 0, and the bit in c2 is 1, then the output will
2660*9880d681SAndroid Build Coastguard Worker // come from x.
2661*9880d681SAndroid Build Coastguard Worker // - if the bit in c1 is 1, and the bit in c2 is 0, then the output will
2662*9880d681SAndroid Build Coastguard Worker // be 0.
2663*9880d681SAndroid Build Coastguard Worker // If that last condition is never the case, then we can form m from the
2664*9880d681SAndroid Build Coastguard Worker // bits that are the same between c1 and c2.
2665*9880d681SAndroid Build Coastguard Worker unsigned MB, ME;
2666*9880d681SAndroid Build Coastguard Worker if (isRunOfOnes(~(Imm^Imm2), MB, ME) && !(~Imm & Imm2)) {
2667*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { N->getOperand(0).getOperand(0),
2668*9880d681SAndroid Build Coastguard Worker N->getOperand(0).getOperand(1),
2669*9880d681SAndroid Build Coastguard Worker getI32Imm(0, dl), getI32Imm(MB, dl),
2670*9880d681SAndroid Build Coastguard Worker getI32Imm(ME, dl) };
2671*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops));
2672*9880d681SAndroid Build Coastguard Worker return;
2673*9880d681SAndroid Build Coastguard Worker }
2674*9880d681SAndroid Build Coastguard Worker }
2675*9880d681SAndroid Build Coastguard Worker
2676*9880d681SAndroid Build Coastguard Worker // Other cases are autogenerated.
2677*9880d681SAndroid Build Coastguard Worker break;
2678*9880d681SAndroid Build Coastguard Worker }
2679*9880d681SAndroid Build Coastguard Worker case ISD::OR: {
2680*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) == MVT::i32)
2681*9880d681SAndroid Build Coastguard Worker if (tryBitfieldInsert(N))
2682*9880d681SAndroid Build Coastguard Worker return;
2683*9880d681SAndroid Build Coastguard Worker
2684*9880d681SAndroid Build Coastguard Worker short Imm;
2685*9880d681SAndroid Build Coastguard Worker if (N->getOperand(0)->getOpcode() == ISD::FrameIndex &&
2686*9880d681SAndroid Build Coastguard Worker isIntS16Immediate(N->getOperand(1), Imm)) {
2687*9880d681SAndroid Build Coastguard Worker APInt LHSKnownZero, LHSKnownOne;
2688*9880d681SAndroid Build Coastguard Worker CurDAG->computeKnownBits(N->getOperand(0), LHSKnownZero, LHSKnownOne);
2689*9880d681SAndroid Build Coastguard Worker
2690*9880d681SAndroid Build Coastguard Worker // If this is equivalent to an add, then we can fold it with the
2691*9880d681SAndroid Build Coastguard Worker // FrameIndex calculation.
2692*9880d681SAndroid Build Coastguard Worker if ((LHSKnownZero.getZExtValue()|~(uint64_t)Imm) == ~0ULL) {
2693*9880d681SAndroid Build Coastguard Worker selectFrameIndex(N, N->getOperand(0).getNode(), (int)Imm);
2694*9880d681SAndroid Build Coastguard Worker return;
2695*9880d681SAndroid Build Coastguard Worker }
2696*9880d681SAndroid Build Coastguard Worker }
2697*9880d681SAndroid Build Coastguard Worker
2698*9880d681SAndroid Build Coastguard Worker // Other cases are autogenerated.
2699*9880d681SAndroid Build Coastguard Worker break;
2700*9880d681SAndroid Build Coastguard Worker }
2701*9880d681SAndroid Build Coastguard Worker case ISD::ADD: {
2702*9880d681SAndroid Build Coastguard Worker short Imm;
2703*9880d681SAndroid Build Coastguard Worker if (N->getOperand(0)->getOpcode() == ISD::FrameIndex &&
2704*9880d681SAndroid Build Coastguard Worker isIntS16Immediate(N->getOperand(1), Imm)) {
2705*9880d681SAndroid Build Coastguard Worker selectFrameIndex(N, N->getOperand(0).getNode(), (int)Imm);
2706*9880d681SAndroid Build Coastguard Worker return;
2707*9880d681SAndroid Build Coastguard Worker }
2708*9880d681SAndroid Build Coastguard Worker
2709*9880d681SAndroid Build Coastguard Worker break;
2710*9880d681SAndroid Build Coastguard Worker }
2711*9880d681SAndroid Build Coastguard Worker case ISD::SHL: {
2712*9880d681SAndroid Build Coastguard Worker unsigned Imm, SH, MB, ME;
2713*9880d681SAndroid Build Coastguard Worker if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
2714*9880d681SAndroid Build Coastguard Worker isRotateAndMask(N, Imm, true, SH, MB, ME)) {
2715*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { N->getOperand(0).getOperand(0),
2716*9880d681SAndroid Build Coastguard Worker getI32Imm(SH, dl), getI32Imm(MB, dl),
2717*9880d681SAndroid Build Coastguard Worker getI32Imm(ME, dl) };
2718*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2719*9880d681SAndroid Build Coastguard Worker return;
2720*9880d681SAndroid Build Coastguard Worker }
2721*9880d681SAndroid Build Coastguard Worker
2722*9880d681SAndroid Build Coastguard Worker // Other cases are autogenerated.
2723*9880d681SAndroid Build Coastguard Worker break;
2724*9880d681SAndroid Build Coastguard Worker }
2725*9880d681SAndroid Build Coastguard Worker case ISD::SRL: {
2726*9880d681SAndroid Build Coastguard Worker unsigned Imm, SH, MB, ME;
2727*9880d681SAndroid Build Coastguard Worker if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
2728*9880d681SAndroid Build Coastguard Worker isRotateAndMask(N, Imm, true, SH, MB, ME)) {
2729*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { N->getOperand(0).getOperand(0),
2730*9880d681SAndroid Build Coastguard Worker getI32Imm(SH, dl), getI32Imm(MB, dl),
2731*9880d681SAndroid Build Coastguard Worker getI32Imm(ME, dl) };
2732*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops);
2733*9880d681SAndroid Build Coastguard Worker return;
2734*9880d681SAndroid Build Coastguard Worker }
2735*9880d681SAndroid Build Coastguard Worker
2736*9880d681SAndroid Build Coastguard Worker // Other cases are autogenerated.
2737*9880d681SAndroid Build Coastguard Worker break;
2738*9880d681SAndroid Build Coastguard Worker }
2739*9880d681SAndroid Build Coastguard Worker // FIXME: Remove this once the ANDI glue bug is fixed:
2740*9880d681SAndroid Build Coastguard Worker case PPCISD::ANDIo_1_EQ_BIT:
2741*9880d681SAndroid Build Coastguard Worker case PPCISD::ANDIo_1_GT_BIT: {
2742*9880d681SAndroid Build Coastguard Worker if (!ANDIGlueBug)
2743*9880d681SAndroid Build Coastguard Worker break;
2744*9880d681SAndroid Build Coastguard Worker
2745*9880d681SAndroid Build Coastguard Worker EVT InVT = N->getOperand(0).getValueType();
2746*9880d681SAndroid Build Coastguard Worker assert((InVT == MVT::i64 || InVT == MVT::i32) &&
2747*9880d681SAndroid Build Coastguard Worker "Invalid input type for ANDIo_1_EQ_BIT");
2748*9880d681SAndroid Build Coastguard Worker
2749*9880d681SAndroid Build Coastguard Worker unsigned Opcode = (InVT == MVT::i64) ? PPC::ANDIo8 : PPC::ANDIo;
2750*9880d681SAndroid Build Coastguard Worker SDValue AndI(CurDAG->getMachineNode(Opcode, dl, InVT, MVT::Glue,
2751*9880d681SAndroid Build Coastguard Worker N->getOperand(0),
2752*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(1, dl, InVT)),
2753*9880d681SAndroid Build Coastguard Worker 0);
2754*9880d681SAndroid Build Coastguard Worker SDValue CR0Reg = CurDAG->getRegister(PPC::CR0, MVT::i32);
2755*9880d681SAndroid Build Coastguard Worker SDValue SRIdxVal =
2756*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(N->getOpcode() == PPCISD::ANDIo_1_EQ_BIT ?
2757*9880d681SAndroid Build Coastguard Worker PPC::sub_eq : PPC::sub_gt, dl, MVT::i32);
2758*9880d681SAndroid Build Coastguard Worker
2759*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, TargetOpcode::EXTRACT_SUBREG, MVT::i1, CR0Reg,
2760*9880d681SAndroid Build Coastguard Worker SRIdxVal, SDValue(AndI.getNode(), 1) /* glue */);
2761*9880d681SAndroid Build Coastguard Worker return;
2762*9880d681SAndroid Build Coastguard Worker }
2763*9880d681SAndroid Build Coastguard Worker case ISD::SELECT_CC: {
2764*9880d681SAndroid Build Coastguard Worker ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
2765*9880d681SAndroid Build Coastguard Worker EVT PtrVT =
2766*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetLoweringInfo().getPointerTy(CurDAG->getDataLayout());
2767*9880d681SAndroid Build Coastguard Worker bool isPPC64 = (PtrVT == MVT::i64);
2768*9880d681SAndroid Build Coastguard Worker
2769*9880d681SAndroid Build Coastguard Worker // If this is a select of i1 operands, we'll pattern match it.
2770*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->useCRBits() &&
2771*9880d681SAndroid Build Coastguard Worker N->getOperand(0).getValueType() == MVT::i1)
2772*9880d681SAndroid Build Coastguard Worker break;
2773*9880d681SAndroid Build Coastguard Worker
2774*9880d681SAndroid Build Coastguard Worker // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
2775*9880d681SAndroid Build Coastguard Worker if (!isPPC64)
2776*9880d681SAndroid Build Coastguard Worker if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
2777*9880d681SAndroid Build Coastguard Worker if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
2778*9880d681SAndroid Build Coastguard Worker if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
2779*9880d681SAndroid Build Coastguard Worker if (N1C->isNullValue() && N3C->isNullValue() &&
2780*9880d681SAndroid Build Coastguard Worker N2C->getZExtValue() == 1ULL && CC == ISD::SETNE &&
2781*9880d681SAndroid Build Coastguard Worker // FIXME: Implement this optzn for PPC64.
2782*9880d681SAndroid Build Coastguard Worker N->getValueType(0) == MVT::i32) {
2783*9880d681SAndroid Build Coastguard Worker SDNode *Tmp =
2784*9880d681SAndroid Build Coastguard Worker CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
2785*9880d681SAndroid Build Coastguard Worker N->getOperand(0), getI32Imm(~0U, dl));
2786*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(Tmp, 0),
2787*9880d681SAndroid Build Coastguard Worker N->getOperand(0), SDValue(Tmp, 1));
2788*9880d681SAndroid Build Coastguard Worker return;
2789*9880d681SAndroid Build Coastguard Worker }
2790*9880d681SAndroid Build Coastguard Worker
2791*9880d681SAndroid Build Coastguard Worker SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
2792*9880d681SAndroid Build Coastguard Worker
2793*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) == MVT::i1) {
2794*9880d681SAndroid Build Coastguard Worker // An i1 select is: (c & t) | (!c & f).
2795*9880d681SAndroid Build Coastguard Worker bool Inv;
2796*9880d681SAndroid Build Coastguard Worker unsigned Idx = getCRIdxForSetCC(CC, Inv);
2797*9880d681SAndroid Build Coastguard Worker
2798*9880d681SAndroid Build Coastguard Worker unsigned SRI;
2799*9880d681SAndroid Build Coastguard Worker switch (Idx) {
2800*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Invalid CC index");
2801*9880d681SAndroid Build Coastguard Worker case 0: SRI = PPC::sub_lt; break;
2802*9880d681SAndroid Build Coastguard Worker case 1: SRI = PPC::sub_gt; break;
2803*9880d681SAndroid Build Coastguard Worker case 2: SRI = PPC::sub_eq; break;
2804*9880d681SAndroid Build Coastguard Worker case 3: SRI = PPC::sub_un; break;
2805*9880d681SAndroid Build Coastguard Worker }
2806*9880d681SAndroid Build Coastguard Worker
2807*9880d681SAndroid Build Coastguard Worker SDValue CCBit = CurDAG->getTargetExtractSubreg(SRI, dl, MVT::i1, CCReg);
2808*9880d681SAndroid Build Coastguard Worker
2809*9880d681SAndroid Build Coastguard Worker SDValue NotCCBit(CurDAG->getMachineNode(PPC::CRNOR, dl, MVT::i1,
2810*9880d681SAndroid Build Coastguard Worker CCBit, CCBit), 0);
2811*9880d681SAndroid Build Coastguard Worker SDValue C = Inv ? NotCCBit : CCBit,
2812*9880d681SAndroid Build Coastguard Worker NotC = Inv ? CCBit : NotCCBit;
2813*9880d681SAndroid Build Coastguard Worker
2814*9880d681SAndroid Build Coastguard Worker SDValue CAndT(CurDAG->getMachineNode(PPC::CRAND, dl, MVT::i1,
2815*9880d681SAndroid Build Coastguard Worker C, N->getOperand(2)), 0);
2816*9880d681SAndroid Build Coastguard Worker SDValue NotCAndF(CurDAG->getMachineNode(PPC::CRAND, dl, MVT::i1,
2817*9880d681SAndroid Build Coastguard Worker NotC, N->getOperand(3)), 0);
2818*9880d681SAndroid Build Coastguard Worker
2819*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::CROR, MVT::i1, CAndT, NotCAndF);
2820*9880d681SAndroid Build Coastguard Worker return;
2821*9880d681SAndroid Build Coastguard Worker }
2822*9880d681SAndroid Build Coastguard Worker
2823*9880d681SAndroid Build Coastguard Worker unsigned BROpc = getPredicateForSetCC(CC);
2824*9880d681SAndroid Build Coastguard Worker
2825*9880d681SAndroid Build Coastguard Worker unsigned SelectCCOp;
2826*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) == MVT::i32)
2827*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_I4;
2828*9880d681SAndroid Build Coastguard Worker else if (N->getValueType(0) == MVT::i64)
2829*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_I8;
2830*9880d681SAndroid Build Coastguard Worker else if (N->getValueType(0) == MVT::f32)
2831*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->hasP8Vector())
2832*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_VSSRC;
2833*9880d681SAndroid Build Coastguard Worker else
2834*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_F4;
2835*9880d681SAndroid Build Coastguard Worker else if (N->getValueType(0) == MVT::f64)
2836*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->hasVSX())
2837*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_VSFRC;
2838*9880d681SAndroid Build Coastguard Worker else
2839*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_F8;
2840*9880d681SAndroid Build Coastguard Worker else if (PPCSubTarget->hasQPX() && N->getValueType(0) == MVT::v4f64)
2841*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_QFRC;
2842*9880d681SAndroid Build Coastguard Worker else if (PPCSubTarget->hasQPX() && N->getValueType(0) == MVT::v4f32)
2843*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_QSRC;
2844*9880d681SAndroid Build Coastguard Worker else if (PPCSubTarget->hasQPX() && N->getValueType(0) == MVT::v4i1)
2845*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_QBRC;
2846*9880d681SAndroid Build Coastguard Worker else if (N->getValueType(0) == MVT::v2f64 ||
2847*9880d681SAndroid Build Coastguard Worker N->getValueType(0) == MVT::v2i64)
2848*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_VSRC;
2849*9880d681SAndroid Build Coastguard Worker else
2850*9880d681SAndroid Build Coastguard Worker SelectCCOp = PPC::SELECT_CC_VRRC;
2851*9880d681SAndroid Build Coastguard Worker
2852*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3),
2853*9880d681SAndroid Build Coastguard Worker getI32Imm(BROpc, dl) };
2854*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops);
2855*9880d681SAndroid Build Coastguard Worker return;
2856*9880d681SAndroid Build Coastguard Worker }
2857*9880d681SAndroid Build Coastguard Worker case ISD::VSELECT:
2858*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->hasVSX()) {
2859*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { N->getOperand(2), N->getOperand(1), N->getOperand(0) };
2860*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::XXSEL, N->getValueType(0), Ops);
2861*9880d681SAndroid Build Coastguard Worker return;
2862*9880d681SAndroid Build Coastguard Worker }
2863*9880d681SAndroid Build Coastguard Worker
2864*9880d681SAndroid Build Coastguard Worker break;
2865*9880d681SAndroid Build Coastguard Worker case ISD::VECTOR_SHUFFLE:
2866*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->hasVSX() && (N->getValueType(0) == MVT::v2f64 ||
2867*9880d681SAndroid Build Coastguard Worker N->getValueType(0) == MVT::v2i64)) {
2868*9880d681SAndroid Build Coastguard Worker ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
2869*9880d681SAndroid Build Coastguard Worker
2870*9880d681SAndroid Build Coastguard Worker SDValue Op1 = N->getOperand(SVN->getMaskElt(0) < 2 ? 0 : 1),
2871*9880d681SAndroid Build Coastguard Worker Op2 = N->getOperand(SVN->getMaskElt(1) < 2 ? 0 : 1);
2872*9880d681SAndroid Build Coastguard Worker unsigned DM[2];
2873*9880d681SAndroid Build Coastguard Worker
2874*9880d681SAndroid Build Coastguard Worker for (int i = 0; i < 2; ++i)
2875*9880d681SAndroid Build Coastguard Worker if (SVN->getMaskElt(i) <= 0 || SVN->getMaskElt(i) == 2)
2876*9880d681SAndroid Build Coastguard Worker DM[i] = 0;
2877*9880d681SAndroid Build Coastguard Worker else
2878*9880d681SAndroid Build Coastguard Worker DM[i] = 1;
2879*9880d681SAndroid Build Coastguard Worker
2880*9880d681SAndroid Build Coastguard Worker if (Op1 == Op2 && DM[0] == 0 && DM[1] == 0 &&
2881*9880d681SAndroid Build Coastguard Worker Op1.getOpcode() == ISD::SCALAR_TO_VECTOR &&
2882*9880d681SAndroid Build Coastguard Worker isa<LoadSDNode>(Op1.getOperand(0))) {
2883*9880d681SAndroid Build Coastguard Worker LoadSDNode *LD = cast<LoadSDNode>(Op1.getOperand(0));
2884*9880d681SAndroid Build Coastguard Worker SDValue Base, Offset;
2885*9880d681SAndroid Build Coastguard Worker
2886*9880d681SAndroid Build Coastguard Worker if (LD->isUnindexed() && LD->hasOneUse() && Op1.hasOneUse() &&
2887*9880d681SAndroid Build Coastguard Worker (LD->getMemoryVT() == MVT::f64 ||
2888*9880d681SAndroid Build Coastguard Worker LD->getMemoryVT() == MVT::i64) &&
2889*9880d681SAndroid Build Coastguard Worker SelectAddrIdxOnly(LD->getBasePtr(), Base, Offset)) {
2890*9880d681SAndroid Build Coastguard Worker SDValue Chain = LD->getChain();
2891*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Base, Offset, Chain };
2892*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::LXVDSX, N->getValueType(0), Ops);
2893*9880d681SAndroid Build Coastguard Worker return;
2894*9880d681SAndroid Build Coastguard Worker }
2895*9880d681SAndroid Build Coastguard Worker }
2896*9880d681SAndroid Build Coastguard Worker
2897*9880d681SAndroid Build Coastguard Worker // For little endian, we must swap the input operands and adjust
2898*9880d681SAndroid Build Coastguard Worker // the mask elements (reverse and invert them).
2899*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->isLittleEndian()) {
2900*9880d681SAndroid Build Coastguard Worker std::swap(Op1, Op2);
2901*9880d681SAndroid Build Coastguard Worker unsigned tmp = DM[0];
2902*9880d681SAndroid Build Coastguard Worker DM[0] = 1 - DM[1];
2903*9880d681SAndroid Build Coastguard Worker DM[1] = 1 - tmp;
2904*9880d681SAndroid Build Coastguard Worker }
2905*9880d681SAndroid Build Coastguard Worker
2906*9880d681SAndroid Build Coastguard Worker SDValue DMV = CurDAG->getTargetConstant(DM[1] | (DM[0] << 1), dl,
2907*9880d681SAndroid Build Coastguard Worker MVT::i32);
2908*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Op1, Op2, DMV };
2909*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::XXPERMDI, N->getValueType(0), Ops);
2910*9880d681SAndroid Build Coastguard Worker return;
2911*9880d681SAndroid Build Coastguard Worker }
2912*9880d681SAndroid Build Coastguard Worker
2913*9880d681SAndroid Build Coastguard Worker break;
2914*9880d681SAndroid Build Coastguard Worker case PPCISD::BDNZ:
2915*9880d681SAndroid Build Coastguard Worker case PPCISD::BDZ: {
2916*9880d681SAndroid Build Coastguard Worker bool IsPPC64 = PPCSubTarget->isPPC64();
2917*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { N->getOperand(1), N->getOperand(0) };
2918*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, N->getOpcode() == PPCISD::BDNZ
2919*9880d681SAndroid Build Coastguard Worker ? (IsPPC64 ? PPC::BDNZ8 : PPC::BDNZ)
2920*9880d681SAndroid Build Coastguard Worker : (IsPPC64 ? PPC::BDZ8 : PPC::BDZ),
2921*9880d681SAndroid Build Coastguard Worker MVT::Other, Ops);
2922*9880d681SAndroid Build Coastguard Worker return;
2923*9880d681SAndroid Build Coastguard Worker }
2924*9880d681SAndroid Build Coastguard Worker case PPCISD::COND_BRANCH: {
2925*9880d681SAndroid Build Coastguard Worker // Op #0 is the Chain.
2926*9880d681SAndroid Build Coastguard Worker // Op #1 is the PPC::PRED_* number.
2927*9880d681SAndroid Build Coastguard Worker // Op #2 is the CR#
2928*9880d681SAndroid Build Coastguard Worker // Op #3 is the Dest MBB
2929*9880d681SAndroid Build Coastguard Worker // Op #4 is the Flag.
2930*9880d681SAndroid Build Coastguard Worker // Prevent PPC::PRED_* from being selected into LI.
2931*9880d681SAndroid Build Coastguard Worker unsigned PCC = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
2932*9880d681SAndroid Build Coastguard Worker if (EnableBranchHint)
2933*9880d681SAndroid Build Coastguard Worker PCC |= getBranchHint(PCC, FuncInfo, N->getOperand(3));
2934*9880d681SAndroid Build Coastguard Worker
2935*9880d681SAndroid Build Coastguard Worker SDValue Pred = getI32Imm(PCC, dl);
2936*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3),
2937*9880d681SAndroid Build Coastguard Worker N->getOperand(0), N->getOperand(4) };
2938*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops);
2939*9880d681SAndroid Build Coastguard Worker return;
2940*9880d681SAndroid Build Coastguard Worker }
2941*9880d681SAndroid Build Coastguard Worker case ISD::BR_CC: {
2942*9880d681SAndroid Build Coastguard Worker ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2943*9880d681SAndroid Build Coastguard Worker unsigned PCC = getPredicateForSetCC(CC);
2944*9880d681SAndroid Build Coastguard Worker
2945*9880d681SAndroid Build Coastguard Worker if (N->getOperand(2).getValueType() == MVT::i1) {
2946*9880d681SAndroid Build Coastguard Worker unsigned Opc;
2947*9880d681SAndroid Build Coastguard Worker bool Swap;
2948*9880d681SAndroid Build Coastguard Worker switch (PCC) {
2949*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unexpected Boolean-operand predicate");
2950*9880d681SAndroid Build Coastguard Worker case PPC::PRED_LT: Opc = PPC::CRANDC; Swap = true; break;
2951*9880d681SAndroid Build Coastguard Worker case PPC::PRED_LE: Opc = PPC::CRORC; Swap = true; break;
2952*9880d681SAndroid Build Coastguard Worker case PPC::PRED_EQ: Opc = PPC::CREQV; Swap = false; break;
2953*9880d681SAndroid Build Coastguard Worker case PPC::PRED_GE: Opc = PPC::CRORC; Swap = false; break;
2954*9880d681SAndroid Build Coastguard Worker case PPC::PRED_GT: Opc = PPC::CRANDC; Swap = false; break;
2955*9880d681SAndroid Build Coastguard Worker case PPC::PRED_NE: Opc = PPC::CRXOR; Swap = false; break;
2956*9880d681SAndroid Build Coastguard Worker }
2957*9880d681SAndroid Build Coastguard Worker
2958*9880d681SAndroid Build Coastguard Worker SDValue BitComp(CurDAG->getMachineNode(Opc, dl, MVT::i1,
2959*9880d681SAndroid Build Coastguard Worker N->getOperand(Swap ? 3 : 2),
2960*9880d681SAndroid Build Coastguard Worker N->getOperand(Swap ? 2 : 3)), 0);
2961*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::BC, MVT::Other, BitComp, N->getOperand(4),
2962*9880d681SAndroid Build Coastguard Worker N->getOperand(0));
2963*9880d681SAndroid Build Coastguard Worker return;
2964*9880d681SAndroid Build Coastguard Worker }
2965*9880d681SAndroid Build Coastguard Worker
2966*9880d681SAndroid Build Coastguard Worker if (EnableBranchHint)
2967*9880d681SAndroid Build Coastguard Worker PCC |= getBranchHint(PCC, FuncInfo, N->getOperand(4));
2968*9880d681SAndroid Build Coastguard Worker
2969*9880d681SAndroid Build Coastguard Worker SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl);
2970*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { getI32Imm(PCC, dl), CondCode,
2971*9880d681SAndroid Build Coastguard Worker N->getOperand(4), N->getOperand(0) };
2972*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops);
2973*9880d681SAndroid Build Coastguard Worker return;
2974*9880d681SAndroid Build Coastguard Worker }
2975*9880d681SAndroid Build Coastguard Worker case ISD::BRIND: {
2976*9880d681SAndroid Build Coastguard Worker // FIXME: Should custom lower this.
2977*9880d681SAndroid Build Coastguard Worker SDValue Chain = N->getOperand(0);
2978*9880d681SAndroid Build Coastguard Worker SDValue Target = N->getOperand(1);
2979*9880d681SAndroid Build Coastguard Worker unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
2980*9880d681SAndroid Build Coastguard Worker unsigned Reg = Target.getValueType() == MVT::i32 ? PPC::BCTR : PPC::BCTR8;
2981*9880d681SAndroid Build Coastguard Worker Chain = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, Target,
2982*9880d681SAndroid Build Coastguard Worker Chain), 0);
2983*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, Reg, MVT::Other, Chain);
2984*9880d681SAndroid Build Coastguard Worker return;
2985*9880d681SAndroid Build Coastguard Worker }
2986*9880d681SAndroid Build Coastguard Worker case PPCISD::TOC_ENTRY: {
2987*9880d681SAndroid Build Coastguard Worker assert ((PPCSubTarget->isPPC64() || PPCSubTarget->isSVR4ABI()) &&
2988*9880d681SAndroid Build Coastguard Worker "Only supported for 64-bit ABI and 32-bit SVR4");
2989*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->isSVR4ABI() && !PPCSubTarget->isPPC64()) {
2990*9880d681SAndroid Build Coastguard Worker SDValue GA = N->getOperand(0);
2991*9880d681SAndroid Build Coastguard Worker SDNode *MN = CurDAG->getMachineNode(PPC::LWZtoc, dl, MVT::i32, GA,
2992*9880d681SAndroid Build Coastguard Worker N->getOperand(1));
2993*9880d681SAndroid Build Coastguard Worker transferMemOperands(N, MN);
2994*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, MN);
2995*9880d681SAndroid Build Coastguard Worker return;
2996*9880d681SAndroid Build Coastguard Worker }
2997*9880d681SAndroid Build Coastguard Worker
2998*9880d681SAndroid Build Coastguard Worker // For medium and large code model, we generate two instructions as
2999*9880d681SAndroid Build Coastguard Worker // described below. Otherwise we allow SelectCodeCommon to handle this,
3000*9880d681SAndroid Build Coastguard Worker // selecting one of LDtoc, LDtocJTI, LDtocCPT, and LDtocBA.
3001*9880d681SAndroid Build Coastguard Worker CodeModel::Model CModel = TM.getCodeModel();
3002*9880d681SAndroid Build Coastguard Worker if (CModel != CodeModel::Medium && CModel != CodeModel::Large)
3003*9880d681SAndroid Build Coastguard Worker break;
3004*9880d681SAndroid Build Coastguard Worker
3005*9880d681SAndroid Build Coastguard Worker // The first source operand is a TargetGlobalAddress or a TargetJumpTable.
3006*9880d681SAndroid Build Coastguard Worker // If it must be toc-referenced according to PPCSubTarget, we generate:
3007*9880d681SAndroid Build Coastguard Worker // LDtocL(<ga:@sym>, ADDIStocHA(%X2, <ga:@sym>))
3008*9880d681SAndroid Build Coastguard Worker // Otherwise we generate:
3009*9880d681SAndroid Build Coastguard Worker // ADDItocL(ADDIStocHA(%X2, <ga:@sym>), <ga:@sym>)
3010*9880d681SAndroid Build Coastguard Worker SDValue GA = N->getOperand(0);
3011*9880d681SAndroid Build Coastguard Worker SDValue TOCbase = N->getOperand(1);
3012*9880d681SAndroid Build Coastguard Worker SDNode *Tmp = CurDAG->getMachineNode(PPC::ADDIStocHA, dl, MVT::i64,
3013*9880d681SAndroid Build Coastguard Worker TOCbase, GA);
3014*9880d681SAndroid Build Coastguard Worker
3015*9880d681SAndroid Build Coastguard Worker if (isa<JumpTableSDNode>(GA) || isa<BlockAddressSDNode>(GA) ||
3016*9880d681SAndroid Build Coastguard Worker CModel == CodeModel::Large) {
3017*9880d681SAndroid Build Coastguard Worker SDNode *MN = CurDAG->getMachineNode(PPC::LDtocL, dl, MVT::i64, GA,
3018*9880d681SAndroid Build Coastguard Worker SDValue(Tmp, 0));
3019*9880d681SAndroid Build Coastguard Worker transferMemOperands(N, MN);
3020*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, MN);
3021*9880d681SAndroid Build Coastguard Worker return;
3022*9880d681SAndroid Build Coastguard Worker }
3023*9880d681SAndroid Build Coastguard Worker
3024*9880d681SAndroid Build Coastguard Worker if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(GA)) {
3025*9880d681SAndroid Build Coastguard Worker const GlobalValue *GV = G->getGlobal();
3026*9880d681SAndroid Build Coastguard Worker unsigned char GVFlags = PPCSubTarget->classifyGlobalReference(GV);
3027*9880d681SAndroid Build Coastguard Worker if (GVFlags & PPCII::MO_NLP_FLAG) {
3028*9880d681SAndroid Build Coastguard Worker SDNode *MN = CurDAG->getMachineNode(PPC::LDtocL, dl, MVT::i64, GA,
3029*9880d681SAndroid Build Coastguard Worker SDValue(Tmp, 0));
3030*9880d681SAndroid Build Coastguard Worker transferMemOperands(N, MN);
3031*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, MN);
3032*9880d681SAndroid Build Coastguard Worker return;
3033*9880d681SAndroid Build Coastguard Worker }
3034*9880d681SAndroid Build Coastguard Worker }
3035*9880d681SAndroid Build Coastguard Worker
3036*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(PPC::ADDItocL, dl, MVT::i64,
3037*9880d681SAndroid Build Coastguard Worker SDValue(Tmp, 0), GA));
3038*9880d681SAndroid Build Coastguard Worker return;
3039*9880d681SAndroid Build Coastguard Worker }
3040*9880d681SAndroid Build Coastguard Worker case PPCISD::PPC32_PICGOT: {
3041*9880d681SAndroid Build Coastguard Worker // Generate a PIC-safe GOT reference.
3042*9880d681SAndroid Build Coastguard Worker assert(!PPCSubTarget->isPPC64() && PPCSubTarget->isSVR4ABI() &&
3043*9880d681SAndroid Build Coastguard Worker "PPCISD::PPC32_PICGOT is only supported for 32-bit SVR4");
3044*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, PPC::PPC32PICGOT,
3045*9880d681SAndroid Build Coastguard Worker PPCLowering->getPointerTy(CurDAG->getDataLayout()),
3046*9880d681SAndroid Build Coastguard Worker MVT::i32);
3047*9880d681SAndroid Build Coastguard Worker return;
3048*9880d681SAndroid Build Coastguard Worker }
3049*9880d681SAndroid Build Coastguard Worker case PPCISD::VADD_SPLAT: {
3050*9880d681SAndroid Build Coastguard Worker // This expands into one of three sequences, depending on whether
3051*9880d681SAndroid Build Coastguard Worker // the first operand is odd or even, positive or negative.
3052*9880d681SAndroid Build Coastguard Worker assert(isa<ConstantSDNode>(N->getOperand(0)) &&
3053*9880d681SAndroid Build Coastguard Worker isa<ConstantSDNode>(N->getOperand(1)) &&
3054*9880d681SAndroid Build Coastguard Worker "Invalid operand on VADD_SPLAT!");
3055*9880d681SAndroid Build Coastguard Worker
3056*9880d681SAndroid Build Coastguard Worker int Elt = N->getConstantOperandVal(0);
3057*9880d681SAndroid Build Coastguard Worker int EltSize = N->getConstantOperandVal(1);
3058*9880d681SAndroid Build Coastguard Worker unsigned Opc1, Opc2, Opc3;
3059*9880d681SAndroid Build Coastguard Worker EVT VT;
3060*9880d681SAndroid Build Coastguard Worker
3061*9880d681SAndroid Build Coastguard Worker if (EltSize == 1) {
3062*9880d681SAndroid Build Coastguard Worker Opc1 = PPC::VSPLTISB;
3063*9880d681SAndroid Build Coastguard Worker Opc2 = PPC::VADDUBM;
3064*9880d681SAndroid Build Coastguard Worker Opc3 = PPC::VSUBUBM;
3065*9880d681SAndroid Build Coastguard Worker VT = MVT::v16i8;
3066*9880d681SAndroid Build Coastguard Worker } else if (EltSize == 2) {
3067*9880d681SAndroid Build Coastguard Worker Opc1 = PPC::VSPLTISH;
3068*9880d681SAndroid Build Coastguard Worker Opc2 = PPC::VADDUHM;
3069*9880d681SAndroid Build Coastguard Worker Opc3 = PPC::VSUBUHM;
3070*9880d681SAndroid Build Coastguard Worker VT = MVT::v8i16;
3071*9880d681SAndroid Build Coastguard Worker } else {
3072*9880d681SAndroid Build Coastguard Worker assert(EltSize == 4 && "Invalid element size on VADD_SPLAT!");
3073*9880d681SAndroid Build Coastguard Worker Opc1 = PPC::VSPLTISW;
3074*9880d681SAndroid Build Coastguard Worker Opc2 = PPC::VADDUWM;
3075*9880d681SAndroid Build Coastguard Worker Opc3 = PPC::VSUBUWM;
3076*9880d681SAndroid Build Coastguard Worker VT = MVT::v4i32;
3077*9880d681SAndroid Build Coastguard Worker }
3078*9880d681SAndroid Build Coastguard Worker
3079*9880d681SAndroid Build Coastguard Worker if ((Elt & 1) == 0) {
3080*9880d681SAndroid Build Coastguard Worker // Elt is even, in the range [-32,-18] + [16,30].
3081*9880d681SAndroid Build Coastguard Worker //
3082*9880d681SAndroid Build Coastguard Worker // Convert: VADD_SPLAT elt, size
3083*9880d681SAndroid Build Coastguard Worker // Into: tmp = VSPLTIS[BHW] elt
3084*9880d681SAndroid Build Coastguard Worker // VADDU[BHW]M tmp, tmp
3085*9880d681SAndroid Build Coastguard Worker // Where: [BHW] = B for size = 1, H for size = 2, W for size = 4
3086*9880d681SAndroid Build Coastguard Worker SDValue EltVal = getI32Imm(Elt >> 1, dl);
3087*9880d681SAndroid Build Coastguard Worker SDNode *Tmp = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
3088*9880d681SAndroid Build Coastguard Worker SDValue TmpVal = SDValue(Tmp, 0);
3089*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(Opc2, dl, VT, TmpVal, TmpVal));
3090*9880d681SAndroid Build Coastguard Worker return;
3091*9880d681SAndroid Build Coastguard Worker
3092*9880d681SAndroid Build Coastguard Worker } else if (Elt > 0) {
3093*9880d681SAndroid Build Coastguard Worker // Elt is odd and positive, in the range [17,31].
3094*9880d681SAndroid Build Coastguard Worker //
3095*9880d681SAndroid Build Coastguard Worker // Convert: VADD_SPLAT elt, size
3096*9880d681SAndroid Build Coastguard Worker // Into: tmp1 = VSPLTIS[BHW] elt-16
3097*9880d681SAndroid Build Coastguard Worker // tmp2 = VSPLTIS[BHW] -16
3098*9880d681SAndroid Build Coastguard Worker // VSUBU[BHW]M tmp1, tmp2
3099*9880d681SAndroid Build Coastguard Worker SDValue EltVal = getI32Imm(Elt - 16, dl);
3100*9880d681SAndroid Build Coastguard Worker SDNode *Tmp1 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
3101*9880d681SAndroid Build Coastguard Worker EltVal = getI32Imm(-16, dl);
3102*9880d681SAndroid Build Coastguard Worker SDNode *Tmp2 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
3103*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(Opc3, dl, VT, SDValue(Tmp1, 0),
3104*9880d681SAndroid Build Coastguard Worker SDValue(Tmp2, 0)));
3105*9880d681SAndroid Build Coastguard Worker return;
3106*9880d681SAndroid Build Coastguard Worker
3107*9880d681SAndroid Build Coastguard Worker } else {
3108*9880d681SAndroid Build Coastguard Worker // Elt is odd and negative, in the range [-31,-17].
3109*9880d681SAndroid Build Coastguard Worker //
3110*9880d681SAndroid Build Coastguard Worker // Convert: VADD_SPLAT elt, size
3111*9880d681SAndroid Build Coastguard Worker // Into: tmp1 = VSPLTIS[BHW] elt+16
3112*9880d681SAndroid Build Coastguard Worker // tmp2 = VSPLTIS[BHW] -16
3113*9880d681SAndroid Build Coastguard Worker // VADDU[BHW]M tmp1, tmp2
3114*9880d681SAndroid Build Coastguard Worker SDValue EltVal = getI32Imm(Elt + 16, dl);
3115*9880d681SAndroid Build Coastguard Worker SDNode *Tmp1 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
3116*9880d681SAndroid Build Coastguard Worker EltVal = getI32Imm(-16, dl);
3117*9880d681SAndroid Build Coastguard Worker SDNode *Tmp2 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
3118*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(Opc2, dl, VT, SDValue(Tmp1, 0),
3119*9880d681SAndroid Build Coastguard Worker SDValue(Tmp2, 0)));
3120*9880d681SAndroid Build Coastguard Worker return;
3121*9880d681SAndroid Build Coastguard Worker }
3122*9880d681SAndroid Build Coastguard Worker }
3123*9880d681SAndroid Build Coastguard Worker }
3124*9880d681SAndroid Build Coastguard Worker
3125*9880d681SAndroid Build Coastguard Worker SelectCode(N);
3126*9880d681SAndroid Build Coastguard Worker }
3127*9880d681SAndroid Build Coastguard Worker
3128*9880d681SAndroid Build Coastguard Worker // If the target supports the cmpb instruction, do the idiom recognition here.
3129*9880d681SAndroid Build Coastguard Worker // We don't do this as a DAG combine because we don't want to do it as nodes
3130*9880d681SAndroid Build Coastguard Worker // are being combined (because we might miss part of the eventual idiom). We
3131*9880d681SAndroid Build Coastguard Worker // don't want to do it during instruction selection because we want to reuse
3132*9880d681SAndroid Build Coastguard Worker // the logic for lowering the masking operations already part of the
3133*9880d681SAndroid Build Coastguard Worker // instruction selector.
combineToCMPB(SDNode * N)3134*9880d681SAndroid Build Coastguard Worker SDValue PPCDAGToDAGISel::combineToCMPB(SDNode *N) {
3135*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
3136*9880d681SAndroid Build Coastguard Worker
3137*9880d681SAndroid Build Coastguard Worker assert(N->getOpcode() == ISD::OR &&
3138*9880d681SAndroid Build Coastguard Worker "Only OR nodes are supported for CMPB");
3139*9880d681SAndroid Build Coastguard Worker
3140*9880d681SAndroid Build Coastguard Worker SDValue Res;
3141*9880d681SAndroid Build Coastguard Worker if (!PPCSubTarget->hasCMPB())
3142*9880d681SAndroid Build Coastguard Worker return Res;
3143*9880d681SAndroid Build Coastguard Worker
3144*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) != MVT::i32 &&
3145*9880d681SAndroid Build Coastguard Worker N->getValueType(0) != MVT::i64)
3146*9880d681SAndroid Build Coastguard Worker return Res;
3147*9880d681SAndroid Build Coastguard Worker
3148*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
3149*9880d681SAndroid Build Coastguard Worker
3150*9880d681SAndroid Build Coastguard Worker SDValue RHS, LHS;
3151*9880d681SAndroid Build Coastguard Worker bool BytesFound[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
3152*9880d681SAndroid Build Coastguard Worker uint64_t Mask = 0, Alt = 0;
3153*9880d681SAndroid Build Coastguard Worker
3154*9880d681SAndroid Build Coastguard Worker auto IsByteSelectCC = [this](SDValue O, unsigned &b,
3155*9880d681SAndroid Build Coastguard Worker uint64_t &Mask, uint64_t &Alt,
3156*9880d681SAndroid Build Coastguard Worker SDValue &LHS, SDValue &RHS) {
3157*9880d681SAndroid Build Coastguard Worker if (O.getOpcode() != ISD::SELECT_CC)
3158*9880d681SAndroid Build Coastguard Worker return false;
3159*9880d681SAndroid Build Coastguard Worker ISD::CondCode CC = cast<CondCodeSDNode>(O.getOperand(4))->get();
3160*9880d681SAndroid Build Coastguard Worker
3161*9880d681SAndroid Build Coastguard Worker if (!isa<ConstantSDNode>(O.getOperand(2)) ||
3162*9880d681SAndroid Build Coastguard Worker !isa<ConstantSDNode>(O.getOperand(3)))
3163*9880d681SAndroid Build Coastguard Worker return false;
3164*9880d681SAndroid Build Coastguard Worker
3165*9880d681SAndroid Build Coastguard Worker uint64_t PM = O.getConstantOperandVal(2);
3166*9880d681SAndroid Build Coastguard Worker uint64_t PAlt = O.getConstantOperandVal(3);
3167*9880d681SAndroid Build Coastguard Worker for (b = 0; b < 8; ++b) {
3168*9880d681SAndroid Build Coastguard Worker uint64_t Mask = UINT64_C(0xFF) << (8*b);
3169*9880d681SAndroid Build Coastguard Worker if (PM && (PM & Mask) == PM && (PAlt & Mask) == PAlt)
3170*9880d681SAndroid Build Coastguard Worker break;
3171*9880d681SAndroid Build Coastguard Worker }
3172*9880d681SAndroid Build Coastguard Worker
3173*9880d681SAndroid Build Coastguard Worker if (b == 8)
3174*9880d681SAndroid Build Coastguard Worker return false;
3175*9880d681SAndroid Build Coastguard Worker Mask |= PM;
3176*9880d681SAndroid Build Coastguard Worker Alt |= PAlt;
3177*9880d681SAndroid Build Coastguard Worker
3178*9880d681SAndroid Build Coastguard Worker if (!isa<ConstantSDNode>(O.getOperand(1)) ||
3179*9880d681SAndroid Build Coastguard Worker O.getConstantOperandVal(1) != 0) {
3180*9880d681SAndroid Build Coastguard Worker SDValue Op0 = O.getOperand(0), Op1 = O.getOperand(1);
3181*9880d681SAndroid Build Coastguard Worker if (Op0.getOpcode() == ISD::TRUNCATE)
3182*9880d681SAndroid Build Coastguard Worker Op0 = Op0.getOperand(0);
3183*9880d681SAndroid Build Coastguard Worker if (Op1.getOpcode() == ISD::TRUNCATE)
3184*9880d681SAndroid Build Coastguard Worker Op1 = Op1.getOperand(0);
3185*9880d681SAndroid Build Coastguard Worker
3186*9880d681SAndroid Build Coastguard Worker if (Op0.getOpcode() == ISD::SRL && Op1.getOpcode() == ISD::SRL &&
3187*9880d681SAndroid Build Coastguard Worker Op0.getOperand(1) == Op1.getOperand(1) && CC == ISD::SETEQ &&
3188*9880d681SAndroid Build Coastguard Worker isa<ConstantSDNode>(Op0.getOperand(1))) {
3189*9880d681SAndroid Build Coastguard Worker
3190*9880d681SAndroid Build Coastguard Worker unsigned Bits = Op0.getValueType().getSizeInBits();
3191*9880d681SAndroid Build Coastguard Worker if (b != Bits/8-1)
3192*9880d681SAndroid Build Coastguard Worker return false;
3193*9880d681SAndroid Build Coastguard Worker if (Op0.getConstantOperandVal(1) != Bits-8)
3194*9880d681SAndroid Build Coastguard Worker return false;
3195*9880d681SAndroid Build Coastguard Worker
3196*9880d681SAndroid Build Coastguard Worker LHS = Op0.getOperand(0);
3197*9880d681SAndroid Build Coastguard Worker RHS = Op1.getOperand(0);
3198*9880d681SAndroid Build Coastguard Worker return true;
3199*9880d681SAndroid Build Coastguard Worker }
3200*9880d681SAndroid Build Coastguard Worker
3201*9880d681SAndroid Build Coastguard Worker // When we have small integers (i16 to be specific), the form present
3202*9880d681SAndroid Build Coastguard Worker // post-legalization uses SETULT in the SELECT_CC for the
3203*9880d681SAndroid Build Coastguard Worker // higher-order byte, depending on the fact that the
3204*9880d681SAndroid Build Coastguard Worker // even-higher-order bytes are known to all be zero, for example:
3205*9880d681SAndroid Build Coastguard Worker // select_cc (xor $lhs, $rhs), 256, 65280, 0, setult
3206*9880d681SAndroid Build Coastguard Worker // (so when the second byte is the same, because all higher-order
3207*9880d681SAndroid Build Coastguard Worker // bits from bytes 3 and 4 are known to be zero, the result of the
3208*9880d681SAndroid Build Coastguard Worker // xor can be at most 255)
3209*9880d681SAndroid Build Coastguard Worker if (Op0.getOpcode() == ISD::XOR && CC == ISD::SETULT &&
3210*9880d681SAndroid Build Coastguard Worker isa<ConstantSDNode>(O.getOperand(1))) {
3211*9880d681SAndroid Build Coastguard Worker
3212*9880d681SAndroid Build Coastguard Worker uint64_t ULim = O.getConstantOperandVal(1);
3213*9880d681SAndroid Build Coastguard Worker if (ULim != (UINT64_C(1) << b*8))
3214*9880d681SAndroid Build Coastguard Worker return false;
3215*9880d681SAndroid Build Coastguard Worker
3216*9880d681SAndroid Build Coastguard Worker // Now we need to make sure that the upper bytes are known to be
3217*9880d681SAndroid Build Coastguard Worker // zero.
3218*9880d681SAndroid Build Coastguard Worker unsigned Bits = Op0.getValueType().getSizeInBits();
3219*9880d681SAndroid Build Coastguard Worker if (!CurDAG->MaskedValueIsZero(Op0,
3220*9880d681SAndroid Build Coastguard Worker APInt::getHighBitsSet(Bits, Bits - (b+1)*8)))
3221*9880d681SAndroid Build Coastguard Worker return false;
3222*9880d681SAndroid Build Coastguard Worker
3223*9880d681SAndroid Build Coastguard Worker LHS = Op0.getOperand(0);
3224*9880d681SAndroid Build Coastguard Worker RHS = Op0.getOperand(1);
3225*9880d681SAndroid Build Coastguard Worker return true;
3226*9880d681SAndroid Build Coastguard Worker }
3227*9880d681SAndroid Build Coastguard Worker
3228*9880d681SAndroid Build Coastguard Worker return false;
3229*9880d681SAndroid Build Coastguard Worker }
3230*9880d681SAndroid Build Coastguard Worker
3231*9880d681SAndroid Build Coastguard Worker if (CC != ISD::SETEQ)
3232*9880d681SAndroid Build Coastguard Worker return false;
3233*9880d681SAndroid Build Coastguard Worker
3234*9880d681SAndroid Build Coastguard Worker SDValue Op = O.getOperand(0);
3235*9880d681SAndroid Build Coastguard Worker if (Op.getOpcode() == ISD::AND) {
3236*9880d681SAndroid Build Coastguard Worker if (!isa<ConstantSDNode>(Op.getOperand(1)))
3237*9880d681SAndroid Build Coastguard Worker return false;
3238*9880d681SAndroid Build Coastguard Worker if (Op.getConstantOperandVal(1) != (UINT64_C(0xFF) << (8*b)))
3239*9880d681SAndroid Build Coastguard Worker return false;
3240*9880d681SAndroid Build Coastguard Worker
3241*9880d681SAndroid Build Coastguard Worker SDValue XOR = Op.getOperand(0);
3242*9880d681SAndroid Build Coastguard Worker if (XOR.getOpcode() == ISD::TRUNCATE)
3243*9880d681SAndroid Build Coastguard Worker XOR = XOR.getOperand(0);
3244*9880d681SAndroid Build Coastguard Worker if (XOR.getOpcode() != ISD::XOR)
3245*9880d681SAndroid Build Coastguard Worker return false;
3246*9880d681SAndroid Build Coastguard Worker
3247*9880d681SAndroid Build Coastguard Worker LHS = XOR.getOperand(0);
3248*9880d681SAndroid Build Coastguard Worker RHS = XOR.getOperand(1);
3249*9880d681SAndroid Build Coastguard Worker return true;
3250*9880d681SAndroid Build Coastguard Worker } else if (Op.getOpcode() == ISD::SRL) {
3251*9880d681SAndroid Build Coastguard Worker if (!isa<ConstantSDNode>(Op.getOperand(1)))
3252*9880d681SAndroid Build Coastguard Worker return false;
3253*9880d681SAndroid Build Coastguard Worker unsigned Bits = Op.getValueType().getSizeInBits();
3254*9880d681SAndroid Build Coastguard Worker if (b != Bits/8-1)
3255*9880d681SAndroid Build Coastguard Worker return false;
3256*9880d681SAndroid Build Coastguard Worker if (Op.getConstantOperandVal(1) != Bits-8)
3257*9880d681SAndroid Build Coastguard Worker return false;
3258*9880d681SAndroid Build Coastguard Worker
3259*9880d681SAndroid Build Coastguard Worker SDValue XOR = Op.getOperand(0);
3260*9880d681SAndroid Build Coastguard Worker if (XOR.getOpcode() == ISD::TRUNCATE)
3261*9880d681SAndroid Build Coastguard Worker XOR = XOR.getOperand(0);
3262*9880d681SAndroid Build Coastguard Worker if (XOR.getOpcode() != ISD::XOR)
3263*9880d681SAndroid Build Coastguard Worker return false;
3264*9880d681SAndroid Build Coastguard Worker
3265*9880d681SAndroid Build Coastguard Worker LHS = XOR.getOperand(0);
3266*9880d681SAndroid Build Coastguard Worker RHS = XOR.getOperand(1);
3267*9880d681SAndroid Build Coastguard Worker return true;
3268*9880d681SAndroid Build Coastguard Worker }
3269*9880d681SAndroid Build Coastguard Worker
3270*9880d681SAndroid Build Coastguard Worker return false;
3271*9880d681SAndroid Build Coastguard Worker };
3272*9880d681SAndroid Build Coastguard Worker
3273*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 8> Queue(1, SDValue(N, 0));
3274*9880d681SAndroid Build Coastguard Worker while (!Queue.empty()) {
3275*9880d681SAndroid Build Coastguard Worker SDValue V = Queue.pop_back_val();
3276*9880d681SAndroid Build Coastguard Worker
3277*9880d681SAndroid Build Coastguard Worker for (const SDValue &O : V.getNode()->ops()) {
3278*9880d681SAndroid Build Coastguard Worker unsigned b;
3279*9880d681SAndroid Build Coastguard Worker uint64_t M = 0, A = 0;
3280*9880d681SAndroid Build Coastguard Worker SDValue OLHS, ORHS;
3281*9880d681SAndroid Build Coastguard Worker if (O.getOpcode() == ISD::OR) {
3282*9880d681SAndroid Build Coastguard Worker Queue.push_back(O);
3283*9880d681SAndroid Build Coastguard Worker } else if (IsByteSelectCC(O, b, M, A, OLHS, ORHS)) {
3284*9880d681SAndroid Build Coastguard Worker if (!LHS) {
3285*9880d681SAndroid Build Coastguard Worker LHS = OLHS;
3286*9880d681SAndroid Build Coastguard Worker RHS = ORHS;
3287*9880d681SAndroid Build Coastguard Worker BytesFound[b] = true;
3288*9880d681SAndroid Build Coastguard Worker Mask |= M;
3289*9880d681SAndroid Build Coastguard Worker Alt |= A;
3290*9880d681SAndroid Build Coastguard Worker } else if ((LHS == ORHS && RHS == OLHS) ||
3291*9880d681SAndroid Build Coastguard Worker (RHS == ORHS && LHS == OLHS)) {
3292*9880d681SAndroid Build Coastguard Worker BytesFound[b] = true;
3293*9880d681SAndroid Build Coastguard Worker Mask |= M;
3294*9880d681SAndroid Build Coastguard Worker Alt |= A;
3295*9880d681SAndroid Build Coastguard Worker } else {
3296*9880d681SAndroid Build Coastguard Worker return Res;
3297*9880d681SAndroid Build Coastguard Worker }
3298*9880d681SAndroid Build Coastguard Worker } else {
3299*9880d681SAndroid Build Coastguard Worker return Res;
3300*9880d681SAndroid Build Coastguard Worker }
3301*9880d681SAndroid Build Coastguard Worker }
3302*9880d681SAndroid Build Coastguard Worker }
3303*9880d681SAndroid Build Coastguard Worker
3304*9880d681SAndroid Build Coastguard Worker unsigned LastB = 0, BCnt = 0;
3305*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < 8; ++i)
3306*9880d681SAndroid Build Coastguard Worker if (BytesFound[LastB]) {
3307*9880d681SAndroid Build Coastguard Worker ++BCnt;
3308*9880d681SAndroid Build Coastguard Worker LastB = i;
3309*9880d681SAndroid Build Coastguard Worker }
3310*9880d681SAndroid Build Coastguard Worker
3311*9880d681SAndroid Build Coastguard Worker if (!LastB || BCnt < 2)
3312*9880d681SAndroid Build Coastguard Worker return Res;
3313*9880d681SAndroid Build Coastguard Worker
3314*9880d681SAndroid Build Coastguard Worker // Because we'll be zero-extending the output anyway if don't have a specific
3315*9880d681SAndroid Build Coastguard Worker // value for each input byte (via the Mask), we can 'anyext' the inputs.
3316*9880d681SAndroid Build Coastguard Worker if (LHS.getValueType() != VT) {
3317*9880d681SAndroid Build Coastguard Worker LHS = CurDAG->getAnyExtOrTrunc(LHS, dl, VT);
3318*9880d681SAndroid Build Coastguard Worker RHS = CurDAG->getAnyExtOrTrunc(RHS, dl, VT);
3319*9880d681SAndroid Build Coastguard Worker }
3320*9880d681SAndroid Build Coastguard Worker
3321*9880d681SAndroid Build Coastguard Worker Res = CurDAG->getNode(PPCISD::CMPB, dl, VT, LHS, RHS);
3322*9880d681SAndroid Build Coastguard Worker
3323*9880d681SAndroid Build Coastguard Worker bool NonTrivialMask = ((int64_t) Mask) != INT64_C(-1);
3324*9880d681SAndroid Build Coastguard Worker if (NonTrivialMask && !Alt) {
3325*9880d681SAndroid Build Coastguard Worker // Res = Mask & CMPB
3326*9880d681SAndroid Build Coastguard Worker Res = CurDAG->getNode(ISD::AND, dl, VT, Res,
3327*9880d681SAndroid Build Coastguard Worker CurDAG->getConstant(Mask, dl, VT));
3328*9880d681SAndroid Build Coastguard Worker } else if (Alt) {
3329*9880d681SAndroid Build Coastguard Worker // Res = (CMPB & Mask) | (~CMPB & Alt)
3330*9880d681SAndroid Build Coastguard Worker // Which, as suggested here:
3331*9880d681SAndroid Build Coastguard Worker // https://graphics.stanford.edu/~seander/bithacks.html#MaskedMerge
3332*9880d681SAndroid Build Coastguard Worker // can be written as:
3333*9880d681SAndroid Build Coastguard Worker // Res = Alt ^ ((Alt ^ Mask) & CMPB)
3334*9880d681SAndroid Build Coastguard Worker // useful because the (Alt ^ Mask) can be pre-computed.
3335*9880d681SAndroid Build Coastguard Worker Res = CurDAG->getNode(ISD::AND, dl, VT, Res,
3336*9880d681SAndroid Build Coastguard Worker CurDAG->getConstant(Mask ^ Alt, dl, VT));
3337*9880d681SAndroid Build Coastguard Worker Res = CurDAG->getNode(ISD::XOR, dl, VT, Res,
3338*9880d681SAndroid Build Coastguard Worker CurDAG->getConstant(Alt, dl, VT));
3339*9880d681SAndroid Build Coastguard Worker }
3340*9880d681SAndroid Build Coastguard Worker
3341*9880d681SAndroid Build Coastguard Worker return Res;
3342*9880d681SAndroid Build Coastguard Worker }
3343*9880d681SAndroid Build Coastguard Worker
3344*9880d681SAndroid Build Coastguard Worker // When CR bit registers are enabled, an extension of an i1 variable to a i32
3345*9880d681SAndroid Build Coastguard Worker // or i64 value is lowered in terms of a SELECT_I[48] operation, and thus
3346*9880d681SAndroid Build Coastguard Worker // involves constant materialization of a 0 or a 1 or both. If the result of
3347*9880d681SAndroid Build Coastguard Worker // the extension is then operated upon by some operator that can be constant
3348*9880d681SAndroid Build Coastguard Worker // folded with a constant 0 or 1, and that constant can be materialized using
3349*9880d681SAndroid Build Coastguard Worker // only one instruction (like a zero or one), then we should fold in those
3350*9880d681SAndroid Build Coastguard Worker // operations with the select.
foldBoolExts(SDValue & Res,SDNode * & N)3351*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::foldBoolExts(SDValue &Res, SDNode *&N) {
3352*9880d681SAndroid Build Coastguard Worker if (!PPCSubTarget->useCRBits())
3353*9880d681SAndroid Build Coastguard Worker return;
3354*9880d681SAndroid Build Coastguard Worker
3355*9880d681SAndroid Build Coastguard Worker if (N->getOpcode() != ISD::ZERO_EXTEND &&
3356*9880d681SAndroid Build Coastguard Worker N->getOpcode() != ISD::SIGN_EXTEND &&
3357*9880d681SAndroid Build Coastguard Worker N->getOpcode() != ISD::ANY_EXTEND)
3358*9880d681SAndroid Build Coastguard Worker return;
3359*9880d681SAndroid Build Coastguard Worker
3360*9880d681SAndroid Build Coastguard Worker if (N->getOperand(0).getValueType() != MVT::i1)
3361*9880d681SAndroid Build Coastguard Worker return;
3362*9880d681SAndroid Build Coastguard Worker
3363*9880d681SAndroid Build Coastguard Worker if (!N->hasOneUse())
3364*9880d681SAndroid Build Coastguard Worker return;
3365*9880d681SAndroid Build Coastguard Worker
3366*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
3367*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
3368*9880d681SAndroid Build Coastguard Worker SDValue Cond = N->getOperand(0);
3369*9880d681SAndroid Build Coastguard Worker SDValue ConstTrue =
3370*9880d681SAndroid Build Coastguard Worker CurDAG->getConstant(N->getOpcode() == ISD::SIGN_EXTEND ? -1 : 1, dl, VT);
3371*9880d681SAndroid Build Coastguard Worker SDValue ConstFalse = CurDAG->getConstant(0, dl, VT);
3372*9880d681SAndroid Build Coastguard Worker
3373*9880d681SAndroid Build Coastguard Worker do {
3374*9880d681SAndroid Build Coastguard Worker SDNode *User = *N->use_begin();
3375*9880d681SAndroid Build Coastguard Worker if (User->getNumOperands() != 2)
3376*9880d681SAndroid Build Coastguard Worker break;
3377*9880d681SAndroid Build Coastguard Worker
3378*9880d681SAndroid Build Coastguard Worker auto TryFold = [this, N, User, dl](SDValue Val) {
3379*9880d681SAndroid Build Coastguard Worker SDValue UserO0 = User->getOperand(0), UserO1 = User->getOperand(1);
3380*9880d681SAndroid Build Coastguard Worker SDValue O0 = UserO0.getNode() == N ? Val : UserO0;
3381*9880d681SAndroid Build Coastguard Worker SDValue O1 = UserO1.getNode() == N ? Val : UserO1;
3382*9880d681SAndroid Build Coastguard Worker
3383*9880d681SAndroid Build Coastguard Worker return CurDAG->FoldConstantArithmetic(User->getOpcode(), dl,
3384*9880d681SAndroid Build Coastguard Worker User->getValueType(0),
3385*9880d681SAndroid Build Coastguard Worker O0.getNode(), O1.getNode());
3386*9880d681SAndroid Build Coastguard Worker };
3387*9880d681SAndroid Build Coastguard Worker
3388*9880d681SAndroid Build Coastguard Worker SDValue TrueRes = TryFold(ConstTrue);
3389*9880d681SAndroid Build Coastguard Worker if (!TrueRes)
3390*9880d681SAndroid Build Coastguard Worker break;
3391*9880d681SAndroid Build Coastguard Worker SDValue FalseRes = TryFold(ConstFalse);
3392*9880d681SAndroid Build Coastguard Worker if (!FalseRes)
3393*9880d681SAndroid Build Coastguard Worker break;
3394*9880d681SAndroid Build Coastguard Worker
3395*9880d681SAndroid Build Coastguard Worker // For us to materialize these using one instruction, we must be able to
3396*9880d681SAndroid Build Coastguard Worker // represent them as signed 16-bit integers.
3397*9880d681SAndroid Build Coastguard Worker uint64_t True = cast<ConstantSDNode>(TrueRes)->getZExtValue(),
3398*9880d681SAndroid Build Coastguard Worker False = cast<ConstantSDNode>(FalseRes)->getZExtValue();
3399*9880d681SAndroid Build Coastguard Worker if (!isInt<16>(True) || !isInt<16>(False))
3400*9880d681SAndroid Build Coastguard Worker break;
3401*9880d681SAndroid Build Coastguard Worker
3402*9880d681SAndroid Build Coastguard Worker // We can replace User with a new SELECT node, and try again to see if we
3403*9880d681SAndroid Build Coastguard Worker // can fold the select with its user.
3404*9880d681SAndroid Build Coastguard Worker Res = CurDAG->getSelect(dl, User->getValueType(0), Cond, TrueRes, FalseRes);
3405*9880d681SAndroid Build Coastguard Worker N = User;
3406*9880d681SAndroid Build Coastguard Worker ConstTrue = TrueRes;
3407*9880d681SAndroid Build Coastguard Worker ConstFalse = FalseRes;
3408*9880d681SAndroid Build Coastguard Worker } while (N->hasOneUse());
3409*9880d681SAndroid Build Coastguard Worker }
3410*9880d681SAndroid Build Coastguard Worker
PreprocessISelDAG()3411*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::PreprocessISelDAG() {
3412*9880d681SAndroid Build Coastguard Worker SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
3413*9880d681SAndroid Build Coastguard Worker ++Position;
3414*9880d681SAndroid Build Coastguard Worker
3415*9880d681SAndroid Build Coastguard Worker bool MadeChange = false;
3416*9880d681SAndroid Build Coastguard Worker while (Position != CurDAG->allnodes_begin()) {
3417*9880d681SAndroid Build Coastguard Worker SDNode *N = &*--Position;
3418*9880d681SAndroid Build Coastguard Worker if (N->use_empty())
3419*9880d681SAndroid Build Coastguard Worker continue;
3420*9880d681SAndroid Build Coastguard Worker
3421*9880d681SAndroid Build Coastguard Worker SDValue Res;
3422*9880d681SAndroid Build Coastguard Worker switch (N->getOpcode()) {
3423*9880d681SAndroid Build Coastguard Worker default: break;
3424*9880d681SAndroid Build Coastguard Worker case ISD::OR:
3425*9880d681SAndroid Build Coastguard Worker Res = combineToCMPB(N);
3426*9880d681SAndroid Build Coastguard Worker break;
3427*9880d681SAndroid Build Coastguard Worker }
3428*9880d681SAndroid Build Coastguard Worker
3429*9880d681SAndroid Build Coastguard Worker if (!Res)
3430*9880d681SAndroid Build Coastguard Worker foldBoolExts(Res, N);
3431*9880d681SAndroid Build Coastguard Worker
3432*9880d681SAndroid Build Coastguard Worker if (Res) {
3433*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "PPC DAG preprocessing replacing:\nOld: ");
3434*9880d681SAndroid Build Coastguard Worker DEBUG(N->dump(CurDAG));
3435*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\nNew: ");
3436*9880d681SAndroid Build Coastguard Worker DEBUG(Res.getNode()->dump(CurDAG));
3437*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\n");
3438*9880d681SAndroid Build Coastguard Worker
3439*9880d681SAndroid Build Coastguard Worker CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Res);
3440*9880d681SAndroid Build Coastguard Worker MadeChange = true;
3441*9880d681SAndroid Build Coastguard Worker }
3442*9880d681SAndroid Build Coastguard Worker }
3443*9880d681SAndroid Build Coastguard Worker
3444*9880d681SAndroid Build Coastguard Worker if (MadeChange)
3445*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNodes();
3446*9880d681SAndroid Build Coastguard Worker }
3447*9880d681SAndroid Build Coastguard Worker
3448*9880d681SAndroid Build Coastguard Worker /// PostprocessISelDAG - Perform some late peephole optimizations
3449*9880d681SAndroid Build Coastguard Worker /// on the DAG representation.
PostprocessISelDAG()3450*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::PostprocessISelDAG() {
3451*9880d681SAndroid Build Coastguard Worker
3452*9880d681SAndroid Build Coastguard Worker // Skip peepholes at -O0.
3453*9880d681SAndroid Build Coastguard Worker if (TM.getOptLevel() == CodeGenOpt::None)
3454*9880d681SAndroid Build Coastguard Worker return;
3455*9880d681SAndroid Build Coastguard Worker
3456*9880d681SAndroid Build Coastguard Worker PeepholePPC64();
3457*9880d681SAndroid Build Coastguard Worker PeepholeCROps();
3458*9880d681SAndroid Build Coastguard Worker PeepholePPC64ZExt();
3459*9880d681SAndroid Build Coastguard Worker }
3460*9880d681SAndroid Build Coastguard Worker
3461*9880d681SAndroid Build Coastguard Worker // Check if all users of this node will become isel where the second operand
3462*9880d681SAndroid Build Coastguard Worker // is the constant zero. If this is so, and if we can negate the condition,
3463*9880d681SAndroid Build Coastguard Worker // then we can flip the true and false operands. This will allow the zero to
3464*9880d681SAndroid Build Coastguard Worker // be folded with the isel so that we don't need to materialize a register
3465*9880d681SAndroid Build Coastguard Worker // containing zero.
AllUsersSelectZero(SDNode * N)3466*9880d681SAndroid Build Coastguard Worker bool PPCDAGToDAGISel::AllUsersSelectZero(SDNode *N) {
3467*9880d681SAndroid Build Coastguard Worker // If we're not using isel, then this does not matter.
3468*9880d681SAndroid Build Coastguard Worker if (!PPCSubTarget->hasISEL())
3469*9880d681SAndroid Build Coastguard Worker return false;
3470*9880d681SAndroid Build Coastguard Worker
3471*9880d681SAndroid Build Coastguard Worker for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
3472*9880d681SAndroid Build Coastguard Worker UI != UE; ++UI) {
3473*9880d681SAndroid Build Coastguard Worker SDNode *User = *UI;
3474*9880d681SAndroid Build Coastguard Worker if (!User->isMachineOpcode())
3475*9880d681SAndroid Build Coastguard Worker return false;
3476*9880d681SAndroid Build Coastguard Worker if (User->getMachineOpcode() != PPC::SELECT_I4 &&
3477*9880d681SAndroid Build Coastguard Worker User->getMachineOpcode() != PPC::SELECT_I8)
3478*9880d681SAndroid Build Coastguard Worker return false;
3479*9880d681SAndroid Build Coastguard Worker
3480*9880d681SAndroid Build Coastguard Worker SDNode *Op2 = User->getOperand(2).getNode();
3481*9880d681SAndroid Build Coastguard Worker if (!Op2->isMachineOpcode())
3482*9880d681SAndroid Build Coastguard Worker return false;
3483*9880d681SAndroid Build Coastguard Worker
3484*9880d681SAndroid Build Coastguard Worker if (Op2->getMachineOpcode() != PPC::LI &&
3485*9880d681SAndroid Build Coastguard Worker Op2->getMachineOpcode() != PPC::LI8)
3486*9880d681SAndroid Build Coastguard Worker return false;
3487*9880d681SAndroid Build Coastguard Worker
3488*9880d681SAndroid Build Coastguard Worker ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2->getOperand(0));
3489*9880d681SAndroid Build Coastguard Worker if (!C)
3490*9880d681SAndroid Build Coastguard Worker return false;
3491*9880d681SAndroid Build Coastguard Worker
3492*9880d681SAndroid Build Coastguard Worker if (!C->isNullValue())
3493*9880d681SAndroid Build Coastguard Worker return false;
3494*9880d681SAndroid Build Coastguard Worker }
3495*9880d681SAndroid Build Coastguard Worker
3496*9880d681SAndroid Build Coastguard Worker return true;
3497*9880d681SAndroid Build Coastguard Worker }
3498*9880d681SAndroid Build Coastguard Worker
SwapAllSelectUsers(SDNode * N)3499*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::SwapAllSelectUsers(SDNode *N) {
3500*9880d681SAndroid Build Coastguard Worker SmallVector<SDNode *, 4> ToReplace;
3501*9880d681SAndroid Build Coastguard Worker for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
3502*9880d681SAndroid Build Coastguard Worker UI != UE; ++UI) {
3503*9880d681SAndroid Build Coastguard Worker SDNode *User = *UI;
3504*9880d681SAndroid Build Coastguard Worker assert((User->getMachineOpcode() == PPC::SELECT_I4 ||
3505*9880d681SAndroid Build Coastguard Worker User->getMachineOpcode() == PPC::SELECT_I8) &&
3506*9880d681SAndroid Build Coastguard Worker "Must have all select users");
3507*9880d681SAndroid Build Coastguard Worker ToReplace.push_back(User);
3508*9880d681SAndroid Build Coastguard Worker }
3509*9880d681SAndroid Build Coastguard Worker
3510*9880d681SAndroid Build Coastguard Worker for (SmallVector<SDNode *, 4>::iterator UI = ToReplace.begin(),
3511*9880d681SAndroid Build Coastguard Worker UE = ToReplace.end(); UI != UE; ++UI) {
3512*9880d681SAndroid Build Coastguard Worker SDNode *User = *UI;
3513*9880d681SAndroid Build Coastguard Worker SDNode *ResNode =
3514*9880d681SAndroid Build Coastguard Worker CurDAG->getMachineNode(User->getMachineOpcode(), SDLoc(User),
3515*9880d681SAndroid Build Coastguard Worker User->getValueType(0), User->getOperand(0),
3516*9880d681SAndroid Build Coastguard Worker User->getOperand(2),
3517*9880d681SAndroid Build Coastguard Worker User->getOperand(1));
3518*9880d681SAndroid Build Coastguard Worker
3519*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "CR Peephole replacing:\nOld: ");
3520*9880d681SAndroid Build Coastguard Worker DEBUG(User->dump(CurDAG));
3521*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\nNew: ");
3522*9880d681SAndroid Build Coastguard Worker DEBUG(ResNode->dump(CurDAG));
3523*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\n");
3524*9880d681SAndroid Build Coastguard Worker
3525*9880d681SAndroid Build Coastguard Worker ReplaceUses(User, ResNode);
3526*9880d681SAndroid Build Coastguard Worker }
3527*9880d681SAndroid Build Coastguard Worker }
3528*9880d681SAndroid Build Coastguard Worker
PeepholeCROps()3529*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::PeepholeCROps() {
3530*9880d681SAndroid Build Coastguard Worker bool IsModified;
3531*9880d681SAndroid Build Coastguard Worker do {
3532*9880d681SAndroid Build Coastguard Worker IsModified = false;
3533*9880d681SAndroid Build Coastguard Worker for (SDNode &Node : CurDAG->allnodes()) {
3534*9880d681SAndroid Build Coastguard Worker MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
3535*9880d681SAndroid Build Coastguard Worker if (!MachineNode || MachineNode->use_empty())
3536*9880d681SAndroid Build Coastguard Worker continue;
3537*9880d681SAndroid Build Coastguard Worker SDNode *ResNode = MachineNode;
3538*9880d681SAndroid Build Coastguard Worker
3539*9880d681SAndroid Build Coastguard Worker bool Op1Set = false, Op1Unset = false,
3540*9880d681SAndroid Build Coastguard Worker Op1Not = false,
3541*9880d681SAndroid Build Coastguard Worker Op2Set = false, Op2Unset = false,
3542*9880d681SAndroid Build Coastguard Worker Op2Not = false;
3543*9880d681SAndroid Build Coastguard Worker
3544*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MachineNode->getMachineOpcode();
3545*9880d681SAndroid Build Coastguard Worker switch (Opcode) {
3546*9880d681SAndroid Build Coastguard Worker default: break;
3547*9880d681SAndroid Build Coastguard Worker case PPC::CRAND:
3548*9880d681SAndroid Build Coastguard Worker case PPC::CRNAND:
3549*9880d681SAndroid Build Coastguard Worker case PPC::CROR:
3550*9880d681SAndroid Build Coastguard Worker case PPC::CRXOR:
3551*9880d681SAndroid Build Coastguard Worker case PPC::CRNOR:
3552*9880d681SAndroid Build Coastguard Worker case PPC::CREQV:
3553*9880d681SAndroid Build Coastguard Worker case PPC::CRANDC:
3554*9880d681SAndroid Build Coastguard Worker case PPC::CRORC: {
3555*9880d681SAndroid Build Coastguard Worker SDValue Op = MachineNode->getOperand(1);
3556*9880d681SAndroid Build Coastguard Worker if (Op.isMachineOpcode()) {
3557*9880d681SAndroid Build Coastguard Worker if (Op.getMachineOpcode() == PPC::CRSET)
3558*9880d681SAndroid Build Coastguard Worker Op2Set = true;
3559*9880d681SAndroid Build Coastguard Worker else if (Op.getMachineOpcode() == PPC::CRUNSET)
3560*9880d681SAndroid Build Coastguard Worker Op2Unset = true;
3561*9880d681SAndroid Build Coastguard Worker else if (Op.getMachineOpcode() == PPC::CRNOR &&
3562*9880d681SAndroid Build Coastguard Worker Op.getOperand(0) == Op.getOperand(1))
3563*9880d681SAndroid Build Coastguard Worker Op2Not = true;
3564*9880d681SAndroid Build Coastguard Worker }
3565*9880d681SAndroid Build Coastguard Worker } // fallthrough
3566*9880d681SAndroid Build Coastguard Worker case PPC::BC:
3567*9880d681SAndroid Build Coastguard Worker case PPC::BCn:
3568*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_I4:
3569*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_I8:
3570*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_F4:
3571*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_F8:
3572*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_QFRC:
3573*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_QSRC:
3574*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_QBRC:
3575*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_VRRC:
3576*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_VSFRC:
3577*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_VSSRC:
3578*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_VSRC: {
3579*9880d681SAndroid Build Coastguard Worker SDValue Op = MachineNode->getOperand(0);
3580*9880d681SAndroid Build Coastguard Worker if (Op.isMachineOpcode()) {
3581*9880d681SAndroid Build Coastguard Worker if (Op.getMachineOpcode() == PPC::CRSET)
3582*9880d681SAndroid Build Coastguard Worker Op1Set = true;
3583*9880d681SAndroid Build Coastguard Worker else if (Op.getMachineOpcode() == PPC::CRUNSET)
3584*9880d681SAndroid Build Coastguard Worker Op1Unset = true;
3585*9880d681SAndroid Build Coastguard Worker else if (Op.getMachineOpcode() == PPC::CRNOR &&
3586*9880d681SAndroid Build Coastguard Worker Op.getOperand(0) == Op.getOperand(1))
3587*9880d681SAndroid Build Coastguard Worker Op1Not = true;
3588*9880d681SAndroid Build Coastguard Worker }
3589*9880d681SAndroid Build Coastguard Worker }
3590*9880d681SAndroid Build Coastguard Worker break;
3591*9880d681SAndroid Build Coastguard Worker }
3592*9880d681SAndroid Build Coastguard Worker
3593*9880d681SAndroid Build Coastguard Worker bool SelectSwap = false;
3594*9880d681SAndroid Build Coastguard Worker switch (Opcode) {
3595*9880d681SAndroid Build Coastguard Worker default: break;
3596*9880d681SAndroid Build Coastguard Worker case PPC::CRAND:
3597*9880d681SAndroid Build Coastguard Worker if (MachineNode->getOperand(0) == MachineNode->getOperand(1))
3598*9880d681SAndroid Build Coastguard Worker // x & x = x
3599*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(0).getNode();
3600*9880d681SAndroid Build Coastguard Worker else if (Op1Set)
3601*9880d681SAndroid Build Coastguard Worker // 1 & y = y
3602*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(1).getNode();
3603*9880d681SAndroid Build Coastguard Worker else if (Op2Set)
3604*9880d681SAndroid Build Coastguard Worker // x & 1 = x
3605*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(0).getNode();
3606*9880d681SAndroid Build Coastguard Worker else if (Op1Unset || Op2Unset)
3607*9880d681SAndroid Build Coastguard Worker // x & 0 = 0 & y = 0
3608*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRUNSET, SDLoc(MachineNode),
3609*9880d681SAndroid Build Coastguard Worker MVT::i1);
3610*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3611*9880d681SAndroid Build Coastguard Worker // ~x & y = andc(y, x)
3612*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRANDC, SDLoc(MachineNode),
3613*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3614*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0).
3615*9880d681SAndroid Build Coastguard Worker getOperand(0));
3616*9880d681SAndroid Build Coastguard Worker else if (Op2Not)
3617*9880d681SAndroid Build Coastguard Worker // x & ~y = andc(x, y)
3618*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRANDC, SDLoc(MachineNode),
3619*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3620*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1).
3621*9880d681SAndroid Build Coastguard Worker getOperand(0));
3622*9880d681SAndroid Build Coastguard Worker else if (AllUsersSelectZero(MachineNode)) {
3623*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNAND, SDLoc(MachineNode),
3624*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3625*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3626*9880d681SAndroid Build Coastguard Worker SelectSwap = true;
3627*9880d681SAndroid Build Coastguard Worker }
3628*9880d681SAndroid Build Coastguard Worker break;
3629*9880d681SAndroid Build Coastguard Worker case PPC::CRNAND:
3630*9880d681SAndroid Build Coastguard Worker if (MachineNode->getOperand(0) == MachineNode->getOperand(1))
3631*9880d681SAndroid Build Coastguard Worker // nand(x, x) -> nor(x, x)
3632*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3633*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3634*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3635*9880d681SAndroid Build Coastguard Worker else if (Op1Set)
3636*9880d681SAndroid Build Coastguard Worker // nand(1, y) -> nor(y, y)
3637*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3638*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3639*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3640*9880d681SAndroid Build Coastguard Worker else if (Op2Set)
3641*9880d681SAndroid Build Coastguard Worker // nand(x, 1) -> nor(x, x)
3642*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3643*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3644*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3645*9880d681SAndroid Build Coastguard Worker else if (Op1Unset || Op2Unset)
3646*9880d681SAndroid Build Coastguard Worker // nand(x, 0) = nand(0, y) = 1
3647*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRSET, SDLoc(MachineNode),
3648*9880d681SAndroid Build Coastguard Worker MVT::i1);
3649*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3650*9880d681SAndroid Build Coastguard Worker // nand(~x, y) = ~(~x & y) = x | ~y = orc(x, y)
3651*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRORC, SDLoc(MachineNode),
3652*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0).
3653*9880d681SAndroid Build Coastguard Worker getOperand(0),
3654*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3655*9880d681SAndroid Build Coastguard Worker else if (Op2Not)
3656*9880d681SAndroid Build Coastguard Worker // nand(x, ~y) = ~x | y = orc(y, x)
3657*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRORC, SDLoc(MachineNode),
3658*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1).
3659*9880d681SAndroid Build Coastguard Worker getOperand(0),
3660*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3661*9880d681SAndroid Build Coastguard Worker else if (AllUsersSelectZero(MachineNode)) {
3662*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRAND, SDLoc(MachineNode),
3663*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3664*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3665*9880d681SAndroid Build Coastguard Worker SelectSwap = true;
3666*9880d681SAndroid Build Coastguard Worker }
3667*9880d681SAndroid Build Coastguard Worker break;
3668*9880d681SAndroid Build Coastguard Worker case PPC::CROR:
3669*9880d681SAndroid Build Coastguard Worker if (MachineNode->getOperand(0) == MachineNode->getOperand(1))
3670*9880d681SAndroid Build Coastguard Worker // x | x = x
3671*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(0).getNode();
3672*9880d681SAndroid Build Coastguard Worker else if (Op1Set || Op2Set)
3673*9880d681SAndroid Build Coastguard Worker // x | 1 = 1 | y = 1
3674*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRSET, SDLoc(MachineNode),
3675*9880d681SAndroid Build Coastguard Worker MVT::i1);
3676*9880d681SAndroid Build Coastguard Worker else if (Op1Unset)
3677*9880d681SAndroid Build Coastguard Worker // 0 | y = y
3678*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(1).getNode();
3679*9880d681SAndroid Build Coastguard Worker else if (Op2Unset)
3680*9880d681SAndroid Build Coastguard Worker // x | 0 = x
3681*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(0).getNode();
3682*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3683*9880d681SAndroid Build Coastguard Worker // ~x | y = orc(y, x)
3684*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRORC, SDLoc(MachineNode),
3685*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3686*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0).
3687*9880d681SAndroid Build Coastguard Worker getOperand(0));
3688*9880d681SAndroid Build Coastguard Worker else if (Op2Not)
3689*9880d681SAndroid Build Coastguard Worker // x | ~y = orc(x, y)
3690*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRORC, SDLoc(MachineNode),
3691*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3692*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1).
3693*9880d681SAndroid Build Coastguard Worker getOperand(0));
3694*9880d681SAndroid Build Coastguard Worker else if (AllUsersSelectZero(MachineNode)) {
3695*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3696*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3697*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3698*9880d681SAndroid Build Coastguard Worker SelectSwap = true;
3699*9880d681SAndroid Build Coastguard Worker }
3700*9880d681SAndroid Build Coastguard Worker break;
3701*9880d681SAndroid Build Coastguard Worker case PPC::CRXOR:
3702*9880d681SAndroid Build Coastguard Worker if (MachineNode->getOperand(0) == MachineNode->getOperand(1))
3703*9880d681SAndroid Build Coastguard Worker // xor(x, x) = 0
3704*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRUNSET, SDLoc(MachineNode),
3705*9880d681SAndroid Build Coastguard Worker MVT::i1);
3706*9880d681SAndroid Build Coastguard Worker else if (Op1Set)
3707*9880d681SAndroid Build Coastguard Worker // xor(1, y) -> nor(y, y)
3708*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3709*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3710*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3711*9880d681SAndroid Build Coastguard Worker else if (Op2Set)
3712*9880d681SAndroid Build Coastguard Worker // xor(x, 1) -> nor(x, x)
3713*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3714*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3715*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3716*9880d681SAndroid Build Coastguard Worker else if (Op1Unset)
3717*9880d681SAndroid Build Coastguard Worker // xor(0, y) = y
3718*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(1).getNode();
3719*9880d681SAndroid Build Coastguard Worker else if (Op2Unset)
3720*9880d681SAndroid Build Coastguard Worker // xor(x, 0) = x
3721*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(0).getNode();
3722*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3723*9880d681SAndroid Build Coastguard Worker // xor(~x, y) = eqv(x, y)
3724*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CREQV, SDLoc(MachineNode),
3725*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0).
3726*9880d681SAndroid Build Coastguard Worker getOperand(0),
3727*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3728*9880d681SAndroid Build Coastguard Worker else if (Op2Not)
3729*9880d681SAndroid Build Coastguard Worker // xor(x, ~y) = eqv(x, y)
3730*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CREQV, SDLoc(MachineNode),
3731*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3732*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1).
3733*9880d681SAndroid Build Coastguard Worker getOperand(0));
3734*9880d681SAndroid Build Coastguard Worker else if (AllUsersSelectZero(MachineNode)) {
3735*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CREQV, SDLoc(MachineNode),
3736*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3737*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3738*9880d681SAndroid Build Coastguard Worker SelectSwap = true;
3739*9880d681SAndroid Build Coastguard Worker }
3740*9880d681SAndroid Build Coastguard Worker break;
3741*9880d681SAndroid Build Coastguard Worker case PPC::CRNOR:
3742*9880d681SAndroid Build Coastguard Worker if (Op1Set || Op2Set)
3743*9880d681SAndroid Build Coastguard Worker // nor(1, y) -> 0
3744*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRUNSET, SDLoc(MachineNode),
3745*9880d681SAndroid Build Coastguard Worker MVT::i1);
3746*9880d681SAndroid Build Coastguard Worker else if (Op1Unset)
3747*9880d681SAndroid Build Coastguard Worker // nor(0, y) = ~y -> nor(y, y)
3748*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3749*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3750*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3751*9880d681SAndroid Build Coastguard Worker else if (Op2Unset)
3752*9880d681SAndroid Build Coastguard Worker // nor(x, 0) = ~x
3753*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3754*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3755*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3756*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3757*9880d681SAndroid Build Coastguard Worker // nor(~x, y) = andc(x, y)
3758*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRANDC, SDLoc(MachineNode),
3759*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0).
3760*9880d681SAndroid Build Coastguard Worker getOperand(0),
3761*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3762*9880d681SAndroid Build Coastguard Worker else if (Op2Not)
3763*9880d681SAndroid Build Coastguard Worker // nor(x, ~y) = andc(y, x)
3764*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRANDC, SDLoc(MachineNode),
3765*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1).
3766*9880d681SAndroid Build Coastguard Worker getOperand(0),
3767*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3768*9880d681SAndroid Build Coastguard Worker else if (AllUsersSelectZero(MachineNode)) {
3769*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CROR, SDLoc(MachineNode),
3770*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3771*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3772*9880d681SAndroid Build Coastguard Worker SelectSwap = true;
3773*9880d681SAndroid Build Coastguard Worker }
3774*9880d681SAndroid Build Coastguard Worker break;
3775*9880d681SAndroid Build Coastguard Worker case PPC::CREQV:
3776*9880d681SAndroid Build Coastguard Worker if (MachineNode->getOperand(0) == MachineNode->getOperand(1))
3777*9880d681SAndroid Build Coastguard Worker // eqv(x, x) = 1
3778*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRSET, SDLoc(MachineNode),
3779*9880d681SAndroid Build Coastguard Worker MVT::i1);
3780*9880d681SAndroid Build Coastguard Worker else if (Op1Set)
3781*9880d681SAndroid Build Coastguard Worker // eqv(1, y) = y
3782*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(1).getNode();
3783*9880d681SAndroid Build Coastguard Worker else if (Op2Set)
3784*9880d681SAndroid Build Coastguard Worker // eqv(x, 1) = x
3785*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(0).getNode();
3786*9880d681SAndroid Build Coastguard Worker else if (Op1Unset)
3787*9880d681SAndroid Build Coastguard Worker // eqv(0, y) = ~y -> nor(y, y)
3788*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3789*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3790*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3791*9880d681SAndroid Build Coastguard Worker else if (Op2Unset)
3792*9880d681SAndroid Build Coastguard Worker // eqv(x, 0) = ~x
3793*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3794*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3795*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3796*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3797*9880d681SAndroid Build Coastguard Worker // eqv(~x, y) = xor(x, y)
3798*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRXOR, SDLoc(MachineNode),
3799*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0).
3800*9880d681SAndroid Build Coastguard Worker getOperand(0),
3801*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3802*9880d681SAndroid Build Coastguard Worker else if (Op2Not)
3803*9880d681SAndroid Build Coastguard Worker // eqv(x, ~y) = xor(x, y)
3804*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRXOR, SDLoc(MachineNode),
3805*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3806*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1).
3807*9880d681SAndroid Build Coastguard Worker getOperand(0));
3808*9880d681SAndroid Build Coastguard Worker else if (AllUsersSelectZero(MachineNode)) {
3809*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRXOR, SDLoc(MachineNode),
3810*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3811*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3812*9880d681SAndroid Build Coastguard Worker SelectSwap = true;
3813*9880d681SAndroid Build Coastguard Worker }
3814*9880d681SAndroid Build Coastguard Worker break;
3815*9880d681SAndroid Build Coastguard Worker case PPC::CRANDC:
3816*9880d681SAndroid Build Coastguard Worker if (MachineNode->getOperand(0) == MachineNode->getOperand(1))
3817*9880d681SAndroid Build Coastguard Worker // andc(x, x) = 0
3818*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRUNSET, SDLoc(MachineNode),
3819*9880d681SAndroid Build Coastguard Worker MVT::i1);
3820*9880d681SAndroid Build Coastguard Worker else if (Op1Set)
3821*9880d681SAndroid Build Coastguard Worker // andc(1, y) = ~y
3822*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3823*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3824*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3825*9880d681SAndroid Build Coastguard Worker else if (Op1Unset || Op2Set)
3826*9880d681SAndroid Build Coastguard Worker // andc(0, y) = andc(x, 1) = 0
3827*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRUNSET, SDLoc(MachineNode),
3828*9880d681SAndroid Build Coastguard Worker MVT::i1);
3829*9880d681SAndroid Build Coastguard Worker else if (Op2Unset)
3830*9880d681SAndroid Build Coastguard Worker // andc(x, 0) = x
3831*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(0).getNode();
3832*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3833*9880d681SAndroid Build Coastguard Worker // andc(~x, y) = ~(x | y) = nor(x, y)
3834*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3835*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0).
3836*9880d681SAndroid Build Coastguard Worker getOperand(0),
3837*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3838*9880d681SAndroid Build Coastguard Worker else if (Op2Not)
3839*9880d681SAndroid Build Coastguard Worker // andc(x, ~y) = x & y
3840*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRAND, SDLoc(MachineNode),
3841*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3842*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1).
3843*9880d681SAndroid Build Coastguard Worker getOperand(0));
3844*9880d681SAndroid Build Coastguard Worker else if (AllUsersSelectZero(MachineNode)) {
3845*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRORC, SDLoc(MachineNode),
3846*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3847*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3848*9880d681SAndroid Build Coastguard Worker SelectSwap = true;
3849*9880d681SAndroid Build Coastguard Worker }
3850*9880d681SAndroid Build Coastguard Worker break;
3851*9880d681SAndroid Build Coastguard Worker case PPC::CRORC:
3852*9880d681SAndroid Build Coastguard Worker if (MachineNode->getOperand(0) == MachineNode->getOperand(1))
3853*9880d681SAndroid Build Coastguard Worker // orc(x, x) = 1
3854*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRSET, SDLoc(MachineNode),
3855*9880d681SAndroid Build Coastguard Worker MVT::i1);
3856*9880d681SAndroid Build Coastguard Worker else if (Op1Set || Op2Unset)
3857*9880d681SAndroid Build Coastguard Worker // orc(1, y) = orc(x, 0) = 1
3858*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRSET, SDLoc(MachineNode),
3859*9880d681SAndroid Build Coastguard Worker MVT::i1);
3860*9880d681SAndroid Build Coastguard Worker else if (Op2Set)
3861*9880d681SAndroid Build Coastguard Worker // orc(x, 1) = x
3862*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(0).getNode();
3863*9880d681SAndroid Build Coastguard Worker else if (Op1Unset)
3864*9880d681SAndroid Build Coastguard Worker // orc(0, y) = ~y
3865*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNOR, SDLoc(MachineNode),
3866*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3867*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3868*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3869*9880d681SAndroid Build Coastguard Worker // orc(~x, y) = ~(x & y) = nand(x, y)
3870*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRNAND, SDLoc(MachineNode),
3871*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0).
3872*9880d681SAndroid Build Coastguard Worker getOperand(0),
3873*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3874*9880d681SAndroid Build Coastguard Worker else if (Op2Not)
3875*9880d681SAndroid Build Coastguard Worker // orc(x, ~y) = x | y
3876*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CROR, SDLoc(MachineNode),
3877*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(0),
3878*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1).
3879*9880d681SAndroid Build Coastguard Worker getOperand(0));
3880*9880d681SAndroid Build Coastguard Worker else if (AllUsersSelectZero(MachineNode)) {
3881*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(PPC::CRANDC, SDLoc(MachineNode),
3882*9880d681SAndroid Build Coastguard Worker MVT::i1, MachineNode->getOperand(1),
3883*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0));
3884*9880d681SAndroid Build Coastguard Worker SelectSwap = true;
3885*9880d681SAndroid Build Coastguard Worker }
3886*9880d681SAndroid Build Coastguard Worker break;
3887*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_I4:
3888*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_I8:
3889*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_F4:
3890*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_F8:
3891*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_QFRC:
3892*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_QSRC:
3893*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_QBRC:
3894*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_VRRC:
3895*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_VSFRC:
3896*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_VSSRC:
3897*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_VSRC:
3898*9880d681SAndroid Build Coastguard Worker if (Op1Set)
3899*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(1).getNode();
3900*9880d681SAndroid Build Coastguard Worker else if (Op1Unset)
3901*9880d681SAndroid Build Coastguard Worker ResNode = MachineNode->getOperand(2).getNode();
3902*9880d681SAndroid Build Coastguard Worker else if (Op1Not)
3903*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(MachineNode->getMachineOpcode(),
3904*9880d681SAndroid Build Coastguard Worker SDLoc(MachineNode),
3905*9880d681SAndroid Build Coastguard Worker MachineNode->getValueType(0),
3906*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0).
3907*9880d681SAndroid Build Coastguard Worker getOperand(0),
3908*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(2),
3909*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1));
3910*9880d681SAndroid Build Coastguard Worker break;
3911*9880d681SAndroid Build Coastguard Worker case PPC::BC:
3912*9880d681SAndroid Build Coastguard Worker case PPC::BCn:
3913*9880d681SAndroid Build Coastguard Worker if (Op1Not)
3914*9880d681SAndroid Build Coastguard Worker ResNode = CurDAG->getMachineNode(Opcode == PPC::BC ? PPC::BCn :
3915*9880d681SAndroid Build Coastguard Worker PPC::BC,
3916*9880d681SAndroid Build Coastguard Worker SDLoc(MachineNode),
3917*9880d681SAndroid Build Coastguard Worker MVT::Other,
3918*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(0).
3919*9880d681SAndroid Build Coastguard Worker getOperand(0),
3920*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(1),
3921*9880d681SAndroid Build Coastguard Worker MachineNode->getOperand(2));
3922*9880d681SAndroid Build Coastguard Worker // FIXME: Handle Op1Set, Op1Unset here too.
3923*9880d681SAndroid Build Coastguard Worker break;
3924*9880d681SAndroid Build Coastguard Worker }
3925*9880d681SAndroid Build Coastguard Worker
3926*9880d681SAndroid Build Coastguard Worker // If we're inverting this node because it is used only by selects that
3927*9880d681SAndroid Build Coastguard Worker // we'd like to swap, then swap the selects before the node replacement.
3928*9880d681SAndroid Build Coastguard Worker if (SelectSwap)
3929*9880d681SAndroid Build Coastguard Worker SwapAllSelectUsers(MachineNode);
3930*9880d681SAndroid Build Coastguard Worker
3931*9880d681SAndroid Build Coastguard Worker if (ResNode != MachineNode) {
3932*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "CR Peephole replacing:\nOld: ");
3933*9880d681SAndroid Build Coastguard Worker DEBUG(MachineNode->dump(CurDAG));
3934*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\nNew: ");
3935*9880d681SAndroid Build Coastguard Worker DEBUG(ResNode->dump(CurDAG));
3936*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\n");
3937*9880d681SAndroid Build Coastguard Worker
3938*9880d681SAndroid Build Coastguard Worker ReplaceUses(MachineNode, ResNode);
3939*9880d681SAndroid Build Coastguard Worker IsModified = true;
3940*9880d681SAndroid Build Coastguard Worker }
3941*9880d681SAndroid Build Coastguard Worker }
3942*9880d681SAndroid Build Coastguard Worker if (IsModified)
3943*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNodes();
3944*9880d681SAndroid Build Coastguard Worker } while (IsModified);
3945*9880d681SAndroid Build Coastguard Worker }
3946*9880d681SAndroid Build Coastguard Worker
3947*9880d681SAndroid Build Coastguard Worker // Gather the set of 32-bit operations that are known to have their
3948*9880d681SAndroid Build Coastguard Worker // higher-order 32 bits zero, where ToPromote contains all such operations.
PeepholePPC64ZExtGather(SDValue Op32,SmallPtrSetImpl<SDNode * > & ToPromote)3949*9880d681SAndroid Build Coastguard Worker static bool PeepholePPC64ZExtGather(SDValue Op32,
3950*9880d681SAndroid Build Coastguard Worker SmallPtrSetImpl<SDNode *> &ToPromote) {
3951*9880d681SAndroid Build Coastguard Worker if (!Op32.isMachineOpcode())
3952*9880d681SAndroid Build Coastguard Worker return false;
3953*9880d681SAndroid Build Coastguard Worker
3954*9880d681SAndroid Build Coastguard Worker // First, check for the "frontier" instructions (those that will clear the
3955*9880d681SAndroid Build Coastguard Worker // higher-order 32 bits.
3956*9880d681SAndroid Build Coastguard Worker
3957*9880d681SAndroid Build Coastguard Worker // For RLWINM and RLWNM, we need to make sure that the mask does not wrap
3958*9880d681SAndroid Build Coastguard Worker // around. If it does not, then these instructions will clear the
3959*9880d681SAndroid Build Coastguard Worker // higher-order bits.
3960*9880d681SAndroid Build Coastguard Worker if ((Op32.getMachineOpcode() == PPC::RLWINM ||
3961*9880d681SAndroid Build Coastguard Worker Op32.getMachineOpcode() == PPC::RLWNM) &&
3962*9880d681SAndroid Build Coastguard Worker Op32.getConstantOperandVal(2) <= Op32.getConstantOperandVal(3)) {
3963*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
3964*9880d681SAndroid Build Coastguard Worker return true;
3965*9880d681SAndroid Build Coastguard Worker }
3966*9880d681SAndroid Build Coastguard Worker
3967*9880d681SAndroid Build Coastguard Worker // SLW and SRW always clear the higher-order bits.
3968*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::SLW ||
3969*9880d681SAndroid Build Coastguard Worker Op32.getMachineOpcode() == PPC::SRW) {
3970*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
3971*9880d681SAndroid Build Coastguard Worker return true;
3972*9880d681SAndroid Build Coastguard Worker }
3973*9880d681SAndroid Build Coastguard Worker
3974*9880d681SAndroid Build Coastguard Worker // For LI and LIS, we need the immediate to be positive (so that it is not
3975*9880d681SAndroid Build Coastguard Worker // sign extended).
3976*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::LI ||
3977*9880d681SAndroid Build Coastguard Worker Op32.getMachineOpcode() == PPC::LIS) {
3978*9880d681SAndroid Build Coastguard Worker if (!isUInt<15>(Op32.getConstantOperandVal(0)))
3979*9880d681SAndroid Build Coastguard Worker return false;
3980*9880d681SAndroid Build Coastguard Worker
3981*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
3982*9880d681SAndroid Build Coastguard Worker return true;
3983*9880d681SAndroid Build Coastguard Worker }
3984*9880d681SAndroid Build Coastguard Worker
3985*9880d681SAndroid Build Coastguard Worker // LHBRX and LWBRX always clear the higher-order bits.
3986*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::LHBRX ||
3987*9880d681SAndroid Build Coastguard Worker Op32.getMachineOpcode() == PPC::LWBRX) {
3988*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
3989*9880d681SAndroid Build Coastguard Worker return true;
3990*9880d681SAndroid Build Coastguard Worker }
3991*9880d681SAndroid Build Coastguard Worker
3992*9880d681SAndroid Build Coastguard Worker // CNTLZW always produces a 64-bit value in [0,32], and so is zero extended.
3993*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::CNTLZW) {
3994*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
3995*9880d681SAndroid Build Coastguard Worker return true;
3996*9880d681SAndroid Build Coastguard Worker }
3997*9880d681SAndroid Build Coastguard Worker
3998*9880d681SAndroid Build Coastguard Worker // Next, check for those instructions we can look through.
3999*9880d681SAndroid Build Coastguard Worker
4000*9880d681SAndroid Build Coastguard Worker // Assuming the mask does not wrap around, then the higher-order bits are
4001*9880d681SAndroid Build Coastguard Worker // taken directly from the first operand.
4002*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::RLWIMI &&
4003*9880d681SAndroid Build Coastguard Worker Op32.getConstantOperandVal(3) <= Op32.getConstantOperandVal(4)) {
4004*9880d681SAndroid Build Coastguard Worker SmallPtrSet<SDNode *, 16> ToPromote1;
4005*9880d681SAndroid Build Coastguard Worker if (!PeepholePPC64ZExtGather(Op32.getOperand(0), ToPromote1))
4006*9880d681SAndroid Build Coastguard Worker return false;
4007*9880d681SAndroid Build Coastguard Worker
4008*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
4009*9880d681SAndroid Build Coastguard Worker ToPromote.insert(ToPromote1.begin(), ToPromote1.end());
4010*9880d681SAndroid Build Coastguard Worker return true;
4011*9880d681SAndroid Build Coastguard Worker }
4012*9880d681SAndroid Build Coastguard Worker
4013*9880d681SAndroid Build Coastguard Worker // For OR, the higher-order bits are zero if that is true for both operands.
4014*9880d681SAndroid Build Coastguard Worker // For SELECT_I4, the same is true (but the relevant operand numbers are
4015*9880d681SAndroid Build Coastguard Worker // shifted by 1).
4016*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::OR ||
4017*9880d681SAndroid Build Coastguard Worker Op32.getMachineOpcode() == PPC::SELECT_I4) {
4018*9880d681SAndroid Build Coastguard Worker unsigned B = Op32.getMachineOpcode() == PPC::SELECT_I4 ? 1 : 0;
4019*9880d681SAndroid Build Coastguard Worker SmallPtrSet<SDNode *, 16> ToPromote1;
4020*9880d681SAndroid Build Coastguard Worker if (!PeepholePPC64ZExtGather(Op32.getOperand(B+0), ToPromote1))
4021*9880d681SAndroid Build Coastguard Worker return false;
4022*9880d681SAndroid Build Coastguard Worker if (!PeepholePPC64ZExtGather(Op32.getOperand(B+1), ToPromote1))
4023*9880d681SAndroid Build Coastguard Worker return false;
4024*9880d681SAndroid Build Coastguard Worker
4025*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
4026*9880d681SAndroid Build Coastguard Worker ToPromote.insert(ToPromote1.begin(), ToPromote1.end());
4027*9880d681SAndroid Build Coastguard Worker return true;
4028*9880d681SAndroid Build Coastguard Worker }
4029*9880d681SAndroid Build Coastguard Worker
4030*9880d681SAndroid Build Coastguard Worker // For ORI and ORIS, we need the higher-order bits of the first operand to be
4031*9880d681SAndroid Build Coastguard Worker // zero, and also for the constant to be positive (so that it is not sign
4032*9880d681SAndroid Build Coastguard Worker // extended).
4033*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::ORI ||
4034*9880d681SAndroid Build Coastguard Worker Op32.getMachineOpcode() == PPC::ORIS) {
4035*9880d681SAndroid Build Coastguard Worker SmallPtrSet<SDNode *, 16> ToPromote1;
4036*9880d681SAndroid Build Coastguard Worker if (!PeepholePPC64ZExtGather(Op32.getOperand(0), ToPromote1))
4037*9880d681SAndroid Build Coastguard Worker return false;
4038*9880d681SAndroid Build Coastguard Worker if (!isUInt<15>(Op32.getConstantOperandVal(1)))
4039*9880d681SAndroid Build Coastguard Worker return false;
4040*9880d681SAndroid Build Coastguard Worker
4041*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
4042*9880d681SAndroid Build Coastguard Worker ToPromote.insert(ToPromote1.begin(), ToPromote1.end());
4043*9880d681SAndroid Build Coastguard Worker return true;
4044*9880d681SAndroid Build Coastguard Worker }
4045*9880d681SAndroid Build Coastguard Worker
4046*9880d681SAndroid Build Coastguard Worker // The higher-order bits of AND are zero if that is true for at least one of
4047*9880d681SAndroid Build Coastguard Worker // the operands.
4048*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::AND) {
4049*9880d681SAndroid Build Coastguard Worker SmallPtrSet<SDNode *, 16> ToPromote1, ToPromote2;
4050*9880d681SAndroid Build Coastguard Worker bool Op0OK =
4051*9880d681SAndroid Build Coastguard Worker PeepholePPC64ZExtGather(Op32.getOperand(0), ToPromote1);
4052*9880d681SAndroid Build Coastguard Worker bool Op1OK =
4053*9880d681SAndroid Build Coastguard Worker PeepholePPC64ZExtGather(Op32.getOperand(1), ToPromote2);
4054*9880d681SAndroid Build Coastguard Worker if (!Op0OK && !Op1OK)
4055*9880d681SAndroid Build Coastguard Worker return false;
4056*9880d681SAndroid Build Coastguard Worker
4057*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
4058*9880d681SAndroid Build Coastguard Worker
4059*9880d681SAndroid Build Coastguard Worker if (Op0OK)
4060*9880d681SAndroid Build Coastguard Worker ToPromote.insert(ToPromote1.begin(), ToPromote1.end());
4061*9880d681SAndroid Build Coastguard Worker
4062*9880d681SAndroid Build Coastguard Worker if (Op1OK)
4063*9880d681SAndroid Build Coastguard Worker ToPromote.insert(ToPromote2.begin(), ToPromote2.end());
4064*9880d681SAndroid Build Coastguard Worker
4065*9880d681SAndroid Build Coastguard Worker return true;
4066*9880d681SAndroid Build Coastguard Worker }
4067*9880d681SAndroid Build Coastguard Worker
4068*9880d681SAndroid Build Coastguard Worker // For ANDI and ANDIS, the higher-order bits are zero if either that is true
4069*9880d681SAndroid Build Coastguard Worker // of the first operand, or if the second operand is positive (so that it is
4070*9880d681SAndroid Build Coastguard Worker // not sign extended).
4071*9880d681SAndroid Build Coastguard Worker if (Op32.getMachineOpcode() == PPC::ANDIo ||
4072*9880d681SAndroid Build Coastguard Worker Op32.getMachineOpcode() == PPC::ANDISo) {
4073*9880d681SAndroid Build Coastguard Worker SmallPtrSet<SDNode *, 16> ToPromote1;
4074*9880d681SAndroid Build Coastguard Worker bool Op0OK =
4075*9880d681SAndroid Build Coastguard Worker PeepholePPC64ZExtGather(Op32.getOperand(0), ToPromote1);
4076*9880d681SAndroid Build Coastguard Worker bool Op1OK = isUInt<15>(Op32.getConstantOperandVal(1));
4077*9880d681SAndroid Build Coastguard Worker if (!Op0OK && !Op1OK)
4078*9880d681SAndroid Build Coastguard Worker return false;
4079*9880d681SAndroid Build Coastguard Worker
4080*9880d681SAndroid Build Coastguard Worker ToPromote.insert(Op32.getNode());
4081*9880d681SAndroid Build Coastguard Worker
4082*9880d681SAndroid Build Coastguard Worker if (Op0OK)
4083*9880d681SAndroid Build Coastguard Worker ToPromote.insert(ToPromote1.begin(), ToPromote1.end());
4084*9880d681SAndroid Build Coastguard Worker
4085*9880d681SAndroid Build Coastguard Worker return true;
4086*9880d681SAndroid Build Coastguard Worker }
4087*9880d681SAndroid Build Coastguard Worker
4088*9880d681SAndroid Build Coastguard Worker return false;
4089*9880d681SAndroid Build Coastguard Worker }
4090*9880d681SAndroid Build Coastguard Worker
PeepholePPC64ZExt()4091*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::PeepholePPC64ZExt() {
4092*9880d681SAndroid Build Coastguard Worker if (!PPCSubTarget->isPPC64())
4093*9880d681SAndroid Build Coastguard Worker return;
4094*9880d681SAndroid Build Coastguard Worker
4095*9880d681SAndroid Build Coastguard Worker // When we zero-extend from i32 to i64, we use a pattern like this:
4096*9880d681SAndroid Build Coastguard Worker // def : Pat<(i64 (zext i32:$in)),
4097*9880d681SAndroid Build Coastguard Worker // (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32),
4098*9880d681SAndroid Build Coastguard Worker // 0, 32)>;
4099*9880d681SAndroid Build Coastguard Worker // There are several 32-bit shift/rotate instructions, however, that will
4100*9880d681SAndroid Build Coastguard Worker // clear the higher-order bits of their output, rendering the RLDICL
4101*9880d681SAndroid Build Coastguard Worker // unnecessary. When that happens, we remove it here, and redefine the
4102*9880d681SAndroid Build Coastguard Worker // relevant 32-bit operation to be a 64-bit operation.
4103*9880d681SAndroid Build Coastguard Worker
4104*9880d681SAndroid Build Coastguard Worker SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
4105*9880d681SAndroid Build Coastguard Worker ++Position;
4106*9880d681SAndroid Build Coastguard Worker
4107*9880d681SAndroid Build Coastguard Worker bool MadeChange = false;
4108*9880d681SAndroid Build Coastguard Worker while (Position != CurDAG->allnodes_begin()) {
4109*9880d681SAndroid Build Coastguard Worker SDNode *N = &*--Position;
4110*9880d681SAndroid Build Coastguard Worker // Skip dead nodes and any non-machine opcodes.
4111*9880d681SAndroid Build Coastguard Worker if (N->use_empty() || !N->isMachineOpcode())
4112*9880d681SAndroid Build Coastguard Worker continue;
4113*9880d681SAndroid Build Coastguard Worker
4114*9880d681SAndroid Build Coastguard Worker if (N->getMachineOpcode() != PPC::RLDICL)
4115*9880d681SAndroid Build Coastguard Worker continue;
4116*9880d681SAndroid Build Coastguard Worker
4117*9880d681SAndroid Build Coastguard Worker if (N->getConstantOperandVal(1) != 0 ||
4118*9880d681SAndroid Build Coastguard Worker N->getConstantOperandVal(2) != 32)
4119*9880d681SAndroid Build Coastguard Worker continue;
4120*9880d681SAndroid Build Coastguard Worker
4121*9880d681SAndroid Build Coastguard Worker SDValue ISR = N->getOperand(0);
4122*9880d681SAndroid Build Coastguard Worker if (!ISR.isMachineOpcode() ||
4123*9880d681SAndroid Build Coastguard Worker ISR.getMachineOpcode() != TargetOpcode::INSERT_SUBREG)
4124*9880d681SAndroid Build Coastguard Worker continue;
4125*9880d681SAndroid Build Coastguard Worker
4126*9880d681SAndroid Build Coastguard Worker if (!ISR.hasOneUse())
4127*9880d681SAndroid Build Coastguard Worker continue;
4128*9880d681SAndroid Build Coastguard Worker
4129*9880d681SAndroid Build Coastguard Worker if (ISR.getConstantOperandVal(2) != PPC::sub_32)
4130*9880d681SAndroid Build Coastguard Worker continue;
4131*9880d681SAndroid Build Coastguard Worker
4132*9880d681SAndroid Build Coastguard Worker SDValue IDef = ISR.getOperand(0);
4133*9880d681SAndroid Build Coastguard Worker if (!IDef.isMachineOpcode() ||
4134*9880d681SAndroid Build Coastguard Worker IDef.getMachineOpcode() != TargetOpcode::IMPLICIT_DEF)
4135*9880d681SAndroid Build Coastguard Worker continue;
4136*9880d681SAndroid Build Coastguard Worker
4137*9880d681SAndroid Build Coastguard Worker // We now know that we're looking at a canonical i32 -> i64 zext. See if we
4138*9880d681SAndroid Build Coastguard Worker // can get rid of it.
4139*9880d681SAndroid Build Coastguard Worker
4140*9880d681SAndroid Build Coastguard Worker SDValue Op32 = ISR->getOperand(1);
4141*9880d681SAndroid Build Coastguard Worker if (!Op32.isMachineOpcode())
4142*9880d681SAndroid Build Coastguard Worker continue;
4143*9880d681SAndroid Build Coastguard Worker
4144*9880d681SAndroid Build Coastguard Worker // There are some 32-bit instructions that always clear the high-order 32
4145*9880d681SAndroid Build Coastguard Worker // bits, there are also some instructions (like AND) that we can look
4146*9880d681SAndroid Build Coastguard Worker // through.
4147*9880d681SAndroid Build Coastguard Worker SmallPtrSet<SDNode *, 16> ToPromote;
4148*9880d681SAndroid Build Coastguard Worker if (!PeepholePPC64ZExtGather(Op32, ToPromote))
4149*9880d681SAndroid Build Coastguard Worker continue;
4150*9880d681SAndroid Build Coastguard Worker
4151*9880d681SAndroid Build Coastguard Worker // If the ToPromote set contains nodes that have uses outside of the set
4152*9880d681SAndroid Build Coastguard Worker // (except for the original INSERT_SUBREG), then abort the transformation.
4153*9880d681SAndroid Build Coastguard Worker bool OutsideUse = false;
4154*9880d681SAndroid Build Coastguard Worker for (SDNode *PN : ToPromote) {
4155*9880d681SAndroid Build Coastguard Worker for (SDNode *UN : PN->uses()) {
4156*9880d681SAndroid Build Coastguard Worker if (!ToPromote.count(UN) && UN != ISR.getNode()) {
4157*9880d681SAndroid Build Coastguard Worker OutsideUse = true;
4158*9880d681SAndroid Build Coastguard Worker break;
4159*9880d681SAndroid Build Coastguard Worker }
4160*9880d681SAndroid Build Coastguard Worker }
4161*9880d681SAndroid Build Coastguard Worker
4162*9880d681SAndroid Build Coastguard Worker if (OutsideUse)
4163*9880d681SAndroid Build Coastguard Worker break;
4164*9880d681SAndroid Build Coastguard Worker }
4165*9880d681SAndroid Build Coastguard Worker if (OutsideUse)
4166*9880d681SAndroid Build Coastguard Worker continue;
4167*9880d681SAndroid Build Coastguard Worker
4168*9880d681SAndroid Build Coastguard Worker MadeChange = true;
4169*9880d681SAndroid Build Coastguard Worker
4170*9880d681SAndroid Build Coastguard Worker // We now know that this zero extension can be removed by promoting to
4171*9880d681SAndroid Build Coastguard Worker // nodes in ToPromote to 64-bit operations, where for operations in the
4172*9880d681SAndroid Build Coastguard Worker // frontier of the set, we need to insert INSERT_SUBREGs for their
4173*9880d681SAndroid Build Coastguard Worker // operands.
4174*9880d681SAndroid Build Coastguard Worker for (SDNode *PN : ToPromote) {
4175*9880d681SAndroid Build Coastguard Worker unsigned NewOpcode;
4176*9880d681SAndroid Build Coastguard Worker switch (PN->getMachineOpcode()) {
4177*9880d681SAndroid Build Coastguard Worker default:
4178*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Don't know the 64-bit variant of this instruction");
4179*9880d681SAndroid Build Coastguard Worker case PPC::RLWINM: NewOpcode = PPC::RLWINM8; break;
4180*9880d681SAndroid Build Coastguard Worker case PPC::RLWNM: NewOpcode = PPC::RLWNM8; break;
4181*9880d681SAndroid Build Coastguard Worker case PPC::SLW: NewOpcode = PPC::SLW8; break;
4182*9880d681SAndroid Build Coastguard Worker case PPC::SRW: NewOpcode = PPC::SRW8; break;
4183*9880d681SAndroid Build Coastguard Worker case PPC::LI: NewOpcode = PPC::LI8; break;
4184*9880d681SAndroid Build Coastguard Worker case PPC::LIS: NewOpcode = PPC::LIS8; break;
4185*9880d681SAndroid Build Coastguard Worker case PPC::LHBRX: NewOpcode = PPC::LHBRX8; break;
4186*9880d681SAndroid Build Coastguard Worker case PPC::LWBRX: NewOpcode = PPC::LWBRX8; break;
4187*9880d681SAndroid Build Coastguard Worker case PPC::CNTLZW: NewOpcode = PPC::CNTLZW8; break;
4188*9880d681SAndroid Build Coastguard Worker case PPC::RLWIMI: NewOpcode = PPC::RLWIMI8; break;
4189*9880d681SAndroid Build Coastguard Worker case PPC::OR: NewOpcode = PPC::OR8; break;
4190*9880d681SAndroid Build Coastguard Worker case PPC::SELECT_I4: NewOpcode = PPC::SELECT_I8; break;
4191*9880d681SAndroid Build Coastguard Worker case PPC::ORI: NewOpcode = PPC::ORI8; break;
4192*9880d681SAndroid Build Coastguard Worker case PPC::ORIS: NewOpcode = PPC::ORIS8; break;
4193*9880d681SAndroid Build Coastguard Worker case PPC::AND: NewOpcode = PPC::AND8; break;
4194*9880d681SAndroid Build Coastguard Worker case PPC::ANDIo: NewOpcode = PPC::ANDIo8; break;
4195*9880d681SAndroid Build Coastguard Worker case PPC::ANDISo: NewOpcode = PPC::ANDISo8; break;
4196*9880d681SAndroid Build Coastguard Worker }
4197*9880d681SAndroid Build Coastguard Worker
4198*9880d681SAndroid Build Coastguard Worker // Note: During the replacement process, the nodes will be in an
4199*9880d681SAndroid Build Coastguard Worker // inconsistent state (some instructions will have operands with values
4200*9880d681SAndroid Build Coastguard Worker // of the wrong type). Once done, however, everything should be right
4201*9880d681SAndroid Build Coastguard Worker // again.
4202*9880d681SAndroid Build Coastguard Worker
4203*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Ops;
4204*9880d681SAndroid Build Coastguard Worker for (const SDValue &V : PN->ops()) {
4205*9880d681SAndroid Build Coastguard Worker if (!ToPromote.count(V.getNode()) && V.getValueType() == MVT::i32 &&
4206*9880d681SAndroid Build Coastguard Worker !isa<ConstantSDNode>(V)) {
4207*9880d681SAndroid Build Coastguard Worker SDValue ReplOpOps[] = { ISR.getOperand(0), V, ISR.getOperand(2) };
4208*9880d681SAndroid Build Coastguard Worker SDNode *ReplOp =
4209*9880d681SAndroid Build Coastguard Worker CurDAG->getMachineNode(TargetOpcode::INSERT_SUBREG, SDLoc(V),
4210*9880d681SAndroid Build Coastguard Worker ISR.getNode()->getVTList(), ReplOpOps);
4211*9880d681SAndroid Build Coastguard Worker Ops.push_back(SDValue(ReplOp, 0));
4212*9880d681SAndroid Build Coastguard Worker } else {
4213*9880d681SAndroid Build Coastguard Worker Ops.push_back(V);
4214*9880d681SAndroid Build Coastguard Worker }
4215*9880d681SAndroid Build Coastguard Worker }
4216*9880d681SAndroid Build Coastguard Worker
4217*9880d681SAndroid Build Coastguard Worker // Because all to-be-promoted nodes only have users that are other
4218*9880d681SAndroid Build Coastguard Worker // promoted nodes (or the original INSERT_SUBREG), we can safely replace
4219*9880d681SAndroid Build Coastguard Worker // the i32 result value type with i64.
4220*9880d681SAndroid Build Coastguard Worker
4221*9880d681SAndroid Build Coastguard Worker SmallVector<EVT, 2> NewVTs;
4222*9880d681SAndroid Build Coastguard Worker SDVTList VTs = PN->getVTList();
4223*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, ie = VTs.NumVTs; i != ie; ++i)
4224*9880d681SAndroid Build Coastguard Worker if (VTs.VTs[i] == MVT::i32)
4225*9880d681SAndroid Build Coastguard Worker NewVTs.push_back(MVT::i64);
4226*9880d681SAndroid Build Coastguard Worker else
4227*9880d681SAndroid Build Coastguard Worker NewVTs.push_back(VTs.VTs[i]);
4228*9880d681SAndroid Build Coastguard Worker
4229*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "PPC64 ZExt Peephole morphing:\nOld: ");
4230*9880d681SAndroid Build Coastguard Worker DEBUG(PN->dump(CurDAG));
4231*9880d681SAndroid Build Coastguard Worker
4232*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(PN, NewOpcode, CurDAG->getVTList(NewVTs), Ops);
4233*9880d681SAndroid Build Coastguard Worker
4234*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\nNew: ");
4235*9880d681SAndroid Build Coastguard Worker DEBUG(PN->dump(CurDAG));
4236*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\n");
4237*9880d681SAndroid Build Coastguard Worker }
4238*9880d681SAndroid Build Coastguard Worker
4239*9880d681SAndroid Build Coastguard Worker // Now we replace the original zero extend and its associated INSERT_SUBREG
4240*9880d681SAndroid Build Coastguard Worker // with the value feeding the INSERT_SUBREG (which has now been promoted to
4241*9880d681SAndroid Build Coastguard Worker // return an i64).
4242*9880d681SAndroid Build Coastguard Worker
4243*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "PPC64 ZExt Peephole replacing:\nOld: ");
4244*9880d681SAndroid Build Coastguard Worker DEBUG(N->dump(CurDAG));
4245*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\nNew: ");
4246*9880d681SAndroid Build Coastguard Worker DEBUG(Op32.getNode()->dump(CurDAG));
4247*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\n");
4248*9880d681SAndroid Build Coastguard Worker
4249*9880d681SAndroid Build Coastguard Worker ReplaceUses(N, Op32.getNode());
4250*9880d681SAndroid Build Coastguard Worker }
4251*9880d681SAndroid Build Coastguard Worker
4252*9880d681SAndroid Build Coastguard Worker if (MadeChange)
4253*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNodes();
4254*9880d681SAndroid Build Coastguard Worker }
4255*9880d681SAndroid Build Coastguard Worker
PeepholePPC64()4256*9880d681SAndroid Build Coastguard Worker void PPCDAGToDAGISel::PeepholePPC64() {
4257*9880d681SAndroid Build Coastguard Worker // These optimizations are currently supported only for 64-bit SVR4.
4258*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->isDarwin() || !PPCSubTarget->isPPC64())
4259*9880d681SAndroid Build Coastguard Worker return;
4260*9880d681SAndroid Build Coastguard Worker
4261*9880d681SAndroid Build Coastguard Worker SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
4262*9880d681SAndroid Build Coastguard Worker ++Position;
4263*9880d681SAndroid Build Coastguard Worker
4264*9880d681SAndroid Build Coastguard Worker while (Position != CurDAG->allnodes_begin()) {
4265*9880d681SAndroid Build Coastguard Worker SDNode *N = &*--Position;
4266*9880d681SAndroid Build Coastguard Worker // Skip dead nodes and any non-machine opcodes.
4267*9880d681SAndroid Build Coastguard Worker if (N->use_empty() || !N->isMachineOpcode())
4268*9880d681SAndroid Build Coastguard Worker continue;
4269*9880d681SAndroid Build Coastguard Worker
4270*9880d681SAndroid Build Coastguard Worker unsigned FirstOp;
4271*9880d681SAndroid Build Coastguard Worker unsigned StorageOpcode = N->getMachineOpcode();
4272*9880d681SAndroid Build Coastguard Worker
4273*9880d681SAndroid Build Coastguard Worker switch (StorageOpcode) {
4274*9880d681SAndroid Build Coastguard Worker default: continue;
4275*9880d681SAndroid Build Coastguard Worker
4276*9880d681SAndroid Build Coastguard Worker case PPC::LBZ:
4277*9880d681SAndroid Build Coastguard Worker case PPC::LBZ8:
4278*9880d681SAndroid Build Coastguard Worker case PPC::LD:
4279*9880d681SAndroid Build Coastguard Worker case PPC::LFD:
4280*9880d681SAndroid Build Coastguard Worker case PPC::LFS:
4281*9880d681SAndroid Build Coastguard Worker case PPC::LHA:
4282*9880d681SAndroid Build Coastguard Worker case PPC::LHA8:
4283*9880d681SAndroid Build Coastguard Worker case PPC::LHZ:
4284*9880d681SAndroid Build Coastguard Worker case PPC::LHZ8:
4285*9880d681SAndroid Build Coastguard Worker case PPC::LWA:
4286*9880d681SAndroid Build Coastguard Worker case PPC::LWZ:
4287*9880d681SAndroid Build Coastguard Worker case PPC::LWZ8:
4288*9880d681SAndroid Build Coastguard Worker FirstOp = 0;
4289*9880d681SAndroid Build Coastguard Worker break;
4290*9880d681SAndroid Build Coastguard Worker
4291*9880d681SAndroid Build Coastguard Worker case PPC::STB:
4292*9880d681SAndroid Build Coastguard Worker case PPC::STB8:
4293*9880d681SAndroid Build Coastguard Worker case PPC::STD:
4294*9880d681SAndroid Build Coastguard Worker case PPC::STFD:
4295*9880d681SAndroid Build Coastguard Worker case PPC::STFS:
4296*9880d681SAndroid Build Coastguard Worker case PPC::STH:
4297*9880d681SAndroid Build Coastguard Worker case PPC::STH8:
4298*9880d681SAndroid Build Coastguard Worker case PPC::STW:
4299*9880d681SAndroid Build Coastguard Worker case PPC::STW8:
4300*9880d681SAndroid Build Coastguard Worker FirstOp = 1;
4301*9880d681SAndroid Build Coastguard Worker break;
4302*9880d681SAndroid Build Coastguard Worker }
4303*9880d681SAndroid Build Coastguard Worker
4304*9880d681SAndroid Build Coastguard Worker // If this is a load or store with a zero offset, or within the alignment,
4305*9880d681SAndroid Build Coastguard Worker // we may be able to fold an add-immediate into the memory operation.
4306*9880d681SAndroid Build Coastguard Worker // The check against alignment is below, as it can't occur until we check
4307*9880d681SAndroid Build Coastguard Worker // the arguments to N
4308*9880d681SAndroid Build Coastguard Worker if (!isa<ConstantSDNode>(N->getOperand(FirstOp)))
4309*9880d681SAndroid Build Coastguard Worker continue;
4310*9880d681SAndroid Build Coastguard Worker
4311*9880d681SAndroid Build Coastguard Worker SDValue Base = N->getOperand(FirstOp + 1);
4312*9880d681SAndroid Build Coastguard Worker if (!Base.isMachineOpcode())
4313*9880d681SAndroid Build Coastguard Worker continue;
4314*9880d681SAndroid Build Coastguard Worker
4315*9880d681SAndroid Build Coastguard Worker // On targets with fusion, we don't want this to fire and remove a fusion
4316*9880d681SAndroid Build Coastguard Worker // opportunity, unless a) it results in another fusion opportunity or
4317*9880d681SAndroid Build Coastguard Worker // b) optimizing for size.
4318*9880d681SAndroid Build Coastguard Worker if (PPCSubTarget->hasFusion() &&
4319*9880d681SAndroid Build Coastguard Worker (!MF->getFunction()->optForSize() && !Base.hasOneUse()))
4320*9880d681SAndroid Build Coastguard Worker continue;
4321*9880d681SAndroid Build Coastguard Worker
4322*9880d681SAndroid Build Coastguard Worker unsigned Flags = 0;
4323*9880d681SAndroid Build Coastguard Worker bool ReplaceFlags = true;
4324*9880d681SAndroid Build Coastguard Worker
4325*9880d681SAndroid Build Coastguard Worker // When the feeding operation is an add-immediate of some sort,
4326*9880d681SAndroid Build Coastguard Worker // determine whether we need to add relocation information to the
4327*9880d681SAndroid Build Coastguard Worker // target flags on the immediate operand when we fold it into the
4328*9880d681SAndroid Build Coastguard Worker // load instruction.
4329*9880d681SAndroid Build Coastguard Worker //
4330*9880d681SAndroid Build Coastguard Worker // For something like ADDItocL, the relocation information is
4331*9880d681SAndroid Build Coastguard Worker // inferred from the opcode; when we process it in the AsmPrinter,
4332*9880d681SAndroid Build Coastguard Worker // we add the necessary relocation there. A load, though, can receive
4333*9880d681SAndroid Build Coastguard Worker // relocation from various flavors of ADDIxxx, so we need to carry
4334*9880d681SAndroid Build Coastguard Worker // the relocation information in the target flags.
4335*9880d681SAndroid Build Coastguard Worker switch (Base.getMachineOpcode()) {
4336*9880d681SAndroid Build Coastguard Worker default: continue;
4337*9880d681SAndroid Build Coastguard Worker
4338*9880d681SAndroid Build Coastguard Worker case PPC::ADDI8:
4339*9880d681SAndroid Build Coastguard Worker case PPC::ADDI:
4340*9880d681SAndroid Build Coastguard Worker // In some cases (such as TLS) the relocation information
4341*9880d681SAndroid Build Coastguard Worker // is already in place on the operand, so copying the operand
4342*9880d681SAndroid Build Coastguard Worker // is sufficient.
4343*9880d681SAndroid Build Coastguard Worker ReplaceFlags = false;
4344*9880d681SAndroid Build Coastguard Worker // For these cases, the immediate may not be divisible by 4, in
4345*9880d681SAndroid Build Coastguard Worker // which case the fold is illegal for DS-form instructions. (The
4346*9880d681SAndroid Build Coastguard Worker // other cases provide aligned addresses and are always safe.)
4347*9880d681SAndroid Build Coastguard Worker if ((StorageOpcode == PPC::LWA ||
4348*9880d681SAndroid Build Coastguard Worker StorageOpcode == PPC::LD ||
4349*9880d681SAndroid Build Coastguard Worker StorageOpcode == PPC::STD) &&
4350*9880d681SAndroid Build Coastguard Worker (!isa<ConstantSDNode>(Base.getOperand(1)) ||
4351*9880d681SAndroid Build Coastguard Worker Base.getConstantOperandVal(1) % 4 != 0))
4352*9880d681SAndroid Build Coastguard Worker continue;
4353*9880d681SAndroid Build Coastguard Worker break;
4354*9880d681SAndroid Build Coastguard Worker case PPC::ADDIdtprelL:
4355*9880d681SAndroid Build Coastguard Worker Flags = PPCII::MO_DTPREL_LO;
4356*9880d681SAndroid Build Coastguard Worker break;
4357*9880d681SAndroid Build Coastguard Worker case PPC::ADDItlsldL:
4358*9880d681SAndroid Build Coastguard Worker Flags = PPCII::MO_TLSLD_LO;
4359*9880d681SAndroid Build Coastguard Worker break;
4360*9880d681SAndroid Build Coastguard Worker case PPC::ADDItocL:
4361*9880d681SAndroid Build Coastguard Worker Flags = PPCII::MO_TOC_LO;
4362*9880d681SAndroid Build Coastguard Worker break;
4363*9880d681SAndroid Build Coastguard Worker }
4364*9880d681SAndroid Build Coastguard Worker
4365*9880d681SAndroid Build Coastguard Worker SDValue ImmOpnd = Base.getOperand(1);
4366*9880d681SAndroid Build Coastguard Worker int MaxDisplacement = 0;
4367*9880d681SAndroid Build Coastguard Worker if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(ImmOpnd)) {
4368*9880d681SAndroid Build Coastguard Worker const GlobalValue *GV = GA->getGlobal();
4369*9880d681SAndroid Build Coastguard Worker MaxDisplacement = GV->getAlignment() - 1;
4370*9880d681SAndroid Build Coastguard Worker }
4371*9880d681SAndroid Build Coastguard Worker
4372*9880d681SAndroid Build Coastguard Worker int Offset = N->getConstantOperandVal(FirstOp);
4373*9880d681SAndroid Build Coastguard Worker if (Offset < 0 || Offset > MaxDisplacement)
4374*9880d681SAndroid Build Coastguard Worker continue;
4375*9880d681SAndroid Build Coastguard Worker
4376*9880d681SAndroid Build Coastguard Worker // We found an opportunity. Reverse the operands from the add
4377*9880d681SAndroid Build Coastguard Worker // immediate and substitute them into the load or store. If
4378*9880d681SAndroid Build Coastguard Worker // needed, update the target flags for the immediate operand to
4379*9880d681SAndroid Build Coastguard Worker // reflect the necessary relocation information.
4380*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Folding add-immediate into mem-op:\nBase: ");
4381*9880d681SAndroid Build Coastguard Worker DEBUG(Base->dump(CurDAG));
4382*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\nN: ");
4383*9880d681SAndroid Build Coastguard Worker DEBUG(N->dump(CurDAG));
4384*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\n");
4385*9880d681SAndroid Build Coastguard Worker
4386*9880d681SAndroid Build Coastguard Worker // If the relocation information isn't already present on the
4387*9880d681SAndroid Build Coastguard Worker // immediate operand, add it now.
4388*9880d681SAndroid Build Coastguard Worker if (ReplaceFlags) {
4389*9880d681SAndroid Build Coastguard Worker if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(ImmOpnd)) {
4390*9880d681SAndroid Build Coastguard Worker SDLoc dl(GA);
4391*9880d681SAndroid Build Coastguard Worker const GlobalValue *GV = GA->getGlobal();
4392*9880d681SAndroid Build Coastguard Worker // We can't perform this optimization for data whose alignment
4393*9880d681SAndroid Build Coastguard Worker // is insufficient for the instruction encoding.
4394*9880d681SAndroid Build Coastguard Worker if (GV->getAlignment() < 4 &&
4395*9880d681SAndroid Build Coastguard Worker (StorageOpcode == PPC::LD || StorageOpcode == PPC::STD ||
4396*9880d681SAndroid Build Coastguard Worker StorageOpcode == PPC::LWA || (Offset % 4) != 0)) {
4397*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Rejected this candidate for alignment.\n\n");
4398*9880d681SAndroid Build Coastguard Worker continue;
4399*9880d681SAndroid Build Coastguard Worker }
4400*9880d681SAndroid Build Coastguard Worker ImmOpnd = CurDAG->getTargetGlobalAddress(GV, dl, MVT::i64, Offset, Flags);
4401*9880d681SAndroid Build Coastguard Worker } else if (ConstantPoolSDNode *CP =
4402*9880d681SAndroid Build Coastguard Worker dyn_cast<ConstantPoolSDNode>(ImmOpnd)) {
4403*9880d681SAndroid Build Coastguard Worker const Constant *C = CP->getConstVal();
4404*9880d681SAndroid Build Coastguard Worker ImmOpnd = CurDAG->getTargetConstantPool(C, MVT::i64,
4405*9880d681SAndroid Build Coastguard Worker CP->getAlignment(),
4406*9880d681SAndroid Build Coastguard Worker Offset, Flags);
4407*9880d681SAndroid Build Coastguard Worker }
4408*9880d681SAndroid Build Coastguard Worker }
4409*9880d681SAndroid Build Coastguard Worker
4410*9880d681SAndroid Build Coastguard Worker if (FirstOp == 1) // Store
4411*9880d681SAndroid Build Coastguard Worker (void)CurDAG->UpdateNodeOperands(N, N->getOperand(0), ImmOpnd,
4412*9880d681SAndroid Build Coastguard Worker Base.getOperand(0), N->getOperand(3));
4413*9880d681SAndroid Build Coastguard Worker else // Load
4414*9880d681SAndroid Build Coastguard Worker (void)CurDAG->UpdateNodeOperands(N, ImmOpnd, Base.getOperand(0),
4415*9880d681SAndroid Build Coastguard Worker N->getOperand(2));
4416*9880d681SAndroid Build Coastguard Worker
4417*9880d681SAndroid Build Coastguard Worker // The add-immediate may now be dead, in which case remove it.
4418*9880d681SAndroid Build Coastguard Worker if (Base.getNode()->use_empty())
4419*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNode(Base.getNode());
4420*9880d681SAndroid Build Coastguard Worker }
4421*9880d681SAndroid Build Coastguard Worker }
4422*9880d681SAndroid Build Coastguard Worker
4423*9880d681SAndroid Build Coastguard Worker
4424*9880d681SAndroid Build Coastguard Worker /// createPPCISelDag - This pass converts a legalized DAG into a
4425*9880d681SAndroid Build Coastguard Worker /// PowerPC-specific DAG, ready for instruction scheduling.
4426*9880d681SAndroid Build Coastguard Worker ///
createPPCISelDag(PPCTargetMachine & TM)4427*9880d681SAndroid Build Coastguard Worker FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
4428*9880d681SAndroid Build Coastguard Worker return new PPCDAGToDAGISel(TM);
4429*9880d681SAndroid Build Coastguard Worker }
4430