xref: /aosp_15_r20/external/llvm/lib/Target/PowerPC/PPCInstrInfo.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file contains the PowerPC implementation of the TargetInstrInfo class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker 
14*9880d681SAndroid Build Coastguard Worker #include "PPCInstrInfo.h"
15*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/PPCPredicates.h"
16*9880d681SAndroid Build Coastguard Worker #include "PPC.h"
17*9880d681SAndroid Build Coastguard Worker #include "PPCHazardRecognizers.h"
18*9880d681SAndroid Build Coastguard Worker #include "PPCInstrBuilder.h"
19*9880d681SAndroid Build Coastguard Worker #include "PPCMachineFunctionInfo.h"
20*9880d681SAndroid Build Coastguard Worker #include "PPCTargetMachine.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/STLExtras.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/Statistic.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/LiveIntervalAnalysis.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunctionPass.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineMemOperand.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
29*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/PseudoSourceValue.h"
30*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/ScheduleDAG.h"
31*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/SlotIndexes.h"
32*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/StackMaps.h"
33*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCAsmInfo.h"
34*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
35*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/CommandLine.h"
36*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
37*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
38*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/TargetRegistry.h"
39*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
40*9880d681SAndroid Build Coastguard Worker 
41*9880d681SAndroid Build Coastguard Worker using namespace llvm;
42*9880d681SAndroid Build Coastguard Worker 
43*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "ppc-instr-info"
44*9880d681SAndroid Build Coastguard Worker 
45*9880d681SAndroid Build Coastguard Worker #define GET_INSTRMAP_INFO
46*9880d681SAndroid Build Coastguard Worker #define GET_INSTRINFO_CTOR_DTOR
47*9880d681SAndroid Build Coastguard Worker #include "PPCGenInstrInfo.inc"
48*9880d681SAndroid Build Coastguard Worker 
49*9880d681SAndroid Build Coastguard Worker static cl::
50*9880d681SAndroid Build Coastguard Worker opt<bool> DisableCTRLoopAnal("disable-ppc-ctrloop-analysis", cl::Hidden,
51*9880d681SAndroid Build Coastguard Worker             cl::desc("Disable analysis for CTR loops"));
52*9880d681SAndroid Build Coastguard Worker 
53*9880d681SAndroid Build Coastguard Worker static cl::opt<bool> DisableCmpOpt("disable-ppc-cmp-opt",
54*9880d681SAndroid Build Coastguard Worker cl::desc("Disable compare instruction optimization"), cl::Hidden);
55*9880d681SAndroid Build Coastguard Worker 
56*9880d681SAndroid Build Coastguard Worker static cl::opt<bool> VSXSelfCopyCrash("crash-on-ppc-vsx-self-copy",
57*9880d681SAndroid Build Coastguard Worker cl::desc("Causes the backend to crash instead of generating a nop VSX copy"),
58*9880d681SAndroid Build Coastguard Worker cl::Hidden);
59*9880d681SAndroid Build Coastguard Worker 
60*9880d681SAndroid Build Coastguard Worker static cl::opt<bool>
61*9880d681SAndroid Build Coastguard Worker UseOldLatencyCalc("ppc-old-latency-calc", cl::Hidden,
62*9880d681SAndroid Build Coastguard Worker   cl::desc("Use the old (incorrect) instruction latency calculation"));
63*9880d681SAndroid Build Coastguard Worker 
64*9880d681SAndroid Build Coastguard Worker // Pin the vtable to this file.
anchor()65*9880d681SAndroid Build Coastguard Worker void PPCInstrInfo::anchor() {}
66*9880d681SAndroid Build Coastguard Worker 
PPCInstrInfo(PPCSubtarget & STI)67*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::PPCInstrInfo(PPCSubtarget &STI)
68*9880d681SAndroid Build Coastguard Worker     : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
69*9880d681SAndroid Build Coastguard Worker       Subtarget(STI), RI(STI.getTargetMachine()) {}
70*9880d681SAndroid Build Coastguard Worker 
71*9880d681SAndroid Build Coastguard Worker /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
72*9880d681SAndroid Build Coastguard Worker /// this target when scheduling the DAG.
73*9880d681SAndroid Build Coastguard Worker ScheduleHazardRecognizer *
CreateTargetHazardRecognizer(const TargetSubtargetInfo * STI,const ScheduleDAG * DAG) const74*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI,
75*9880d681SAndroid Build Coastguard Worker                                            const ScheduleDAG *DAG) const {
76*9880d681SAndroid Build Coastguard Worker   unsigned Directive =
77*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCSubtarget *>(STI)->getDarwinDirective();
78*9880d681SAndroid Build Coastguard Worker   if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2 ||
79*9880d681SAndroid Build Coastguard Worker       Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500) {
80*9880d681SAndroid Build Coastguard Worker     const InstrItineraryData *II =
81*9880d681SAndroid Build Coastguard Worker         static_cast<const PPCSubtarget *>(STI)->getInstrItineraryData();
82*9880d681SAndroid Build Coastguard Worker     return new ScoreboardHazardRecognizer(II, DAG);
83*9880d681SAndroid Build Coastguard Worker   }
84*9880d681SAndroid Build Coastguard Worker 
85*9880d681SAndroid Build Coastguard Worker   return TargetInstrInfo::CreateTargetHazardRecognizer(STI, DAG);
86*9880d681SAndroid Build Coastguard Worker }
87*9880d681SAndroid Build Coastguard Worker 
88*9880d681SAndroid Build Coastguard Worker /// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
89*9880d681SAndroid Build Coastguard Worker /// to use for this target when scheduling the DAG.
90*9880d681SAndroid Build Coastguard Worker ScheduleHazardRecognizer *
CreateTargetPostRAHazardRecognizer(const InstrItineraryData * II,const ScheduleDAG * DAG) const91*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
92*9880d681SAndroid Build Coastguard Worker                                                  const ScheduleDAG *DAG) const {
93*9880d681SAndroid Build Coastguard Worker   unsigned Directive =
94*9880d681SAndroid Build Coastguard Worker       DAG->MF.getSubtarget<PPCSubtarget>().getDarwinDirective();
95*9880d681SAndroid Build Coastguard Worker 
96*9880d681SAndroid Build Coastguard Worker   // FIXME: Leaving this as-is until we have POWER9 scheduling info
97*9880d681SAndroid Build Coastguard Worker   if (Directive == PPC::DIR_PWR7 || Directive == PPC::DIR_PWR8)
98*9880d681SAndroid Build Coastguard Worker     return new PPCDispatchGroupSBHazardRecognizer(II, DAG);
99*9880d681SAndroid Build Coastguard Worker 
100*9880d681SAndroid Build Coastguard Worker   // Most subtargets use a PPC970 recognizer.
101*9880d681SAndroid Build Coastguard Worker   if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2 &&
102*9880d681SAndroid Build Coastguard Worker       Directive != PPC::DIR_E500mc && Directive != PPC::DIR_E5500) {
103*9880d681SAndroid Build Coastguard Worker     assert(DAG->TII && "No InstrInfo?");
104*9880d681SAndroid Build Coastguard Worker 
105*9880d681SAndroid Build Coastguard Worker     return new PPCHazardRecognizer970(*DAG);
106*9880d681SAndroid Build Coastguard Worker   }
107*9880d681SAndroid Build Coastguard Worker 
108*9880d681SAndroid Build Coastguard Worker   return new ScoreboardHazardRecognizer(II, DAG);
109*9880d681SAndroid Build Coastguard Worker }
110*9880d681SAndroid Build Coastguard Worker 
getInstrLatency(const InstrItineraryData * ItinData,const MachineInstr & MI,unsigned * PredCost) const111*9880d681SAndroid Build Coastguard Worker unsigned PPCInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
112*9880d681SAndroid Build Coastguard Worker                                        const MachineInstr &MI,
113*9880d681SAndroid Build Coastguard Worker                                        unsigned *PredCost) const {
114*9880d681SAndroid Build Coastguard Worker   if (!ItinData || UseOldLatencyCalc)
115*9880d681SAndroid Build Coastguard Worker     return PPCGenInstrInfo::getInstrLatency(ItinData, MI, PredCost);
116*9880d681SAndroid Build Coastguard Worker 
117*9880d681SAndroid Build Coastguard Worker   // The default implementation of getInstrLatency calls getStageLatency, but
118*9880d681SAndroid Build Coastguard Worker   // getStageLatency does not do the right thing for us. While we have
119*9880d681SAndroid Build Coastguard Worker   // itinerary, most cores are fully pipelined, and so the itineraries only
120*9880d681SAndroid Build Coastguard Worker   // express the first part of the pipeline, not every stage. Instead, we need
121*9880d681SAndroid Build Coastguard Worker   // to use the listed output operand cycle number (using operand 0 here, which
122*9880d681SAndroid Build Coastguard Worker   // is an output).
123*9880d681SAndroid Build Coastguard Worker 
124*9880d681SAndroid Build Coastguard Worker   unsigned Latency = 1;
125*9880d681SAndroid Build Coastguard Worker   unsigned DefClass = MI.getDesc().getSchedClass();
126*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
127*9880d681SAndroid Build Coastguard Worker     const MachineOperand &MO = MI.getOperand(i);
128*9880d681SAndroid Build Coastguard Worker     if (!MO.isReg() || !MO.isDef() || MO.isImplicit())
129*9880d681SAndroid Build Coastguard Worker       continue;
130*9880d681SAndroid Build Coastguard Worker 
131*9880d681SAndroid Build Coastguard Worker     int Cycle = ItinData->getOperandCycle(DefClass, i);
132*9880d681SAndroid Build Coastguard Worker     if (Cycle < 0)
133*9880d681SAndroid Build Coastguard Worker       continue;
134*9880d681SAndroid Build Coastguard Worker 
135*9880d681SAndroid Build Coastguard Worker     Latency = std::max(Latency, (unsigned) Cycle);
136*9880d681SAndroid Build Coastguard Worker   }
137*9880d681SAndroid Build Coastguard Worker 
138*9880d681SAndroid Build Coastguard Worker   return Latency;
139*9880d681SAndroid Build Coastguard Worker }
140*9880d681SAndroid Build Coastguard Worker 
getOperandLatency(const InstrItineraryData * ItinData,const MachineInstr & DefMI,unsigned DefIdx,const MachineInstr & UseMI,unsigned UseIdx) const141*9880d681SAndroid Build Coastguard Worker int PPCInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
142*9880d681SAndroid Build Coastguard Worker                                     const MachineInstr &DefMI, unsigned DefIdx,
143*9880d681SAndroid Build Coastguard Worker                                     const MachineInstr &UseMI,
144*9880d681SAndroid Build Coastguard Worker                                     unsigned UseIdx) const {
145*9880d681SAndroid Build Coastguard Worker   int Latency = PPCGenInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx,
146*9880d681SAndroid Build Coastguard Worker                                                    UseMI, UseIdx);
147*9880d681SAndroid Build Coastguard Worker 
148*9880d681SAndroid Build Coastguard Worker   if (!DefMI.getParent())
149*9880d681SAndroid Build Coastguard Worker     return Latency;
150*9880d681SAndroid Build Coastguard Worker 
151*9880d681SAndroid Build Coastguard Worker   const MachineOperand &DefMO = DefMI.getOperand(DefIdx);
152*9880d681SAndroid Build Coastguard Worker   unsigned Reg = DefMO.getReg();
153*9880d681SAndroid Build Coastguard Worker 
154*9880d681SAndroid Build Coastguard Worker   bool IsRegCR;
155*9880d681SAndroid Build Coastguard Worker   if (TargetRegisterInfo::isVirtualRegister(Reg)) {
156*9880d681SAndroid Build Coastguard Worker     const MachineRegisterInfo *MRI =
157*9880d681SAndroid Build Coastguard Worker         &DefMI.getParent()->getParent()->getRegInfo();
158*9880d681SAndroid Build Coastguard Worker     IsRegCR = MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRRCRegClass) ||
159*9880d681SAndroid Build Coastguard Worker               MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRBITRCRegClass);
160*9880d681SAndroid Build Coastguard Worker   } else {
161*9880d681SAndroid Build Coastguard Worker     IsRegCR = PPC::CRRCRegClass.contains(Reg) ||
162*9880d681SAndroid Build Coastguard Worker               PPC::CRBITRCRegClass.contains(Reg);
163*9880d681SAndroid Build Coastguard Worker   }
164*9880d681SAndroid Build Coastguard Worker 
165*9880d681SAndroid Build Coastguard Worker   if (UseMI.isBranch() && IsRegCR) {
166*9880d681SAndroid Build Coastguard Worker     if (Latency < 0)
167*9880d681SAndroid Build Coastguard Worker       Latency = getInstrLatency(ItinData, DefMI);
168*9880d681SAndroid Build Coastguard Worker 
169*9880d681SAndroid Build Coastguard Worker     // On some cores, there is an additional delay between writing to a condition
170*9880d681SAndroid Build Coastguard Worker     // register, and using it from a branch.
171*9880d681SAndroid Build Coastguard Worker     unsigned Directive = Subtarget.getDarwinDirective();
172*9880d681SAndroid Build Coastguard Worker     switch (Directive) {
173*9880d681SAndroid Build Coastguard Worker     default: break;
174*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_7400:
175*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_750:
176*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_970:
177*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_E5500:
178*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_PWR4:
179*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_PWR5:
180*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_PWR5X:
181*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_PWR6:
182*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_PWR6X:
183*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_PWR7:
184*9880d681SAndroid Build Coastguard Worker     case PPC::DIR_PWR8:
185*9880d681SAndroid Build Coastguard Worker     // FIXME: Is this needed for POWER9?
186*9880d681SAndroid Build Coastguard Worker       Latency += 2;
187*9880d681SAndroid Build Coastguard Worker       break;
188*9880d681SAndroid Build Coastguard Worker     }
189*9880d681SAndroid Build Coastguard Worker   }
190*9880d681SAndroid Build Coastguard Worker 
191*9880d681SAndroid Build Coastguard Worker   return Latency;
192*9880d681SAndroid Build Coastguard Worker }
193*9880d681SAndroid Build Coastguard Worker 
194*9880d681SAndroid Build Coastguard Worker // This function does not list all associative and commutative operations, but
195*9880d681SAndroid Build Coastguard Worker // only those worth feeding through the machine combiner in an attempt to
196*9880d681SAndroid Build Coastguard Worker // reduce the critical path. Mostly, this means floating-point operations,
197*9880d681SAndroid Build Coastguard Worker // because they have high latencies (compared to other operations, such and
198*9880d681SAndroid Build Coastguard Worker // and/or, which are also associative and commutative, but have low latencies).
isAssociativeAndCommutative(const MachineInstr & Inst) const199*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::isAssociativeAndCommutative(const MachineInstr &Inst) const {
200*9880d681SAndroid Build Coastguard Worker   switch (Inst.getOpcode()) {
201*9880d681SAndroid Build Coastguard Worker   // FP Add:
202*9880d681SAndroid Build Coastguard Worker   case PPC::FADD:
203*9880d681SAndroid Build Coastguard Worker   case PPC::FADDS:
204*9880d681SAndroid Build Coastguard Worker   // FP Multiply:
205*9880d681SAndroid Build Coastguard Worker   case PPC::FMUL:
206*9880d681SAndroid Build Coastguard Worker   case PPC::FMULS:
207*9880d681SAndroid Build Coastguard Worker   // Altivec Add:
208*9880d681SAndroid Build Coastguard Worker   case PPC::VADDFP:
209*9880d681SAndroid Build Coastguard Worker   // VSX Add:
210*9880d681SAndroid Build Coastguard Worker   case PPC::XSADDDP:
211*9880d681SAndroid Build Coastguard Worker   case PPC::XVADDDP:
212*9880d681SAndroid Build Coastguard Worker   case PPC::XVADDSP:
213*9880d681SAndroid Build Coastguard Worker   case PPC::XSADDSP:
214*9880d681SAndroid Build Coastguard Worker   // VSX Multiply:
215*9880d681SAndroid Build Coastguard Worker   case PPC::XSMULDP:
216*9880d681SAndroid Build Coastguard Worker   case PPC::XVMULDP:
217*9880d681SAndroid Build Coastguard Worker   case PPC::XVMULSP:
218*9880d681SAndroid Build Coastguard Worker   case PPC::XSMULSP:
219*9880d681SAndroid Build Coastguard Worker   // QPX Add:
220*9880d681SAndroid Build Coastguard Worker   case PPC::QVFADD:
221*9880d681SAndroid Build Coastguard Worker   case PPC::QVFADDS:
222*9880d681SAndroid Build Coastguard Worker   case PPC::QVFADDSs:
223*9880d681SAndroid Build Coastguard Worker   // QPX Multiply:
224*9880d681SAndroid Build Coastguard Worker   case PPC::QVFMUL:
225*9880d681SAndroid Build Coastguard Worker   case PPC::QVFMULS:
226*9880d681SAndroid Build Coastguard Worker   case PPC::QVFMULSs:
227*9880d681SAndroid Build Coastguard Worker     return true;
228*9880d681SAndroid Build Coastguard Worker   default:
229*9880d681SAndroid Build Coastguard Worker     return false;
230*9880d681SAndroid Build Coastguard Worker   }
231*9880d681SAndroid Build Coastguard Worker }
232*9880d681SAndroid Build Coastguard Worker 
getMachineCombinerPatterns(MachineInstr & Root,SmallVectorImpl<MachineCombinerPattern> & Patterns) const233*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::getMachineCombinerPatterns(
234*9880d681SAndroid Build Coastguard Worker     MachineInstr &Root,
235*9880d681SAndroid Build Coastguard Worker     SmallVectorImpl<MachineCombinerPattern> &Patterns) const {
236*9880d681SAndroid Build Coastguard Worker   // Using the machine combiner in this way is potentially expensive, so
237*9880d681SAndroid Build Coastguard Worker   // restrict to when aggressive optimizations are desired.
238*9880d681SAndroid Build Coastguard Worker   if (Subtarget.getTargetMachine().getOptLevel() != CodeGenOpt::Aggressive)
239*9880d681SAndroid Build Coastguard Worker     return false;
240*9880d681SAndroid Build Coastguard Worker 
241*9880d681SAndroid Build Coastguard Worker   // FP reassociation is only legal when we don't need strict IEEE semantics.
242*9880d681SAndroid Build Coastguard Worker   if (!Root.getParent()->getParent()->getTarget().Options.UnsafeFPMath)
243*9880d681SAndroid Build Coastguard Worker     return false;
244*9880d681SAndroid Build Coastguard Worker 
245*9880d681SAndroid Build Coastguard Worker   return TargetInstrInfo::getMachineCombinerPatterns(Root, Patterns);
246*9880d681SAndroid Build Coastguard Worker }
247*9880d681SAndroid Build Coastguard Worker 
248*9880d681SAndroid Build Coastguard Worker // Detect 32 -> 64-bit extensions where we may reuse the low sub-register.
isCoalescableExtInstr(const MachineInstr & MI,unsigned & SrcReg,unsigned & DstReg,unsigned & SubIdx) const249*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
250*9880d681SAndroid Build Coastguard Worker                                          unsigned &SrcReg, unsigned &DstReg,
251*9880d681SAndroid Build Coastguard Worker                                          unsigned &SubIdx) const {
252*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
253*9880d681SAndroid Build Coastguard Worker   default: return false;
254*9880d681SAndroid Build Coastguard Worker   case PPC::EXTSW:
255*9880d681SAndroid Build Coastguard Worker   case PPC::EXTSW_32_64:
256*9880d681SAndroid Build Coastguard Worker     SrcReg = MI.getOperand(1).getReg();
257*9880d681SAndroid Build Coastguard Worker     DstReg = MI.getOperand(0).getReg();
258*9880d681SAndroid Build Coastguard Worker     SubIdx = PPC::sub_32;
259*9880d681SAndroid Build Coastguard Worker     return true;
260*9880d681SAndroid Build Coastguard Worker   }
261*9880d681SAndroid Build Coastguard Worker }
262*9880d681SAndroid Build Coastguard Worker 
isLoadFromStackSlot(const MachineInstr & MI,int & FrameIndex) const263*9880d681SAndroid Build Coastguard Worker unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
264*9880d681SAndroid Build Coastguard Worker                                            int &FrameIndex) const {
265*9880d681SAndroid Build Coastguard Worker   // Note: This list must be kept consistent with LoadRegFromStackSlot.
266*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
267*9880d681SAndroid Build Coastguard Worker   default: break;
268*9880d681SAndroid Build Coastguard Worker   case PPC::LD:
269*9880d681SAndroid Build Coastguard Worker   case PPC::LWZ:
270*9880d681SAndroid Build Coastguard Worker   case PPC::LFS:
271*9880d681SAndroid Build Coastguard Worker   case PPC::LFD:
272*9880d681SAndroid Build Coastguard Worker   case PPC::RESTORE_CR:
273*9880d681SAndroid Build Coastguard Worker   case PPC::RESTORE_CRBIT:
274*9880d681SAndroid Build Coastguard Worker   case PPC::LVX:
275*9880d681SAndroid Build Coastguard Worker   case PPC::LXVD2X:
276*9880d681SAndroid Build Coastguard Worker   case PPC::QVLFDX:
277*9880d681SAndroid Build Coastguard Worker   case PPC::QVLFSXs:
278*9880d681SAndroid Build Coastguard Worker   case PPC::QVLFDXb:
279*9880d681SAndroid Build Coastguard Worker   case PPC::RESTORE_VRSAVE:
280*9880d681SAndroid Build Coastguard Worker     // Check for the operands added by addFrameReference (the immediate is the
281*9880d681SAndroid Build Coastguard Worker     // offset which defaults to 0).
282*9880d681SAndroid Build Coastguard Worker     if (MI.getOperand(1).isImm() && !MI.getOperand(1).getImm() &&
283*9880d681SAndroid Build Coastguard Worker         MI.getOperand(2).isFI()) {
284*9880d681SAndroid Build Coastguard Worker       FrameIndex = MI.getOperand(2).getIndex();
285*9880d681SAndroid Build Coastguard Worker       return MI.getOperand(0).getReg();
286*9880d681SAndroid Build Coastguard Worker     }
287*9880d681SAndroid Build Coastguard Worker     break;
288*9880d681SAndroid Build Coastguard Worker   }
289*9880d681SAndroid Build Coastguard Worker   return 0;
290*9880d681SAndroid Build Coastguard Worker }
291*9880d681SAndroid Build Coastguard Worker 
isStoreToStackSlot(const MachineInstr & MI,int & FrameIndex) const292*9880d681SAndroid Build Coastguard Worker unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
293*9880d681SAndroid Build Coastguard Worker                                           int &FrameIndex) const {
294*9880d681SAndroid Build Coastguard Worker   // Note: This list must be kept consistent with StoreRegToStackSlot.
295*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
296*9880d681SAndroid Build Coastguard Worker   default: break;
297*9880d681SAndroid Build Coastguard Worker   case PPC::STD:
298*9880d681SAndroid Build Coastguard Worker   case PPC::STW:
299*9880d681SAndroid Build Coastguard Worker   case PPC::STFS:
300*9880d681SAndroid Build Coastguard Worker   case PPC::STFD:
301*9880d681SAndroid Build Coastguard Worker   case PPC::SPILL_CR:
302*9880d681SAndroid Build Coastguard Worker   case PPC::SPILL_CRBIT:
303*9880d681SAndroid Build Coastguard Worker   case PPC::STVX:
304*9880d681SAndroid Build Coastguard Worker   case PPC::STXVD2X:
305*9880d681SAndroid Build Coastguard Worker   case PPC::QVSTFDX:
306*9880d681SAndroid Build Coastguard Worker   case PPC::QVSTFSXs:
307*9880d681SAndroid Build Coastguard Worker   case PPC::QVSTFDXb:
308*9880d681SAndroid Build Coastguard Worker   case PPC::SPILL_VRSAVE:
309*9880d681SAndroid Build Coastguard Worker     // Check for the operands added by addFrameReference (the immediate is the
310*9880d681SAndroid Build Coastguard Worker     // offset which defaults to 0).
311*9880d681SAndroid Build Coastguard Worker     if (MI.getOperand(1).isImm() && !MI.getOperand(1).getImm() &&
312*9880d681SAndroid Build Coastguard Worker         MI.getOperand(2).isFI()) {
313*9880d681SAndroid Build Coastguard Worker       FrameIndex = MI.getOperand(2).getIndex();
314*9880d681SAndroid Build Coastguard Worker       return MI.getOperand(0).getReg();
315*9880d681SAndroid Build Coastguard Worker     }
316*9880d681SAndroid Build Coastguard Worker     break;
317*9880d681SAndroid Build Coastguard Worker   }
318*9880d681SAndroid Build Coastguard Worker   return 0;
319*9880d681SAndroid Build Coastguard Worker }
320*9880d681SAndroid Build Coastguard Worker 
commuteInstructionImpl(MachineInstr & MI,bool NewMI,unsigned OpIdx1,unsigned OpIdx2) const321*9880d681SAndroid Build Coastguard Worker MachineInstr *PPCInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
322*9880d681SAndroid Build Coastguard Worker                                                    unsigned OpIdx1,
323*9880d681SAndroid Build Coastguard Worker                                                    unsigned OpIdx2) const {
324*9880d681SAndroid Build Coastguard Worker   MachineFunction &MF = *MI.getParent()->getParent();
325*9880d681SAndroid Build Coastguard Worker 
326*9880d681SAndroid Build Coastguard Worker   // Normal instructions can be commuted the obvious way.
327*9880d681SAndroid Build Coastguard Worker   if (MI.getOpcode() != PPC::RLWIMI && MI.getOpcode() != PPC::RLWIMIo)
328*9880d681SAndroid Build Coastguard Worker     return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
329*9880d681SAndroid Build Coastguard Worker   // Note that RLWIMI can be commuted as a 32-bit instruction, but not as a
330*9880d681SAndroid Build Coastguard Worker   // 64-bit instruction (so we don't handle PPC::RLWIMI8 here), because
331*9880d681SAndroid Build Coastguard Worker   // changing the relative order of the mask operands might change what happens
332*9880d681SAndroid Build Coastguard Worker   // to the high-bits of the mask (and, thus, the result).
333*9880d681SAndroid Build Coastguard Worker 
334*9880d681SAndroid Build Coastguard Worker   // Cannot commute if it has a non-zero rotate count.
335*9880d681SAndroid Build Coastguard Worker   if (MI.getOperand(3).getImm() != 0)
336*9880d681SAndroid Build Coastguard Worker     return nullptr;
337*9880d681SAndroid Build Coastguard Worker 
338*9880d681SAndroid Build Coastguard Worker   // If we have a zero rotate count, we have:
339*9880d681SAndroid Build Coastguard Worker   //   M = mask(MB,ME)
340*9880d681SAndroid Build Coastguard Worker   //   Op0 = (Op1 & ~M) | (Op2 & M)
341*9880d681SAndroid Build Coastguard Worker   // Change this to:
342*9880d681SAndroid Build Coastguard Worker   //   M = mask((ME+1)&31, (MB-1)&31)
343*9880d681SAndroid Build Coastguard Worker   //   Op0 = (Op2 & ~M) | (Op1 & M)
344*9880d681SAndroid Build Coastguard Worker 
345*9880d681SAndroid Build Coastguard Worker   // Swap op1/op2
346*9880d681SAndroid Build Coastguard Worker   assert(((OpIdx1 == 1 && OpIdx2 == 2) || (OpIdx1 == 2 && OpIdx2 == 1)) &&
347*9880d681SAndroid Build Coastguard Worker          "Only the operands 1 and 2 can be swapped in RLSIMI/RLWIMIo.");
348*9880d681SAndroid Build Coastguard Worker   unsigned Reg0 = MI.getOperand(0).getReg();
349*9880d681SAndroid Build Coastguard Worker   unsigned Reg1 = MI.getOperand(1).getReg();
350*9880d681SAndroid Build Coastguard Worker   unsigned Reg2 = MI.getOperand(2).getReg();
351*9880d681SAndroid Build Coastguard Worker   unsigned SubReg1 = MI.getOperand(1).getSubReg();
352*9880d681SAndroid Build Coastguard Worker   unsigned SubReg2 = MI.getOperand(2).getSubReg();
353*9880d681SAndroid Build Coastguard Worker   bool Reg1IsKill = MI.getOperand(1).isKill();
354*9880d681SAndroid Build Coastguard Worker   bool Reg2IsKill = MI.getOperand(2).isKill();
355*9880d681SAndroid Build Coastguard Worker   bool ChangeReg0 = false;
356*9880d681SAndroid Build Coastguard Worker   // If machine instrs are no longer in two-address forms, update
357*9880d681SAndroid Build Coastguard Worker   // destination register as well.
358*9880d681SAndroid Build Coastguard Worker   if (Reg0 == Reg1) {
359*9880d681SAndroid Build Coastguard Worker     // Must be two address instruction!
360*9880d681SAndroid Build Coastguard Worker     assert(MI.getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
361*9880d681SAndroid Build Coastguard Worker            "Expecting a two-address instruction!");
362*9880d681SAndroid Build Coastguard Worker     assert(MI.getOperand(0).getSubReg() == SubReg1 && "Tied subreg mismatch");
363*9880d681SAndroid Build Coastguard Worker     Reg2IsKill = false;
364*9880d681SAndroid Build Coastguard Worker     ChangeReg0 = true;
365*9880d681SAndroid Build Coastguard Worker   }
366*9880d681SAndroid Build Coastguard Worker 
367*9880d681SAndroid Build Coastguard Worker   // Masks.
368*9880d681SAndroid Build Coastguard Worker   unsigned MB = MI.getOperand(4).getImm();
369*9880d681SAndroid Build Coastguard Worker   unsigned ME = MI.getOperand(5).getImm();
370*9880d681SAndroid Build Coastguard Worker 
371*9880d681SAndroid Build Coastguard Worker   // We can't commute a trivial mask (there is no way to represent an all-zero
372*9880d681SAndroid Build Coastguard Worker   // mask).
373*9880d681SAndroid Build Coastguard Worker   if (MB == 0 && ME == 31)
374*9880d681SAndroid Build Coastguard Worker     return nullptr;
375*9880d681SAndroid Build Coastguard Worker 
376*9880d681SAndroid Build Coastguard Worker   if (NewMI) {
377*9880d681SAndroid Build Coastguard Worker     // Create a new instruction.
378*9880d681SAndroid Build Coastguard Worker     unsigned Reg0 = ChangeReg0 ? Reg2 : MI.getOperand(0).getReg();
379*9880d681SAndroid Build Coastguard Worker     bool Reg0IsDead = MI.getOperand(0).isDead();
380*9880d681SAndroid Build Coastguard Worker     return BuildMI(MF, MI.getDebugLoc(), MI.getDesc())
381*9880d681SAndroid Build Coastguard Worker         .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
382*9880d681SAndroid Build Coastguard Worker         .addReg(Reg2, getKillRegState(Reg2IsKill))
383*9880d681SAndroid Build Coastguard Worker         .addReg(Reg1, getKillRegState(Reg1IsKill))
384*9880d681SAndroid Build Coastguard Worker         .addImm((ME + 1) & 31)
385*9880d681SAndroid Build Coastguard Worker         .addImm((MB - 1) & 31);
386*9880d681SAndroid Build Coastguard Worker   }
387*9880d681SAndroid Build Coastguard Worker 
388*9880d681SAndroid Build Coastguard Worker   if (ChangeReg0) {
389*9880d681SAndroid Build Coastguard Worker     MI.getOperand(0).setReg(Reg2);
390*9880d681SAndroid Build Coastguard Worker     MI.getOperand(0).setSubReg(SubReg2);
391*9880d681SAndroid Build Coastguard Worker   }
392*9880d681SAndroid Build Coastguard Worker   MI.getOperand(2).setReg(Reg1);
393*9880d681SAndroid Build Coastguard Worker   MI.getOperand(1).setReg(Reg2);
394*9880d681SAndroid Build Coastguard Worker   MI.getOperand(2).setSubReg(SubReg1);
395*9880d681SAndroid Build Coastguard Worker   MI.getOperand(1).setSubReg(SubReg2);
396*9880d681SAndroid Build Coastguard Worker   MI.getOperand(2).setIsKill(Reg1IsKill);
397*9880d681SAndroid Build Coastguard Worker   MI.getOperand(1).setIsKill(Reg2IsKill);
398*9880d681SAndroid Build Coastguard Worker 
399*9880d681SAndroid Build Coastguard Worker   // Swap the mask around.
400*9880d681SAndroid Build Coastguard Worker   MI.getOperand(4).setImm((ME + 1) & 31);
401*9880d681SAndroid Build Coastguard Worker   MI.getOperand(5).setImm((MB - 1) & 31);
402*9880d681SAndroid Build Coastguard Worker   return &MI;
403*9880d681SAndroid Build Coastguard Worker }
404*9880d681SAndroid Build Coastguard Worker 
findCommutedOpIndices(MachineInstr & MI,unsigned & SrcOpIdx1,unsigned & SrcOpIdx2) const405*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx1,
406*9880d681SAndroid Build Coastguard Worker                                          unsigned &SrcOpIdx2) const {
407*9880d681SAndroid Build Coastguard Worker   // For VSX A-Type FMA instructions, it is the first two operands that can be
408*9880d681SAndroid Build Coastguard Worker   // commuted, however, because the non-encoded tied input operand is listed
409*9880d681SAndroid Build Coastguard Worker   // first, the operands to swap are actually the second and third.
410*9880d681SAndroid Build Coastguard Worker 
411*9880d681SAndroid Build Coastguard Worker   int AltOpc = PPC::getAltVSXFMAOpcode(MI.getOpcode());
412*9880d681SAndroid Build Coastguard Worker   if (AltOpc == -1)
413*9880d681SAndroid Build Coastguard Worker     return TargetInstrInfo::findCommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2);
414*9880d681SAndroid Build Coastguard Worker 
415*9880d681SAndroid Build Coastguard Worker   // The commutable operand indices are 2 and 3. Return them in SrcOpIdx1
416*9880d681SAndroid Build Coastguard Worker   // and SrcOpIdx2.
417*9880d681SAndroid Build Coastguard Worker   return fixCommutedOpIndices(SrcOpIdx1, SrcOpIdx2, 2, 3);
418*9880d681SAndroid Build Coastguard Worker }
419*9880d681SAndroid Build Coastguard Worker 
insertNoop(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI) const420*9880d681SAndroid Build Coastguard Worker void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
421*9880d681SAndroid Build Coastguard Worker                               MachineBasicBlock::iterator MI) const {
422*9880d681SAndroid Build Coastguard Worker   // This function is used for scheduling, and the nop wanted here is the type
423*9880d681SAndroid Build Coastguard Worker   // that terminates dispatch groups on the POWER cores.
424*9880d681SAndroid Build Coastguard Worker   unsigned Directive = Subtarget.getDarwinDirective();
425*9880d681SAndroid Build Coastguard Worker   unsigned Opcode;
426*9880d681SAndroid Build Coastguard Worker   switch (Directive) {
427*9880d681SAndroid Build Coastguard Worker   default:            Opcode = PPC::NOP; break;
428*9880d681SAndroid Build Coastguard Worker   case PPC::DIR_PWR6: Opcode = PPC::NOP_GT_PWR6; break;
429*9880d681SAndroid Build Coastguard Worker   case PPC::DIR_PWR7: Opcode = PPC::NOP_GT_PWR7; break;
430*9880d681SAndroid Build Coastguard Worker   case PPC::DIR_PWR8: Opcode = PPC::NOP_GT_PWR7; break; /* FIXME: Update when P8 InstrScheduling model is ready */
431*9880d681SAndroid Build Coastguard Worker   // FIXME: Update when POWER9 scheduling model is ready.
432*9880d681SAndroid Build Coastguard Worker   case PPC::DIR_PWR9: Opcode = PPC::NOP_GT_PWR7; break;
433*9880d681SAndroid Build Coastguard Worker   }
434*9880d681SAndroid Build Coastguard Worker 
435*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
436*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MI, DL, get(Opcode));
437*9880d681SAndroid Build Coastguard Worker }
438*9880d681SAndroid Build Coastguard Worker 
439*9880d681SAndroid Build Coastguard Worker /// getNoopForMachoTarget - Return the noop instruction to use for a noop.
getNoopForMachoTarget(MCInst & NopInst) const440*9880d681SAndroid Build Coastguard Worker void PPCInstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
441*9880d681SAndroid Build Coastguard Worker   NopInst.setOpcode(PPC::NOP);
442*9880d681SAndroid Build Coastguard Worker }
443*9880d681SAndroid Build Coastguard Worker 
444*9880d681SAndroid Build Coastguard Worker // Branch analysis.
445*9880d681SAndroid Build Coastguard Worker // Note: If the condition register is set to CTR or CTR8 then this is a
446*9880d681SAndroid Build Coastguard Worker // BDNZ (imm == 1) or BDZ (imm == 0) branch.
analyzeBranch(MachineBasicBlock & MBB,MachineBasicBlock * & TBB,MachineBasicBlock * & FBB,SmallVectorImpl<MachineOperand> & Cond,bool AllowModify) const447*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
448*9880d681SAndroid Build Coastguard Worker                                  MachineBasicBlock *&TBB,
449*9880d681SAndroid Build Coastguard Worker                                  MachineBasicBlock *&FBB,
450*9880d681SAndroid Build Coastguard Worker                                  SmallVectorImpl<MachineOperand> &Cond,
451*9880d681SAndroid Build Coastguard Worker                                  bool AllowModify) const {
452*9880d681SAndroid Build Coastguard Worker   bool isPPC64 = Subtarget.isPPC64();
453*9880d681SAndroid Build Coastguard Worker 
454*9880d681SAndroid Build Coastguard Worker   // If the block has no terminators, it just falls into the block after it.
455*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
456*9880d681SAndroid Build Coastguard Worker   if (I == MBB.end())
457*9880d681SAndroid Build Coastguard Worker     return false;
458*9880d681SAndroid Build Coastguard Worker 
459*9880d681SAndroid Build Coastguard Worker   if (!isUnpredicatedTerminator(*I))
460*9880d681SAndroid Build Coastguard Worker     return false;
461*9880d681SAndroid Build Coastguard Worker 
462*9880d681SAndroid Build Coastguard Worker   // Get the last instruction in the block.
463*9880d681SAndroid Build Coastguard Worker   MachineInstr *LastInst = I;
464*9880d681SAndroid Build Coastguard Worker 
465*9880d681SAndroid Build Coastguard Worker   // If there is only one terminator instruction, process it.
466*9880d681SAndroid Build Coastguard Worker   if (I == MBB.begin() || !isUnpredicatedTerminator(*--I)) {
467*9880d681SAndroid Build Coastguard Worker     if (LastInst->getOpcode() == PPC::B) {
468*9880d681SAndroid Build Coastguard Worker       if (!LastInst->getOperand(0).isMBB())
469*9880d681SAndroid Build Coastguard Worker         return true;
470*9880d681SAndroid Build Coastguard Worker       TBB = LastInst->getOperand(0).getMBB();
471*9880d681SAndroid Build Coastguard Worker       return false;
472*9880d681SAndroid Build Coastguard Worker     } else if (LastInst->getOpcode() == PPC::BCC) {
473*9880d681SAndroid Build Coastguard Worker       if (!LastInst->getOperand(2).isMBB())
474*9880d681SAndroid Build Coastguard Worker         return true;
475*9880d681SAndroid Build Coastguard Worker       // Block ends with fall-through condbranch.
476*9880d681SAndroid Build Coastguard Worker       TBB = LastInst->getOperand(2).getMBB();
477*9880d681SAndroid Build Coastguard Worker       Cond.push_back(LastInst->getOperand(0));
478*9880d681SAndroid Build Coastguard Worker       Cond.push_back(LastInst->getOperand(1));
479*9880d681SAndroid Build Coastguard Worker       return false;
480*9880d681SAndroid Build Coastguard Worker     } else if (LastInst->getOpcode() == PPC::BC) {
481*9880d681SAndroid Build Coastguard Worker       if (!LastInst->getOperand(1).isMBB())
482*9880d681SAndroid Build Coastguard Worker         return true;
483*9880d681SAndroid Build Coastguard Worker       // Block ends with fall-through condbranch.
484*9880d681SAndroid Build Coastguard Worker       TBB = LastInst->getOperand(1).getMBB();
485*9880d681SAndroid Build Coastguard Worker       Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
486*9880d681SAndroid Build Coastguard Worker       Cond.push_back(LastInst->getOperand(0));
487*9880d681SAndroid Build Coastguard Worker       return false;
488*9880d681SAndroid Build Coastguard Worker     } else if (LastInst->getOpcode() == PPC::BCn) {
489*9880d681SAndroid Build Coastguard Worker       if (!LastInst->getOperand(1).isMBB())
490*9880d681SAndroid Build Coastguard Worker         return true;
491*9880d681SAndroid Build Coastguard Worker       // Block ends with fall-through condbranch.
492*9880d681SAndroid Build Coastguard Worker       TBB = LastInst->getOperand(1).getMBB();
493*9880d681SAndroid Build Coastguard Worker       Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_UNSET));
494*9880d681SAndroid Build Coastguard Worker       Cond.push_back(LastInst->getOperand(0));
495*9880d681SAndroid Build Coastguard Worker       return false;
496*9880d681SAndroid Build Coastguard Worker     } else if (LastInst->getOpcode() == PPC::BDNZ8 ||
497*9880d681SAndroid Build Coastguard Worker                LastInst->getOpcode() == PPC::BDNZ) {
498*9880d681SAndroid Build Coastguard Worker       if (!LastInst->getOperand(0).isMBB())
499*9880d681SAndroid Build Coastguard Worker         return true;
500*9880d681SAndroid Build Coastguard Worker       if (DisableCTRLoopAnal)
501*9880d681SAndroid Build Coastguard Worker         return true;
502*9880d681SAndroid Build Coastguard Worker       TBB = LastInst->getOperand(0).getMBB();
503*9880d681SAndroid Build Coastguard Worker       Cond.push_back(MachineOperand::CreateImm(1));
504*9880d681SAndroid Build Coastguard Worker       Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
505*9880d681SAndroid Build Coastguard Worker                                                true));
506*9880d681SAndroid Build Coastguard Worker       return false;
507*9880d681SAndroid Build Coastguard Worker     } else if (LastInst->getOpcode() == PPC::BDZ8 ||
508*9880d681SAndroid Build Coastguard Worker                LastInst->getOpcode() == PPC::BDZ) {
509*9880d681SAndroid Build Coastguard Worker       if (!LastInst->getOperand(0).isMBB())
510*9880d681SAndroid Build Coastguard Worker         return true;
511*9880d681SAndroid Build Coastguard Worker       if (DisableCTRLoopAnal)
512*9880d681SAndroid Build Coastguard Worker         return true;
513*9880d681SAndroid Build Coastguard Worker       TBB = LastInst->getOperand(0).getMBB();
514*9880d681SAndroid Build Coastguard Worker       Cond.push_back(MachineOperand::CreateImm(0));
515*9880d681SAndroid Build Coastguard Worker       Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
516*9880d681SAndroid Build Coastguard Worker                                                true));
517*9880d681SAndroid Build Coastguard Worker       return false;
518*9880d681SAndroid Build Coastguard Worker     }
519*9880d681SAndroid Build Coastguard Worker 
520*9880d681SAndroid Build Coastguard Worker     // Otherwise, don't know what this is.
521*9880d681SAndroid Build Coastguard Worker     return true;
522*9880d681SAndroid Build Coastguard Worker   }
523*9880d681SAndroid Build Coastguard Worker 
524*9880d681SAndroid Build Coastguard Worker   // Get the instruction before it if it's a terminator.
525*9880d681SAndroid Build Coastguard Worker   MachineInstr *SecondLastInst = I;
526*9880d681SAndroid Build Coastguard Worker 
527*9880d681SAndroid Build Coastguard Worker   // If there are three terminators, we don't know what sort of block this is.
528*9880d681SAndroid Build Coastguard Worker   if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(*--I))
529*9880d681SAndroid Build Coastguard Worker     return true;
530*9880d681SAndroid Build Coastguard Worker 
531*9880d681SAndroid Build Coastguard Worker   // If the block ends with PPC::B and PPC:BCC, handle it.
532*9880d681SAndroid Build Coastguard Worker   if (SecondLastInst->getOpcode() == PPC::BCC &&
533*9880d681SAndroid Build Coastguard Worker       LastInst->getOpcode() == PPC::B) {
534*9880d681SAndroid Build Coastguard Worker     if (!SecondLastInst->getOperand(2).isMBB() ||
535*9880d681SAndroid Build Coastguard Worker         !LastInst->getOperand(0).isMBB())
536*9880d681SAndroid Build Coastguard Worker       return true;
537*9880d681SAndroid Build Coastguard Worker     TBB =  SecondLastInst->getOperand(2).getMBB();
538*9880d681SAndroid Build Coastguard Worker     Cond.push_back(SecondLastInst->getOperand(0));
539*9880d681SAndroid Build Coastguard Worker     Cond.push_back(SecondLastInst->getOperand(1));
540*9880d681SAndroid Build Coastguard Worker     FBB = LastInst->getOperand(0).getMBB();
541*9880d681SAndroid Build Coastguard Worker     return false;
542*9880d681SAndroid Build Coastguard Worker   } else if (SecondLastInst->getOpcode() == PPC::BC &&
543*9880d681SAndroid Build Coastguard Worker       LastInst->getOpcode() == PPC::B) {
544*9880d681SAndroid Build Coastguard Worker     if (!SecondLastInst->getOperand(1).isMBB() ||
545*9880d681SAndroid Build Coastguard Worker         !LastInst->getOperand(0).isMBB())
546*9880d681SAndroid Build Coastguard Worker       return true;
547*9880d681SAndroid Build Coastguard Worker     TBB =  SecondLastInst->getOperand(1).getMBB();
548*9880d681SAndroid Build Coastguard Worker     Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
549*9880d681SAndroid Build Coastguard Worker     Cond.push_back(SecondLastInst->getOperand(0));
550*9880d681SAndroid Build Coastguard Worker     FBB = LastInst->getOperand(0).getMBB();
551*9880d681SAndroid Build Coastguard Worker     return false;
552*9880d681SAndroid Build Coastguard Worker   } else if (SecondLastInst->getOpcode() == PPC::BCn &&
553*9880d681SAndroid Build Coastguard Worker       LastInst->getOpcode() == PPC::B) {
554*9880d681SAndroid Build Coastguard Worker     if (!SecondLastInst->getOperand(1).isMBB() ||
555*9880d681SAndroid Build Coastguard Worker         !LastInst->getOperand(0).isMBB())
556*9880d681SAndroid Build Coastguard Worker       return true;
557*9880d681SAndroid Build Coastguard Worker     TBB =  SecondLastInst->getOperand(1).getMBB();
558*9880d681SAndroid Build Coastguard Worker     Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_UNSET));
559*9880d681SAndroid Build Coastguard Worker     Cond.push_back(SecondLastInst->getOperand(0));
560*9880d681SAndroid Build Coastguard Worker     FBB = LastInst->getOperand(0).getMBB();
561*9880d681SAndroid Build Coastguard Worker     return false;
562*9880d681SAndroid Build Coastguard Worker   } else if ((SecondLastInst->getOpcode() == PPC::BDNZ8 ||
563*9880d681SAndroid Build Coastguard Worker               SecondLastInst->getOpcode() == PPC::BDNZ) &&
564*9880d681SAndroid Build Coastguard Worker       LastInst->getOpcode() == PPC::B) {
565*9880d681SAndroid Build Coastguard Worker     if (!SecondLastInst->getOperand(0).isMBB() ||
566*9880d681SAndroid Build Coastguard Worker         !LastInst->getOperand(0).isMBB())
567*9880d681SAndroid Build Coastguard Worker       return true;
568*9880d681SAndroid Build Coastguard Worker     if (DisableCTRLoopAnal)
569*9880d681SAndroid Build Coastguard Worker       return true;
570*9880d681SAndroid Build Coastguard Worker     TBB = SecondLastInst->getOperand(0).getMBB();
571*9880d681SAndroid Build Coastguard Worker     Cond.push_back(MachineOperand::CreateImm(1));
572*9880d681SAndroid Build Coastguard Worker     Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
573*9880d681SAndroid Build Coastguard Worker                                              true));
574*9880d681SAndroid Build Coastguard Worker     FBB = LastInst->getOperand(0).getMBB();
575*9880d681SAndroid Build Coastguard Worker     return false;
576*9880d681SAndroid Build Coastguard Worker   } else if ((SecondLastInst->getOpcode() == PPC::BDZ8 ||
577*9880d681SAndroid Build Coastguard Worker               SecondLastInst->getOpcode() == PPC::BDZ) &&
578*9880d681SAndroid Build Coastguard Worker       LastInst->getOpcode() == PPC::B) {
579*9880d681SAndroid Build Coastguard Worker     if (!SecondLastInst->getOperand(0).isMBB() ||
580*9880d681SAndroid Build Coastguard Worker         !LastInst->getOperand(0).isMBB())
581*9880d681SAndroid Build Coastguard Worker       return true;
582*9880d681SAndroid Build Coastguard Worker     if (DisableCTRLoopAnal)
583*9880d681SAndroid Build Coastguard Worker       return true;
584*9880d681SAndroid Build Coastguard Worker     TBB = SecondLastInst->getOperand(0).getMBB();
585*9880d681SAndroid Build Coastguard Worker     Cond.push_back(MachineOperand::CreateImm(0));
586*9880d681SAndroid Build Coastguard Worker     Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
587*9880d681SAndroid Build Coastguard Worker                                              true));
588*9880d681SAndroid Build Coastguard Worker     FBB = LastInst->getOperand(0).getMBB();
589*9880d681SAndroid Build Coastguard Worker     return false;
590*9880d681SAndroid Build Coastguard Worker   }
591*9880d681SAndroid Build Coastguard Worker 
592*9880d681SAndroid Build Coastguard Worker   // If the block ends with two PPC:Bs, handle it.  The second one is not
593*9880d681SAndroid Build Coastguard Worker   // executed, so remove it.
594*9880d681SAndroid Build Coastguard Worker   if (SecondLastInst->getOpcode() == PPC::B &&
595*9880d681SAndroid Build Coastguard Worker       LastInst->getOpcode() == PPC::B) {
596*9880d681SAndroid Build Coastguard Worker     if (!SecondLastInst->getOperand(0).isMBB())
597*9880d681SAndroid Build Coastguard Worker       return true;
598*9880d681SAndroid Build Coastguard Worker     TBB = SecondLastInst->getOperand(0).getMBB();
599*9880d681SAndroid Build Coastguard Worker     I = LastInst;
600*9880d681SAndroid Build Coastguard Worker     if (AllowModify)
601*9880d681SAndroid Build Coastguard Worker       I->eraseFromParent();
602*9880d681SAndroid Build Coastguard Worker     return false;
603*9880d681SAndroid Build Coastguard Worker   }
604*9880d681SAndroid Build Coastguard Worker 
605*9880d681SAndroid Build Coastguard Worker   // Otherwise, can't handle this.
606*9880d681SAndroid Build Coastguard Worker   return true;
607*9880d681SAndroid Build Coastguard Worker }
608*9880d681SAndroid Build Coastguard Worker 
RemoveBranch(MachineBasicBlock & MBB) const609*9880d681SAndroid Build Coastguard Worker unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
610*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
611*9880d681SAndroid Build Coastguard Worker   if (I == MBB.end())
612*9880d681SAndroid Build Coastguard Worker     return 0;
613*9880d681SAndroid Build Coastguard Worker 
614*9880d681SAndroid Build Coastguard Worker   if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC &&
615*9880d681SAndroid Build Coastguard Worker       I->getOpcode() != PPC::BC && I->getOpcode() != PPC::BCn &&
616*9880d681SAndroid Build Coastguard Worker       I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
617*9880d681SAndroid Build Coastguard Worker       I->getOpcode() != PPC::BDZ8  && I->getOpcode() != PPC::BDZ)
618*9880d681SAndroid Build Coastguard Worker     return 0;
619*9880d681SAndroid Build Coastguard Worker 
620*9880d681SAndroid Build Coastguard Worker   // Remove the branch.
621*9880d681SAndroid Build Coastguard Worker   I->eraseFromParent();
622*9880d681SAndroid Build Coastguard Worker 
623*9880d681SAndroid Build Coastguard Worker   I = MBB.end();
624*9880d681SAndroid Build Coastguard Worker 
625*9880d681SAndroid Build Coastguard Worker   if (I == MBB.begin()) return 1;
626*9880d681SAndroid Build Coastguard Worker   --I;
627*9880d681SAndroid Build Coastguard Worker   if (I->getOpcode() != PPC::BCC &&
628*9880d681SAndroid Build Coastguard Worker       I->getOpcode() != PPC::BC && I->getOpcode() != PPC::BCn &&
629*9880d681SAndroid Build Coastguard Worker       I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
630*9880d681SAndroid Build Coastguard Worker       I->getOpcode() != PPC::BDZ8  && I->getOpcode() != PPC::BDZ)
631*9880d681SAndroid Build Coastguard Worker     return 1;
632*9880d681SAndroid Build Coastguard Worker 
633*9880d681SAndroid Build Coastguard Worker   // Remove the branch.
634*9880d681SAndroid Build Coastguard Worker   I->eraseFromParent();
635*9880d681SAndroid Build Coastguard Worker   return 2;
636*9880d681SAndroid Build Coastguard Worker }
637*9880d681SAndroid Build Coastguard Worker 
InsertBranch(MachineBasicBlock & MBB,MachineBasicBlock * TBB,MachineBasicBlock * FBB,ArrayRef<MachineOperand> Cond,const DebugLoc & DL) const638*9880d681SAndroid Build Coastguard Worker unsigned PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB,
639*9880d681SAndroid Build Coastguard Worker                                     MachineBasicBlock *TBB,
640*9880d681SAndroid Build Coastguard Worker                                     MachineBasicBlock *FBB,
641*9880d681SAndroid Build Coastguard Worker                                     ArrayRef<MachineOperand> Cond,
642*9880d681SAndroid Build Coastguard Worker                                     const DebugLoc &DL) const {
643*9880d681SAndroid Build Coastguard Worker   // Shouldn't be a fall through.
644*9880d681SAndroid Build Coastguard Worker   assert(TBB && "InsertBranch must not be told to insert a fallthrough");
645*9880d681SAndroid Build Coastguard Worker   assert((Cond.size() == 2 || Cond.size() == 0) &&
646*9880d681SAndroid Build Coastguard Worker          "PPC branch conditions have two components!");
647*9880d681SAndroid Build Coastguard Worker 
648*9880d681SAndroid Build Coastguard Worker   bool isPPC64 = Subtarget.isPPC64();
649*9880d681SAndroid Build Coastguard Worker 
650*9880d681SAndroid Build Coastguard Worker   // One-way branch.
651*9880d681SAndroid Build Coastguard Worker   if (!FBB) {
652*9880d681SAndroid Build Coastguard Worker     if (Cond.empty())   // Unconditional branch
653*9880d681SAndroid Build Coastguard Worker       BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
654*9880d681SAndroid Build Coastguard Worker     else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
655*9880d681SAndroid Build Coastguard Worker       BuildMI(&MBB, DL, get(Cond[0].getImm() ?
656*9880d681SAndroid Build Coastguard Worker                               (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
657*9880d681SAndroid Build Coastguard Worker                               (isPPC64 ? PPC::BDZ8  : PPC::BDZ))).addMBB(TBB);
658*9880d681SAndroid Build Coastguard Worker     else if (Cond[0].getImm() == PPC::PRED_BIT_SET)
659*9880d681SAndroid Build Coastguard Worker       BuildMI(&MBB, DL, get(PPC::BC)).addOperand(Cond[1]).addMBB(TBB);
660*9880d681SAndroid Build Coastguard Worker     else if (Cond[0].getImm() == PPC::PRED_BIT_UNSET)
661*9880d681SAndroid Build Coastguard Worker       BuildMI(&MBB, DL, get(PPC::BCn)).addOperand(Cond[1]).addMBB(TBB);
662*9880d681SAndroid Build Coastguard Worker     else                // Conditional branch
663*9880d681SAndroid Build Coastguard Worker       BuildMI(&MBB, DL, get(PPC::BCC))
664*9880d681SAndroid Build Coastguard Worker         .addImm(Cond[0].getImm()).addOperand(Cond[1]).addMBB(TBB);
665*9880d681SAndroid Build Coastguard Worker     return 1;
666*9880d681SAndroid Build Coastguard Worker   }
667*9880d681SAndroid Build Coastguard Worker 
668*9880d681SAndroid Build Coastguard Worker   // Two-way Conditional Branch.
669*9880d681SAndroid Build Coastguard Worker   if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
670*9880d681SAndroid Build Coastguard Worker     BuildMI(&MBB, DL, get(Cond[0].getImm() ?
671*9880d681SAndroid Build Coastguard Worker                             (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
672*9880d681SAndroid Build Coastguard Worker                             (isPPC64 ? PPC::BDZ8  : PPC::BDZ))).addMBB(TBB);
673*9880d681SAndroid Build Coastguard Worker   else if (Cond[0].getImm() == PPC::PRED_BIT_SET)
674*9880d681SAndroid Build Coastguard Worker     BuildMI(&MBB, DL, get(PPC::BC)).addOperand(Cond[1]).addMBB(TBB);
675*9880d681SAndroid Build Coastguard Worker   else if (Cond[0].getImm() == PPC::PRED_BIT_UNSET)
676*9880d681SAndroid Build Coastguard Worker     BuildMI(&MBB, DL, get(PPC::BCn)).addOperand(Cond[1]).addMBB(TBB);
677*9880d681SAndroid Build Coastguard Worker   else
678*9880d681SAndroid Build Coastguard Worker     BuildMI(&MBB, DL, get(PPC::BCC))
679*9880d681SAndroid Build Coastguard Worker       .addImm(Cond[0].getImm()).addOperand(Cond[1]).addMBB(TBB);
680*9880d681SAndroid Build Coastguard Worker   BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
681*9880d681SAndroid Build Coastguard Worker   return 2;
682*9880d681SAndroid Build Coastguard Worker }
683*9880d681SAndroid Build Coastguard Worker 
684*9880d681SAndroid Build Coastguard Worker // Select analysis.
canInsertSelect(const MachineBasicBlock & MBB,ArrayRef<MachineOperand> Cond,unsigned TrueReg,unsigned FalseReg,int & CondCycles,int & TrueCycles,int & FalseCycles) const685*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::canInsertSelect(const MachineBasicBlock &MBB,
686*9880d681SAndroid Build Coastguard Worker                 ArrayRef<MachineOperand> Cond,
687*9880d681SAndroid Build Coastguard Worker                 unsigned TrueReg, unsigned FalseReg,
688*9880d681SAndroid Build Coastguard Worker                 int &CondCycles, int &TrueCycles, int &FalseCycles) const {
689*9880d681SAndroid Build Coastguard Worker   if (!Subtarget.hasISEL())
690*9880d681SAndroid Build Coastguard Worker     return false;
691*9880d681SAndroid Build Coastguard Worker 
692*9880d681SAndroid Build Coastguard Worker   if (Cond.size() != 2)
693*9880d681SAndroid Build Coastguard Worker     return false;
694*9880d681SAndroid Build Coastguard Worker 
695*9880d681SAndroid Build Coastguard Worker   // If this is really a bdnz-like condition, then it cannot be turned into a
696*9880d681SAndroid Build Coastguard Worker   // select.
697*9880d681SAndroid Build Coastguard Worker   if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
698*9880d681SAndroid Build Coastguard Worker     return false;
699*9880d681SAndroid Build Coastguard Worker 
700*9880d681SAndroid Build Coastguard Worker   // Check register classes.
701*9880d681SAndroid Build Coastguard Worker   const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
702*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC =
703*9880d681SAndroid Build Coastguard Worker     RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
704*9880d681SAndroid Build Coastguard Worker   if (!RC)
705*9880d681SAndroid Build Coastguard Worker     return false;
706*9880d681SAndroid Build Coastguard Worker 
707*9880d681SAndroid Build Coastguard Worker   // isel is for regular integer GPRs only.
708*9880d681SAndroid Build Coastguard Worker   if (!PPC::GPRCRegClass.hasSubClassEq(RC) &&
709*9880d681SAndroid Build Coastguard Worker       !PPC::GPRC_NOR0RegClass.hasSubClassEq(RC) &&
710*9880d681SAndroid Build Coastguard Worker       !PPC::G8RCRegClass.hasSubClassEq(RC) &&
711*9880d681SAndroid Build Coastguard Worker       !PPC::G8RC_NOX0RegClass.hasSubClassEq(RC))
712*9880d681SAndroid Build Coastguard Worker     return false;
713*9880d681SAndroid Build Coastguard Worker 
714*9880d681SAndroid Build Coastguard Worker   // FIXME: These numbers are for the A2, how well they work for other cores is
715*9880d681SAndroid Build Coastguard Worker   // an open question. On the A2, the isel instruction has a 2-cycle latency
716*9880d681SAndroid Build Coastguard Worker   // but single-cycle throughput. These numbers are used in combination with
717*9880d681SAndroid Build Coastguard Worker   // the MispredictPenalty setting from the active SchedMachineModel.
718*9880d681SAndroid Build Coastguard Worker   CondCycles = 1;
719*9880d681SAndroid Build Coastguard Worker   TrueCycles = 1;
720*9880d681SAndroid Build Coastguard Worker   FalseCycles = 1;
721*9880d681SAndroid Build Coastguard Worker 
722*9880d681SAndroid Build Coastguard Worker   return true;
723*9880d681SAndroid Build Coastguard Worker }
724*9880d681SAndroid Build Coastguard Worker 
insertSelect(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,const DebugLoc & dl,unsigned DestReg,ArrayRef<MachineOperand> Cond,unsigned TrueReg,unsigned FalseReg) const725*9880d681SAndroid Build Coastguard Worker void PPCInstrInfo::insertSelect(MachineBasicBlock &MBB,
726*9880d681SAndroid Build Coastguard Worker                                 MachineBasicBlock::iterator MI,
727*9880d681SAndroid Build Coastguard Worker                                 const DebugLoc &dl, unsigned DestReg,
728*9880d681SAndroid Build Coastguard Worker                                 ArrayRef<MachineOperand> Cond, unsigned TrueReg,
729*9880d681SAndroid Build Coastguard Worker                                 unsigned FalseReg) const {
730*9880d681SAndroid Build Coastguard Worker   assert(Cond.size() == 2 &&
731*9880d681SAndroid Build Coastguard Worker          "PPC branch conditions have two components!");
732*9880d681SAndroid Build Coastguard Worker 
733*9880d681SAndroid Build Coastguard Worker   assert(Subtarget.hasISEL() &&
734*9880d681SAndroid Build Coastguard Worker          "Cannot insert select on target without ISEL support");
735*9880d681SAndroid Build Coastguard Worker 
736*9880d681SAndroid Build Coastguard Worker   // Get the register classes.
737*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
738*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC =
739*9880d681SAndroid Build Coastguard Worker     RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
740*9880d681SAndroid Build Coastguard Worker   assert(RC && "TrueReg and FalseReg must have overlapping register classes");
741*9880d681SAndroid Build Coastguard Worker 
742*9880d681SAndroid Build Coastguard Worker   bool Is64Bit = PPC::G8RCRegClass.hasSubClassEq(RC) ||
743*9880d681SAndroid Build Coastguard Worker                  PPC::G8RC_NOX0RegClass.hasSubClassEq(RC);
744*9880d681SAndroid Build Coastguard Worker   assert((Is64Bit ||
745*9880d681SAndroid Build Coastguard Worker           PPC::GPRCRegClass.hasSubClassEq(RC) ||
746*9880d681SAndroid Build Coastguard Worker           PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) &&
747*9880d681SAndroid Build Coastguard Worker          "isel is for regular integer GPRs only");
748*9880d681SAndroid Build Coastguard Worker 
749*9880d681SAndroid Build Coastguard Worker   unsigned OpCode = Is64Bit ? PPC::ISEL8 : PPC::ISEL;
750*9880d681SAndroid Build Coastguard Worker   auto SelectPred = static_cast<PPC::Predicate>(Cond[0].getImm());
751*9880d681SAndroid Build Coastguard Worker 
752*9880d681SAndroid Build Coastguard Worker   unsigned SubIdx = 0;
753*9880d681SAndroid Build Coastguard Worker   bool SwapOps = false;
754*9880d681SAndroid Build Coastguard Worker   switch (SelectPred) {
755*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_EQ:
756*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_EQ_MINUS:
757*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_EQ_PLUS:
758*9880d681SAndroid Build Coastguard Worker       SubIdx = PPC::sub_eq; SwapOps = false; break;
759*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_NE:
760*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_NE_MINUS:
761*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_NE_PLUS:
762*9880d681SAndroid Build Coastguard Worker       SubIdx = PPC::sub_eq; SwapOps = true; break;
763*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_LT:
764*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_LT_MINUS:
765*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_LT_PLUS:
766*9880d681SAndroid Build Coastguard Worker       SubIdx = PPC::sub_lt; SwapOps = false; break;
767*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_GE:
768*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_GE_MINUS:
769*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_GE_PLUS:
770*9880d681SAndroid Build Coastguard Worker       SubIdx = PPC::sub_lt; SwapOps = true; break;
771*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_GT:
772*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_GT_MINUS:
773*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_GT_PLUS:
774*9880d681SAndroid Build Coastguard Worker       SubIdx = PPC::sub_gt; SwapOps = false; break;
775*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_LE:
776*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_LE_MINUS:
777*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_LE_PLUS:
778*9880d681SAndroid Build Coastguard Worker       SubIdx = PPC::sub_gt; SwapOps = true; break;
779*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_UN:
780*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_UN_MINUS:
781*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_UN_PLUS:
782*9880d681SAndroid Build Coastguard Worker       SubIdx = PPC::sub_un; SwapOps = false; break;
783*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_NU:
784*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_NU_MINUS:
785*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_NU_PLUS:
786*9880d681SAndroid Build Coastguard Worker       SubIdx = PPC::sub_un; SwapOps = true; break;
787*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_BIT_SET:   SubIdx = 0; SwapOps = false; break;
788*9880d681SAndroid Build Coastguard Worker   case PPC::PRED_BIT_UNSET: SubIdx = 0; SwapOps = true; break;
789*9880d681SAndroid Build Coastguard Worker   }
790*9880d681SAndroid Build Coastguard Worker 
791*9880d681SAndroid Build Coastguard Worker   unsigned FirstReg =  SwapOps ? FalseReg : TrueReg,
792*9880d681SAndroid Build Coastguard Worker            SecondReg = SwapOps ? TrueReg  : FalseReg;
793*9880d681SAndroid Build Coastguard Worker 
794*9880d681SAndroid Build Coastguard Worker   // The first input register of isel cannot be r0. If it is a member
795*9880d681SAndroid Build Coastguard Worker   // of a register class that can be r0, then copy it first (the
796*9880d681SAndroid Build Coastguard Worker   // register allocator should eliminate the copy).
797*9880d681SAndroid Build Coastguard Worker   if (MRI.getRegClass(FirstReg)->contains(PPC::R0) ||
798*9880d681SAndroid Build Coastguard Worker       MRI.getRegClass(FirstReg)->contains(PPC::X0)) {
799*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *FirstRC =
800*9880d681SAndroid Build Coastguard Worker       MRI.getRegClass(FirstReg)->contains(PPC::X0) ?
801*9880d681SAndroid Build Coastguard Worker         &PPC::G8RC_NOX0RegClass : &PPC::GPRC_NOR0RegClass;
802*9880d681SAndroid Build Coastguard Worker     unsigned OldFirstReg = FirstReg;
803*9880d681SAndroid Build Coastguard Worker     FirstReg = MRI.createVirtualRegister(FirstRC);
804*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, dl, get(TargetOpcode::COPY), FirstReg)
805*9880d681SAndroid Build Coastguard Worker       .addReg(OldFirstReg);
806*9880d681SAndroid Build Coastguard Worker   }
807*9880d681SAndroid Build Coastguard Worker 
808*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MI, dl, get(OpCode), DestReg)
809*9880d681SAndroid Build Coastguard Worker     .addReg(FirstReg).addReg(SecondReg)
810*9880d681SAndroid Build Coastguard Worker     .addReg(Cond[1].getReg(), 0, SubIdx);
811*9880d681SAndroid Build Coastguard Worker }
812*9880d681SAndroid Build Coastguard Worker 
getCRBitValue(unsigned CRBit)813*9880d681SAndroid Build Coastguard Worker static unsigned getCRBitValue(unsigned CRBit) {
814*9880d681SAndroid Build Coastguard Worker   unsigned Ret = 4;
815*9880d681SAndroid Build Coastguard Worker   if (CRBit == PPC::CR0LT || CRBit == PPC::CR1LT ||
816*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR2LT || CRBit == PPC::CR3LT ||
817*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR4LT || CRBit == PPC::CR5LT ||
818*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR6LT || CRBit == PPC::CR7LT)
819*9880d681SAndroid Build Coastguard Worker     Ret = 3;
820*9880d681SAndroid Build Coastguard Worker   if (CRBit == PPC::CR0GT || CRBit == PPC::CR1GT ||
821*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR2GT || CRBit == PPC::CR3GT ||
822*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR4GT || CRBit == PPC::CR5GT ||
823*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR6GT || CRBit == PPC::CR7GT)
824*9880d681SAndroid Build Coastguard Worker     Ret = 2;
825*9880d681SAndroid Build Coastguard Worker   if (CRBit == PPC::CR0EQ || CRBit == PPC::CR1EQ ||
826*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR2EQ || CRBit == PPC::CR3EQ ||
827*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR4EQ || CRBit == PPC::CR5EQ ||
828*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR6EQ || CRBit == PPC::CR7EQ)
829*9880d681SAndroid Build Coastguard Worker     Ret = 1;
830*9880d681SAndroid Build Coastguard Worker   if (CRBit == PPC::CR0UN || CRBit == PPC::CR1UN ||
831*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR2UN || CRBit == PPC::CR3UN ||
832*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR4UN || CRBit == PPC::CR5UN ||
833*9880d681SAndroid Build Coastguard Worker       CRBit == PPC::CR6UN || CRBit == PPC::CR7UN)
834*9880d681SAndroid Build Coastguard Worker     Ret = 0;
835*9880d681SAndroid Build Coastguard Worker 
836*9880d681SAndroid Build Coastguard Worker   assert(Ret != 4 && "Invalid CR bit register");
837*9880d681SAndroid Build Coastguard Worker   return Ret;
838*9880d681SAndroid Build Coastguard Worker }
839*9880d681SAndroid Build Coastguard Worker 
copyPhysReg(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,const DebugLoc & DL,unsigned DestReg,unsigned SrcReg,bool KillSrc) const840*9880d681SAndroid Build Coastguard Worker void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
841*9880d681SAndroid Build Coastguard Worker                                MachineBasicBlock::iterator I,
842*9880d681SAndroid Build Coastguard Worker                                const DebugLoc &DL, unsigned DestReg,
843*9880d681SAndroid Build Coastguard Worker                                unsigned SrcReg, bool KillSrc) const {
844*9880d681SAndroid Build Coastguard Worker   // We can end up with self copies and similar things as a result of VSX copy
845*9880d681SAndroid Build Coastguard Worker   // legalization. Promote them here.
846*9880d681SAndroid Build Coastguard Worker   const TargetRegisterInfo *TRI = &getRegisterInfo();
847*9880d681SAndroid Build Coastguard Worker   if (PPC::F8RCRegClass.contains(DestReg) &&
848*9880d681SAndroid Build Coastguard Worker       PPC::VSRCRegClass.contains(SrcReg)) {
849*9880d681SAndroid Build Coastguard Worker     unsigned SuperReg =
850*9880d681SAndroid Build Coastguard Worker       TRI->getMatchingSuperReg(DestReg, PPC::sub_64, &PPC::VSRCRegClass);
851*9880d681SAndroid Build Coastguard Worker 
852*9880d681SAndroid Build Coastguard Worker     if (VSXSelfCopyCrash && SrcReg == SuperReg)
853*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("nop VSX copy");
854*9880d681SAndroid Build Coastguard Worker 
855*9880d681SAndroid Build Coastguard Worker     DestReg = SuperReg;
856*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VRRCRegClass.contains(DestReg) &&
857*9880d681SAndroid Build Coastguard Worker              PPC::VSRCRegClass.contains(SrcReg)) {
858*9880d681SAndroid Build Coastguard Worker     unsigned SuperReg =
859*9880d681SAndroid Build Coastguard Worker       TRI->getMatchingSuperReg(DestReg, PPC::sub_128, &PPC::VSRCRegClass);
860*9880d681SAndroid Build Coastguard Worker 
861*9880d681SAndroid Build Coastguard Worker     if (VSXSelfCopyCrash && SrcReg == SuperReg)
862*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("nop VSX copy");
863*9880d681SAndroid Build Coastguard Worker 
864*9880d681SAndroid Build Coastguard Worker     DestReg = SuperReg;
865*9880d681SAndroid Build Coastguard Worker   } else if (PPC::F8RCRegClass.contains(SrcReg) &&
866*9880d681SAndroid Build Coastguard Worker              PPC::VSRCRegClass.contains(DestReg)) {
867*9880d681SAndroid Build Coastguard Worker     unsigned SuperReg =
868*9880d681SAndroid Build Coastguard Worker       TRI->getMatchingSuperReg(SrcReg, PPC::sub_64, &PPC::VSRCRegClass);
869*9880d681SAndroid Build Coastguard Worker 
870*9880d681SAndroid Build Coastguard Worker     if (VSXSelfCopyCrash && DestReg == SuperReg)
871*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("nop VSX copy");
872*9880d681SAndroid Build Coastguard Worker 
873*9880d681SAndroid Build Coastguard Worker     SrcReg = SuperReg;
874*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VRRCRegClass.contains(SrcReg) &&
875*9880d681SAndroid Build Coastguard Worker              PPC::VSRCRegClass.contains(DestReg)) {
876*9880d681SAndroid Build Coastguard Worker     unsigned SuperReg =
877*9880d681SAndroid Build Coastguard Worker       TRI->getMatchingSuperReg(SrcReg, PPC::sub_128, &PPC::VSRCRegClass);
878*9880d681SAndroid Build Coastguard Worker 
879*9880d681SAndroid Build Coastguard Worker     if (VSXSelfCopyCrash && DestReg == SuperReg)
880*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("nop VSX copy");
881*9880d681SAndroid Build Coastguard Worker 
882*9880d681SAndroid Build Coastguard Worker     SrcReg = SuperReg;
883*9880d681SAndroid Build Coastguard Worker   }
884*9880d681SAndroid Build Coastguard Worker 
885*9880d681SAndroid Build Coastguard Worker   // Different class register copy
886*9880d681SAndroid Build Coastguard Worker   if (PPC::CRBITRCRegClass.contains(SrcReg) &&
887*9880d681SAndroid Build Coastguard Worker       PPC::GPRCRegClass.contains(DestReg)) {
888*9880d681SAndroid Build Coastguard Worker     unsigned CRReg = getCRFromCRBit(SrcReg);
889*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(CRReg);
890*9880d681SAndroid Build Coastguard Worker     getKillRegState(KillSrc);
891*9880d681SAndroid Build Coastguard Worker     // Rotate the CR bit in the CR fields to be the least significant bit and
892*9880d681SAndroid Build Coastguard Worker     // then mask with 0x1 (MB = ME = 31).
893*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(PPC::RLWINM), DestReg)
894*9880d681SAndroid Build Coastguard Worker        .addReg(DestReg, RegState::Kill)
895*9880d681SAndroid Build Coastguard Worker        .addImm(TRI->getEncodingValue(CRReg) * 4 + (4 - getCRBitValue(SrcReg)))
896*9880d681SAndroid Build Coastguard Worker        .addImm(31)
897*9880d681SAndroid Build Coastguard Worker        .addImm(31);
898*9880d681SAndroid Build Coastguard Worker     return;
899*9880d681SAndroid Build Coastguard Worker   } else if (PPC::CRRCRegClass.contains(SrcReg) &&
900*9880d681SAndroid Build Coastguard Worker       PPC::G8RCRegClass.contains(DestReg)) {
901*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(PPC::MFOCRF8), DestReg).addReg(SrcReg);
902*9880d681SAndroid Build Coastguard Worker     getKillRegState(KillSrc);
903*9880d681SAndroid Build Coastguard Worker     return;
904*9880d681SAndroid Build Coastguard Worker   } else if (PPC::CRRCRegClass.contains(SrcReg) &&
905*9880d681SAndroid Build Coastguard Worker       PPC::GPRCRegClass.contains(DestReg)) {
906*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(SrcReg);
907*9880d681SAndroid Build Coastguard Worker     getKillRegState(KillSrc);
908*9880d681SAndroid Build Coastguard Worker     return;
909*9880d681SAndroid Build Coastguard Worker    }
910*9880d681SAndroid Build Coastguard Worker 
911*9880d681SAndroid Build Coastguard Worker   unsigned Opc;
912*9880d681SAndroid Build Coastguard Worker   if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
913*9880d681SAndroid Build Coastguard Worker     Opc = PPC::OR;
914*9880d681SAndroid Build Coastguard Worker   else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
915*9880d681SAndroid Build Coastguard Worker     Opc = PPC::OR8;
916*9880d681SAndroid Build Coastguard Worker   else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
917*9880d681SAndroid Build Coastguard Worker     Opc = PPC::FMR;
918*9880d681SAndroid Build Coastguard Worker   else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
919*9880d681SAndroid Build Coastguard Worker     Opc = PPC::MCRF;
920*9880d681SAndroid Build Coastguard Worker   else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
921*9880d681SAndroid Build Coastguard Worker     Opc = PPC::VOR;
922*9880d681SAndroid Build Coastguard Worker   else if (PPC::VSRCRegClass.contains(DestReg, SrcReg))
923*9880d681SAndroid Build Coastguard Worker     // There are two different ways this can be done:
924*9880d681SAndroid Build Coastguard Worker     //   1. xxlor : This has lower latency (on the P7), 2 cycles, but can only
925*9880d681SAndroid Build Coastguard Worker     //      issue in VSU pipeline 0.
926*9880d681SAndroid Build Coastguard Worker     //   2. xmovdp/xmovsp: This has higher latency (on the P7), 6 cycles, but
927*9880d681SAndroid Build Coastguard Worker     //      can go to either pipeline.
928*9880d681SAndroid Build Coastguard Worker     // We'll always use xxlor here, because in practically all cases where
929*9880d681SAndroid Build Coastguard Worker     // copies are generated, they are close enough to some use that the
930*9880d681SAndroid Build Coastguard Worker     // lower-latency form is preferable.
931*9880d681SAndroid Build Coastguard Worker     Opc = PPC::XXLOR;
932*9880d681SAndroid Build Coastguard Worker   else if (PPC::VSFRCRegClass.contains(DestReg, SrcReg) ||
933*9880d681SAndroid Build Coastguard Worker            PPC::VSSRCRegClass.contains(DestReg, SrcReg))
934*9880d681SAndroid Build Coastguard Worker     Opc = PPC::XXLORf;
935*9880d681SAndroid Build Coastguard Worker   else if (PPC::QFRCRegClass.contains(DestReg, SrcReg))
936*9880d681SAndroid Build Coastguard Worker     Opc = PPC::QVFMR;
937*9880d681SAndroid Build Coastguard Worker   else if (PPC::QSRCRegClass.contains(DestReg, SrcReg))
938*9880d681SAndroid Build Coastguard Worker     Opc = PPC::QVFMRs;
939*9880d681SAndroid Build Coastguard Worker   else if (PPC::QBRCRegClass.contains(DestReg, SrcReg))
940*9880d681SAndroid Build Coastguard Worker     Opc = PPC::QVFMRb;
941*9880d681SAndroid Build Coastguard Worker   else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
942*9880d681SAndroid Build Coastguard Worker     Opc = PPC::CROR;
943*9880d681SAndroid Build Coastguard Worker   else
944*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Impossible reg-to-reg copy");
945*9880d681SAndroid Build Coastguard Worker 
946*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &MCID = get(Opc);
947*9880d681SAndroid Build Coastguard Worker   if (MCID.getNumOperands() == 3)
948*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, MCID, DestReg)
949*9880d681SAndroid Build Coastguard Worker       .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
950*9880d681SAndroid Build Coastguard Worker   else
951*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
952*9880d681SAndroid Build Coastguard Worker }
953*9880d681SAndroid Build Coastguard Worker 
954*9880d681SAndroid Build Coastguard Worker // This function returns true if a CR spill is necessary and false otherwise.
955*9880d681SAndroid Build Coastguard Worker bool
StoreRegToStackSlot(MachineFunction & MF,unsigned SrcReg,bool isKill,int FrameIdx,const TargetRegisterClass * RC,SmallVectorImpl<MachineInstr * > & NewMIs,bool & NonRI,bool & SpillsVRS) const956*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
957*9880d681SAndroid Build Coastguard Worker                                   unsigned SrcReg, bool isKill,
958*9880d681SAndroid Build Coastguard Worker                                   int FrameIdx,
959*9880d681SAndroid Build Coastguard Worker                                   const TargetRegisterClass *RC,
960*9880d681SAndroid Build Coastguard Worker                                   SmallVectorImpl<MachineInstr*> &NewMIs,
961*9880d681SAndroid Build Coastguard Worker                                   bool &NonRI, bool &SpillsVRS) const{
962*9880d681SAndroid Build Coastguard Worker   // Note: If additional store instructions are added here,
963*9880d681SAndroid Build Coastguard Worker   // update isStoreToStackSlot.
964*9880d681SAndroid Build Coastguard Worker 
965*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
966*9880d681SAndroid Build Coastguard Worker   if (PPC::GPRCRegClass.hasSubClassEq(RC) ||
967*9880d681SAndroid Build Coastguard Worker       PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) {
968*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
969*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
970*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
971*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
972*9880d681SAndroid Build Coastguard Worker   } else if (PPC::G8RCRegClass.hasSubClassEq(RC) ||
973*9880d681SAndroid Build Coastguard Worker              PPC::G8RC_NOX0RegClass.hasSubClassEq(RC)) {
974*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
975*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
976*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
977*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
978*9880d681SAndroid Build Coastguard Worker   } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
979*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
980*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
981*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
982*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
983*9880d681SAndroid Build Coastguard Worker   } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
984*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
985*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
986*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
987*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
988*9880d681SAndroid Build Coastguard Worker   } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
989*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
990*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
991*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
992*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
993*9880d681SAndroid Build Coastguard Worker     return true;
994*9880d681SAndroid Build Coastguard Worker   } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
995*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CRBIT))
996*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
997*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
998*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
999*9880d681SAndroid Build Coastguard Worker     return true;
1000*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
1001*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STVX))
1002*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
1003*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
1004*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1005*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1006*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VSRCRegClass.hasSubClassEq(RC)) {
1007*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STXVD2X))
1008*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
1009*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
1010*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1011*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1012*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VSFRCRegClass.hasSubClassEq(RC)) {
1013*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STXSDX))
1014*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
1015*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
1016*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1017*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1018*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VSSRCRegClass.hasSubClassEq(RC)) {
1019*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STXSSPX))
1020*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
1021*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
1022*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1023*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1024*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VRSAVERCRegClass.hasSubClassEq(RC)) {
1025*9880d681SAndroid Build Coastguard Worker     assert(Subtarget.isDarwin() &&
1026*9880d681SAndroid Build Coastguard Worker            "VRSAVE only needs spill/restore on Darwin");
1027*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_VRSAVE))
1028*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
1029*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
1030*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1031*9880d681SAndroid Build Coastguard Worker     SpillsVRS = true;
1032*9880d681SAndroid Build Coastguard Worker   } else if (PPC::QFRCRegClass.hasSubClassEq(RC)) {
1033*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::QVSTFDX))
1034*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
1035*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
1036*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1037*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1038*9880d681SAndroid Build Coastguard Worker   } else if (PPC::QSRCRegClass.hasSubClassEq(RC)) {
1039*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::QVSTFSXs))
1040*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
1041*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
1042*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1043*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1044*9880d681SAndroid Build Coastguard Worker   } else if (PPC::QBRCRegClass.hasSubClassEq(RC)) {
1045*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::QVSTFDXb))
1046*9880d681SAndroid Build Coastguard Worker                                        .addReg(SrcReg,
1047*9880d681SAndroid Build Coastguard Worker                                                getKillRegState(isKill)),
1048*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1049*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1050*9880d681SAndroid Build Coastguard Worker   } else {
1051*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Unknown regclass!");
1052*9880d681SAndroid Build Coastguard Worker   }
1053*9880d681SAndroid Build Coastguard Worker 
1054*9880d681SAndroid Build Coastguard Worker   return false;
1055*9880d681SAndroid Build Coastguard Worker }
1056*9880d681SAndroid Build Coastguard Worker 
1057*9880d681SAndroid Build Coastguard Worker void
storeRegToStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,unsigned SrcReg,bool isKill,int FrameIdx,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const1058*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1059*9880d681SAndroid Build Coastguard Worker                                   MachineBasicBlock::iterator MI,
1060*9880d681SAndroid Build Coastguard Worker                                   unsigned SrcReg, bool isKill, int FrameIdx,
1061*9880d681SAndroid Build Coastguard Worker                                   const TargetRegisterClass *RC,
1062*9880d681SAndroid Build Coastguard Worker                                   const TargetRegisterInfo *TRI) const {
1063*9880d681SAndroid Build Coastguard Worker   MachineFunction &MF = *MBB.getParent();
1064*9880d681SAndroid Build Coastguard Worker   SmallVector<MachineInstr*, 4> NewMIs;
1065*9880d681SAndroid Build Coastguard Worker 
1066*9880d681SAndroid Build Coastguard Worker   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1067*9880d681SAndroid Build Coastguard Worker   FuncInfo->setHasSpills();
1068*9880d681SAndroid Build Coastguard Worker 
1069*9880d681SAndroid Build Coastguard Worker   bool NonRI = false, SpillsVRS = false;
1070*9880d681SAndroid Build Coastguard Worker   if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs,
1071*9880d681SAndroid Build Coastguard Worker                           NonRI, SpillsVRS))
1072*9880d681SAndroid Build Coastguard Worker     FuncInfo->setSpillsCR();
1073*9880d681SAndroid Build Coastguard Worker 
1074*9880d681SAndroid Build Coastguard Worker   if (SpillsVRS)
1075*9880d681SAndroid Build Coastguard Worker     FuncInfo->setSpillsVRSAVE();
1076*9880d681SAndroid Build Coastguard Worker 
1077*9880d681SAndroid Build Coastguard Worker   if (NonRI)
1078*9880d681SAndroid Build Coastguard Worker     FuncInfo->setHasNonRISpills();
1079*9880d681SAndroid Build Coastguard Worker 
1080*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
1081*9880d681SAndroid Build Coastguard Worker     MBB.insert(MI, NewMIs[i]);
1082*9880d681SAndroid Build Coastguard Worker 
1083*9880d681SAndroid Build Coastguard Worker   const MachineFrameInfo &MFI = *MF.getFrameInfo();
1084*9880d681SAndroid Build Coastguard Worker   MachineMemOperand *MMO = MF.getMachineMemOperand(
1085*9880d681SAndroid Build Coastguard Worker       MachinePointerInfo::getFixedStack(MF, FrameIdx),
1086*9880d681SAndroid Build Coastguard Worker       MachineMemOperand::MOStore, MFI.getObjectSize(FrameIdx),
1087*9880d681SAndroid Build Coastguard Worker       MFI.getObjectAlignment(FrameIdx));
1088*9880d681SAndroid Build Coastguard Worker   NewMIs.back()->addMemOperand(MF, MMO);
1089*9880d681SAndroid Build Coastguard Worker }
1090*9880d681SAndroid Build Coastguard Worker 
LoadRegFromStackSlot(MachineFunction & MF,const DebugLoc & DL,unsigned DestReg,int FrameIdx,const TargetRegisterClass * RC,SmallVectorImpl<MachineInstr * > & NewMIs,bool & NonRI,bool & SpillsVRS) const1091*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, const DebugLoc &DL,
1092*9880d681SAndroid Build Coastguard Worker                                         unsigned DestReg, int FrameIdx,
1093*9880d681SAndroid Build Coastguard Worker                                         const TargetRegisterClass *RC,
1094*9880d681SAndroid Build Coastguard Worker                                         SmallVectorImpl<MachineInstr *> &NewMIs,
1095*9880d681SAndroid Build Coastguard Worker                                         bool &NonRI, bool &SpillsVRS) const {
1096*9880d681SAndroid Build Coastguard Worker   // Note: If additional load instructions are added here,
1097*9880d681SAndroid Build Coastguard Worker   // update isLoadFromStackSlot.
1098*9880d681SAndroid Build Coastguard Worker 
1099*9880d681SAndroid Build Coastguard Worker   if (PPC::GPRCRegClass.hasSubClassEq(RC) ||
1100*9880d681SAndroid Build Coastguard Worker       PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) {
1101*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
1102*9880d681SAndroid Build Coastguard Worker                                                DestReg), FrameIdx));
1103*9880d681SAndroid Build Coastguard Worker   } else if (PPC::G8RCRegClass.hasSubClassEq(RC) ||
1104*9880d681SAndroid Build Coastguard Worker              PPC::G8RC_NOX0RegClass.hasSubClassEq(RC)) {
1105*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
1106*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1107*9880d681SAndroid Build Coastguard Worker   } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
1108*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
1109*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1110*9880d681SAndroid Build Coastguard Worker   } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
1111*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
1112*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1113*9880d681SAndroid Build Coastguard Worker   } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
1114*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
1115*9880d681SAndroid Build Coastguard Worker                                                get(PPC::RESTORE_CR), DestReg),
1116*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1117*9880d681SAndroid Build Coastguard Worker     return true;
1118*9880d681SAndroid Build Coastguard Worker   } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
1119*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
1120*9880d681SAndroid Build Coastguard Worker                                                get(PPC::RESTORE_CRBIT), DestReg),
1121*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1122*9880d681SAndroid Build Coastguard Worker     return true;
1123*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
1124*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LVX), DestReg),
1125*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1126*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1127*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VSRCRegClass.hasSubClassEq(RC)) {
1128*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LXVD2X), DestReg),
1129*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1130*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1131*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VSFRCRegClass.hasSubClassEq(RC)) {
1132*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LXSDX), DestReg),
1133*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1134*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1135*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VSSRCRegClass.hasSubClassEq(RC)) {
1136*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LXSSPX), DestReg),
1137*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1138*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1139*9880d681SAndroid Build Coastguard Worker   } else if (PPC::VRSAVERCRegClass.hasSubClassEq(RC)) {
1140*9880d681SAndroid Build Coastguard Worker     assert(Subtarget.isDarwin() &&
1141*9880d681SAndroid Build Coastguard Worker            "VRSAVE only needs spill/restore on Darwin");
1142*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
1143*9880d681SAndroid Build Coastguard Worker                                                get(PPC::RESTORE_VRSAVE),
1144*9880d681SAndroid Build Coastguard Worker                                                DestReg),
1145*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1146*9880d681SAndroid Build Coastguard Worker     SpillsVRS = true;
1147*9880d681SAndroid Build Coastguard Worker   } else if (PPC::QFRCRegClass.hasSubClassEq(RC)) {
1148*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::QVLFDX), DestReg),
1149*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1150*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1151*9880d681SAndroid Build Coastguard Worker   } else if (PPC::QSRCRegClass.hasSubClassEq(RC)) {
1152*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::QVLFSXs), DestReg),
1153*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1154*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1155*9880d681SAndroid Build Coastguard Worker   } else if (PPC::QBRCRegClass.hasSubClassEq(RC)) {
1156*9880d681SAndroid Build Coastguard Worker     NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::QVLFDXb), DestReg),
1157*9880d681SAndroid Build Coastguard Worker                                        FrameIdx));
1158*9880d681SAndroid Build Coastguard Worker     NonRI = true;
1159*9880d681SAndroid Build Coastguard Worker   } else {
1160*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Unknown regclass!");
1161*9880d681SAndroid Build Coastguard Worker   }
1162*9880d681SAndroid Build Coastguard Worker 
1163*9880d681SAndroid Build Coastguard Worker   return false;
1164*9880d681SAndroid Build Coastguard Worker }
1165*9880d681SAndroid Build Coastguard Worker 
1166*9880d681SAndroid Build Coastguard Worker void
loadRegFromStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,unsigned DestReg,int FrameIdx,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const1167*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
1168*9880d681SAndroid Build Coastguard Worker                                    MachineBasicBlock::iterator MI,
1169*9880d681SAndroid Build Coastguard Worker                                    unsigned DestReg, int FrameIdx,
1170*9880d681SAndroid Build Coastguard Worker                                    const TargetRegisterClass *RC,
1171*9880d681SAndroid Build Coastguard Worker                                    const TargetRegisterInfo *TRI) const {
1172*9880d681SAndroid Build Coastguard Worker   MachineFunction &MF = *MBB.getParent();
1173*9880d681SAndroid Build Coastguard Worker   SmallVector<MachineInstr*, 4> NewMIs;
1174*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
1175*9880d681SAndroid Build Coastguard Worker   if (MI != MBB.end()) DL = MI->getDebugLoc();
1176*9880d681SAndroid Build Coastguard Worker 
1177*9880d681SAndroid Build Coastguard Worker   PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1178*9880d681SAndroid Build Coastguard Worker   FuncInfo->setHasSpills();
1179*9880d681SAndroid Build Coastguard Worker 
1180*9880d681SAndroid Build Coastguard Worker   bool NonRI = false, SpillsVRS = false;
1181*9880d681SAndroid Build Coastguard Worker   if (LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs,
1182*9880d681SAndroid Build Coastguard Worker                            NonRI, SpillsVRS))
1183*9880d681SAndroid Build Coastguard Worker     FuncInfo->setSpillsCR();
1184*9880d681SAndroid Build Coastguard Worker 
1185*9880d681SAndroid Build Coastguard Worker   if (SpillsVRS)
1186*9880d681SAndroid Build Coastguard Worker     FuncInfo->setSpillsVRSAVE();
1187*9880d681SAndroid Build Coastguard Worker 
1188*9880d681SAndroid Build Coastguard Worker   if (NonRI)
1189*9880d681SAndroid Build Coastguard Worker     FuncInfo->setHasNonRISpills();
1190*9880d681SAndroid Build Coastguard Worker 
1191*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
1192*9880d681SAndroid Build Coastguard Worker     MBB.insert(MI, NewMIs[i]);
1193*9880d681SAndroid Build Coastguard Worker 
1194*9880d681SAndroid Build Coastguard Worker   const MachineFrameInfo &MFI = *MF.getFrameInfo();
1195*9880d681SAndroid Build Coastguard Worker   MachineMemOperand *MMO = MF.getMachineMemOperand(
1196*9880d681SAndroid Build Coastguard Worker       MachinePointerInfo::getFixedStack(MF, FrameIdx),
1197*9880d681SAndroid Build Coastguard Worker       MachineMemOperand::MOLoad, MFI.getObjectSize(FrameIdx),
1198*9880d681SAndroid Build Coastguard Worker       MFI.getObjectAlignment(FrameIdx));
1199*9880d681SAndroid Build Coastguard Worker   NewMIs.back()->addMemOperand(MF, MMO);
1200*9880d681SAndroid Build Coastguard Worker }
1201*9880d681SAndroid Build Coastguard Worker 
1202*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::
ReverseBranchCondition(SmallVectorImpl<MachineOperand> & Cond) const1203*9880d681SAndroid Build Coastguard Worker ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
1204*9880d681SAndroid Build Coastguard Worker   assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
1205*9880d681SAndroid Build Coastguard Worker   if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR)
1206*9880d681SAndroid Build Coastguard Worker     Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0);
1207*9880d681SAndroid Build Coastguard Worker   else
1208*9880d681SAndroid Build Coastguard Worker     // Leave the CR# the same, but invert the condition.
1209*9880d681SAndroid Build Coastguard Worker     Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
1210*9880d681SAndroid Build Coastguard Worker   return false;
1211*9880d681SAndroid Build Coastguard Worker }
1212*9880d681SAndroid Build Coastguard Worker 
FoldImmediate(MachineInstr & UseMI,MachineInstr & DefMI,unsigned Reg,MachineRegisterInfo * MRI) const1213*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
1214*9880d681SAndroid Build Coastguard Worker                                  unsigned Reg, MachineRegisterInfo *MRI) const {
1215*9880d681SAndroid Build Coastguard Worker   // For some instructions, it is legal to fold ZERO into the RA register field.
1216*9880d681SAndroid Build Coastguard Worker   // A zero immediate should always be loaded with a single li.
1217*9880d681SAndroid Build Coastguard Worker   unsigned DefOpc = DefMI.getOpcode();
1218*9880d681SAndroid Build Coastguard Worker   if (DefOpc != PPC::LI && DefOpc != PPC::LI8)
1219*9880d681SAndroid Build Coastguard Worker     return false;
1220*9880d681SAndroid Build Coastguard Worker   if (!DefMI.getOperand(1).isImm())
1221*9880d681SAndroid Build Coastguard Worker     return false;
1222*9880d681SAndroid Build Coastguard Worker   if (DefMI.getOperand(1).getImm() != 0)
1223*9880d681SAndroid Build Coastguard Worker     return false;
1224*9880d681SAndroid Build Coastguard Worker 
1225*9880d681SAndroid Build Coastguard Worker   // Note that we cannot here invert the arguments of an isel in order to fold
1226*9880d681SAndroid Build Coastguard Worker   // a ZERO into what is presented as the second argument. All we have here
1227*9880d681SAndroid Build Coastguard Worker   // is the condition bit, and that might come from a CR-logical bit operation.
1228*9880d681SAndroid Build Coastguard Worker 
1229*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &UseMCID = UseMI.getDesc();
1230*9880d681SAndroid Build Coastguard Worker 
1231*9880d681SAndroid Build Coastguard Worker   // Only fold into real machine instructions.
1232*9880d681SAndroid Build Coastguard Worker   if (UseMCID.isPseudo())
1233*9880d681SAndroid Build Coastguard Worker     return false;
1234*9880d681SAndroid Build Coastguard Worker 
1235*9880d681SAndroid Build Coastguard Worker   unsigned UseIdx;
1236*9880d681SAndroid Build Coastguard Worker   for (UseIdx = 0; UseIdx < UseMI.getNumOperands(); ++UseIdx)
1237*9880d681SAndroid Build Coastguard Worker     if (UseMI.getOperand(UseIdx).isReg() &&
1238*9880d681SAndroid Build Coastguard Worker         UseMI.getOperand(UseIdx).getReg() == Reg)
1239*9880d681SAndroid Build Coastguard Worker       break;
1240*9880d681SAndroid Build Coastguard Worker 
1241*9880d681SAndroid Build Coastguard Worker   assert(UseIdx < UseMI.getNumOperands() && "Cannot find Reg in UseMI");
1242*9880d681SAndroid Build Coastguard Worker   assert(UseIdx < UseMCID.getNumOperands() && "No operand description for Reg");
1243*9880d681SAndroid Build Coastguard Worker 
1244*9880d681SAndroid Build Coastguard Worker   const MCOperandInfo *UseInfo = &UseMCID.OpInfo[UseIdx];
1245*9880d681SAndroid Build Coastguard Worker 
1246*9880d681SAndroid Build Coastguard Worker   // We can fold the zero if this register requires a GPRC_NOR0/G8RC_NOX0
1247*9880d681SAndroid Build Coastguard Worker   // register (which might also be specified as a pointer class kind).
1248*9880d681SAndroid Build Coastguard Worker   if (UseInfo->isLookupPtrRegClass()) {
1249*9880d681SAndroid Build Coastguard Worker     if (UseInfo->RegClass /* Kind */ != 1)
1250*9880d681SAndroid Build Coastguard Worker       return false;
1251*9880d681SAndroid Build Coastguard Worker   } else {
1252*9880d681SAndroid Build Coastguard Worker     if (UseInfo->RegClass != PPC::GPRC_NOR0RegClassID &&
1253*9880d681SAndroid Build Coastguard Worker         UseInfo->RegClass != PPC::G8RC_NOX0RegClassID)
1254*9880d681SAndroid Build Coastguard Worker       return false;
1255*9880d681SAndroid Build Coastguard Worker   }
1256*9880d681SAndroid Build Coastguard Worker 
1257*9880d681SAndroid Build Coastguard Worker   // Make sure this is not tied to an output register (or otherwise
1258*9880d681SAndroid Build Coastguard Worker   // constrained). This is true for ST?UX registers, for example, which
1259*9880d681SAndroid Build Coastguard Worker   // are tied to their output registers.
1260*9880d681SAndroid Build Coastguard Worker   if (UseInfo->Constraints != 0)
1261*9880d681SAndroid Build Coastguard Worker     return false;
1262*9880d681SAndroid Build Coastguard Worker 
1263*9880d681SAndroid Build Coastguard Worker   unsigned ZeroReg;
1264*9880d681SAndroid Build Coastguard Worker   if (UseInfo->isLookupPtrRegClass()) {
1265*9880d681SAndroid Build Coastguard Worker     bool isPPC64 = Subtarget.isPPC64();
1266*9880d681SAndroid Build Coastguard Worker     ZeroReg = isPPC64 ? PPC::ZERO8 : PPC::ZERO;
1267*9880d681SAndroid Build Coastguard Worker   } else {
1268*9880d681SAndroid Build Coastguard Worker     ZeroReg = UseInfo->RegClass == PPC::G8RC_NOX0RegClassID ?
1269*9880d681SAndroid Build Coastguard Worker               PPC::ZERO8 : PPC::ZERO;
1270*9880d681SAndroid Build Coastguard Worker   }
1271*9880d681SAndroid Build Coastguard Worker 
1272*9880d681SAndroid Build Coastguard Worker   bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1273*9880d681SAndroid Build Coastguard Worker   UseMI.getOperand(UseIdx).setReg(ZeroReg);
1274*9880d681SAndroid Build Coastguard Worker 
1275*9880d681SAndroid Build Coastguard Worker   if (DeleteDef)
1276*9880d681SAndroid Build Coastguard Worker     DefMI.eraseFromParent();
1277*9880d681SAndroid Build Coastguard Worker 
1278*9880d681SAndroid Build Coastguard Worker   return true;
1279*9880d681SAndroid Build Coastguard Worker }
1280*9880d681SAndroid Build Coastguard Worker 
MBBDefinesCTR(MachineBasicBlock & MBB)1281*9880d681SAndroid Build Coastguard Worker static bool MBBDefinesCTR(MachineBasicBlock &MBB) {
1282*9880d681SAndroid Build Coastguard Worker   for (MachineBasicBlock::iterator I = MBB.begin(), IE = MBB.end();
1283*9880d681SAndroid Build Coastguard Worker        I != IE; ++I)
1284*9880d681SAndroid Build Coastguard Worker     if (I->definesRegister(PPC::CTR) || I->definesRegister(PPC::CTR8))
1285*9880d681SAndroid Build Coastguard Worker       return true;
1286*9880d681SAndroid Build Coastguard Worker   return false;
1287*9880d681SAndroid Build Coastguard Worker }
1288*9880d681SAndroid Build Coastguard Worker 
1289*9880d681SAndroid Build Coastguard Worker // We should make sure that, if we're going to predicate both sides of a
1290*9880d681SAndroid Build Coastguard Worker // condition (a diamond), that both sides don't define the counter register. We
1291*9880d681SAndroid Build Coastguard Worker // can predicate counter-decrement-based branches, but while that predicates
1292*9880d681SAndroid Build Coastguard Worker // the branching, it does not predicate the counter decrement. If we tried to
1293*9880d681SAndroid Build Coastguard Worker // merge the triangle into one predicated block, we'd decrement the counter
1294*9880d681SAndroid Build Coastguard Worker // twice.
isProfitableToIfCvt(MachineBasicBlock & TMBB,unsigned NumT,unsigned ExtraT,MachineBasicBlock & FMBB,unsigned NumF,unsigned ExtraF,BranchProbability Probability) const1295*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
1296*9880d681SAndroid Build Coastguard Worker                      unsigned NumT, unsigned ExtraT,
1297*9880d681SAndroid Build Coastguard Worker                      MachineBasicBlock &FMBB,
1298*9880d681SAndroid Build Coastguard Worker                      unsigned NumF, unsigned ExtraF,
1299*9880d681SAndroid Build Coastguard Worker                      BranchProbability Probability) const {
1300*9880d681SAndroid Build Coastguard Worker   return !(MBBDefinesCTR(TMBB) && MBBDefinesCTR(FMBB));
1301*9880d681SAndroid Build Coastguard Worker }
1302*9880d681SAndroid Build Coastguard Worker 
1303*9880d681SAndroid Build Coastguard Worker 
isPredicated(const MachineInstr & MI) const1304*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::isPredicated(const MachineInstr &MI) const {
1305*9880d681SAndroid Build Coastguard Worker   // The predicated branches are identified by their type, not really by the
1306*9880d681SAndroid Build Coastguard Worker   // explicit presence of a predicate. Furthermore, some of them can be
1307*9880d681SAndroid Build Coastguard Worker   // predicated more than once. Because if conversion won't try to predicate
1308*9880d681SAndroid Build Coastguard Worker   // any instruction which already claims to be predicated (by returning true
1309*9880d681SAndroid Build Coastguard Worker   // here), always return false. In doing so, we let isPredicable() be the
1310*9880d681SAndroid Build Coastguard Worker   // final word on whether not the instruction can be (further) predicated.
1311*9880d681SAndroid Build Coastguard Worker 
1312*9880d681SAndroid Build Coastguard Worker   return false;
1313*9880d681SAndroid Build Coastguard Worker }
1314*9880d681SAndroid Build Coastguard Worker 
isUnpredicatedTerminator(const MachineInstr & MI) const1315*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::isUnpredicatedTerminator(const MachineInstr &MI) const {
1316*9880d681SAndroid Build Coastguard Worker   if (!MI.isTerminator())
1317*9880d681SAndroid Build Coastguard Worker     return false;
1318*9880d681SAndroid Build Coastguard Worker 
1319*9880d681SAndroid Build Coastguard Worker   // Conditional branch is a special case.
1320*9880d681SAndroid Build Coastguard Worker   if (MI.isBranch() && !MI.isBarrier())
1321*9880d681SAndroid Build Coastguard Worker     return true;
1322*9880d681SAndroid Build Coastguard Worker 
1323*9880d681SAndroid Build Coastguard Worker   return !isPredicated(MI);
1324*9880d681SAndroid Build Coastguard Worker }
1325*9880d681SAndroid Build Coastguard Worker 
PredicateInstruction(MachineInstr & MI,ArrayRef<MachineOperand> Pred) const1326*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::PredicateInstruction(MachineInstr &MI,
1327*9880d681SAndroid Build Coastguard Worker                                         ArrayRef<MachineOperand> Pred) const {
1328*9880d681SAndroid Build Coastguard Worker   unsigned OpC = MI.getOpcode();
1329*9880d681SAndroid Build Coastguard Worker   if (OpC == PPC::BLR || OpC == PPC::BLR8) {
1330*9880d681SAndroid Build Coastguard Worker     if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) {
1331*9880d681SAndroid Build Coastguard Worker       bool isPPC64 = Subtarget.isPPC64();
1332*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(Pred[0].getImm() ? (isPPC64 ? PPC::BDNZLR8 : PPC::BDNZLR)
1333*9880d681SAndroid Build Coastguard Worker                                       : (isPPC64 ? PPC::BDZLR8 : PPC::BDZLR)));
1334*9880d681SAndroid Build Coastguard Worker     } else if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
1335*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(PPC::BCLR));
1336*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1337*9880d681SAndroid Build Coastguard Worker           .addReg(Pred[1].getReg());
1338*9880d681SAndroid Build Coastguard Worker     } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
1339*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(PPC::BCLRn));
1340*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1341*9880d681SAndroid Build Coastguard Worker           .addReg(Pred[1].getReg());
1342*9880d681SAndroid Build Coastguard Worker     } else {
1343*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(PPC::BCCLR));
1344*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1345*9880d681SAndroid Build Coastguard Worker           .addImm(Pred[0].getImm())
1346*9880d681SAndroid Build Coastguard Worker           .addReg(Pred[1].getReg());
1347*9880d681SAndroid Build Coastguard Worker     }
1348*9880d681SAndroid Build Coastguard Worker 
1349*9880d681SAndroid Build Coastguard Worker     return true;
1350*9880d681SAndroid Build Coastguard Worker   } else if (OpC == PPC::B) {
1351*9880d681SAndroid Build Coastguard Worker     if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) {
1352*9880d681SAndroid Build Coastguard Worker       bool isPPC64 = Subtarget.isPPC64();
1353*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(Pred[0].getImm() ? (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ)
1354*9880d681SAndroid Build Coastguard Worker                                       : (isPPC64 ? PPC::BDZ8 : PPC::BDZ)));
1355*9880d681SAndroid Build Coastguard Worker     } else if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
1356*9880d681SAndroid Build Coastguard Worker       MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
1357*9880d681SAndroid Build Coastguard Worker       MI.RemoveOperand(0);
1358*9880d681SAndroid Build Coastguard Worker 
1359*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(PPC::BC));
1360*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1361*9880d681SAndroid Build Coastguard Worker           .addReg(Pred[1].getReg())
1362*9880d681SAndroid Build Coastguard Worker           .addMBB(MBB);
1363*9880d681SAndroid Build Coastguard Worker     } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
1364*9880d681SAndroid Build Coastguard Worker       MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
1365*9880d681SAndroid Build Coastguard Worker       MI.RemoveOperand(0);
1366*9880d681SAndroid Build Coastguard Worker 
1367*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(PPC::BCn));
1368*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1369*9880d681SAndroid Build Coastguard Worker           .addReg(Pred[1].getReg())
1370*9880d681SAndroid Build Coastguard Worker           .addMBB(MBB);
1371*9880d681SAndroid Build Coastguard Worker     } else {
1372*9880d681SAndroid Build Coastguard Worker       MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
1373*9880d681SAndroid Build Coastguard Worker       MI.RemoveOperand(0);
1374*9880d681SAndroid Build Coastguard Worker 
1375*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(PPC::BCC));
1376*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1377*9880d681SAndroid Build Coastguard Worker           .addImm(Pred[0].getImm())
1378*9880d681SAndroid Build Coastguard Worker           .addReg(Pred[1].getReg())
1379*9880d681SAndroid Build Coastguard Worker           .addMBB(MBB);
1380*9880d681SAndroid Build Coastguard Worker     }
1381*9880d681SAndroid Build Coastguard Worker 
1382*9880d681SAndroid Build Coastguard Worker     return true;
1383*9880d681SAndroid Build Coastguard Worker   } else if (OpC == PPC::BCTR  || OpC == PPC::BCTR8 ||
1384*9880d681SAndroid Build Coastguard Worker              OpC == PPC::BCTRL || OpC == PPC::BCTRL8) {
1385*9880d681SAndroid Build Coastguard Worker     if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR)
1386*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("Cannot predicate bctr[l] on the ctr register");
1387*9880d681SAndroid Build Coastguard Worker 
1388*9880d681SAndroid Build Coastguard Worker     bool setLR = OpC == PPC::BCTRL || OpC == PPC::BCTRL8;
1389*9880d681SAndroid Build Coastguard Worker     bool isPPC64 = Subtarget.isPPC64();
1390*9880d681SAndroid Build Coastguard Worker 
1391*9880d681SAndroid Build Coastguard Worker     if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
1392*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCTRL8 : PPC::BCCTR8)
1393*9880d681SAndroid Build Coastguard Worker                              : (setLR ? PPC::BCCTRL : PPC::BCCTR)));
1394*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1395*9880d681SAndroid Build Coastguard Worker           .addReg(Pred[1].getReg());
1396*9880d681SAndroid Build Coastguard Worker       return true;
1397*9880d681SAndroid Build Coastguard Worker     } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
1398*9880d681SAndroid Build Coastguard Worker       MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCTRL8n : PPC::BCCTR8n)
1399*9880d681SAndroid Build Coastguard Worker                              : (setLR ? PPC::BCCTRLn : PPC::BCCTRn)));
1400*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1401*9880d681SAndroid Build Coastguard Worker           .addReg(Pred[1].getReg());
1402*9880d681SAndroid Build Coastguard Worker       return true;
1403*9880d681SAndroid Build Coastguard Worker     }
1404*9880d681SAndroid Build Coastguard Worker 
1405*9880d681SAndroid Build Coastguard Worker     MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCCTRL8 : PPC::BCCCTR8)
1406*9880d681SAndroid Build Coastguard Worker                            : (setLR ? PPC::BCCCTRL : PPC::BCCCTR)));
1407*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1408*9880d681SAndroid Build Coastguard Worker         .addImm(Pred[0].getImm())
1409*9880d681SAndroid Build Coastguard Worker         .addReg(Pred[1].getReg());
1410*9880d681SAndroid Build Coastguard Worker     return true;
1411*9880d681SAndroid Build Coastguard Worker   }
1412*9880d681SAndroid Build Coastguard Worker 
1413*9880d681SAndroid Build Coastguard Worker   return false;
1414*9880d681SAndroid Build Coastguard Worker }
1415*9880d681SAndroid Build Coastguard Worker 
SubsumesPredicate(ArrayRef<MachineOperand> Pred1,ArrayRef<MachineOperand> Pred2) const1416*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1417*9880d681SAndroid Build Coastguard Worker                                      ArrayRef<MachineOperand> Pred2) const {
1418*9880d681SAndroid Build Coastguard Worker   assert(Pred1.size() == 2 && "Invalid PPC first predicate");
1419*9880d681SAndroid Build Coastguard Worker   assert(Pred2.size() == 2 && "Invalid PPC second predicate");
1420*9880d681SAndroid Build Coastguard Worker 
1421*9880d681SAndroid Build Coastguard Worker   if (Pred1[1].getReg() == PPC::CTR8 || Pred1[1].getReg() == PPC::CTR)
1422*9880d681SAndroid Build Coastguard Worker     return false;
1423*9880d681SAndroid Build Coastguard Worker   if (Pred2[1].getReg() == PPC::CTR8 || Pred2[1].getReg() == PPC::CTR)
1424*9880d681SAndroid Build Coastguard Worker     return false;
1425*9880d681SAndroid Build Coastguard Worker 
1426*9880d681SAndroid Build Coastguard Worker   // P1 can only subsume P2 if they test the same condition register.
1427*9880d681SAndroid Build Coastguard Worker   if (Pred1[1].getReg() != Pred2[1].getReg())
1428*9880d681SAndroid Build Coastguard Worker     return false;
1429*9880d681SAndroid Build Coastguard Worker 
1430*9880d681SAndroid Build Coastguard Worker   PPC::Predicate P1 = (PPC::Predicate) Pred1[0].getImm();
1431*9880d681SAndroid Build Coastguard Worker   PPC::Predicate P2 = (PPC::Predicate) Pred2[0].getImm();
1432*9880d681SAndroid Build Coastguard Worker 
1433*9880d681SAndroid Build Coastguard Worker   if (P1 == P2)
1434*9880d681SAndroid Build Coastguard Worker     return true;
1435*9880d681SAndroid Build Coastguard Worker 
1436*9880d681SAndroid Build Coastguard Worker   // Does P1 subsume P2, e.g. GE subsumes GT.
1437*9880d681SAndroid Build Coastguard Worker   if (P1 == PPC::PRED_LE &&
1438*9880d681SAndroid Build Coastguard Worker       (P2 == PPC::PRED_LT || P2 == PPC::PRED_EQ))
1439*9880d681SAndroid Build Coastguard Worker     return true;
1440*9880d681SAndroid Build Coastguard Worker   if (P1 == PPC::PRED_GE &&
1441*9880d681SAndroid Build Coastguard Worker       (P2 == PPC::PRED_GT || P2 == PPC::PRED_EQ))
1442*9880d681SAndroid Build Coastguard Worker     return true;
1443*9880d681SAndroid Build Coastguard Worker 
1444*9880d681SAndroid Build Coastguard Worker   return false;
1445*9880d681SAndroid Build Coastguard Worker }
1446*9880d681SAndroid Build Coastguard Worker 
DefinesPredicate(MachineInstr & MI,std::vector<MachineOperand> & Pred) const1447*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::DefinesPredicate(MachineInstr &MI,
1448*9880d681SAndroid Build Coastguard Worker                                     std::vector<MachineOperand> &Pred) const {
1449*9880d681SAndroid Build Coastguard Worker   // Note: At the present time, the contents of Pred from this function is
1450*9880d681SAndroid Build Coastguard Worker   // unused by IfConversion. This implementation follows ARM by pushing the
1451*9880d681SAndroid Build Coastguard Worker   // CR-defining operand. Because the 'DZ' and 'DNZ' count as types of
1452*9880d681SAndroid Build Coastguard Worker   // predicate, instructions defining CTR or CTR8 are also included as
1453*9880d681SAndroid Build Coastguard Worker   // predicate-defining instructions.
1454*9880d681SAndroid Build Coastguard Worker 
1455*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RCs[] =
1456*9880d681SAndroid Build Coastguard Worker     { &PPC::CRRCRegClass, &PPC::CRBITRCRegClass,
1457*9880d681SAndroid Build Coastguard Worker       &PPC::CTRRCRegClass, &PPC::CTRRC8RegClass };
1458*9880d681SAndroid Build Coastguard Worker 
1459*9880d681SAndroid Build Coastguard Worker   bool Found = false;
1460*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1461*9880d681SAndroid Build Coastguard Worker     const MachineOperand &MO = MI.getOperand(i);
1462*9880d681SAndroid Build Coastguard Worker     for (unsigned c = 0; c < array_lengthof(RCs) && !Found; ++c) {
1463*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass *RC = RCs[c];
1464*9880d681SAndroid Build Coastguard Worker       if (MO.isReg()) {
1465*9880d681SAndroid Build Coastguard Worker         if (MO.isDef() && RC->contains(MO.getReg())) {
1466*9880d681SAndroid Build Coastguard Worker           Pred.push_back(MO);
1467*9880d681SAndroid Build Coastguard Worker           Found = true;
1468*9880d681SAndroid Build Coastguard Worker         }
1469*9880d681SAndroid Build Coastguard Worker       } else if (MO.isRegMask()) {
1470*9880d681SAndroid Build Coastguard Worker         for (TargetRegisterClass::iterator I = RC->begin(),
1471*9880d681SAndroid Build Coastguard Worker              IE = RC->end(); I != IE; ++I)
1472*9880d681SAndroid Build Coastguard Worker           if (MO.clobbersPhysReg(*I)) {
1473*9880d681SAndroid Build Coastguard Worker             Pred.push_back(MO);
1474*9880d681SAndroid Build Coastguard Worker             Found = true;
1475*9880d681SAndroid Build Coastguard Worker           }
1476*9880d681SAndroid Build Coastguard Worker       }
1477*9880d681SAndroid Build Coastguard Worker     }
1478*9880d681SAndroid Build Coastguard Worker   }
1479*9880d681SAndroid Build Coastguard Worker 
1480*9880d681SAndroid Build Coastguard Worker   return Found;
1481*9880d681SAndroid Build Coastguard Worker }
1482*9880d681SAndroid Build Coastguard Worker 
isPredicable(MachineInstr & MI) const1483*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::isPredicable(MachineInstr &MI) const {
1484*9880d681SAndroid Build Coastguard Worker   unsigned OpC = MI.getOpcode();
1485*9880d681SAndroid Build Coastguard Worker   switch (OpC) {
1486*9880d681SAndroid Build Coastguard Worker   default:
1487*9880d681SAndroid Build Coastguard Worker     return false;
1488*9880d681SAndroid Build Coastguard Worker   case PPC::B:
1489*9880d681SAndroid Build Coastguard Worker   case PPC::BLR:
1490*9880d681SAndroid Build Coastguard Worker   case PPC::BLR8:
1491*9880d681SAndroid Build Coastguard Worker   case PPC::BCTR:
1492*9880d681SAndroid Build Coastguard Worker   case PPC::BCTR8:
1493*9880d681SAndroid Build Coastguard Worker   case PPC::BCTRL:
1494*9880d681SAndroid Build Coastguard Worker   case PPC::BCTRL8:
1495*9880d681SAndroid Build Coastguard Worker     return true;
1496*9880d681SAndroid Build Coastguard Worker   }
1497*9880d681SAndroid Build Coastguard Worker }
1498*9880d681SAndroid Build Coastguard Worker 
analyzeCompare(const MachineInstr & MI,unsigned & SrcReg,unsigned & SrcReg2,int & Mask,int & Value) const1499*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
1500*9880d681SAndroid Build Coastguard Worker                                   unsigned &SrcReg2, int &Mask,
1501*9880d681SAndroid Build Coastguard Worker                                   int &Value) const {
1502*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
1503*9880d681SAndroid Build Coastguard Worker 
1504*9880d681SAndroid Build Coastguard Worker   switch (Opc) {
1505*9880d681SAndroid Build Coastguard Worker   default: return false;
1506*9880d681SAndroid Build Coastguard Worker   case PPC::CMPWI:
1507*9880d681SAndroid Build Coastguard Worker   case PPC::CMPLWI:
1508*9880d681SAndroid Build Coastguard Worker   case PPC::CMPDI:
1509*9880d681SAndroid Build Coastguard Worker   case PPC::CMPLDI:
1510*9880d681SAndroid Build Coastguard Worker     SrcReg = MI.getOperand(1).getReg();
1511*9880d681SAndroid Build Coastguard Worker     SrcReg2 = 0;
1512*9880d681SAndroid Build Coastguard Worker     Value = MI.getOperand(2).getImm();
1513*9880d681SAndroid Build Coastguard Worker     Mask = 0xFFFF;
1514*9880d681SAndroid Build Coastguard Worker     return true;
1515*9880d681SAndroid Build Coastguard Worker   case PPC::CMPW:
1516*9880d681SAndroid Build Coastguard Worker   case PPC::CMPLW:
1517*9880d681SAndroid Build Coastguard Worker   case PPC::CMPD:
1518*9880d681SAndroid Build Coastguard Worker   case PPC::CMPLD:
1519*9880d681SAndroid Build Coastguard Worker   case PPC::FCMPUS:
1520*9880d681SAndroid Build Coastguard Worker   case PPC::FCMPUD:
1521*9880d681SAndroid Build Coastguard Worker     SrcReg = MI.getOperand(1).getReg();
1522*9880d681SAndroid Build Coastguard Worker     SrcReg2 = MI.getOperand(2).getReg();
1523*9880d681SAndroid Build Coastguard Worker     return true;
1524*9880d681SAndroid Build Coastguard Worker   }
1525*9880d681SAndroid Build Coastguard Worker }
1526*9880d681SAndroid Build Coastguard Worker 
optimizeCompareInstr(MachineInstr & CmpInstr,unsigned SrcReg,unsigned SrcReg2,int Mask,int Value,const MachineRegisterInfo * MRI) const1527*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::optimizeCompareInstr(MachineInstr &CmpInstr, unsigned SrcReg,
1528*9880d681SAndroid Build Coastguard Worker                                         unsigned SrcReg2, int Mask, int Value,
1529*9880d681SAndroid Build Coastguard Worker                                         const MachineRegisterInfo *MRI) const {
1530*9880d681SAndroid Build Coastguard Worker   if (DisableCmpOpt)
1531*9880d681SAndroid Build Coastguard Worker     return false;
1532*9880d681SAndroid Build Coastguard Worker 
1533*9880d681SAndroid Build Coastguard Worker   int OpC = CmpInstr.getOpcode();
1534*9880d681SAndroid Build Coastguard Worker   unsigned CRReg = CmpInstr.getOperand(0).getReg();
1535*9880d681SAndroid Build Coastguard Worker 
1536*9880d681SAndroid Build Coastguard Worker   // FP record forms set CR1 based on the execption status bits, not a
1537*9880d681SAndroid Build Coastguard Worker   // comparison with zero.
1538*9880d681SAndroid Build Coastguard Worker   if (OpC == PPC::FCMPUS || OpC == PPC::FCMPUD)
1539*9880d681SAndroid Build Coastguard Worker     return false;
1540*9880d681SAndroid Build Coastguard Worker 
1541*9880d681SAndroid Build Coastguard Worker   // The record forms set the condition register based on a signed comparison
1542*9880d681SAndroid Build Coastguard Worker   // with zero (so says the ISA manual). This is not as straightforward as it
1543*9880d681SAndroid Build Coastguard Worker   // seems, however, because this is always a 64-bit comparison on PPC64, even
1544*9880d681SAndroid Build Coastguard Worker   // for instructions that are 32-bit in nature (like slw for example).
1545*9880d681SAndroid Build Coastguard Worker   // So, on PPC32, for unsigned comparisons, we can use the record forms only
1546*9880d681SAndroid Build Coastguard Worker   // for equality checks (as those don't depend on the sign). On PPC64,
1547*9880d681SAndroid Build Coastguard Worker   // we are restricted to equality for unsigned 64-bit comparisons and for
1548*9880d681SAndroid Build Coastguard Worker   // signed 32-bit comparisons the applicability is more restricted.
1549*9880d681SAndroid Build Coastguard Worker   bool isPPC64 = Subtarget.isPPC64();
1550*9880d681SAndroid Build Coastguard Worker   bool is32BitSignedCompare   = OpC ==  PPC::CMPWI || OpC == PPC::CMPW;
1551*9880d681SAndroid Build Coastguard Worker   bool is32BitUnsignedCompare = OpC == PPC::CMPLWI || OpC == PPC::CMPLW;
1552*9880d681SAndroid Build Coastguard Worker   bool is64BitUnsignedCompare = OpC == PPC::CMPLDI || OpC == PPC::CMPLD;
1553*9880d681SAndroid Build Coastguard Worker 
1554*9880d681SAndroid Build Coastguard Worker   // Get the unique definition of SrcReg.
1555*9880d681SAndroid Build Coastguard Worker   MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg);
1556*9880d681SAndroid Build Coastguard Worker   if (!MI) return false;
1557*9880d681SAndroid Build Coastguard Worker   int MIOpC = MI->getOpcode();
1558*9880d681SAndroid Build Coastguard Worker 
1559*9880d681SAndroid Build Coastguard Worker   bool equalityOnly = false;
1560*9880d681SAndroid Build Coastguard Worker   bool noSub = false;
1561*9880d681SAndroid Build Coastguard Worker   if (isPPC64) {
1562*9880d681SAndroid Build Coastguard Worker     if (is32BitSignedCompare) {
1563*9880d681SAndroid Build Coastguard Worker       // We can perform this optimization only if MI is sign-extending.
1564*9880d681SAndroid Build Coastguard Worker       if (MIOpC == PPC::SRAW  || MIOpC == PPC::SRAWo ||
1565*9880d681SAndroid Build Coastguard Worker           MIOpC == PPC::SRAWI || MIOpC == PPC::SRAWIo ||
1566*9880d681SAndroid Build Coastguard Worker           MIOpC == PPC::EXTSB || MIOpC == PPC::EXTSBo ||
1567*9880d681SAndroid Build Coastguard Worker           MIOpC == PPC::EXTSH || MIOpC == PPC::EXTSHo ||
1568*9880d681SAndroid Build Coastguard Worker           MIOpC == PPC::EXTSW || MIOpC == PPC::EXTSWo) {
1569*9880d681SAndroid Build Coastguard Worker         noSub = true;
1570*9880d681SAndroid Build Coastguard Worker       } else
1571*9880d681SAndroid Build Coastguard Worker         return false;
1572*9880d681SAndroid Build Coastguard Worker     } else if (is32BitUnsignedCompare) {
1573*9880d681SAndroid Build Coastguard Worker       // 32-bit rotate and mask instructions are zero extending only if MB <= ME
1574*9880d681SAndroid Build Coastguard Worker       bool isZeroExtendingRotate  =
1575*9880d681SAndroid Build Coastguard Worker           (MIOpC == PPC::RLWINM || MIOpC == PPC::RLWINMo ||
1576*9880d681SAndroid Build Coastguard Worker            MIOpC == PPC::RLWNM || MIOpC == PPC::RLWNMo)
1577*9880d681SAndroid Build Coastguard Worker           && MI->getOperand(3).getImm() <= MI->getOperand(4).getImm();
1578*9880d681SAndroid Build Coastguard Worker 
1579*9880d681SAndroid Build Coastguard Worker       // We can perform this optimization, equality only, if MI is
1580*9880d681SAndroid Build Coastguard Worker       // zero-extending.
1581*9880d681SAndroid Build Coastguard Worker       if (MIOpC == PPC::CNTLZW || MIOpC == PPC::CNTLZWo ||
1582*9880d681SAndroid Build Coastguard Worker           MIOpC == PPC::SLW    || MIOpC == PPC::SLWo ||
1583*9880d681SAndroid Build Coastguard Worker           MIOpC == PPC::SRW    || MIOpC == PPC::SRWo ||
1584*9880d681SAndroid Build Coastguard Worker           isZeroExtendingRotate) {
1585*9880d681SAndroid Build Coastguard Worker         noSub = true;
1586*9880d681SAndroid Build Coastguard Worker         equalityOnly = true;
1587*9880d681SAndroid Build Coastguard Worker       } else
1588*9880d681SAndroid Build Coastguard Worker         return false;
1589*9880d681SAndroid Build Coastguard Worker     } else
1590*9880d681SAndroid Build Coastguard Worker       equalityOnly = is64BitUnsignedCompare;
1591*9880d681SAndroid Build Coastguard Worker   } else
1592*9880d681SAndroid Build Coastguard Worker     equalityOnly = is32BitUnsignedCompare;
1593*9880d681SAndroid Build Coastguard Worker 
1594*9880d681SAndroid Build Coastguard Worker   if (equalityOnly) {
1595*9880d681SAndroid Build Coastguard Worker     // We need to check the uses of the condition register in order to reject
1596*9880d681SAndroid Build Coastguard Worker     // non-equality comparisons.
1597*9880d681SAndroid Build Coastguard Worker     for (MachineRegisterInfo::use_instr_iterator I =MRI->use_instr_begin(CRReg),
1598*9880d681SAndroid Build Coastguard Worker          IE = MRI->use_instr_end(); I != IE; ++I) {
1599*9880d681SAndroid Build Coastguard Worker       MachineInstr *UseMI = &*I;
1600*9880d681SAndroid Build Coastguard Worker       if (UseMI->getOpcode() == PPC::BCC) {
1601*9880d681SAndroid Build Coastguard Worker         unsigned Pred = UseMI->getOperand(0).getImm();
1602*9880d681SAndroid Build Coastguard Worker         if (Pred != PPC::PRED_EQ && Pred != PPC::PRED_NE)
1603*9880d681SAndroid Build Coastguard Worker           return false;
1604*9880d681SAndroid Build Coastguard Worker       } else if (UseMI->getOpcode() == PPC::ISEL ||
1605*9880d681SAndroid Build Coastguard Worker                  UseMI->getOpcode() == PPC::ISEL8) {
1606*9880d681SAndroid Build Coastguard Worker         unsigned SubIdx = UseMI->getOperand(3).getSubReg();
1607*9880d681SAndroid Build Coastguard Worker         if (SubIdx != PPC::sub_eq)
1608*9880d681SAndroid Build Coastguard Worker           return false;
1609*9880d681SAndroid Build Coastguard Worker       } else
1610*9880d681SAndroid Build Coastguard Worker         return false;
1611*9880d681SAndroid Build Coastguard Worker     }
1612*9880d681SAndroid Build Coastguard Worker   }
1613*9880d681SAndroid Build Coastguard Worker 
1614*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator I = CmpInstr;
1615*9880d681SAndroid Build Coastguard Worker 
1616*9880d681SAndroid Build Coastguard Worker   // Scan forward to find the first use of the compare.
1617*9880d681SAndroid Build Coastguard Worker   for (MachineBasicBlock::iterator EL = CmpInstr.getParent()->end(); I != EL;
1618*9880d681SAndroid Build Coastguard Worker        ++I) {
1619*9880d681SAndroid Build Coastguard Worker     bool FoundUse = false;
1620*9880d681SAndroid Build Coastguard Worker     for (MachineRegisterInfo::use_instr_iterator J =MRI->use_instr_begin(CRReg),
1621*9880d681SAndroid Build Coastguard Worker          JE = MRI->use_instr_end(); J != JE; ++J)
1622*9880d681SAndroid Build Coastguard Worker       if (&*J == &*I) {
1623*9880d681SAndroid Build Coastguard Worker         FoundUse = true;
1624*9880d681SAndroid Build Coastguard Worker         break;
1625*9880d681SAndroid Build Coastguard Worker       }
1626*9880d681SAndroid Build Coastguard Worker 
1627*9880d681SAndroid Build Coastguard Worker     if (FoundUse)
1628*9880d681SAndroid Build Coastguard Worker       break;
1629*9880d681SAndroid Build Coastguard Worker   }
1630*9880d681SAndroid Build Coastguard Worker 
1631*9880d681SAndroid Build Coastguard Worker   // There are two possible candidates which can be changed to set CR[01].
1632*9880d681SAndroid Build Coastguard Worker   // One is MI, the other is a SUB instruction.
1633*9880d681SAndroid Build Coastguard Worker   // For CMPrr(r1,r2), we are looking for SUB(r1,r2) or SUB(r2,r1).
1634*9880d681SAndroid Build Coastguard Worker   MachineInstr *Sub = nullptr;
1635*9880d681SAndroid Build Coastguard Worker   if (SrcReg2 != 0)
1636*9880d681SAndroid Build Coastguard Worker     // MI is not a candidate for CMPrr.
1637*9880d681SAndroid Build Coastguard Worker     MI = nullptr;
1638*9880d681SAndroid Build Coastguard Worker   // FIXME: Conservatively refuse to convert an instruction which isn't in the
1639*9880d681SAndroid Build Coastguard Worker   // same BB as the comparison. This is to allow the check below to avoid calls
1640*9880d681SAndroid Build Coastguard Worker   // (and other explicit clobbers); instead we should really check for these
1641*9880d681SAndroid Build Coastguard Worker   // more explicitly (in at least a few predecessors).
1642*9880d681SAndroid Build Coastguard Worker   else if (MI->getParent() != CmpInstr.getParent() || Value != 0) {
1643*9880d681SAndroid Build Coastguard Worker     // PPC does not have a record-form SUBri.
1644*9880d681SAndroid Build Coastguard Worker     return false;
1645*9880d681SAndroid Build Coastguard Worker   }
1646*9880d681SAndroid Build Coastguard Worker 
1647*9880d681SAndroid Build Coastguard Worker   // Search for Sub.
1648*9880d681SAndroid Build Coastguard Worker   const TargetRegisterInfo *TRI = &getRegisterInfo();
1649*9880d681SAndroid Build Coastguard Worker   --I;
1650*9880d681SAndroid Build Coastguard Worker 
1651*9880d681SAndroid Build Coastguard Worker   // Get ready to iterate backward from CmpInstr.
1652*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator E = MI, B = CmpInstr.getParent()->begin();
1653*9880d681SAndroid Build Coastguard Worker 
1654*9880d681SAndroid Build Coastguard Worker   for (; I != E && !noSub; --I) {
1655*9880d681SAndroid Build Coastguard Worker     const MachineInstr &Instr = *I;
1656*9880d681SAndroid Build Coastguard Worker     unsigned IOpC = Instr.getOpcode();
1657*9880d681SAndroid Build Coastguard Worker 
1658*9880d681SAndroid Build Coastguard Worker     if (&*I != &CmpInstr && (Instr.modifiesRegister(PPC::CR0, TRI) ||
1659*9880d681SAndroid Build Coastguard Worker                              Instr.readsRegister(PPC::CR0, TRI)))
1660*9880d681SAndroid Build Coastguard Worker       // This instruction modifies or uses the record condition register after
1661*9880d681SAndroid Build Coastguard Worker       // the one we want to change. While we could do this transformation, it
1662*9880d681SAndroid Build Coastguard Worker       // would likely not be profitable. This transformation removes one
1663*9880d681SAndroid Build Coastguard Worker       // instruction, and so even forcing RA to generate one move probably
1664*9880d681SAndroid Build Coastguard Worker       // makes it unprofitable.
1665*9880d681SAndroid Build Coastguard Worker       return false;
1666*9880d681SAndroid Build Coastguard Worker 
1667*9880d681SAndroid Build Coastguard Worker     // Check whether CmpInstr can be made redundant by the current instruction.
1668*9880d681SAndroid Build Coastguard Worker     if ((OpC == PPC::CMPW || OpC == PPC::CMPLW ||
1669*9880d681SAndroid Build Coastguard Worker          OpC == PPC::CMPD || OpC == PPC::CMPLD) &&
1670*9880d681SAndroid Build Coastguard Worker         (IOpC == PPC::SUBF || IOpC == PPC::SUBF8) &&
1671*9880d681SAndroid Build Coastguard Worker         ((Instr.getOperand(1).getReg() == SrcReg &&
1672*9880d681SAndroid Build Coastguard Worker           Instr.getOperand(2).getReg() == SrcReg2) ||
1673*9880d681SAndroid Build Coastguard Worker         (Instr.getOperand(1).getReg() == SrcReg2 &&
1674*9880d681SAndroid Build Coastguard Worker          Instr.getOperand(2).getReg() == SrcReg))) {
1675*9880d681SAndroid Build Coastguard Worker       Sub = &*I;
1676*9880d681SAndroid Build Coastguard Worker       break;
1677*9880d681SAndroid Build Coastguard Worker     }
1678*9880d681SAndroid Build Coastguard Worker 
1679*9880d681SAndroid Build Coastguard Worker     if (I == B)
1680*9880d681SAndroid Build Coastguard Worker       // The 'and' is below the comparison instruction.
1681*9880d681SAndroid Build Coastguard Worker       return false;
1682*9880d681SAndroid Build Coastguard Worker   }
1683*9880d681SAndroid Build Coastguard Worker 
1684*9880d681SAndroid Build Coastguard Worker   // Return false if no candidates exist.
1685*9880d681SAndroid Build Coastguard Worker   if (!MI && !Sub)
1686*9880d681SAndroid Build Coastguard Worker     return false;
1687*9880d681SAndroid Build Coastguard Worker 
1688*9880d681SAndroid Build Coastguard Worker   // The single candidate is called MI.
1689*9880d681SAndroid Build Coastguard Worker   if (!MI) MI = Sub;
1690*9880d681SAndroid Build Coastguard Worker 
1691*9880d681SAndroid Build Coastguard Worker   int NewOpC = -1;
1692*9880d681SAndroid Build Coastguard Worker   MIOpC = MI->getOpcode();
1693*9880d681SAndroid Build Coastguard Worker   if (MIOpC == PPC::ANDIo || MIOpC == PPC::ANDIo8)
1694*9880d681SAndroid Build Coastguard Worker     NewOpC = MIOpC;
1695*9880d681SAndroid Build Coastguard Worker   else {
1696*9880d681SAndroid Build Coastguard Worker     NewOpC = PPC::getRecordFormOpcode(MIOpC);
1697*9880d681SAndroid Build Coastguard Worker     if (NewOpC == -1 && PPC::getNonRecordFormOpcode(MIOpC) != -1)
1698*9880d681SAndroid Build Coastguard Worker       NewOpC = MIOpC;
1699*9880d681SAndroid Build Coastguard Worker   }
1700*9880d681SAndroid Build Coastguard Worker 
1701*9880d681SAndroid Build Coastguard Worker   // FIXME: On the non-embedded POWER architectures, only some of the record
1702*9880d681SAndroid Build Coastguard Worker   // forms are fast, and we should use only the fast ones.
1703*9880d681SAndroid Build Coastguard Worker 
1704*9880d681SAndroid Build Coastguard Worker   // The defining instruction has a record form (or is already a record
1705*9880d681SAndroid Build Coastguard Worker   // form). It is possible, however, that we'll need to reverse the condition
1706*9880d681SAndroid Build Coastguard Worker   // code of the users.
1707*9880d681SAndroid Build Coastguard Worker   if (NewOpC == -1)
1708*9880d681SAndroid Build Coastguard Worker     return false;
1709*9880d681SAndroid Build Coastguard Worker 
1710*9880d681SAndroid Build Coastguard Worker   SmallVector<std::pair<MachineOperand*, PPC::Predicate>, 4> PredsToUpdate;
1711*9880d681SAndroid Build Coastguard Worker   SmallVector<std::pair<MachineOperand*, unsigned>, 4> SubRegsToUpdate;
1712*9880d681SAndroid Build Coastguard Worker 
1713*9880d681SAndroid Build Coastguard Worker   // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based on CMP
1714*9880d681SAndroid Build Coastguard Worker   // needs to be updated to be based on SUB.  Push the condition code
1715*9880d681SAndroid Build Coastguard Worker   // operands to OperandsToUpdate.  If it is safe to remove CmpInstr, the
1716*9880d681SAndroid Build Coastguard Worker   // condition code of these operands will be modified.
1717*9880d681SAndroid Build Coastguard Worker   bool ShouldSwap = false;
1718*9880d681SAndroid Build Coastguard Worker   if (Sub) {
1719*9880d681SAndroid Build Coastguard Worker     ShouldSwap = SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 &&
1720*9880d681SAndroid Build Coastguard Worker       Sub->getOperand(2).getReg() == SrcReg;
1721*9880d681SAndroid Build Coastguard Worker 
1722*9880d681SAndroid Build Coastguard Worker     // The operands to subf are the opposite of sub, so only in the fixed-point
1723*9880d681SAndroid Build Coastguard Worker     // case, invert the order.
1724*9880d681SAndroid Build Coastguard Worker     ShouldSwap = !ShouldSwap;
1725*9880d681SAndroid Build Coastguard Worker   }
1726*9880d681SAndroid Build Coastguard Worker 
1727*9880d681SAndroid Build Coastguard Worker   if (ShouldSwap)
1728*9880d681SAndroid Build Coastguard Worker     for (MachineRegisterInfo::use_instr_iterator
1729*9880d681SAndroid Build Coastguard Worker          I = MRI->use_instr_begin(CRReg), IE = MRI->use_instr_end();
1730*9880d681SAndroid Build Coastguard Worker          I != IE; ++I) {
1731*9880d681SAndroid Build Coastguard Worker       MachineInstr *UseMI = &*I;
1732*9880d681SAndroid Build Coastguard Worker       if (UseMI->getOpcode() == PPC::BCC) {
1733*9880d681SAndroid Build Coastguard Worker         PPC::Predicate Pred = (PPC::Predicate) UseMI->getOperand(0).getImm();
1734*9880d681SAndroid Build Coastguard Worker         assert((!equalityOnly ||
1735*9880d681SAndroid Build Coastguard Worker                 Pred == PPC::PRED_EQ || Pred == PPC::PRED_NE) &&
1736*9880d681SAndroid Build Coastguard Worker                "Invalid predicate for equality-only optimization");
1737*9880d681SAndroid Build Coastguard Worker         PredsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(0)),
1738*9880d681SAndroid Build Coastguard Worker                                 PPC::getSwappedPredicate(Pred)));
1739*9880d681SAndroid Build Coastguard Worker       } else if (UseMI->getOpcode() == PPC::ISEL ||
1740*9880d681SAndroid Build Coastguard Worker                  UseMI->getOpcode() == PPC::ISEL8) {
1741*9880d681SAndroid Build Coastguard Worker         unsigned NewSubReg = UseMI->getOperand(3).getSubReg();
1742*9880d681SAndroid Build Coastguard Worker         assert((!equalityOnly || NewSubReg == PPC::sub_eq) &&
1743*9880d681SAndroid Build Coastguard Worker                "Invalid CR bit for equality-only optimization");
1744*9880d681SAndroid Build Coastguard Worker 
1745*9880d681SAndroid Build Coastguard Worker         if (NewSubReg == PPC::sub_lt)
1746*9880d681SAndroid Build Coastguard Worker           NewSubReg = PPC::sub_gt;
1747*9880d681SAndroid Build Coastguard Worker         else if (NewSubReg == PPC::sub_gt)
1748*9880d681SAndroid Build Coastguard Worker           NewSubReg = PPC::sub_lt;
1749*9880d681SAndroid Build Coastguard Worker 
1750*9880d681SAndroid Build Coastguard Worker         SubRegsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(3)),
1751*9880d681SAndroid Build Coastguard Worker                                                  NewSubReg));
1752*9880d681SAndroid Build Coastguard Worker       } else // We need to abort on a user we don't understand.
1753*9880d681SAndroid Build Coastguard Worker         return false;
1754*9880d681SAndroid Build Coastguard Worker     }
1755*9880d681SAndroid Build Coastguard Worker 
1756*9880d681SAndroid Build Coastguard Worker   // Create a new virtual register to hold the value of the CR set by the
1757*9880d681SAndroid Build Coastguard Worker   // record-form instruction. If the instruction was not previously in
1758*9880d681SAndroid Build Coastguard Worker   // record form, then set the kill flag on the CR.
1759*9880d681SAndroid Build Coastguard Worker   CmpInstr.eraseFromParent();
1760*9880d681SAndroid Build Coastguard Worker 
1761*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MII = MI;
1762*9880d681SAndroid Build Coastguard Worker   BuildMI(*MI->getParent(), std::next(MII), MI->getDebugLoc(),
1763*9880d681SAndroid Build Coastguard Worker           get(TargetOpcode::COPY), CRReg)
1764*9880d681SAndroid Build Coastguard Worker     .addReg(PPC::CR0, MIOpC != NewOpC ? RegState::Kill : 0);
1765*9880d681SAndroid Build Coastguard Worker 
1766*9880d681SAndroid Build Coastguard Worker   // Even if CR0 register were dead before, it is alive now since the
1767*9880d681SAndroid Build Coastguard Worker   // instruction we just built uses it.
1768*9880d681SAndroid Build Coastguard Worker   MI->clearRegisterDeads(PPC::CR0);
1769*9880d681SAndroid Build Coastguard Worker 
1770*9880d681SAndroid Build Coastguard Worker   if (MIOpC != NewOpC) {
1771*9880d681SAndroid Build Coastguard Worker     // We need to be careful here: we're replacing one instruction with
1772*9880d681SAndroid Build Coastguard Worker     // another, and we need to make sure that we get all of the right
1773*9880d681SAndroid Build Coastguard Worker     // implicit uses and defs. On the other hand, the caller may be holding
1774*9880d681SAndroid Build Coastguard Worker     // an iterator to this instruction, and so we can't delete it (this is
1775*9880d681SAndroid Build Coastguard Worker     // specifically the case if this is the instruction directly after the
1776*9880d681SAndroid Build Coastguard Worker     // compare).
1777*9880d681SAndroid Build Coastguard Worker 
1778*9880d681SAndroid Build Coastguard Worker     const MCInstrDesc &NewDesc = get(NewOpC);
1779*9880d681SAndroid Build Coastguard Worker     MI->setDesc(NewDesc);
1780*9880d681SAndroid Build Coastguard Worker 
1781*9880d681SAndroid Build Coastguard Worker     if (NewDesc.ImplicitDefs)
1782*9880d681SAndroid Build Coastguard Worker       for (const MCPhysReg *ImpDefs = NewDesc.getImplicitDefs();
1783*9880d681SAndroid Build Coastguard Worker            *ImpDefs; ++ImpDefs)
1784*9880d681SAndroid Build Coastguard Worker         if (!MI->definesRegister(*ImpDefs))
1785*9880d681SAndroid Build Coastguard Worker           MI->addOperand(*MI->getParent()->getParent(),
1786*9880d681SAndroid Build Coastguard Worker                          MachineOperand::CreateReg(*ImpDefs, true, true));
1787*9880d681SAndroid Build Coastguard Worker     if (NewDesc.ImplicitUses)
1788*9880d681SAndroid Build Coastguard Worker       for (const MCPhysReg *ImpUses = NewDesc.getImplicitUses();
1789*9880d681SAndroid Build Coastguard Worker            *ImpUses; ++ImpUses)
1790*9880d681SAndroid Build Coastguard Worker         if (!MI->readsRegister(*ImpUses))
1791*9880d681SAndroid Build Coastguard Worker           MI->addOperand(*MI->getParent()->getParent(),
1792*9880d681SAndroid Build Coastguard Worker                          MachineOperand::CreateReg(*ImpUses, false, true));
1793*9880d681SAndroid Build Coastguard Worker   }
1794*9880d681SAndroid Build Coastguard Worker   assert(MI->definesRegister(PPC::CR0) &&
1795*9880d681SAndroid Build Coastguard Worker          "Record-form instruction does not define cr0?");
1796*9880d681SAndroid Build Coastguard Worker 
1797*9880d681SAndroid Build Coastguard Worker   // Modify the condition code of operands in OperandsToUpdate.
1798*9880d681SAndroid Build Coastguard Worker   // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to
1799*9880d681SAndroid Build Coastguard Worker   // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc.
1800*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = PredsToUpdate.size(); i < e; i++)
1801*9880d681SAndroid Build Coastguard Worker     PredsToUpdate[i].first->setImm(PredsToUpdate[i].second);
1802*9880d681SAndroid Build Coastguard Worker 
1803*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = SubRegsToUpdate.size(); i < e; i++)
1804*9880d681SAndroid Build Coastguard Worker     SubRegsToUpdate[i].first->setSubReg(SubRegsToUpdate[i].second);
1805*9880d681SAndroid Build Coastguard Worker 
1806*9880d681SAndroid Build Coastguard Worker   return true;
1807*9880d681SAndroid Build Coastguard Worker }
1808*9880d681SAndroid Build Coastguard Worker 
1809*9880d681SAndroid Build Coastguard Worker /// GetInstSize - Return the number of bytes of code the specified
1810*9880d681SAndroid Build Coastguard Worker /// instruction may be.  This returns the maximum number of bytes.
1811*9880d681SAndroid Build Coastguard Worker ///
GetInstSizeInBytes(const MachineInstr & MI) const1812*9880d681SAndroid Build Coastguard Worker unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr &MI) const {
1813*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI.getOpcode();
1814*9880d681SAndroid Build Coastguard Worker 
1815*9880d681SAndroid Build Coastguard Worker   if (Opcode == PPC::INLINEASM) {
1816*9880d681SAndroid Build Coastguard Worker     const MachineFunction *MF = MI.getParent()->getParent();
1817*9880d681SAndroid Build Coastguard Worker     const char *AsmStr = MI.getOperand(0).getSymbolName();
1818*9880d681SAndroid Build Coastguard Worker     return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
1819*9880d681SAndroid Build Coastguard Worker   } else if (Opcode == TargetOpcode::STACKMAP) {
1820*9880d681SAndroid Build Coastguard Worker     return MI.getOperand(1).getImm();
1821*9880d681SAndroid Build Coastguard Worker   } else if (Opcode == TargetOpcode::PATCHPOINT) {
1822*9880d681SAndroid Build Coastguard Worker     PatchPointOpers Opers(&MI);
1823*9880d681SAndroid Build Coastguard Worker     return Opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
1824*9880d681SAndroid Build Coastguard Worker   } else {
1825*9880d681SAndroid Build Coastguard Worker     const MCInstrDesc &Desc = get(Opcode);
1826*9880d681SAndroid Build Coastguard Worker     return Desc.getSize();
1827*9880d681SAndroid Build Coastguard Worker   }
1828*9880d681SAndroid Build Coastguard Worker }
1829*9880d681SAndroid Build Coastguard Worker 
1830*9880d681SAndroid Build Coastguard Worker std::pair<unsigned, unsigned>
decomposeMachineOperandsTargetFlags(unsigned TF) const1831*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
1832*9880d681SAndroid Build Coastguard Worker   const unsigned Mask = PPCII::MO_ACCESS_MASK;
1833*9880d681SAndroid Build Coastguard Worker   return std::make_pair(TF & Mask, TF & ~Mask);
1834*9880d681SAndroid Build Coastguard Worker }
1835*9880d681SAndroid Build Coastguard Worker 
1836*9880d681SAndroid Build Coastguard Worker ArrayRef<std::pair<unsigned, const char *>>
getSerializableDirectMachineOperandTargetFlags() const1837*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
1838*9880d681SAndroid Build Coastguard Worker   using namespace PPCII;
1839*9880d681SAndroid Build Coastguard Worker   static const std::pair<unsigned, const char *> TargetFlags[] = {
1840*9880d681SAndroid Build Coastguard Worker       {MO_LO, "ppc-lo"},
1841*9880d681SAndroid Build Coastguard Worker       {MO_HA, "ppc-ha"},
1842*9880d681SAndroid Build Coastguard Worker       {MO_TPREL_LO, "ppc-tprel-lo"},
1843*9880d681SAndroid Build Coastguard Worker       {MO_TPREL_HA, "ppc-tprel-ha"},
1844*9880d681SAndroid Build Coastguard Worker       {MO_DTPREL_LO, "ppc-dtprel-lo"},
1845*9880d681SAndroid Build Coastguard Worker       {MO_TLSLD_LO, "ppc-tlsld-lo"},
1846*9880d681SAndroid Build Coastguard Worker       {MO_TOC_LO, "ppc-toc-lo"},
1847*9880d681SAndroid Build Coastguard Worker       {MO_TLS, "ppc-tls"}};
1848*9880d681SAndroid Build Coastguard Worker   return makeArrayRef(TargetFlags);
1849*9880d681SAndroid Build Coastguard Worker }
1850*9880d681SAndroid Build Coastguard Worker 
1851*9880d681SAndroid Build Coastguard Worker ArrayRef<std::pair<unsigned, const char *>>
getSerializableBitmaskMachineOperandTargetFlags() const1852*9880d681SAndroid Build Coastguard Worker PPCInstrInfo::getSerializableBitmaskMachineOperandTargetFlags() const {
1853*9880d681SAndroid Build Coastguard Worker   using namespace PPCII;
1854*9880d681SAndroid Build Coastguard Worker   static const std::pair<unsigned, const char *> TargetFlags[] = {
1855*9880d681SAndroid Build Coastguard Worker       {MO_PLT, "ppc-plt"},
1856*9880d681SAndroid Build Coastguard Worker       {MO_PIC_FLAG, "ppc-pic"},
1857*9880d681SAndroid Build Coastguard Worker       {MO_NLP_FLAG, "ppc-nlp"},
1858*9880d681SAndroid Build Coastguard Worker       {MO_NLP_HIDDEN_FLAG, "ppc-nlp-hidden"}};
1859*9880d681SAndroid Build Coastguard Worker   return makeArrayRef(TargetFlags);
1860*9880d681SAndroid Build Coastguard Worker }
1861*9880d681SAndroid Build Coastguard Worker 
expandPostRAPseudo(MachineInstr & MI) const1862*9880d681SAndroid Build Coastguard Worker bool PPCInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1863*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
1864*9880d681SAndroid Build Coastguard Worker   case TargetOpcode::LOAD_STACK_GUARD: {
1865*9880d681SAndroid Build Coastguard Worker     assert(Subtarget.isTargetLinux() &&
1866*9880d681SAndroid Build Coastguard Worker            "Only Linux target is expected to contain LOAD_STACK_GUARD");
1867*9880d681SAndroid Build Coastguard Worker     const int64_t Offset = Subtarget.isPPC64() ? -0x7010 : -0x7008;
1868*9880d681SAndroid Build Coastguard Worker     const unsigned Reg = Subtarget.isPPC64() ? PPC::X13 : PPC::R2;
1869*9880d681SAndroid Build Coastguard Worker     MI.setDesc(get(Subtarget.isPPC64() ? PPC::LD : PPC::LWZ));
1870*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder(*MI.getParent()->getParent(), MI)
1871*9880d681SAndroid Build Coastguard Worker         .addImm(Offset)
1872*9880d681SAndroid Build Coastguard Worker         .addReg(Reg);
1873*9880d681SAndroid Build Coastguard Worker     return true;
1874*9880d681SAndroid Build Coastguard Worker   }
1875*9880d681SAndroid Build Coastguard Worker   }
1876*9880d681SAndroid Build Coastguard Worker   return false;
1877*9880d681SAndroid Build Coastguard Worker }
1878