xref: /aosp_15_r20/external/llvm/lib/Target/Sparc/SparcInstr64Bit.td (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker//===-- SparcInstr64Bit.td - 64-bit instructions for Sparc Target ---------===//
2*9880d681SAndroid Build Coastguard Worker//
3*9880d681SAndroid Build Coastguard Worker//                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker//
5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker//
8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker//
10*9880d681SAndroid Build Coastguard Worker// This file contains instruction definitions and patterns needed for 64-bit
11*9880d681SAndroid Build Coastguard Worker// code generation on SPARC v9.
12*9880d681SAndroid Build Coastguard Worker//
13*9880d681SAndroid Build Coastguard Worker// Some SPARC v9 instructions are defined in SparcInstrInfo.td because they can
14*9880d681SAndroid Build Coastguard Worker// also be used in 32-bit code running on a SPARC v9 CPU.
15*9880d681SAndroid Build Coastguard Worker//
16*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
17*9880d681SAndroid Build Coastguard Worker
18*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
19*9880d681SAndroid Build Coastguard Worker// The same integer registers are used for i32 and i64 values.
20*9880d681SAndroid Build Coastguard Worker// When registers hold i32 values, the high bits are don't care.
21*9880d681SAndroid Build Coastguard Worker// This give us free trunc and anyext.
22*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (anyext i32:$val)), (COPY_TO_REGCLASS $val, I64Regs)>;
23*9880d681SAndroid Build Coastguard Workerdef : Pat<(i32 (trunc i64:$val)), (COPY_TO_REGCLASS $val, IntRegs)>;
24*9880d681SAndroid Build Coastguard Worker
25*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit]
26*9880d681SAndroid Build Coastguard Worker
27*9880d681SAndroid Build Coastguard Worker
28*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
29*9880d681SAndroid Build Coastguard Worker// 64-bit Shift Instructions.
30*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
31*9880d681SAndroid Build Coastguard Worker//
32*9880d681SAndroid Build Coastguard Worker// The 32-bit shift instructions are still available. The left shift srl
33*9880d681SAndroid Build Coastguard Worker// instructions shift all 64 bits, but it only accepts a 5-bit shift amount.
34*9880d681SAndroid Build Coastguard Worker//
35*9880d681SAndroid Build Coastguard Worker// The srl instructions only shift the low 32 bits and clear the high 32 bits.
36*9880d681SAndroid Build Coastguard Worker// Finally, sra shifts the low 32 bits and sign-extends to 64 bits.
37*9880d681SAndroid Build Coastguard Worker
38*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
39*9880d681SAndroid Build Coastguard Worker
40*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zext i32:$val)), (SRLri $val, 0)>;
41*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (sext i32:$val)), (SRAri $val, 0)>;
42*9880d681SAndroid Build Coastguard Worker
43*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (and i64:$val, 0xffffffff)), (SRLri $val, 0)>;
44*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (sext_inreg i64:$val, i32)), (SRAri $val, 0)>;
45*9880d681SAndroid Build Coastguard Worker
46*9880d681SAndroid Build Coastguard Workerdefm SLLX : F3_S<"sllx", 0b100101, 1, shl, i64, I64Regs>;
47*9880d681SAndroid Build Coastguard Workerdefm SRLX : F3_S<"srlx", 0b100110, 1, srl, i64, I64Regs>;
48*9880d681SAndroid Build Coastguard Workerdefm SRAX : F3_S<"srax", 0b100111, 1, sra, i64, I64Regs>;
49*9880d681SAndroid Build Coastguard Worker
50*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit]
51*9880d681SAndroid Build Coastguard Worker
52*9880d681SAndroid Build Coastguard Worker
53*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
54*9880d681SAndroid Build Coastguard Worker// 64-bit Immediates.
55*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
56*9880d681SAndroid Build Coastguard Worker//
57*9880d681SAndroid Build Coastguard Worker// All 32-bit immediates can be materialized with sethi+or, but 64-bit
58*9880d681SAndroid Build Coastguard Worker// immediates may require more code. There may be a point where it is
59*9880d681SAndroid Build Coastguard Worker// preferable to use a constant pool load instead, depending on the
60*9880d681SAndroid Build Coastguard Worker// microarchitecture.
61*9880d681SAndroid Build Coastguard Worker
62*9880d681SAndroid Build Coastguard Worker// Single-instruction patterns.
63*9880d681SAndroid Build Coastguard Worker
64*9880d681SAndroid Build Coastguard Worker// The ALU instructions want their simm13 operands as i32 immediates.
65*9880d681SAndroid Build Coastguard Workerdef as_i32imm : SDNodeXForm<imm, [{
66*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
67*9880d681SAndroid Build Coastguard Worker}]>;
68*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 simm13:$val), (ORri (i64 G0), (as_i32imm $val))>;
69*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 SETHIimm:$val), (SETHIi (HI22 $val))>;
70*9880d681SAndroid Build Coastguard Worker
71*9880d681SAndroid Build Coastguard Worker// Double-instruction patterns.
72*9880d681SAndroid Build Coastguard Worker
73*9880d681SAndroid Build Coastguard Worker// All unsigned i32 immediates can be handled by sethi+or.
74*9880d681SAndroid Build Coastguard Workerdef uimm32 : PatLeaf<(imm), [{ return isUInt<32>(N->getZExtValue()); }]>;
75*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 uimm32:$val), (ORri (SETHIi (HI22 $val)), (LO10 $val))>,
76*9880d681SAndroid Build Coastguard Worker      Requires<[Is64Bit]>;
77*9880d681SAndroid Build Coastguard Worker
78*9880d681SAndroid Build Coastguard Worker// All negative i33 immediates can be handled by sethi+xor.
79*9880d681SAndroid Build Coastguard Workerdef nimm33 : PatLeaf<(imm), [{
80*9880d681SAndroid Build Coastguard Worker  int64_t Imm = N->getSExtValue();
81*9880d681SAndroid Build Coastguard Worker  return Imm < 0 && isInt<33>(Imm);
82*9880d681SAndroid Build Coastguard Worker}]>;
83*9880d681SAndroid Build Coastguard Worker// Bits 10-31 inverted. Same as assembler's %hix.
84*9880d681SAndroid Build Coastguard Workerdef HIX22 : SDNodeXForm<imm, [{
85*9880d681SAndroid Build Coastguard Worker  uint64_t Val = (~N->getZExtValue() >> 10) & ((1u << 22) - 1);
86*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
87*9880d681SAndroid Build Coastguard Worker}]>;
88*9880d681SAndroid Build Coastguard Worker// Bits 0-9 with ones in bits 10-31. Same as assembler's %lox.
89*9880d681SAndroid Build Coastguard Workerdef LOX10 : SDNodeXForm<imm, [{
90*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant(~(~N->getZExtValue() & 0x3ff), SDLoc(N),
91*9880d681SAndroid Build Coastguard Worker                                   MVT::i32);
92*9880d681SAndroid Build Coastguard Worker}]>;
93*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 nimm33:$val), (XORri (SETHIi (HIX22 $val)), (LOX10 $val))>,
94*9880d681SAndroid Build Coastguard Worker      Requires<[Is64Bit]>;
95*9880d681SAndroid Build Coastguard Worker
96*9880d681SAndroid Build Coastguard Worker// More possible patterns:
97*9880d681SAndroid Build Coastguard Worker//
98*9880d681SAndroid Build Coastguard Worker//   (sllx sethi, n)
99*9880d681SAndroid Build Coastguard Worker//   (sllx simm13, n)
100*9880d681SAndroid Build Coastguard Worker//
101*9880d681SAndroid Build Coastguard Worker// 3 instrs:
102*9880d681SAndroid Build Coastguard Worker//
103*9880d681SAndroid Build Coastguard Worker//   (xor (sllx sethi), simm13)
104*9880d681SAndroid Build Coastguard Worker//   (sllx (xor sethi, simm13))
105*9880d681SAndroid Build Coastguard Worker//
106*9880d681SAndroid Build Coastguard Worker// 4 instrs:
107*9880d681SAndroid Build Coastguard Worker//
108*9880d681SAndroid Build Coastguard Worker//   (or sethi, (sllx sethi))
109*9880d681SAndroid Build Coastguard Worker//   (xnor sethi, (sllx sethi))
110*9880d681SAndroid Build Coastguard Worker//
111*9880d681SAndroid Build Coastguard Worker// 5 instrs:
112*9880d681SAndroid Build Coastguard Worker//
113*9880d681SAndroid Build Coastguard Worker//   (or (sllx sethi), (or sethi, simm13))
114*9880d681SAndroid Build Coastguard Worker//   (xnor (sllx sethi), (or sethi, simm13))
115*9880d681SAndroid Build Coastguard Worker//   (or (sllx sethi), (sllx sethi))
116*9880d681SAndroid Build Coastguard Worker//   (xnor (sllx sethi), (sllx sethi))
117*9880d681SAndroid Build Coastguard Worker//
118*9880d681SAndroid Build Coastguard Worker// Worst case is 6 instrs:
119*9880d681SAndroid Build Coastguard Worker//
120*9880d681SAndroid Build Coastguard Worker//   (or (sllx (or sethi, simmm13)), (or sethi, simm13))
121*9880d681SAndroid Build Coastguard Worker
122*9880d681SAndroid Build Coastguard Worker// Bits 42-63, same as assembler's %hh.
123*9880d681SAndroid Build Coastguard Workerdef HH22 : SDNodeXForm<imm, [{
124*9880d681SAndroid Build Coastguard Worker  uint64_t Val = (N->getZExtValue() >> 42) & ((1u << 22) - 1);
125*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
126*9880d681SAndroid Build Coastguard Worker}]>;
127*9880d681SAndroid Build Coastguard Worker// Bits 32-41, same as assembler's %hm.
128*9880d681SAndroid Build Coastguard Workerdef HM10 : SDNodeXForm<imm, [{
129*9880d681SAndroid Build Coastguard Worker  uint64_t Val = (N->getZExtValue() >> 32) & ((1u << 10) - 1);
130*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
131*9880d681SAndroid Build Coastguard Worker}]>;
132*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 imm:$val),
133*9880d681SAndroid Build Coastguard Worker          (ORrr (SLLXri (ORri (SETHIi (HH22 $val)), (HM10 $val)), (i32 32)),
134*9880d681SAndroid Build Coastguard Worker                (ORri (SETHIi (HI22 $val)), (LO10 $val)))>,
135*9880d681SAndroid Build Coastguard Worker      Requires<[Is64Bit]>;
136*9880d681SAndroid Build Coastguard Worker
137*9880d681SAndroid Build Coastguard Worker
138*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
139*9880d681SAndroid Build Coastguard Worker// 64-bit Integer Arithmetic and Logic.
140*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
141*9880d681SAndroid Build Coastguard Worker
142*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
143*9880d681SAndroid Build Coastguard Worker
144*9880d681SAndroid Build Coastguard Worker// Register-register instructions.
145*9880d681SAndroid Build Coastguard Workerlet isCodeGenOnly = 1 in {
146*9880d681SAndroid Build Coastguard Workerdefm ANDX    : F3_12<"and", 0b000001, and, I64Regs, i64, i64imm>;
147*9880d681SAndroid Build Coastguard Workerdefm ORX     : F3_12<"or",  0b000010, or,  I64Regs, i64, i64imm>;
148*9880d681SAndroid Build Coastguard Workerdefm XORX    : F3_12<"xor", 0b000011, xor, I64Regs, i64, i64imm>;
149*9880d681SAndroid Build Coastguard Worker
150*9880d681SAndroid Build Coastguard Workerdef ANDXNrr  : F3_1<2, 0b000101,
151*9880d681SAndroid Build Coastguard Worker                 (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
152*9880d681SAndroid Build Coastguard Worker                 "andn $b, $c, $dst",
153*9880d681SAndroid Build Coastguard Worker                 [(set i64:$dst, (and i64:$b, (not i64:$c)))]>;
154*9880d681SAndroid Build Coastguard Workerdef ORXNrr   : F3_1<2, 0b000110,
155*9880d681SAndroid Build Coastguard Worker                 (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
156*9880d681SAndroid Build Coastguard Worker                 "orn $b, $c, $dst",
157*9880d681SAndroid Build Coastguard Worker                 [(set i64:$dst, (or i64:$b, (not i64:$c)))]>;
158*9880d681SAndroid Build Coastguard Workerdef XNORXrr  : F3_1<2, 0b000111,
159*9880d681SAndroid Build Coastguard Worker                   (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
160*9880d681SAndroid Build Coastguard Worker                   "xnor $b, $c, $dst",
161*9880d681SAndroid Build Coastguard Worker                   [(set i64:$dst, (not (xor i64:$b, i64:$c)))]>;
162*9880d681SAndroid Build Coastguard Worker
163*9880d681SAndroid Build Coastguard Workerdefm ADDX    : F3_12<"add", 0b000000, add, I64Regs, i64, i64imm>;
164*9880d681SAndroid Build Coastguard Workerdefm SUBX    : F3_12<"sub", 0b000100, sub, I64Regs, i64, i64imm>;
165*9880d681SAndroid Build Coastguard Worker
166*9880d681SAndroid Build Coastguard Workerdef TLS_ADDXrr : F3_1<2, 0b000000, (outs I64Regs:$rd),
167*9880d681SAndroid Build Coastguard Worker                   (ins I64Regs:$rs1, I64Regs:$rs2, TLSSym:$sym),
168*9880d681SAndroid Build Coastguard Worker                   "add $rs1, $rs2, $rd, $sym",
169*9880d681SAndroid Build Coastguard Worker                   [(set i64:$rd,
170*9880d681SAndroid Build Coastguard Worker                       (tlsadd i64:$rs1, i64:$rs2, tglobaltlsaddr:$sym))]>;
171*9880d681SAndroid Build Coastguard Worker
172*9880d681SAndroid Build Coastguard Worker// "LEA" form of add
173*9880d681SAndroid Build Coastguard Workerdef LEAX_ADDri : F3_2<2, 0b000000,
174*9880d681SAndroid Build Coastguard Worker                     (outs I64Regs:$dst), (ins MEMri:$addr),
175*9880d681SAndroid Build Coastguard Worker                     "add ${addr:arith}, $dst",
176*9880d681SAndroid Build Coastguard Worker                     [(set iPTR:$dst, ADDRri:$addr)]>;
177*9880d681SAndroid Build Coastguard Worker}
178*9880d681SAndroid Build Coastguard Worker
179*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPcmpicc i64:$a, i64:$b), (CMPrr $a, $b)>;
180*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPcmpicc i64:$a, (i64 simm13:$b)), (CMPri $a, (as_i32imm $b))>;
181*9880d681SAndroid Build Coastguard Workerdef : Pat<(ctpop i64:$src), (POPCrr $src)>;
182*9880d681SAndroid Build Coastguard Worker
183*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit]
184*9880d681SAndroid Build Coastguard Worker
185*9880d681SAndroid Build Coastguard Worker
186*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
187*9880d681SAndroid Build Coastguard Worker// 64-bit Integer Multiply and Divide.
188*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
189*9880d681SAndroid Build Coastguard Worker
190*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
191*9880d681SAndroid Build Coastguard Worker
192*9880d681SAndroid Build Coastguard Workerdef MULXrr : F3_1<2, 0b001001,
193*9880d681SAndroid Build Coastguard Worker                  (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
194*9880d681SAndroid Build Coastguard Worker                  "mulx $rs1, $rs2, $rd",
195*9880d681SAndroid Build Coastguard Worker                  [(set i64:$rd, (mul i64:$rs1, i64:$rs2))]>;
196*9880d681SAndroid Build Coastguard Workerdef MULXri : F3_2<2, 0b001001,
197*9880d681SAndroid Build Coastguard Worker                  (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
198*9880d681SAndroid Build Coastguard Worker                  "mulx $rs1, $simm13, $rd",
199*9880d681SAndroid Build Coastguard Worker                  [(set i64:$rd, (mul i64:$rs1, (i64 simm13:$simm13)))]>;
200*9880d681SAndroid Build Coastguard Worker
201*9880d681SAndroid Build Coastguard Worker// Division can trap.
202*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 1 in {
203*9880d681SAndroid Build Coastguard Workerdef SDIVXrr : F3_1<2, 0b101101,
204*9880d681SAndroid Build Coastguard Worker                   (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
205*9880d681SAndroid Build Coastguard Worker                   "sdivx $rs1, $rs2, $rd",
206*9880d681SAndroid Build Coastguard Worker                   [(set i64:$rd, (sdiv i64:$rs1, i64:$rs2))]>;
207*9880d681SAndroid Build Coastguard Workerdef SDIVXri : F3_2<2, 0b101101,
208*9880d681SAndroid Build Coastguard Worker                   (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
209*9880d681SAndroid Build Coastguard Worker                   "sdivx $rs1, $simm13, $rd",
210*9880d681SAndroid Build Coastguard Worker                   [(set i64:$rd, (sdiv i64:$rs1, (i64 simm13:$simm13)))]>;
211*9880d681SAndroid Build Coastguard Worker
212*9880d681SAndroid Build Coastguard Workerdef UDIVXrr : F3_1<2, 0b001101,
213*9880d681SAndroid Build Coastguard Worker                   (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
214*9880d681SAndroid Build Coastguard Worker                   "udivx $rs1, $rs2, $rd",
215*9880d681SAndroid Build Coastguard Worker                   [(set i64:$rd, (udiv i64:$rs1, i64:$rs2))]>;
216*9880d681SAndroid Build Coastguard Workerdef UDIVXri : F3_2<2, 0b001101,
217*9880d681SAndroid Build Coastguard Worker                   (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
218*9880d681SAndroid Build Coastguard Worker                   "udivx $rs1, $simm13, $rd",
219*9880d681SAndroid Build Coastguard Worker                   [(set i64:$rd, (udiv i64:$rs1, (i64 simm13:$simm13)))]>;
220*9880d681SAndroid Build Coastguard Worker} // hasSideEffects = 1
221*9880d681SAndroid Build Coastguard Worker
222*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit]
223*9880d681SAndroid Build Coastguard Worker
224*9880d681SAndroid Build Coastguard Worker
225*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
226*9880d681SAndroid Build Coastguard Worker// 64-bit Loads and Stores.
227*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
228*9880d681SAndroid Build Coastguard Worker//
229*9880d681SAndroid Build Coastguard Worker// All the 32-bit loads and stores are available. The extending loads are sign
230*9880d681SAndroid Build Coastguard Worker// or zero-extending to 64 bits. The LDrr and LDri instructions load 32 bits
231*9880d681SAndroid Build Coastguard Worker// zero-extended to i64. Their mnemonic is lduw in SPARC v9 (Load Unsigned
232*9880d681SAndroid Build Coastguard Worker// Word).
233*9880d681SAndroid Build Coastguard Worker//
234*9880d681SAndroid Build Coastguard Worker// SPARC v9 adds 64-bit loads as well as a sign-extending ldsw i32 loads.
235*9880d681SAndroid Build Coastguard Worker
236*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
237*9880d681SAndroid Build Coastguard Worker
238*9880d681SAndroid Build Coastguard Worker// 64-bit loads.
239*9880d681SAndroid Build Coastguard Workerlet DecoderMethod = "DecodeLoadInt" in
240*9880d681SAndroid Build Coastguard Worker  defm LDX   : Load<"ldx", 0b001011, load, I64Regs, i64>;
241*9880d681SAndroid Build Coastguard Worker
242*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, isCodeGenOnly = 1, isAsmParserOnly = 1 in
243*9880d681SAndroid Build Coastguard Worker  def TLS_LDXrr : F3_1<3, 0b001011,
244*9880d681SAndroid Build Coastguard Worker                       (outs IntRegs:$dst), (ins MEMrr:$addr, TLSSym:$sym),
245*9880d681SAndroid Build Coastguard Worker                       "ldx [$addr], $dst, $sym",
246*9880d681SAndroid Build Coastguard Worker                       [(set i64:$dst,
247*9880d681SAndroid Build Coastguard Worker                           (tlsld ADDRrr:$addr, tglobaltlsaddr:$sym))]>;
248*9880d681SAndroid Build Coastguard Worker
249*9880d681SAndroid Build Coastguard Worker// Extending loads to i64.
250*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zextloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
251*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zextloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
252*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (extloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
253*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (extloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
254*9880d681SAndroid Build Coastguard Worker
255*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zextloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
256*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zextloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
257*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (extloadi8 ADDRrr:$addr)),  (LDUBrr ADDRrr:$addr)>;
258*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (extloadi8 ADDRri:$addr)),  (LDUBri ADDRri:$addr)>;
259*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (sextloadi8 ADDRrr:$addr)), (LDSBrr ADDRrr:$addr)>;
260*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (sextloadi8 ADDRri:$addr)), (LDSBri ADDRri:$addr)>;
261*9880d681SAndroid Build Coastguard Worker
262*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zextloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>;
263*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zextloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>;
264*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (extloadi16 ADDRrr:$addr)),  (LDUHrr ADDRrr:$addr)>;
265*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (extloadi16 ADDRri:$addr)),  (LDUHri ADDRri:$addr)>;
266*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (sextloadi16 ADDRrr:$addr)), (LDSHrr ADDRrr:$addr)>;
267*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (sextloadi16 ADDRri:$addr)), (LDSHri ADDRri:$addr)>;
268*9880d681SAndroid Build Coastguard Worker
269*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zextloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>;
270*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (zextloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>;
271*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (extloadi32 ADDRrr:$addr)),  (LDrr ADDRrr:$addr)>;
272*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (extloadi32 ADDRri:$addr)),  (LDri ADDRri:$addr)>;
273*9880d681SAndroid Build Coastguard Worker
274*9880d681SAndroid Build Coastguard Worker// Sign-extending load of i32 into i64 is a new SPARC v9 instruction.
275*9880d681SAndroid Build Coastguard Workerlet DecoderMethod = "DecodeLoadInt" in
276*9880d681SAndroid Build Coastguard Worker  defm LDSW   : Load<"ldsw", 0b001000, sextloadi32, I64Regs, i64>;
277*9880d681SAndroid Build Coastguard Worker
278*9880d681SAndroid Build Coastguard Worker// 64-bit stores.
279*9880d681SAndroid Build Coastguard Workerlet DecoderMethod = "DecodeStoreInt" in
280*9880d681SAndroid Build Coastguard Worker  defm STX    : Store<"stx", 0b001110, store,  I64Regs, i64>;
281*9880d681SAndroid Build Coastguard Worker
282*9880d681SAndroid Build Coastguard Worker// Truncating stores from i64 are identical to the i32 stores.
283*9880d681SAndroid Build Coastguard Workerdef : Pat<(truncstorei8  i64:$src, ADDRrr:$addr), (STBrr ADDRrr:$addr, $src)>;
284*9880d681SAndroid Build Coastguard Workerdef : Pat<(truncstorei8  i64:$src, ADDRri:$addr), (STBri ADDRri:$addr, $src)>;
285*9880d681SAndroid Build Coastguard Workerdef : Pat<(truncstorei16 i64:$src, ADDRrr:$addr), (STHrr ADDRrr:$addr, $src)>;
286*9880d681SAndroid Build Coastguard Workerdef : Pat<(truncstorei16 i64:$src, ADDRri:$addr), (STHri ADDRri:$addr, $src)>;
287*9880d681SAndroid Build Coastguard Workerdef : Pat<(truncstorei32 i64:$src, ADDRrr:$addr), (STrr  ADDRrr:$addr, $src)>;
288*9880d681SAndroid Build Coastguard Workerdef : Pat<(truncstorei32 i64:$src, ADDRri:$addr), (STri  ADDRri:$addr, $src)>;
289*9880d681SAndroid Build Coastguard Worker
290*9880d681SAndroid Build Coastguard Worker// store 0, addr -> store %g0, addr
291*9880d681SAndroid Build Coastguard Workerdef : Pat<(store (i64 0), ADDRrr:$dst), (STXrr ADDRrr:$dst, (i64 G0))>;
292*9880d681SAndroid Build Coastguard Workerdef : Pat<(store (i64 0), ADDRri:$dst), (STXri ADDRri:$dst, (i64 G0))>;
293*9880d681SAndroid Build Coastguard Worker
294*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit]
295*9880d681SAndroid Build Coastguard Worker
296*9880d681SAndroid Build Coastguard Worker
297*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
298*9880d681SAndroid Build Coastguard Worker// 64-bit Conditionals.
299*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
300*9880d681SAndroid Build Coastguard Worker
301*9880d681SAndroid Build Coastguard Worker//
302*9880d681SAndroid Build Coastguard Worker// Flag-setting instructions like subcc and addcc set both icc and xcc flags.
303*9880d681SAndroid Build Coastguard Worker// The icc flags correspond to the 32-bit result, and the xcc are for the
304*9880d681SAndroid Build Coastguard Worker// full 64-bit result.
305*9880d681SAndroid Build Coastguard Worker//
306*9880d681SAndroid Build Coastguard Worker// We reuse CMPICC SDNodes for compares, but use new BRXCC branch nodes for
307*9880d681SAndroid Build Coastguard Worker// 64-bit compares. See LowerBR_CC.
308*9880d681SAndroid Build Coastguard Worker
309*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
310*9880d681SAndroid Build Coastguard Worker
311*9880d681SAndroid Build Coastguard Workerlet Uses = [ICC], cc = 0b10 in
312*9880d681SAndroid Build Coastguard Worker  defm BPX : IPredBranch<"%xcc", [(SPbrxcc bb:$imm19, imm:$cond)]>;
313*9880d681SAndroid Build Coastguard Worker
314*9880d681SAndroid Build Coastguard Worker// Conditional moves on %xcc.
315*9880d681SAndroid Build Coastguard Workerlet Uses = [ICC], Constraints = "$f = $rd" in {
316*9880d681SAndroid Build Coastguard Workerlet intcc = 1, cc = 0b10 in {
317*9880d681SAndroid Build Coastguard Workerdef MOVXCCrr : F4_1<0b101100, (outs IntRegs:$rd),
318*9880d681SAndroid Build Coastguard Worker                      (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cond),
319*9880d681SAndroid Build Coastguard Worker                      "mov$cond %xcc, $rs2, $rd",
320*9880d681SAndroid Build Coastguard Worker                      [(set i32:$rd,
321*9880d681SAndroid Build Coastguard Worker                       (SPselectxcc i32:$rs2, i32:$f, imm:$cond))]>;
322*9880d681SAndroid Build Coastguard Workerdef MOVXCCri : F4_2<0b101100, (outs IntRegs:$rd),
323*9880d681SAndroid Build Coastguard Worker                      (ins i32imm:$simm11, IntRegs:$f, CCOp:$cond),
324*9880d681SAndroid Build Coastguard Worker                      "mov$cond %xcc, $simm11, $rd",
325*9880d681SAndroid Build Coastguard Worker                      [(set i32:$rd,
326*9880d681SAndroid Build Coastguard Worker                       (SPselectxcc simm11:$simm11, i32:$f, imm:$cond))]>;
327*9880d681SAndroid Build Coastguard Worker} // cc
328*9880d681SAndroid Build Coastguard Worker
329*9880d681SAndroid Build Coastguard Workerlet intcc = 1, opf_cc = 0b10 in {
330*9880d681SAndroid Build Coastguard Workerdef FMOVS_XCC : F4_3<0b110101, 0b000001, (outs FPRegs:$rd),
331*9880d681SAndroid Build Coastguard Worker                      (ins FPRegs:$rs2, FPRegs:$f, CCOp:$cond),
332*9880d681SAndroid Build Coastguard Worker                      "fmovs$cond %xcc, $rs2, $rd",
333*9880d681SAndroid Build Coastguard Worker                      [(set f32:$rd,
334*9880d681SAndroid Build Coastguard Worker                       (SPselectxcc f32:$rs2, f32:$f, imm:$cond))]>;
335*9880d681SAndroid Build Coastguard Workerdef FMOVD_XCC : F4_3<0b110101, 0b000010, (outs DFPRegs:$rd),
336*9880d681SAndroid Build Coastguard Worker                      (ins DFPRegs:$rs2, DFPRegs:$f, CCOp:$cond),
337*9880d681SAndroid Build Coastguard Worker                      "fmovd$cond %xcc, $rs2, $rd",
338*9880d681SAndroid Build Coastguard Worker                      [(set f64:$rd,
339*9880d681SAndroid Build Coastguard Worker                       (SPselectxcc f64:$rs2, f64:$f, imm:$cond))]>;
340*9880d681SAndroid Build Coastguard Workerdef FMOVQ_XCC : F4_3<0b110101, 0b000011, (outs QFPRegs:$rd),
341*9880d681SAndroid Build Coastguard Worker                      (ins QFPRegs:$rs2, QFPRegs:$f, CCOp:$cond),
342*9880d681SAndroid Build Coastguard Worker                      "fmovq$cond %xcc, $rs2, $rd",
343*9880d681SAndroid Build Coastguard Worker                      [(set f128:$rd,
344*9880d681SAndroid Build Coastguard Worker                       (SPselectxcc f128:$rs2, f128:$f, imm:$cond))]>;
345*9880d681SAndroid Build Coastguard Worker} // opf_cc
346*9880d681SAndroid Build Coastguard Worker} // Uses, Constraints
347*9880d681SAndroid Build Coastguard Worker
348*9880d681SAndroid Build Coastguard Worker// Branch On integer register with Prediction (BPr).
349*9880d681SAndroid Build Coastguard Workerlet isBranch = 1, isTerminator = 1, hasDelaySlot = 1 in
350*9880d681SAndroid Build Coastguard Workermulticlass BranchOnReg<bits<3> cond, string OpcStr> {
351*9880d681SAndroid Build Coastguard Worker  def napt : F2_4<cond, 0, 1, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
352*9880d681SAndroid Build Coastguard Worker             !strconcat(OpcStr, " $rs1, $imm16"), []>;
353*9880d681SAndroid Build Coastguard Worker  def apt  : F2_4<cond, 1, 1, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
354*9880d681SAndroid Build Coastguard Worker             !strconcat(OpcStr, ",a $rs1, $imm16"), []>;
355*9880d681SAndroid Build Coastguard Worker  def napn  : F2_4<cond, 0, 0, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
356*9880d681SAndroid Build Coastguard Worker             !strconcat(OpcStr, ",pn $rs1, $imm16"), []>;
357*9880d681SAndroid Build Coastguard Worker  def apn : F2_4<cond, 1, 0, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
358*9880d681SAndroid Build Coastguard Worker             !strconcat(OpcStr, ",a,pn $rs1, $imm16"), []>;
359*9880d681SAndroid Build Coastguard Worker}
360*9880d681SAndroid Build Coastguard Worker
361*9880d681SAndroid Build Coastguard Workermulticlass bpr_alias<string OpcStr, Instruction NAPT, Instruction APT> {
362*9880d681SAndroid Build Coastguard Worker  def : InstAlias<!strconcat(OpcStr, ",pt $rs1, $imm16"),
363*9880d681SAndroid Build Coastguard Worker                  (NAPT I64Regs:$rs1, bprtarget16:$imm16), 0>;
364*9880d681SAndroid Build Coastguard Worker  def : InstAlias<!strconcat(OpcStr, ",a,pt $rs1, $imm16"),
365*9880d681SAndroid Build Coastguard Worker                  (APT I64Regs:$rs1, bprtarget16:$imm16), 0>;
366*9880d681SAndroid Build Coastguard Worker}
367*9880d681SAndroid Build Coastguard Worker
368*9880d681SAndroid Build Coastguard Workerdefm BPZ   : BranchOnReg<0b001, "brz">;
369*9880d681SAndroid Build Coastguard Workerdefm BPLEZ : BranchOnReg<0b010, "brlez">;
370*9880d681SAndroid Build Coastguard Workerdefm BPLZ  : BranchOnReg<0b011, "brlz">;
371*9880d681SAndroid Build Coastguard Workerdefm BPNZ  : BranchOnReg<0b101, "brnz">;
372*9880d681SAndroid Build Coastguard Workerdefm BPGZ  : BranchOnReg<0b110, "brgz">;
373*9880d681SAndroid Build Coastguard Workerdefm BPGEZ : BranchOnReg<0b111, "brgez">;
374*9880d681SAndroid Build Coastguard Worker
375*9880d681SAndroid Build Coastguard Workerdefm : bpr_alias<"brz",   BPZnapt,   BPZapt  >;
376*9880d681SAndroid Build Coastguard Workerdefm : bpr_alias<"brlez", BPLEZnapt, BPLEZapt>;
377*9880d681SAndroid Build Coastguard Workerdefm : bpr_alias<"brlz",  BPLZnapt,  BPLZapt >;
378*9880d681SAndroid Build Coastguard Workerdefm : bpr_alias<"brnz",  BPNZnapt,  BPNZapt >;
379*9880d681SAndroid Build Coastguard Workerdefm : bpr_alias<"brgz",  BPGZnapt,  BPGZapt >;
380*9880d681SAndroid Build Coastguard Workerdefm : bpr_alias<"brgez", BPGEZnapt, BPGEZapt>;
381*9880d681SAndroid Build Coastguard Worker
382*9880d681SAndroid Build Coastguard Worker// Move integer register on register condition (MOVr).
383*9880d681SAndroid Build Coastguard Workermulticlass MOVR< bits<3> rcond,  string OpcStr> {
384*9880d681SAndroid Build Coastguard Worker  def rr : F4_4r<0b101111, 0b00000, rcond, (outs I64Regs:$rd),
385*9880d681SAndroid Build Coastguard Worker                   (ins I64Regs:$rs1, IntRegs:$rs2),
386*9880d681SAndroid Build Coastguard Worker                   !strconcat(OpcStr, " $rs1, $rs2, $rd"), []>;
387*9880d681SAndroid Build Coastguard Worker
388*9880d681SAndroid Build Coastguard Worker  def ri : F4_4i<0b101111, rcond, (outs I64Regs:$rd),
389*9880d681SAndroid Build Coastguard Worker                   (ins I64Regs:$rs1, i64imm:$simm10),
390*9880d681SAndroid Build Coastguard Worker                   !strconcat(OpcStr, " $rs1, $simm10, $rd"), []>;
391*9880d681SAndroid Build Coastguard Worker}
392*9880d681SAndroid Build Coastguard Worker
393*9880d681SAndroid Build Coastguard Workerdefm MOVRRZ  : MOVR<0b001, "movrz">;
394*9880d681SAndroid Build Coastguard Workerdefm MOVRLEZ : MOVR<0b010, "movrlez">;
395*9880d681SAndroid Build Coastguard Workerdefm MOVRLZ  : MOVR<0b011, "movrlz">;
396*9880d681SAndroid Build Coastguard Workerdefm MOVRNZ  : MOVR<0b101, "movrnz">;
397*9880d681SAndroid Build Coastguard Workerdefm MOVRGZ  : MOVR<0b110, "movrgz">;
398*9880d681SAndroid Build Coastguard Workerdefm MOVRGEZ : MOVR<0b111, "movrgez">;
399*9880d681SAndroid Build Coastguard Worker
400*9880d681SAndroid Build Coastguard Worker// Move FP register on integer register condition (FMOVr).
401*9880d681SAndroid Build Coastguard Workermulticlass FMOVR<bits<3> rcond, string OpcStr> {
402*9880d681SAndroid Build Coastguard Worker
403*9880d681SAndroid Build Coastguard Worker  def S : F4_4r<0b110101, 0b00101, rcond,
404*9880d681SAndroid Build Coastguard Worker                (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
405*9880d681SAndroid Build Coastguard Worker                !strconcat(!strconcat("fmovrs", OpcStr)," $rs1, $rs2, $rd"),
406*9880d681SAndroid Build Coastguard Worker                []>;
407*9880d681SAndroid Build Coastguard Worker  def D : F4_4r<0b110101, 0b00110, rcond,
408*9880d681SAndroid Build Coastguard Worker                (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
409*9880d681SAndroid Build Coastguard Worker                !strconcat(!strconcat("fmovrd", OpcStr)," $rs1, $rs2, $rd"),
410*9880d681SAndroid Build Coastguard Worker                []>;
411*9880d681SAndroid Build Coastguard Worker  def Q : F4_4r<0b110101, 0b00111, rcond,
412*9880d681SAndroid Build Coastguard Worker                (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
413*9880d681SAndroid Build Coastguard Worker                !strconcat(!strconcat("fmovrq", OpcStr)," $rs1, $rs2, $rd"),
414*9880d681SAndroid Build Coastguard Worker                []>, Requires<[HasHardQuad]>;
415*9880d681SAndroid Build Coastguard Worker}
416*9880d681SAndroid Build Coastguard Worker
417*9880d681SAndroid Build Coastguard Workerlet Predicates = [HasV9] in {
418*9880d681SAndroid Build Coastguard Worker  defm FMOVRZ   : FMOVR<0b001, "z">;
419*9880d681SAndroid Build Coastguard Worker  defm FMOVRLEZ : FMOVR<0b010, "lez">;
420*9880d681SAndroid Build Coastguard Worker  defm FMOVRLZ  : FMOVR<0b011, "lz">;
421*9880d681SAndroid Build Coastguard Worker  defm FMOVRNZ  : FMOVR<0b101, "nz">;
422*9880d681SAndroid Build Coastguard Worker  defm FMOVRGZ  : FMOVR<0b110, "gz">;
423*9880d681SAndroid Build Coastguard Worker  defm FMOVRGEZ : FMOVR<0b111, "gez">;
424*9880d681SAndroid Build Coastguard Worker}
425*9880d681SAndroid Build Coastguard Worker
426*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
427*9880d681SAndroid Build Coastguard Worker// 64-bit Floating Point Conversions.
428*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
429*9880d681SAndroid Build Coastguard Worker
430*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
431*9880d681SAndroid Build Coastguard Worker
432*9880d681SAndroid Build Coastguard Workerdef FXTOS : F3_3u<2, 0b110100, 0b010000100,
433*9880d681SAndroid Build Coastguard Worker                 (outs FPRegs:$rd), (ins DFPRegs:$rs2),
434*9880d681SAndroid Build Coastguard Worker                 "fxtos $rs2, $rd",
435*9880d681SAndroid Build Coastguard Worker                 [(set FPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
436*9880d681SAndroid Build Coastguard Workerdef FXTOD : F3_3u<2, 0b110100, 0b010001000,
437*9880d681SAndroid Build Coastguard Worker                 (outs DFPRegs:$rd), (ins DFPRegs:$rs2),
438*9880d681SAndroid Build Coastguard Worker                 "fxtod $rs2, $rd",
439*9880d681SAndroid Build Coastguard Worker                 [(set DFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
440*9880d681SAndroid Build Coastguard Workerdef FXTOQ : F3_3u<2, 0b110100, 0b010001100,
441*9880d681SAndroid Build Coastguard Worker                 (outs QFPRegs:$rd), (ins DFPRegs:$rs2),
442*9880d681SAndroid Build Coastguard Worker                 "fxtoq $rs2, $rd",
443*9880d681SAndroid Build Coastguard Worker                 [(set QFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>,
444*9880d681SAndroid Build Coastguard Worker                 Requires<[HasHardQuad]>;
445*9880d681SAndroid Build Coastguard Worker
446*9880d681SAndroid Build Coastguard Workerdef FSTOX : F3_3u<2, 0b110100, 0b010000001,
447*9880d681SAndroid Build Coastguard Worker                 (outs DFPRegs:$rd), (ins FPRegs:$rs2),
448*9880d681SAndroid Build Coastguard Worker                 "fstox $rs2, $rd",
449*9880d681SAndroid Build Coastguard Worker                 [(set DFPRegs:$rd, (SPftox FPRegs:$rs2))]>;
450*9880d681SAndroid Build Coastguard Workerdef FDTOX : F3_3u<2, 0b110100, 0b010000010,
451*9880d681SAndroid Build Coastguard Worker                 (outs DFPRegs:$rd), (ins DFPRegs:$rs2),
452*9880d681SAndroid Build Coastguard Worker                 "fdtox $rs2, $rd",
453*9880d681SAndroid Build Coastguard Worker                 [(set DFPRegs:$rd, (SPftox DFPRegs:$rs2))]>;
454*9880d681SAndroid Build Coastguard Workerdef FQTOX : F3_3u<2, 0b110100, 0b010000011,
455*9880d681SAndroid Build Coastguard Worker                 (outs DFPRegs:$rd), (ins QFPRegs:$rs2),
456*9880d681SAndroid Build Coastguard Worker                 "fqtox $rs2, $rd",
457*9880d681SAndroid Build Coastguard Worker                 [(set DFPRegs:$rd, (SPftox QFPRegs:$rs2))]>,
458*9880d681SAndroid Build Coastguard Worker                 Requires<[HasHardQuad]>;
459*9880d681SAndroid Build Coastguard Worker
460*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit]
461*9880d681SAndroid Build Coastguard Worker
462*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPselectxcc i64:$t, i64:$f, imm:$cond),
463*9880d681SAndroid Build Coastguard Worker          (MOVXCCrr $t, $f, imm:$cond)>;
464*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPselectxcc (i64 simm11:$t), i64:$f, imm:$cond),
465*9880d681SAndroid Build Coastguard Worker          (MOVXCCri (as_i32imm $t), $f, imm:$cond)>;
466*9880d681SAndroid Build Coastguard Worker
467*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPselecticc i64:$t, i64:$f, imm:$cond),
468*9880d681SAndroid Build Coastguard Worker          (MOVICCrr $t, $f, imm:$cond)>;
469*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPselecticc (i64 simm11:$t), i64:$f, imm:$cond),
470*9880d681SAndroid Build Coastguard Worker          (MOVICCri (as_i32imm $t), $f, imm:$cond)>;
471*9880d681SAndroid Build Coastguard Worker
472*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPselectfcc i64:$t, i64:$f, imm:$cond),
473*9880d681SAndroid Build Coastguard Worker          (MOVFCCrr $t, $f, imm:$cond)>;
474*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPselectfcc (i64 simm11:$t), i64:$f, imm:$cond),
475*9880d681SAndroid Build Coastguard Worker          (MOVFCCri (as_i32imm $t), $f, imm:$cond)>;
476*9880d681SAndroid Build Coastguard Worker
477*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit]
478*9880d681SAndroid Build Coastguard Worker
479*9880d681SAndroid Build Coastguard Worker
480*9880d681SAndroid Build Coastguard Worker// 64 bit SETHI
481*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit], isCodeGenOnly = 1 in {
482*9880d681SAndroid Build Coastguard Workerdef SETHIXi : F2_1<0b100,
483*9880d681SAndroid Build Coastguard Worker                   (outs IntRegs:$rd), (ins i64imm:$imm22),
484*9880d681SAndroid Build Coastguard Worker                   "sethi $imm22, $rd",
485*9880d681SAndroid Build Coastguard Worker                   [(set i64:$rd, SETHIimm:$imm22)]>;
486*9880d681SAndroid Build Coastguard Worker}
487*9880d681SAndroid Build Coastguard Worker
488*9880d681SAndroid Build Coastguard Worker// ATOMICS.
489*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit], Constraints = "$swap = $rd", asi = 0b10000000 in {
490*9880d681SAndroid Build Coastguard Worker  def CASXrr: F3_1_asi<3, 0b111110,
491*9880d681SAndroid Build Coastguard Worker                (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2,
492*9880d681SAndroid Build Coastguard Worker                                     I64Regs:$swap),
493*9880d681SAndroid Build Coastguard Worker                 "casx [$rs1], $rs2, $rd",
494*9880d681SAndroid Build Coastguard Worker                 [(set i64:$rd,
495*9880d681SAndroid Build Coastguard Worker                     (atomic_cmp_swap_64 i64:$rs1, i64:$rs2, i64:$swap))]>;
496*9880d681SAndroid Build Coastguard Worker
497*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit], Constraints = ...
498*9880d681SAndroid Build Coastguard Worker
499*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
500*9880d681SAndroid Build Coastguard Worker
501*9880d681SAndroid Build Coastguard Workerdef : Pat<(atomic_fence imm, imm), (MEMBARi 0xf)>;
502*9880d681SAndroid Build Coastguard Worker
503*9880d681SAndroid Build Coastguard Worker// atomic_load_64 addr -> load addr
504*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (atomic_load_64 ADDRrr:$src)), (LDXrr ADDRrr:$src)>;
505*9880d681SAndroid Build Coastguard Workerdef : Pat<(i64 (atomic_load_64 ADDRri:$src)), (LDXri ADDRri:$src)>;
506*9880d681SAndroid Build Coastguard Worker
507*9880d681SAndroid Build Coastguard Worker// atomic_store_64 val, addr -> store val, addr
508*9880d681SAndroid Build Coastguard Workerdef : Pat<(atomic_store_64 ADDRrr:$dst, i64:$val), (STXrr ADDRrr:$dst, $val)>;
509*9880d681SAndroid Build Coastguard Workerdef : Pat<(atomic_store_64 ADDRri:$dst, i64:$val), (STXri ADDRri:$dst, $val)>;
510*9880d681SAndroid Build Coastguard Worker
511*9880d681SAndroid Build Coastguard Worker} // Predicates = [Is64Bit]
512*9880d681SAndroid Build Coastguard Worker
513*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit], hasSideEffects = 1, Uses = [ICC], cc = 0b10 in
514*9880d681SAndroid Build Coastguard Worker defm TXCC : TRAP<"%xcc">;
515*9880d681SAndroid Build Coastguard Worker
516*9880d681SAndroid Build Coastguard Worker// Global addresses, constant pool entries
517*9880d681SAndroid Build Coastguard Workerlet Predicates = [Is64Bit] in {
518*9880d681SAndroid Build Coastguard Worker
519*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
520*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPlo tglobaladdr:$in), (ORXri (i64 G0), tglobaladdr:$in)>;
521*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
522*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPlo tconstpool:$in), (ORXri (i64 G0), tconstpool:$in)>;
523*9880d681SAndroid Build Coastguard Worker
524*9880d681SAndroid Build Coastguard Worker// GlobalTLS addresses
525*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPhi tglobaltlsaddr:$in), (SETHIi tglobaltlsaddr:$in)>;
526*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPlo tglobaltlsaddr:$in), (ORXri (i64 G0), tglobaltlsaddr:$in)>;
527*9880d681SAndroid Build Coastguard Workerdef : Pat<(add (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)),
528*9880d681SAndroid Build Coastguard Worker          (ADDXri (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>;
529*9880d681SAndroid Build Coastguard Workerdef : Pat<(xor (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)),
530*9880d681SAndroid Build Coastguard Worker          (XORXri  (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>;
531*9880d681SAndroid Build Coastguard Worker
532*9880d681SAndroid Build Coastguard Worker// Blockaddress
533*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPhi tblockaddress:$in), (SETHIi tblockaddress:$in)>;
534*9880d681SAndroid Build Coastguard Workerdef : Pat<(SPlo tblockaddress:$in), (ORXri (i64 G0), tblockaddress:$in)>;
535*9880d681SAndroid Build Coastguard Worker
536*9880d681SAndroid Build Coastguard Worker// Add reg, lo.  This is used when taking the addr of a global/constpool entry.
537*9880d681SAndroid Build Coastguard Workerdef : Pat<(add iPTR:$r, (SPlo tglobaladdr:$in)), (ADDXri $r, tglobaladdr:$in)>;
538*9880d681SAndroid Build Coastguard Workerdef : Pat<(add iPTR:$r, (SPlo tconstpool:$in)),  (ADDXri $r, tconstpool:$in)>;
539*9880d681SAndroid Build Coastguard Workerdef : Pat<(add iPTR:$r, (SPlo tblockaddress:$in)),
540*9880d681SAndroid Build Coastguard Worker                        (ADDXri $r, tblockaddress:$in)>;
541*9880d681SAndroid Build Coastguard Worker}
542