1*9880d681SAndroid Build Coastguard Worker //===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file includes code for rendering MCInst instances as Intel-style
11*9880d681SAndroid Build Coastguard Worker // assembly.
12*9880d681SAndroid Build Coastguard Worker //
13*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
14*9880d681SAndroid Build Coastguard Worker
15*9880d681SAndroid Build Coastguard Worker #include "X86IntelInstPrinter.h"
16*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/X86BaseInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/X86MCTargetDesc.h"
18*9880d681SAndroid Build Coastguard Worker #include "X86InstComments.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCExpr.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInstrInfo.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/FormattedStream.h"
24*9880d681SAndroid Build Coastguard Worker #include <cctype>
25*9880d681SAndroid Build Coastguard Worker using namespace llvm;
26*9880d681SAndroid Build Coastguard Worker
27*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "asm-printer"
28*9880d681SAndroid Build Coastguard Worker
29*9880d681SAndroid Build Coastguard Worker #include "X86GenAsmWriter1.inc"
30*9880d681SAndroid Build Coastguard Worker
printRegName(raw_ostream & OS,unsigned RegNo) const31*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
32*9880d681SAndroid Build Coastguard Worker OS << getRegisterName(RegNo);
33*9880d681SAndroid Build Coastguard Worker }
34*9880d681SAndroid Build Coastguard Worker
printInst(const MCInst * MI,raw_ostream & OS,StringRef Annot,const MCSubtargetInfo & STI)35*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
36*9880d681SAndroid Build Coastguard Worker StringRef Annot,
37*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) {
38*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &Desc = MII.get(MI->getOpcode());
39*9880d681SAndroid Build Coastguard Worker uint64_t TSFlags = Desc.TSFlags;
40*9880d681SAndroid Build Coastguard Worker
41*9880d681SAndroid Build Coastguard Worker if (TSFlags & X86II::LOCK)
42*9880d681SAndroid Build Coastguard Worker OS << "\tlock\n";
43*9880d681SAndroid Build Coastguard Worker
44*9880d681SAndroid Build Coastguard Worker printInstruction(MI, OS);
45*9880d681SAndroid Build Coastguard Worker
46*9880d681SAndroid Build Coastguard Worker // Next always print the annotation.
47*9880d681SAndroid Build Coastguard Worker printAnnotation(OS, Annot);
48*9880d681SAndroid Build Coastguard Worker
49*9880d681SAndroid Build Coastguard Worker // If verbose assembly is enabled, we can print some informative comments.
50*9880d681SAndroid Build Coastguard Worker if (CommentStream)
51*9880d681SAndroid Build Coastguard Worker EmitAnyX86InstComments(MI, *CommentStream, getRegisterName);
52*9880d681SAndroid Build Coastguard Worker }
53*9880d681SAndroid Build Coastguard Worker
printSSEAVXCC(const MCInst * MI,unsigned Op,raw_ostream & O)54*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printSSEAVXCC(const MCInst *MI, unsigned Op,
55*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
56*9880d681SAndroid Build Coastguard Worker int64_t Imm = MI->getOperand(Op).getImm();
57*9880d681SAndroid Build Coastguard Worker switch (Imm) {
58*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Invalid avxcc argument!");
59*9880d681SAndroid Build Coastguard Worker case 0: O << "eq"; break;
60*9880d681SAndroid Build Coastguard Worker case 1: O << "lt"; break;
61*9880d681SAndroid Build Coastguard Worker case 2: O << "le"; break;
62*9880d681SAndroid Build Coastguard Worker case 3: O << "unord"; break;
63*9880d681SAndroid Build Coastguard Worker case 4: O << "neq"; break;
64*9880d681SAndroid Build Coastguard Worker case 5: O << "nlt"; break;
65*9880d681SAndroid Build Coastguard Worker case 6: O << "nle"; break;
66*9880d681SAndroid Build Coastguard Worker case 7: O << "ord"; break;
67*9880d681SAndroid Build Coastguard Worker case 8: O << "eq_uq"; break;
68*9880d681SAndroid Build Coastguard Worker case 9: O << "nge"; break;
69*9880d681SAndroid Build Coastguard Worker case 0xa: O << "ngt"; break;
70*9880d681SAndroid Build Coastguard Worker case 0xb: O << "false"; break;
71*9880d681SAndroid Build Coastguard Worker case 0xc: O << "neq_oq"; break;
72*9880d681SAndroid Build Coastguard Worker case 0xd: O << "ge"; break;
73*9880d681SAndroid Build Coastguard Worker case 0xe: O << "gt"; break;
74*9880d681SAndroid Build Coastguard Worker case 0xf: O << "true"; break;
75*9880d681SAndroid Build Coastguard Worker case 0x10: O << "eq_os"; break;
76*9880d681SAndroid Build Coastguard Worker case 0x11: O << "lt_oq"; break;
77*9880d681SAndroid Build Coastguard Worker case 0x12: O << "le_oq"; break;
78*9880d681SAndroid Build Coastguard Worker case 0x13: O << "unord_s"; break;
79*9880d681SAndroid Build Coastguard Worker case 0x14: O << "neq_us"; break;
80*9880d681SAndroid Build Coastguard Worker case 0x15: O << "nlt_uq"; break;
81*9880d681SAndroid Build Coastguard Worker case 0x16: O << "nle_uq"; break;
82*9880d681SAndroid Build Coastguard Worker case 0x17: O << "ord_s"; break;
83*9880d681SAndroid Build Coastguard Worker case 0x18: O << "eq_us"; break;
84*9880d681SAndroid Build Coastguard Worker case 0x19: O << "nge_uq"; break;
85*9880d681SAndroid Build Coastguard Worker case 0x1a: O << "ngt_uq"; break;
86*9880d681SAndroid Build Coastguard Worker case 0x1b: O << "false_os"; break;
87*9880d681SAndroid Build Coastguard Worker case 0x1c: O << "neq_os"; break;
88*9880d681SAndroid Build Coastguard Worker case 0x1d: O << "ge_oq"; break;
89*9880d681SAndroid Build Coastguard Worker case 0x1e: O << "gt_oq"; break;
90*9880d681SAndroid Build Coastguard Worker case 0x1f: O << "true_us"; break;
91*9880d681SAndroid Build Coastguard Worker }
92*9880d681SAndroid Build Coastguard Worker }
93*9880d681SAndroid Build Coastguard Worker
printXOPCC(const MCInst * MI,unsigned Op,raw_ostream & O)94*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printXOPCC(const MCInst *MI, unsigned Op,
95*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
96*9880d681SAndroid Build Coastguard Worker int64_t Imm = MI->getOperand(Op).getImm();
97*9880d681SAndroid Build Coastguard Worker switch (Imm) {
98*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Invalid xopcc argument!");
99*9880d681SAndroid Build Coastguard Worker case 0: O << "lt"; break;
100*9880d681SAndroid Build Coastguard Worker case 1: O << "le"; break;
101*9880d681SAndroid Build Coastguard Worker case 2: O << "gt"; break;
102*9880d681SAndroid Build Coastguard Worker case 3: O << "ge"; break;
103*9880d681SAndroid Build Coastguard Worker case 4: O << "eq"; break;
104*9880d681SAndroid Build Coastguard Worker case 5: O << "neq"; break;
105*9880d681SAndroid Build Coastguard Worker case 6: O << "false"; break;
106*9880d681SAndroid Build Coastguard Worker case 7: O << "true"; break;
107*9880d681SAndroid Build Coastguard Worker }
108*9880d681SAndroid Build Coastguard Worker }
109*9880d681SAndroid Build Coastguard Worker
printRoundingControl(const MCInst * MI,unsigned Op,raw_ostream & O)110*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op,
111*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
112*9880d681SAndroid Build Coastguard Worker int64_t Imm = MI->getOperand(Op).getImm() & 0x3;
113*9880d681SAndroid Build Coastguard Worker switch (Imm) {
114*9880d681SAndroid Build Coastguard Worker case 0: O << "{rn-sae}"; break;
115*9880d681SAndroid Build Coastguard Worker case 1: O << "{rd-sae}"; break;
116*9880d681SAndroid Build Coastguard Worker case 2: O << "{ru-sae}"; break;
117*9880d681SAndroid Build Coastguard Worker case 3: O << "{rz-sae}"; break;
118*9880d681SAndroid Build Coastguard Worker }
119*9880d681SAndroid Build Coastguard Worker }
120*9880d681SAndroid Build Coastguard Worker
121*9880d681SAndroid Build Coastguard Worker /// printPCRelImm - This is used to print an immediate value that ends up
122*9880d681SAndroid Build Coastguard Worker /// being encoded as a pc-relative value.
printPCRelImm(const MCInst * MI,unsigned OpNo,raw_ostream & O)123*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo,
124*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
125*9880d681SAndroid Build Coastguard Worker const MCOperand &Op = MI->getOperand(OpNo);
126*9880d681SAndroid Build Coastguard Worker if (Op.isImm())
127*9880d681SAndroid Build Coastguard Worker O << formatImm(Op.getImm());
128*9880d681SAndroid Build Coastguard Worker else {
129*9880d681SAndroid Build Coastguard Worker assert(Op.isExpr() && "unknown pcrel immediate operand");
130*9880d681SAndroid Build Coastguard Worker // If a symbolic branch target was added as a constant expression then print
131*9880d681SAndroid Build Coastguard Worker // that address in hex.
132*9880d681SAndroid Build Coastguard Worker const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
133*9880d681SAndroid Build Coastguard Worker int64_t Address;
134*9880d681SAndroid Build Coastguard Worker if (BranchTarget && BranchTarget->evaluateAsAbsolute(Address)) {
135*9880d681SAndroid Build Coastguard Worker O << formatHex((uint64_t)Address);
136*9880d681SAndroid Build Coastguard Worker }
137*9880d681SAndroid Build Coastguard Worker else {
138*9880d681SAndroid Build Coastguard Worker // Otherwise, just print the expression.
139*9880d681SAndroid Build Coastguard Worker Op.getExpr()->print(O, &MAI);
140*9880d681SAndroid Build Coastguard Worker }
141*9880d681SAndroid Build Coastguard Worker }
142*9880d681SAndroid Build Coastguard Worker }
143*9880d681SAndroid Build Coastguard Worker
printOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)144*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
145*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
146*9880d681SAndroid Build Coastguard Worker const MCOperand &Op = MI->getOperand(OpNo);
147*9880d681SAndroid Build Coastguard Worker if (Op.isReg()) {
148*9880d681SAndroid Build Coastguard Worker printRegName(O, Op.getReg());
149*9880d681SAndroid Build Coastguard Worker } else if (Op.isImm()) {
150*9880d681SAndroid Build Coastguard Worker O << formatImm((int64_t)Op.getImm());
151*9880d681SAndroid Build Coastguard Worker } else {
152*9880d681SAndroid Build Coastguard Worker assert(Op.isExpr() && "unknown operand kind in printOperand");
153*9880d681SAndroid Build Coastguard Worker Op.getExpr()->print(O, &MAI);
154*9880d681SAndroid Build Coastguard Worker }
155*9880d681SAndroid Build Coastguard Worker }
156*9880d681SAndroid Build Coastguard Worker
printMemReference(const MCInst * MI,unsigned Op,raw_ostream & O)157*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printMemReference(const MCInst *MI, unsigned Op,
158*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
159*9880d681SAndroid Build Coastguard Worker const MCOperand &BaseReg = MI->getOperand(Op+X86::AddrBaseReg);
160*9880d681SAndroid Build Coastguard Worker unsigned ScaleVal = MI->getOperand(Op+X86::AddrScaleAmt).getImm();
161*9880d681SAndroid Build Coastguard Worker const MCOperand &IndexReg = MI->getOperand(Op+X86::AddrIndexReg);
162*9880d681SAndroid Build Coastguard Worker const MCOperand &DispSpec = MI->getOperand(Op+X86::AddrDisp);
163*9880d681SAndroid Build Coastguard Worker const MCOperand &SegReg = MI->getOperand(Op+X86::AddrSegmentReg);
164*9880d681SAndroid Build Coastguard Worker
165*9880d681SAndroid Build Coastguard Worker // If this has a segment register, print it.
166*9880d681SAndroid Build Coastguard Worker if (SegReg.getReg()) {
167*9880d681SAndroid Build Coastguard Worker printOperand(MI, Op+X86::AddrSegmentReg, O);
168*9880d681SAndroid Build Coastguard Worker O << ':';
169*9880d681SAndroid Build Coastguard Worker }
170*9880d681SAndroid Build Coastguard Worker
171*9880d681SAndroid Build Coastguard Worker O << '[';
172*9880d681SAndroid Build Coastguard Worker
173*9880d681SAndroid Build Coastguard Worker bool NeedPlus = false;
174*9880d681SAndroid Build Coastguard Worker if (BaseReg.getReg()) {
175*9880d681SAndroid Build Coastguard Worker printOperand(MI, Op+X86::AddrBaseReg, O);
176*9880d681SAndroid Build Coastguard Worker NeedPlus = true;
177*9880d681SAndroid Build Coastguard Worker }
178*9880d681SAndroid Build Coastguard Worker
179*9880d681SAndroid Build Coastguard Worker if (IndexReg.getReg()) {
180*9880d681SAndroid Build Coastguard Worker if (NeedPlus) O << " + ";
181*9880d681SAndroid Build Coastguard Worker if (ScaleVal != 1)
182*9880d681SAndroid Build Coastguard Worker O << ScaleVal << '*';
183*9880d681SAndroid Build Coastguard Worker printOperand(MI, Op+X86::AddrIndexReg, O);
184*9880d681SAndroid Build Coastguard Worker NeedPlus = true;
185*9880d681SAndroid Build Coastguard Worker }
186*9880d681SAndroid Build Coastguard Worker
187*9880d681SAndroid Build Coastguard Worker if (!DispSpec.isImm()) {
188*9880d681SAndroid Build Coastguard Worker if (NeedPlus) O << " + ";
189*9880d681SAndroid Build Coastguard Worker assert(DispSpec.isExpr() && "non-immediate displacement for LEA?");
190*9880d681SAndroid Build Coastguard Worker DispSpec.getExpr()->print(O, &MAI);
191*9880d681SAndroid Build Coastguard Worker } else {
192*9880d681SAndroid Build Coastguard Worker int64_t DispVal = DispSpec.getImm();
193*9880d681SAndroid Build Coastguard Worker if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) {
194*9880d681SAndroid Build Coastguard Worker if (NeedPlus) {
195*9880d681SAndroid Build Coastguard Worker if (DispVal > 0)
196*9880d681SAndroid Build Coastguard Worker O << " + ";
197*9880d681SAndroid Build Coastguard Worker else {
198*9880d681SAndroid Build Coastguard Worker O << " - ";
199*9880d681SAndroid Build Coastguard Worker DispVal = -DispVal;
200*9880d681SAndroid Build Coastguard Worker }
201*9880d681SAndroid Build Coastguard Worker }
202*9880d681SAndroid Build Coastguard Worker O << formatImm(DispVal);
203*9880d681SAndroid Build Coastguard Worker }
204*9880d681SAndroid Build Coastguard Worker }
205*9880d681SAndroid Build Coastguard Worker
206*9880d681SAndroid Build Coastguard Worker O << ']';
207*9880d681SAndroid Build Coastguard Worker }
208*9880d681SAndroid Build Coastguard Worker
printSrcIdx(const MCInst * MI,unsigned Op,raw_ostream & O)209*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op,
210*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
211*9880d681SAndroid Build Coastguard Worker const MCOperand &SegReg = MI->getOperand(Op+1);
212*9880d681SAndroid Build Coastguard Worker
213*9880d681SAndroid Build Coastguard Worker // If this has a segment register, print it.
214*9880d681SAndroid Build Coastguard Worker if (SegReg.getReg()) {
215*9880d681SAndroid Build Coastguard Worker printOperand(MI, Op+1, O);
216*9880d681SAndroid Build Coastguard Worker O << ':';
217*9880d681SAndroid Build Coastguard Worker }
218*9880d681SAndroid Build Coastguard Worker O << '[';
219*9880d681SAndroid Build Coastguard Worker printOperand(MI, Op, O);
220*9880d681SAndroid Build Coastguard Worker O << ']';
221*9880d681SAndroid Build Coastguard Worker }
222*9880d681SAndroid Build Coastguard Worker
printDstIdx(const MCInst * MI,unsigned Op,raw_ostream & O)223*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printDstIdx(const MCInst *MI, unsigned Op,
224*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
225*9880d681SAndroid Build Coastguard Worker // DI accesses are always ES-based.
226*9880d681SAndroid Build Coastguard Worker O << "es:[";
227*9880d681SAndroid Build Coastguard Worker printOperand(MI, Op, O);
228*9880d681SAndroid Build Coastguard Worker O << ']';
229*9880d681SAndroid Build Coastguard Worker }
230*9880d681SAndroid Build Coastguard Worker
printMemOffset(const MCInst * MI,unsigned Op,raw_ostream & O)231*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printMemOffset(const MCInst *MI, unsigned Op,
232*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
233*9880d681SAndroid Build Coastguard Worker const MCOperand &DispSpec = MI->getOperand(Op);
234*9880d681SAndroid Build Coastguard Worker const MCOperand &SegReg = MI->getOperand(Op+1);
235*9880d681SAndroid Build Coastguard Worker
236*9880d681SAndroid Build Coastguard Worker // If this has a segment register, print it.
237*9880d681SAndroid Build Coastguard Worker if (SegReg.getReg()) {
238*9880d681SAndroid Build Coastguard Worker printOperand(MI, Op+1, O);
239*9880d681SAndroid Build Coastguard Worker O << ':';
240*9880d681SAndroid Build Coastguard Worker }
241*9880d681SAndroid Build Coastguard Worker
242*9880d681SAndroid Build Coastguard Worker O << '[';
243*9880d681SAndroid Build Coastguard Worker
244*9880d681SAndroid Build Coastguard Worker if (DispSpec.isImm()) {
245*9880d681SAndroid Build Coastguard Worker O << formatImm(DispSpec.getImm());
246*9880d681SAndroid Build Coastguard Worker } else {
247*9880d681SAndroid Build Coastguard Worker assert(DispSpec.isExpr() && "non-immediate displacement?");
248*9880d681SAndroid Build Coastguard Worker DispSpec.getExpr()->print(O, &MAI);
249*9880d681SAndroid Build Coastguard Worker }
250*9880d681SAndroid Build Coastguard Worker
251*9880d681SAndroid Build Coastguard Worker O << ']';
252*9880d681SAndroid Build Coastguard Worker }
253*9880d681SAndroid Build Coastguard Worker
printU8Imm(const MCInst * MI,unsigned Op,raw_ostream & O)254*9880d681SAndroid Build Coastguard Worker void X86IntelInstPrinter::printU8Imm(const MCInst *MI, unsigned Op,
255*9880d681SAndroid Build Coastguard Worker raw_ostream &O) {
256*9880d681SAndroid Build Coastguard Worker O << formatImm(MI->getOperand(Op).getImm() & 0xff);
257*9880d681SAndroid Build Coastguard Worker }
258