1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=armv7-eabi -float-abi=hard -mcpu=cortex-a8 | FileCheck %s 2*9880d681SAndroid Build Coastguard Worker 3*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: test: 4*9880d681SAndroid Build Coastguard Worker; CHECK: vabs.f32 q0, q0 5*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @test(<4 x float> %a) { 6*9880d681SAndroid Build Coastguard Worker %foo = call <4 x float> @llvm.fabs.v4f32(<4 x float> %a) 7*9880d681SAndroid Build Coastguard Worker ret <4 x float> %foo 8*9880d681SAndroid Build Coastguard Worker} 9*9880d681SAndroid Build Coastguard Workerdeclare <4 x float> @llvm.fabs.v4f32(<4 x float> %a) 10*9880d681SAndroid Build Coastguard Worker 11*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: test2: 12*9880d681SAndroid Build Coastguard Worker; CHECK: vabs.f32 d0, d0 13*9880d681SAndroid Build Coastguard Workerdefine <2 x float> @test2(<2 x float> %a) { 14*9880d681SAndroid Build Coastguard Worker %foo = call <2 x float> @llvm.fabs.v2f32(<2 x float> %a) 15*9880d681SAndroid Build Coastguard Worker ret <2 x float> %foo 16*9880d681SAndroid Build Coastguard Worker} 17*9880d681SAndroid Build Coastguard Workerdeclare <2 x float> @llvm.fabs.v2f32(<2 x float> %a) 18*9880d681SAndroid Build Coastguard Worker 19*9880d681SAndroid Build Coastguard Worker; No constant pool loads or vector ops are needed for the fabs of a 20*9880d681SAndroid Build Coastguard Worker; bitcasted integer constant; we should just return integer constants 21*9880d681SAndroid Build Coastguard Worker; that have the sign bits turned off. 22*9880d681SAndroid Build Coastguard Worker; 23*9880d681SAndroid Build Coastguard Worker; So instead of something like this: 24*9880d681SAndroid Build Coastguard Worker; mvn r0, #0 25*9880d681SAndroid Build Coastguard Worker; mov r1, #0 26*9880d681SAndroid Build Coastguard Worker; vmov d16, r1, r0 27*9880d681SAndroid Build Coastguard Worker; vabs.f32 d16, d16 28*9880d681SAndroid Build Coastguard Worker; vmov r0, r1, d16 29*9880d681SAndroid Build Coastguard Worker; bx lr 30*9880d681SAndroid Build Coastguard Worker; 31*9880d681SAndroid Build Coastguard Worker; We should generate: 32*9880d681SAndroid Build Coastguard Worker; mov r0, #0 33*9880d681SAndroid Build Coastguard Worker; mvn r1, #-2147483648 34*9880d681SAndroid Build Coastguard Worker; bx lr 35*9880d681SAndroid Build Coastguard Worker 36*9880d681SAndroid Build Coastguard Workerdefine i64 @fabs_v2f32_1() { 37*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: fabs_v2f32_1: 38*9880d681SAndroid Build Coastguard Worker; CHECK: mvn r1, #-2147483648 39*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr 40*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: vabs 41*9880d681SAndroid Build Coastguard Worker %bitcast = bitcast i64 18446744069414584320 to <2 x float> ; 0xFFFF_FFFF_0000_0000 42*9880d681SAndroid Build Coastguard Worker %fabs = call <2 x float> @llvm.fabs.v2f32(<2 x float> %bitcast) 43*9880d681SAndroid Build Coastguard Worker %ret = bitcast <2 x float> %fabs to i64 44*9880d681SAndroid Build Coastguard Worker ret i64 %ret 45*9880d681SAndroid Build Coastguard Worker} 46*9880d681SAndroid Build Coastguard Worker 47*9880d681SAndroid Build Coastguard Workerdefine i64 @fabs_v2f32_2() { 48*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: fabs_v2f32_2: 49*9880d681SAndroid Build Coastguard Worker; CHECK: mvn r0, #-2147483648 50*9880d681SAndroid Build Coastguard Worker; CHECK: bx lr 51*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: vabs 52*9880d681SAndroid Build Coastguard Worker %bitcast = bitcast i64 4294967295 to <2 x float> ; 0x0000_0000_FFFF_FFFF 53*9880d681SAndroid Build Coastguard Worker %fabs = call <2 x float> @llvm.fabs.v2f32(<2 x float> %bitcast) 54*9880d681SAndroid Build Coastguard Worker %ret = bitcast <2 x float> %fabs to i64 55*9880d681SAndroid Build Coastguard Worker ret i64 %ret 56*9880d681SAndroid Build Coastguard Worker} 57