xref: /aosp_15_r20/external/llvm/test/CodeGen/Mips/llvm-ir/sdiv.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips2 -relocation-model=pic | FileCheck %s \
2*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,NOT-R2-R6,GP32
3*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips32 -relocation-model=pic | FileCheck %s \
4*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,NOT-R2-R6,GP32
5*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips32r2 -relocation-model=pic | FileCheck %s \
6*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,R2-R5,GP32
7*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips32r3 -relocation-model=pic | FileCheck %s \
8*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,R2-R5,GP32
9*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips32r5 -relocation-model=pic | FileCheck %s \
10*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,R2-R5,GP32
11*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips32r6 -relocation-model=pic | FileCheck %s \
12*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,R6,GP32
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips64 -mcpu=mips3 -relocation-model=pic | FileCheck %s \
15*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,NOT-R2-R6,GP64-NOT-R6
16*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips64 -mcpu=mips4 -relocation-model=pic | FileCheck %s \
17*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,NOT-R2-R6,GP64-NOT-R6
18*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips64 -mcpu=mips64 -relocation-model=pic | FileCheck %s \
19*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,NOT-R2-R6,GP64-NOT-R6
20*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips64 -mcpu=mips64r2 -relocation-model=pic | FileCheck %s \
21*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,R2-R5,GP64-NOT-R6
22*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips64 -mcpu=mips64r3 -relocation-model=pic | FileCheck %s \
23*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,R2-R5,GP64-NOT-R6
24*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips64 -mcpu=mips64r5 -relocation-model=pic | FileCheck %s \
25*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,NOT-R6,R2-R5,GP64-NOT-R6
26*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips64 -mcpu=mips64r6 -relocation-model=pic | FileCheck %s \
27*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,R6,64R6
28*9880d681SAndroid Build Coastguard Worker
29*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips32r3 -mattr=+micromips -relocation-model=pic | FileCheck %s \
30*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,MMR3,MM32
31*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips32r6 -mattr=+micromips -relocation-model=pic | FileCheck %s \
32*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,MMR6,MM32
33*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=mips -mcpu=mips64r6 -mattr=+micromips -target-abi n64 -relocation-model=pic | FileCheck %s \
34*9880d681SAndroid Build Coastguard Worker; RUN:    -check-prefixes=ALL,MMR6,MM64
35*9880d681SAndroid Build Coastguard Worker
36*9880d681SAndroid Build Coastguard Workerdefine signext i1 @sdiv_i1(i1 signext %a, i1 signext %b) {
37*9880d681SAndroid Build Coastguard Workerentry:
38*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: sdiv_i1:
39*9880d681SAndroid Build Coastguard Worker
40*9880d681SAndroid Build Coastguard Worker  ; NOT-R6:       div     $zero, $4, $5
41*9880d681SAndroid Build Coastguard Worker  ; NOT-R6:       teq     $5, $zero, 7
42*9880d681SAndroid Build Coastguard Worker  ; NOT-R6:       mflo    $[[T0:[0-9]+]]
43*9880d681SAndroid Build Coastguard Worker  ; FIXME: The sll/sra instructions are redundant since div is signed.
44*9880d681SAndroid Build Coastguard Worker  ; NOT-R6:       sll     $[[T1:[0-9]+]], $[[T0]], 31
45*9880d681SAndroid Build Coastguard Worker  ; NOT-R6:       sra     $2, $[[T1]], 31
46*9880d681SAndroid Build Coastguard Worker
47*9880d681SAndroid Build Coastguard Worker  ; R6:           div     $[[T0:[0-9]+]], $4, $5
48*9880d681SAndroid Build Coastguard Worker  ; R6:           teq     $5, $zero, 7
49*9880d681SAndroid Build Coastguard Worker  ; FIXME: The sll/sra instructions are redundant since div is signed.
50*9880d681SAndroid Build Coastguard Worker  ; R6:           sll     $[[T1:[0-9]+]], $[[T0]], 31
51*9880d681SAndroid Build Coastguard Worker  ; R6:           sra     $2, $[[T1]], 31
52*9880d681SAndroid Build Coastguard Worker
53*9880d681SAndroid Build Coastguard Worker  ; MMR3:         div     $zero, $4, $5
54*9880d681SAndroid Build Coastguard Worker  ; MMR3:         teq     $5, $zero, 7
55*9880d681SAndroid Build Coastguard Worker  ; MMR3:         mflo    $[[T0:[0-9]+]]
56*9880d681SAndroid Build Coastguard Worker  ; MMR3:         sll     $[[T1:[0-9]+]], $[[T0]], 31
57*9880d681SAndroid Build Coastguard Worker  ; MMR3:         sra     $2, $[[T1]], 31
58*9880d681SAndroid Build Coastguard Worker
59*9880d681SAndroid Build Coastguard Worker  ; MMR6:         div     $[[T0:[0-9]+]], $4, $5
60*9880d681SAndroid Build Coastguard Worker  ; MMR6:         teq     $5, $zero, 7
61*9880d681SAndroid Build Coastguard Worker  ; MMR6:         sll     $[[T1:[0-9]+]], $[[T0]], 31
62*9880d681SAndroid Build Coastguard Worker  ; MMR6:         sra     $2, $[[T1]], 31
63*9880d681SAndroid Build Coastguard Worker
64*9880d681SAndroid Build Coastguard Worker  %r = sdiv i1 %a, %b
65*9880d681SAndroid Build Coastguard Worker  ret i1 %r
66*9880d681SAndroid Build Coastguard Worker}
67*9880d681SAndroid Build Coastguard Worker
68*9880d681SAndroid Build Coastguard Workerdefine signext i8 @sdiv_i8(i8 signext %a, i8 signext %b) {
69*9880d681SAndroid Build Coastguard Workerentry:
70*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: sdiv_i8:
71*9880d681SAndroid Build Coastguard Worker
72*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    div     $zero, $4, $5
73*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    teq     $5, $zero, 7
74*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    mflo    $[[T0:[0-9]+]]
75*9880d681SAndroid Build Coastguard Worker  ; FIXME: The sll/sra instructions are redundant since div is signed.
76*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    sll     $[[T1:[0-9]+]], $[[T0]], 24
77*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    sra     $2, $[[T1]], 24
78*9880d681SAndroid Build Coastguard Worker
79*9880d681SAndroid Build Coastguard Worker  ; R2-R5:        div     $zero, $4, $5
80*9880d681SAndroid Build Coastguard Worker  ; R2-R5:        teq     $5, $zero, 7
81*9880d681SAndroid Build Coastguard Worker  ; R2-R5:        mflo    $[[T0:[0-9]+]]
82*9880d681SAndroid Build Coastguard Worker  ; FIXME: This instruction is redundant.
83*9880d681SAndroid Build Coastguard Worker  ; R2-R5:        seb     $2, $[[T0]]
84*9880d681SAndroid Build Coastguard Worker
85*9880d681SAndroid Build Coastguard Worker  ; R6:           div     $[[T0:[0-9]+]], $4, $5
86*9880d681SAndroid Build Coastguard Worker  ; R6:           teq     $5, $zero, 7
87*9880d681SAndroid Build Coastguard Worker  ; FIXME: This instruction is redundant.
88*9880d681SAndroid Build Coastguard Worker  ; R6:           seb     $2, $[[T0]]
89*9880d681SAndroid Build Coastguard Worker
90*9880d681SAndroid Build Coastguard Worker  ; MMR3:         div     $zero, $4, $5
91*9880d681SAndroid Build Coastguard Worker  ; MMR3:         teq     $5, $zero, 7
92*9880d681SAndroid Build Coastguard Worker  ; MMR3:         mflo    $[[T0:[0-9]+]]
93*9880d681SAndroid Build Coastguard Worker  ; MMR3:         seb     $2, $[[T0]]
94*9880d681SAndroid Build Coastguard Worker
95*9880d681SAndroid Build Coastguard Worker  ; MMR6:         div     $[[T0:[0-9]+]], $4, $5
96*9880d681SAndroid Build Coastguard Worker  ; MMR6:         teq     $5, $zero, 7
97*9880d681SAndroid Build Coastguard Worker  ; MMR6:         seb     $2, $[[T0]]
98*9880d681SAndroid Build Coastguard Worker
99*9880d681SAndroid Build Coastguard Worker  %r = sdiv i8 %a, %b
100*9880d681SAndroid Build Coastguard Worker  ret i8 %r
101*9880d681SAndroid Build Coastguard Worker}
102*9880d681SAndroid Build Coastguard Worker
103*9880d681SAndroid Build Coastguard Workerdefine signext i16 @sdiv_i16(i16 signext %a, i16 signext %b) {
104*9880d681SAndroid Build Coastguard Workerentry:
105*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: sdiv_i16:
106*9880d681SAndroid Build Coastguard Worker
107*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    div     $zero, $4, $5
108*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    teq     $5, $zero, 7
109*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    mflo    $[[T0:[0-9]+]]
110*9880d681SAndroid Build Coastguard Worker  ; FIXME: The sll/sra instructions are redundant since div is signed.
111*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    sll     $[[T1:[0-9]+]], $[[T0]], 16
112*9880d681SAndroid Build Coastguard Worker  ; NOT-R2-R6:    sra     $2, $[[T1]], 16
113*9880d681SAndroid Build Coastguard Worker
114*9880d681SAndroid Build Coastguard Worker  ; R2-R5:        div     $zero, $4, $5
115*9880d681SAndroid Build Coastguard Worker  ; R2-R5:        teq     $5, $zero, 7
116*9880d681SAndroid Build Coastguard Worker  ; R2-R5:        mflo    $[[T0:[0-9]+]]
117*9880d681SAndroid Build Coastguard Worker  ; FIXME: This is instruction is redundant since div is signed.
118*9880d681SAndroid Build Coastguard Worker  ; R2-R5:        seh     $2, $[[T0]]
119*9880d681SAndroid Build Coastguard Worker
120*9880d681SAndroid Build Coastguard Worker  ; R6:           div     $[[T0:[0-9]+]], $4, $5
121*9880d681SAndroid Build Coastguard Worker  ; R6:           teq     $5, $zero, 7
122*9880d681SAndroid Build Coastguard Worker  ; FIXME: This is instruction is redundant since div is signed.
123*9880d681SAndroid Build Coastguard Worker  ; R6:           seh     $2, $[[T0]]
124*9880d681SAndroid Build Coastguard Worker
125*9880d681SAndroid Build Coastguard Worker  ; MMR3:         div     $zero, $4, $5
126*9880d681SAndroid Build Coastguard Worker  ; MMR3:         teq     $5, $zero, 7
127*9880d681SAndroid Build Coastguard Worker  ; MMR3:         mflo    $[[T0:[0-9]+]]
128*9880d681SAndroid Build Coastguard Worker  ; MMR3:         seh     $2, $[[T0]]
129*9880d681SAndroid Build Coastguard Worker
130*9880d681SAndroid Build Coastguard Worker  ; MMR6:         div     $[[T0:[0-9]+]], $4, $5
131*9880d681SAndroid Build Coastguard Worker  ; MMR6:         teq     $5, $zero, 7
132*9880d681SAndroid Build Coastguard Worker  ; MMR6:         seh     $2, $[[T0]]
133*9880d681SAndroid Build Coastguard Worker
134*9880d681SAndroid Build Coastguard Worker  %r = sdiv i16 %a, %b
135*9880d681SAndroid Build Coastguard Worker  ret i16 %r
136*9880d681SAndroid Build Coastguard Worker}
137*9880d681SAndroid Build Coastguard Worker
138*9880d681SAndroid Build Coastguard Workerdefine signext i32 @sdiv_i32(i32 signext %a, i32 signext %b) {
139*9880d681SAndroid Build Coastguard Workerentry:
140*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: sdiv_i32:
141*9880d681SAndroid Build Coastguard Worker
142*9880d681SAndroid Build Coastguard Worker  ; NOT-R6:       div     $zero, $4, $5
143*9880d681SAndroid Build Coastguard Worker  ; NOT-R6:       teq     $5, $zero, 7
144*9880d681SAndroid Build Coastguard Worker  ; NOT-R6:       mflo    $2
145*9880d681SAndroid Build Coastguard Worker
146*9880d681SAndroid Build Coastguard Worker  ; R6:           div     $2, $4, $5
147*9880d681SAndroid Build Coastguard Worker  ; R6:           teq     $5, $zero, 7
148*9880d681SAndroid Build Coastguard Worker
149*9880d681SAndroid Build Coastguard Worker  ; MMR3:         div     $zero, $4, $5
150*9880d681SAndroid Build Coastguard Worker  ; MMR3:         teq     $5, $zero, 7
151*9880d681SAndroid Build Coastguard Worker  ; MMR3:         mflo    $2
152*9880d681SAndroid Build Coastguard Worker
153*9880d681SAndroid Build Coastguard Worker  ; MMR6:         div     $2, $4, $5
154*9880d681SAndroid Build Coastguard Worker  ; MMR6:         teq     $5, $zero, 7
155*9880d681SAndroid Build Coastguard Worker
156*9880d681SAndroid Build Coastguard Worker  %r = sdiv i32 %a, %b
157*9880d681SAndroid Build Coastguard Worker  ret i32 %r
158*9880d681SAndroid Build Coastguard Worker}
159*9880d681SAndroid Build Coastguard Worker
160*9880d681SAndroid Build Coastguard Workerdefine signext i64 @sdiv_i64(i64 signext %a, i64 signext %b) {
161*9880d681SAndroid Build Coastguard Workerentry:
162*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: sdiv_i64:
163*9880d681SAndroid Build Coastguard Worker
164*9880d681SAndroid Build Coastguard Worker  ; GP32:         lw      $25, %call16(__divdi3)($gp)
165*9880d681SAndroid Build Coastguard Worker
166*9880d681SAndroid Build Coastguard Worker  ; GP64-NOT-R6:  ddiv    $zero, $4, $5
167*9880d681SAndroid Build Coastguard Worker  ; GP64-NOT-R6:  teq     $5, $zero, 7
168*9880d681SAndroid Build Coastguard Worker  ; GP64-NOT-R6:  mflo    $2
169*9880d681SAndroid Build Coastguard Worker
170*9880d681SAndroid Build Coastguard Worker  ; 64R6:         ddiv    $2, $4, $5
171*9880d681SAndroid Build Coastguard Worker  ; 64R6:         teq     $5, $zero, 7
172*9880d681SAndroid Build Coastguard Worker
173*9880d681SAndroid Build Coastguard Worker  ; MM32:         lw      $25, %call16(__divdi3)($2)
174*9880d681SAndroid Build Coastguard Worker
175*9880d681SAndroid Build Coastguard Worker  ; MM64:         ddiv    $2, $4, $5
176*9880d681SAndroid Build Coastguard Worker  ; MM64:         teq     $5, $zero, 7
177*9880d681SAndroid Build Coastguard Worker
178*9880d681SAndroid Build Coastguard Worker  %r = sdiv i64 %a, %b
179*9880d681SAndroid Build Coastguard Worker  ret i64 %r
180*9880d681SAndroid Build Coastguard Worker}
181*9880d681SAndroid Build Coastguard Worker
182*9880d681SAndroid Build Coastguard Workerdefine signext i128 @sdiv_i128(i128 signext %a, i128 signext %b) {
183*9880d681SAndroid Build Coastguard Workerentry:
184*9880d681SAndroid Build Coastguard Worker  ; ALL-LABEL: sdiv_i128:
185*9880d681SAndroid Build Coastguard Worker
186*9880d681SAndroid Build Coastguard Worker  ; GP32:         lw      $25, %call16(__divti3)($gp)
187*9880d681SAndroid Build Coastguard Worker
188*9880d681SAndroid Build Coastguard Worker  ; GP64-NOT-R6:  ld      $25, %call16(__divti3)($gp)
189*9880d681SAndroid Build Coastguard Worker  ; 64R6:         ld      $25, %call16(__divti3)($gp)
190*9880d681SAndroid Build Coastguard Worker
191*9880d681SAndroid Build Coastguard Worker  ; MM32:         lw      $25, %call16(__divti3)($2)
192*9880d681SAndroid Build Coastguard Worker
193*9880d681SAndroid Build Coastguard Worker  ; MM64:         ld      $25, %call16(__divti3)($2)
194*9880d681SAndroid Build Coastguard Worker
195*9880d681SAndroid Build Coastguard Worker  %r = sdiv i128 %a, %b
196*9880d681SAndroid Build Coastguard Worker  ret i128 %r
197*9880d681SAndroid Build Coastguard Worker}
198