xref: /aosp_15_r20/external/llvm/test/CodeGen/Mips/mips64muldiv.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=mips64el -mcpu=mips4 < %s | FileCheck %s -check-prefixes=ALL,ACC
2*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=mips64el -mcpu=mips64 < %s | FileCheck %s -check-prefixes=ALL,ACC
3*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=mips64el -mcpu=mips64r2 < %s | FileCheck %s -check-prefixes=ALL,ACC
4*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=mips64el -mcpu=mips64r6 < %s | FileCheck %s -check-prefixes=ALL,GPR
5*9880d681SAndroid Build Coastguard Worker
6*9880d681SAndroid Build Coastguard Worker; FileCheck prefixes:
7*9880d681SAndroid Build Coastguard Worker;   ALL - All targets
8*9880d681SAndroid Build Coastguard Worker;   ACC - Targets with accumulator based mul/div (i.e. pre-MIPS32r6)
9*9880d681SAndroid Build Coastguard Worker;   GPR - Targets with register based mul/div (i.e. MIPS32r6)
10*9880d681SAndroid Build Coastguard Worker
11*9880d681SAndroid Build Coastguard Workerdefine i64 @m0(i64 %a0, i64 %a1) nounwind readnone {
12*9880d681SAndroid Build Coastguard Workerentry:
13*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: m0:
14*9880d681SAndroid Build Coastguard Worker; ACC:           dmult ${{[45]}}, ${{[45]}}
15*9880d681SAndroid Build Coastguard Worker; ACC:           mflo $2
16*9880d681SAndroid Build Coastguard Worker; GPR:           dmul $2, ${{[45]}}, ${{[45]}}
17*9880d681SAndroid Build Coastguard Worker  %mul = mul i64 %a1, %a0
18*9880d681SAndroid Build Coastguard Worker  ret i64 %mul
19*9880d681SAndroid Build Coastguard Worker}
20*9880d681SAndroid Build Coastguard Worker
21*9880d681SAndroid Build Coastguard Workerdefine i64 @m1(i64 %a) nounwind readnone {
22*9880d681SAndroid Build Coastguard Workerentry:
23*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: m1:
24*9880d681SAndroid Build Coastguard Worker; ALL:           lui $[[T0:[0-9]+]], 21845
25*9880d681SAndroid Build Coastguard Worker; ALL:           addiu $[[T0]], $[[T0]], 21845
26*9880d681SAndroid Build Coastguard Worker; ALL:           dsll $[[T0]], $[[T0]], 16
27*9880d681SAndroid Build Coastguard Worker; ALL:           addiu $[[T0]], $[[T0]], 21845
28*9880d681SAndroid Build Coastguard Worker; ALL:           dsll $[[T0]], $[[T0]], 16
29*9880d681SAndroid Build Coastguard Worker; ALL:           addiu $[[T0]], $[[T0]], 21846
30*9880d681SAndroid Build Coastguard Worker
31*9880d681SAndroid Build Coastguard Worker; ACC:           dmult $4, $[[T0]]
32*9880d681SAndroid Build Coastguard Worker; ACC:           mfhi $[[T1:[0-9]+]]
33*9880d681SAndroid Build Coastguard Worker; GPR:           dmuh $[[T1:[0-9]+]], $4, $[[T0]]
34*9880d681SAndroid Build Coastguard Worker
35*9880d681SAndroid Build Coastguard Worker; ALL:           dsrl $2, $[[T1]], 63
36*9880d681SAndroid Build Coastguard Worker; ALL:           daddu $2, $[[T1]], $2
37*9880d681SAndroid Build Coastguard Worker  %div = sdiv i64 %a, 3
38*9880d681SAndroid Build Coastguard Worker  ret i64 %div
39*9880d681SAndroid Build Coastguard Worker}
40*9880d681SAndroid Build Coastguard Worker
41*9880d681SAndroid Build Coastguard Workerdefine i64 @d0(i64 %a0, i64 %a1) nounwind readnone {
42*9880d681SAndroid Build Coastguard Workerentry:
43*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: d0:
44*9880d681SAndroid Build Coastguard Worker; ACC:           ddivu $zero, $4, $5
45*9880d681SAndroid Build Coastguard Worker; ACC:           mflo $2
46*9880d681SAndroid Build Coastguard Worker; GPR:           ddivu $2, $4, $5
47*9880d681SAndroid Build Coastguard Worker  %div = udiv i64 %a0, %a1
48*9880d681SAndroid Build Coastguard Worker  ret i64 %div
49*9880d681SAndroid Build Coastguard Worker}
50*9880d681SAndroid Build Coastguard Worker
51*9880d681SAndroid Build Coastguard Workerdefine i64 @d1(i64 %a0, i64 %a1) nounwind readnone {
52*9880d681SAndroid Build Coastguard Workerentry:
53*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: d1:
54*9880d681SAndroid Build Coastguard Worker; ACC:           ddiv $zero, $4, $5
55*9880d681SAndroid Build Coastguard Worker; ACC:           mflo $2
56*9880d681SAndroid Build Coastguard Worker; GPR:           ddiv $2, $4, $5
57*9880d681SAndroid Build Coastguard Worker  %div = sdiv i64 %a0, %a1
58*9880d681SAndroid Build Coastguard Worker  ret i64 %div
59*9880d681SAndroid Build Coastguard Worker}
60*9880d681SAndroid Build Coastguard Worker
61*9880d681SAndroid Build Coastguard Workerdefine i64 @d2(i64 %a0, i64 %a1) nounwind readnone {
62*9880d681SAndroid Build Coastguard Workerentry:
63*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: d2:
64*9880d681SAndroid Build Coastguard Worker; ACC:           ddivu $zero, $4, $5
65*9880d681SAndroid Build Coastguard Worker; ACC:           mfhi $2
66*9880d681SAndroid Build Coastguard Worker; GPR:           dmodu $2, $4, $5
67*9880d681SAndroid Build Coastguard Worker  %rem = urem i64 %a0, %a1
68*9880d681SAndroid Build Coastguard Worker  ret i64 %rem
69*9880d681SAndroid Build Coastguard Worker}
70*9880d681SAndroid Build Coastguard Worker
71*9880d681SAndroid Build Coastguard Workerdefine i64 @d3(i64 %a0, i64 %a1) nounwind readnone {
72*9880d681SAndroid Build Coastguard Workerentry:
73*9880d681SAndroid Build Coastguard Worker; ALL-LABEL: d3:
74*9880d681SAndroid Build Coastguard Worker; ACC:           ddiv $zero, $4, $5
75*9880d681SAndroid Build Coastguard Worker; ACC:           mfhi $2
76*9880d681SAndroid Build Coastguard Worker; GPR:           dmod $2, $4, $5
77*9880d681SAndroid Build Coastguard Worker  %rem = srem i64 %a0, %a1
78*9880d681SAndroid Build Coastguard Worker  ret i64 %rem
79*9880d681SAndroid Build Coastguard Worker}
80