xref: /aosp_15_r20/external/llvm/test/CodeGen/SystemZ/risbg-02.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; Test sequences that can use RISBG with a normal first operand.
2*9880d681SAndroid Build Coastguard Worker;
3*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s
4*9880d681SAndroid Build Coastguard Worker
5*9880d681SAndroid Build Coastguard Worker; Test a case with two ANDs.
6*9880d681SAndroid Build Coastguard Workerdefine i32 @f1(i32 %a, i32 %b) {
7*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f1:
8*9880d681SAndroid Build Coastguard Worker; CHECK: risbg %r2, %r3, 60, 62, 0
9*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
10*9880d681SAndroid Build Coastguard Worker  %anda = and i32 %a, -15
11*9880d681SAndroid Build Coastguard Worker  %andb = and i32 %b, 14
12*9880d681SAndroid Build Coastguard Worker  %or = or i32 %anda, %andb
13*9880d681SAndroid Build Coastguard Worker  ret i32 %or
14*9880d681SAndroid Build Coastguard Worker}
15*9880d681SAndroid Build Coastguard Worker
16*9880d681SAndroid Build Coastguard Worker; ...and again with i64.
17*9880d681SAndroid Build Coastguard Workerdefine i64 @f2(i64 %a, i64 %b) {
18*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f2:
19*9880d681SAndroid Build Coastguard Worker; CHECK: risbg %r2, %r3, 60, 62, 0
20*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
21*9880d681SAndroid Build Coastguard Worker  %anda = and i64 %a, -15
22*9880d681SAndroid Build Coastguard Worker  %andb = and i64 %b, 14
23*9880d681SAndroid Build Coastguard Worker  %or = or i64 %anda, %andb
24*9880d681SAndroid Build Coastguard Worker  ret i64 %or
25*9880d681SAndroid Build Coastguard Worker}
26*9880d681SAndroid Build Coastguard Worker
27*9880d681SAndroid Build Coastguard Worker; Test a case with two ANDs and a shift.
28*9880d681SAndroid Build Coastguard Workerdefine i32 @f3(i32 %a, i32 %b) {
29*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f3:
30*9880d681SAndroid Build Coastguard Worker; CHECK: risbg %r2, %r3, 60, 63, 56
31*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
32*9880d681SAndroid Build Coastguard Worker  %anda = and i32 %a, -16
33*9880d681SAndroid Build Coastguard Worker  %shr = lshr i32 %b, 8
34*9880d681SAndroid Build Coastguard Worker  %andb = and i32 %shr, 15
35*9880d681SAndroid Build Coastguard Worker  %or = or i32 %anda, %andb
36*9880d681SAndroid Build Coastguard Worker  ret i32 %or
37*9880d681SAndroid Build Coastguard Worker}
38*9880d681SAndroid Build Coastguard Worker
39*9880d681SAndroid Build Coastguard Worker; ...and again with i64.
40*9880d681SAndroid Build Coastguard Workerdefine i64 @f4(i64 %a, i64 %b) {
41*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f4:
42*9880d681SAndroid Build Coastguard Worker; CHECK: risbg %r2, %r3, 60, 63, 56
43*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
44*9880d681SAndroid Build Coastguard Worker  %anda = and i64 %a, -16
45*9880d681SAndroid Build Coastguard Worker  %shr = lshr i64 %b, 8
46*9880d681SAndroid Build Coastguard Worker  %andb = and i64 %shr, 15
47*9880d681SAndroid Build Coastguard Worker  %or = or i64 %anda, %andb
48*9880d681SAndroid Build Coastguard Worker  ret i64 %or
49*9880d681SAndroid Build Coastguard Worker}
50*9880d681SAndroid Build Coastguard Worker
51*9880d681SAndroid Build Coastguard Worker; Test a case with a single AND and a left shift.
52*9880d681SAndroid Build Coastguard Workerdefine i32 @f5(i32 %a, i32 %b) {
53*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f5:
54*9880d681SAndroid Build Coastguard Worker; CHECK: risbg %r2, %r3, 32, 53, 10
55*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
56*9880d681SAndroid Build Coastguard Worker  %anda = and i32 %a, 1023
57*9880d681SAndroid Build Coastguard Worker  %shlb = shl i32 %b, 10
58*9880d681SAndroid Build Coastguard Worker  %or = or i32 %anda, %shlb
59*9880d681SAndroid Build Coastguard Worker  ret i32 %or
60*9880d681SAndroid Build Coastguard Worker}
61*9880d681SAndroid Build Coastguard Worker
62*9880d681SAndroid Build Coastguard Worker; ...and again with i64.
63*9880d681SAndroid Build Coastguard Workerdefine i64 @f6(i64 %a, i64 %b) {
64*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f6:
65*9880d681SAndroid Build Coastguard Worker; CHECK: risbg %r2, %r3, 0, 53, 10
66*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
67*9880d681SAndroid Build Coastguard Worker  %anda = and i64 %a, 1023
68*9880d681SAndroid Build Coastguard Worker  %shlb = shl i64 %b, 10
69*9880d681SAndroid Build Coastguard Worker  %or = or i64 %anda, %shlb
70*9880d681SAndroid Build Coastguard Worker  ret i64 %or
71*9880d681SAndroid Build Coastguard Worker}
72*9880d681SAndroid Build Coastguard Worker
73*9880d681SAndroid Build Coastguard Worker; Test a case with a single AND and a right shift.
74*9880d681SAndroid Build Coastguard Workerdefine i32 @f7(i32 %a, i32 %b) {
75*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f7:
76*9880d681SAndroid Build Coastguard Worker; CHECK: risbg %r2, %r3, 40, 63, 56
77*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
78*9880d681SAndroid Build Coastguard Worker  %anda = and i32 %a, -16777216
79*9880d681SAndroid Build Coastguard Worker  %shrb = lshr i32 %b, 8
80*9880d681SAndroid Build Coastguard Worker  %or = or i32 %anda, %shrb
81*9880d681SAndroid Build Coastguard Worker  ret i32 %or
82*9880d681SAndroid Build Coastguard Worker}
83*9880d681SAndroid Build Coastguard Worker
84*9880d681SAndroid Build Coastguard Worker; ...and again with i64.
85*9880d681SAndroid Build Coastguard Workerdefine i64 @f8(i64 %a, i64 %b) {
86*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f8:
87*9880d681SAndroid Build Coastguard Worker; CHECK: risbg %r2, %r3, 8, 63, 56
88*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
89*9880d681SAndroid Build Coastguard Worker  %anda = and i64 %a, -72057594037927936
90*9880d681SAndroid Build Coastguard Worker  %shrb = lshr i64 %b, 8
91*9880d681SAndroid Build Coastguard Worker  %or = or i64 %anda, %shrb
92*9880d681SAndroid Build Coastguard Worker  ret i64 %or
93*9880d681SAndroid Build Coastguard Worker}
94*9880d681SAndroid Build Coastguard Worker
95*9880d681SAndroid Build Coastguard Worker; Check that we can get the case where a 64-bit shift feeds a 32-bit or of
96*9880d681SAndroid Build Coastguard Worker; ands with complement masks.
97*9880d681SAndroid Build Coastguard Workerdefine signext i32 @f9(i64 %x, i32 signext %y) {
98*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f9:
99*9880d681SAndroid Build Coastguard Worker; CHECK: risbg [[REG:%r[0-5]]], %r2, 48, 63, 16
100*9880d681SAndroid Build Coastguard Worker; CHECK: lgfr %r2, [[REG]]
101*9880d681SAndroid Build Coastguard Worker  %shr6 = lshr i64 %x, 48
102*9880d681SAndroid Build Coastguard Worker  %conv = trunc i64 %shr6 to i32
103*9880d681SAndroid Build Coastguard Worker  %and1 = and i32 %y, -65536
104*9880d681SAndroid Build Coastguard Worker  %or = or i32 %conv, %and1
105*9880d681SAndroid Build Coastguard Worker  ret i32 %or
106*9880d681SAndroid Build Coastguard Worker}
107*9880d681SAndroid Build Coastguard Worker
108*9880d681SAndroid Build Coastguard Worker; Check that we don't get the case where a 64-bit shift feeds a 32-bit or of
109*9880d681SAndroid Build Coastguard Worker; ands with incompatible masks.
110*9880d681SAndroid Build Coastguard Workerdefine signext i32 @f10(i64 %x, i32 signext %y) {
111*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f10:
112*9880d681SAndroid Build Coastguard Worker; CHECK: nilf %r3, 4278190080
113*9880d681SAndroid Build Coastguard Worker  %shr6 = lshr i64 %x, 48
114*9880d681SAndroid Build Coastguard Worker  %conv = trunc i64 %shr6 to i32
115*9880d681SAndroid Build Coastguard Worker  %and1 = and i32 %y, -16777216
116*9880d681SAndroid Build Coastguard Worker  %or = or i32 %conv, %and1
117*9880d681SAndroid Build Coastguard Worker  ret i32 %or
118*9880d681SAndroid Build Coastguard Worker}
119