xref: /aosp_15_r20/external/llvm/test/CodeGen/SystemZ/vec-move-13.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; Test insertions of register values into 0.
2*9880d681SAndroid Build Coastguard Worker;
3*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z13 | FileCheck %s
4*9880d681SAndroid Build Coastguard Worker
5*9880d681SAndroid Build Coastguard Worker; Test v16i8 insertion into 0.
6*9880d681SAndroid Build Coastguard Workerdefine <16 x i8> @f1(i8 %val1, i8 %val2) {
7*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f1:
8*9880d681SAndroid Build Coastguard Worker; CHECK: vgbm %v24, 0
9*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: vlvgb %v24, %r2, 2
10*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: vlvgb %v24, %r3, 12
11*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
12*9880d681SAndroid Build Coastguard Worker  %vec1 = insertelement <16 x i8> zeroinitializer, i8 %val1, i32 2
13*9880d681SAndroid Build Coastguard Worker  %vec2 = insertelement <16 x i8> %vec1, i8 %val2, i32 12
14*9880d681SAndroid Build Coastguard Worker  ret <16 x i8> %vec2
15*9880d681SAndroid Build Coastguard Worker}
16*9880d681SAndroid Build Coastguard Worker
17*9880d681SAndroid Build Coastguard Worker; Test v8i16 insertion into 0.
18*9880d681SAndroid Build Coastguard Workerdefine <8 x i16> @f2(i16 %val1, i16 %val2) {
19*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f2:
20*9880d681SAndroid Build Coastguard Worker; CHECK: vgbm %v24, 0
21*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: vlvgh %v24, %r2, 3
22*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: vlvgh %v24, %r3, 5
23*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
24*9880d681SAndroid Build Coastguard Worker  %vec1 = insertelement <8 x i16> zeroinitializer, i16 %val1, i32 3
25*9880d681SAndroid Build Coastguard Worker  %vec2 = insertelement <8 x i16> %vec1, i16 %val2, i32 5
26*9880d681SAndroid Build Coastguard Worker  ret <8 x i16> %vec2
27*9880d681SAndroid Build Coastguard Worker}
28*9880d681SAndroid Build Coastguard Worker
29*9880d681SAndroid Build Coastguard Worker; Test v4i32 insertion into 0.
30*9880d681SAndroid Build Coastguard Workerdefine <4 x i32> @f3(i32 %val) {
31*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f3:
32*9880d681SAndroid Build Coastguard Worker; CHECK: vgbm %v24, 0
33*9880d681SAndroid Build Coastguard Worker; CHECK: vlvgf %v24, %r2, 3
34*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
35*9880d681SAndroid Build Coastguard Worker  %ret = insertelement <4 x i32> zeroinitializer, i32 %val, i32 3
36*9880d681SAndroid Build Coastguard Worker  ret <4 x i32> %ret
37*9880d681SAndroid Build Coastguard Worker}
38*9880d681SAndroid Build Coastguard Worker
39*9880d681SAndroid Build Coastguard Worker; Test v2i64 insertion into 0.
40*9880d681SAndroid Build Coastguard Workerdefine <2 x i64> @f4(i64 %val) {
41*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f4:
42*9880d681SAndroid Build Coastguard Worker; CHECK: lghi [[REG:%r[0-5]]], 0
43*9880d681SAndroid Build Coastguard Worker; CHECK: vlvgp %v24, [[REG]], %r2
44*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
45*9880d681SAndroid Build Coastguard Worker  %ret = insertelement <2 x i64> zeroinitializer, i64 %val, i32 1
46*9880d681SAndroid Build Coastguard Worker  ret <2 x i64> %ret
47*9880d681SAndroid Build Coastguard Worker}
48*9880d681SAndroid Build Coastguard Worker
49*9880d681SAndroid Build Coastguard Worker; Test v4f32 insertion into 0.
50*9880d681SAndroid Build Coastguard Workerdefine <4 x float> @f5(float %val) {
51*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f5:
52*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: vuplhf [[REG:%v[0-9]+]], %v0
53*9880d681SAndroid Build Coastguard Worker; CHECK-DAG: vgbm [[ZERO:%v[0-9]+]], 0
54*9880d681SAndroid Build Coastguard Worker; CHECK: vmrhg %v24, [[ZERO]], [[REG]]
55*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
56*9880d681SAndroid Build Coastguard Worker  %ret = insertelement <4 x float> zeroinitializer, float %val, i32 3
57*9880d681SAndroid Build Coastguard Worker  ret <4 x float> %ret
58*9880d681SAndroid Build Coastguard Worker}
59*9880d681SAndroid Build Coastguard Worker
60*9880d681SAndroid Build Coastguard Worker; Test v2f64 insertion into 0.
61*9880d681SAndroid Build Coastguard Workerdefine <2 x double> @f6(double %val) {
62*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: f6:
63*9880d681SAndroid Build Coastguard Worker; CHECK: vgbm [[REG:%v[0-9]+]], 0
64*9880d681SAndroid Build Coastguard Worker; CHECK: vmrhg %v24, [[REG]], %v0
65*9880d681SAndroid Build Coastguard Worker; CHECK: br %r14
66*9880d681SAndroid Build Coastguard Worker  %ret = insertelement <2 x double> zeroinitializer, double %val, i32 1
67*9880d681SAndroid Build Coastguard Worker  ret <2 x double> %ret
68*9880d681SAndroid Build Coastguard Worker}
69*9880d681SAndroid Build Coastguard Worker
70