xref: /aosp_15_r20/external/llvm/test/CodeGen/X86/function-subtarget-features.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=x86-64 -o - | FileCheck %s
2*9880d681SAndroid Build Coastguard Worker
3*9880d681SAndroid Build Coastguard Worker; This test verifies that we produce different code for different architectures
4*9880d681SAndroid Build Coastguard Worker; based on target-cpu and target-features attributes.
5*9880d681SAndroid Build Coastguard Worker; In this case avx has a vmovss instruction and otherwise we should be using movss
6*9880d681SAndroid Build Coastguard Worker; to materialize constants.
7*9880d681SAndroid Build Coastguard Workertarget datalayout = "e-m:e-i64:64-f80:128-n8:16:32:64-S128"
8*9880d681SAndroid Build Coastguard Worker
9*9880d681SAndroid Build Coastguard Workerdefine float @_Z3barv() #0 {
10*9880d681SAndroid Build Coastguard Workerentry:
11*9880d681SAndroid Build Coastguard Worker  ret float 4.000000e+00
12*9880d681SAndroid Build Coastguard Worker}
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker; CHECK: barv
15*9880d681SAndroid Build Coastguard Worker; CHECK: vmovss
16*9880d681SAndroid Build Coastguard Worker
17*9880d681SAndroid Build Coastguard Workerdefine float @_Z4testv() #1 {
18*9880d681SAndroid Build Coastguard Workerentry:
19*9880d681SAndroid Build Coastguard Worker  ret float 1.000000e+00
20*9880d681SAndroid Build Coastguard Worker}
21*9880d681SAndroid Build Coastguard Worker
22*9880d681SAndroid Build Coastguard Worker; CHECK: testv
23*9880d681SAndroid Build Coastguard Worker; CHECK: movss
24*9880d681SAndroid Build Coastguard Worker
25*9880d681SAndroid Build Coastguard Workerdefine float @_Z3foov() #2 {
26*9880d681SAndroid Build Coastguard Workerentry:
27*9880d681SAndroid Build Coastguard Worker  ret float 4.000000e+00
28*9880d681SAndroid Build Coastguard Worker}
29*9880d681SAndroid Build Coastguard Worker
30*9880d681SAndroid Build Coastguard Worker; CHECK: foov
31*9880d681SAndroid Build Coastguard Worker; CHECK: movss
32*9880d681SAndroid Build Coastguard Worker
33*9880d681SAndroid Build Coastguard Workerdefine float @_Z3bazv() #0 {
34*9880d681SAndroid Build Coastguard Workerentry:
35*9880d681SAndroid Build Coastguard Worker  ret float 4.000000e+00
36*9880d681SAndroid Build Coastguard Worker}
37*9880d681SAndroid Build Coastguard Worker
38*9880d681SAndroid Build Coastguard Worker; CHECK: bazv
39*9880d681SAndroid Build Coastguard Worker; CHECK: vmovss
40*9880d681SAndroid Build Coastguard Worker
41*9880d681SAndroid Build Coastguard Workerdefine <2 x i64> @foo(<2 x i64> %a) #3 {
42*9880d681SAndroid Build Coastguard Workerentry:
43*9880d681SAndroid Build Coastguard Worker  %a.addr = alloca <2 x i64>, align 16
44*9880d681SAndroid Build Coastguard Worker  store <2 x i64> %a, <2 x i64>* %a.addr, align 16
45*9880d681SAndroid Build Coastguard Worker  %0 = load <2 x i64>, <2 x i64>* %a.addr, align 16
46*9880d681SAndroid Build Coastguard Worker  %1 = call <2 x i64> @llvm.x86.aesni.aeskeygenassist(<2 x i64> %0, i8 4)
47*9880d681SAndroid Build Coastguard Worker  ret <2 x i64> %1
48*9880d681SAndroid Build Coastguard Worker}
49*9880d681SAndroid Build Coastguard Worker
50*9880d681SAndroid Build Coastguard Worker; Function Attrs: nounwind readnone
51*9880d681SAndroid Build Coastguard Workerdeclare <2 x i64> @llvm.x86.aesni.aeskeygenassist(<2 x i64>, i8)
52*9880d681SAndroid Build Coastguard Worker
53*9880d681SAndroid Build Coastguard Worker; CHECK: foo
54*9880d681SAndroid Build Coastguard Worker; CHECK: aeskeygenassist
55*9880d681SAndroid Build Coastguard Worker
56*9880d681SAndroid Build Coastguard Worker; Function Attrs: nounwind uwtable
57*9880d681SAndroid Build Coastguard Workerdefine i32 @bar(i32 %crc, i8* %a) #3 {
58*9880d681SAndroid Build Coastguard Workerentry:
59*9880d681SAndroid Build Coastguard Worker  %crc.addr = alloca i32, align 4
60*9880d681SAndroid Build Coastguard Worker  %a.addr = alloca i8*, align 8
61*9880d681SAndroid Build Coastguard Worker  store i32 %crc, i32* %crc.addr, align 4
62*9880d681SAndroid Build Coastguard Worker  store i8* %a, i8** %a.addr, align 8
63*9880d681SAndroid Build Coastguard Worker  %0 = load i32, i32* %crc.addr, align 4
64*9880d681SAndroid Build Coastguard Worker  %1 = load i8*, i8** %a.addr, align 8
65*9880d681SAndroid Build Coastguard Worker  %incdec.ptr = getelementptr inbounds i8, i8* %1, i32 1
66*9880d681SAndroid Build Coastguard Worker  store i8* %incdec.ptr, i8** %a.addr, align 8
67*9880d681SAndroid Build Coastguard Worker  %2 = load i8, i8* %1, align 1
68*9880d681SAndroid Build Coastguard Worker  %3 = call i32 @llvm.x86.sse42.crc32.32.8(i32 %0, i8 %2)
69*9880d681SAndroid Build Coastguard Worker  ret i32 %3
70*9880d681SAndroid Build Coastguard Worker}
71*9880d681SAndroid Build Coastguard Worker
72*9880d681SAndroid Build Coastguard Worker; Function Attrs: nounwind readnone
73*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.x86.sse42.crc32.32.8(i32, i8)
74*9880d681SAndroid Build Coastguard Worker
75*9880d681SAndroid Build Coastguard Worker; CHECK: bar
76*9880d681SAndroid Build Coastguard Worker; CHECK: crc32b
77*9880d681SAndroid Build Coastguard Worker
78*9880d681SAndroid Build Coastguard Workerattributes #0 = { "target-cpu"="x86-64" "target-features"="+avx2" }
79*9880d681SAndroid Build Coastguard Workerattributes #1 = { "target-cpu"="x86-64" }
80*9880d681SAndroid Build Coastguard Workerattributes #2 = { "target-cpu"="corei7" "target-features"="+sse4.2" }
81*9880d681SAndroid Build Coastguard Workerattributes #3 = { "target-cpu"="x86-64" "target-features"="+avx2,+aes" }
82