/aosp_15_r20/external/llvm/lib/CodeGen/AsmPrinter/ |
H A D | DbgValueHistoryCalculator.cpp | 226 if (unsigned PrevReg = Result.getRegisterForVar(Var)) in calculateDbgValueHistory() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AMDGPU/ |
H A D | SILowerI1Copies.cpp | 822 unsigned PrevReg, unsigned CurReg) { in buildMergeLaneMasks()
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
H A D | SILowerI1Copies.cpp | 817 unsigned PrevReg, unsigned CurReg) { in buildMergeLaneMasks()
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/ |
H A D | ModuloSchedule.cpp | 562 unsigned PrevReg = 0; in generateExistingPhis() local 1139 unsigned PrevReg) { in rewriteScheduledInstr()
|
H A D | RegAllocGreedy.cpp | 809 unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) { in canReassign()
|
H A D | MachinePipeliner.cpp | 2113 unsigned PrevReg = getLoopPhiReg(*Phi, MI->getParent()); in canUseLastOffsetValue() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/CodeGen/ |
H A D | ModuloSchedule.cpp | 562 unsigned PrevReg = 0; in generateExistingPhis() local 1145 unsigned PrevReg) { in rewriteScheduledInstr()
|
H A D | RegAllocFast.cpp | 884 MCPhysReg PrevReg = LRI->PhysReg; in defineLiveThroughVirtReg() local
|
H A D | MachinePipeliner.cpp | 2143 unsigned PrevReg = getLoopPhiReg(*Phi, MI->getParent()); in canUseLastOffsetValue() local
|
/aosp_15_r20/external/llvm/lib/CodeGen/ |
H A D | MachinePipeliner.cpp | 2670 unsigned PrevReg = 0; in generateExistingPhis() local 3249 unsigned NewReg, unsigned PrevReg) { in rewriteScheduledInstr() 3327 unsigned PrevReg = getLoopPhiReg(*Phi, MI->getParent()); in canUseLastOffsetValue() local
|
H A D | RegAllocGreedy.cpp | 662 unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) { in canReassign()
|
/aosp_15_r20/external/llvm/lib/Target/Sparc/AsmParser/ |
H A D | SparcAsmParser.cpp | 500 MCOperand PrevReg = MCOperand::createReg(Sparc::G0); in expandSET() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Sparc/AsmParser/ |
H A D | SparcAsmParser.cpp | 537 MCOperand PrevReg = MCOperand::createReg(Sparc::G0); in expandSET() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/Sparc/AsmParser/ |
H A D | SparcAsmParser.cpp | 603 MCOperand PrevReg = MCOperand::createReg(Sparc::G0); in expandSET() local
|
/aosp_15_r20/external/llvm/lib/Target/Mips/AsmParser/ |
H A D | MipsAsmParser.cpp | 1119 int PrevReg = *RegList.List->begin(); in isRegList16() local 4647 unsigned PrevReg = Mips::NoRegister; in parseRegisterList() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/AsmParser/ |
H A D | MipsAsmParser.cpp | 1406 int PrevReg = *RegList.List->begin(); in isRegList16() local 6594 unsigned PrevReg = Mips::NoRegister; in parseRegisterList() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/Mips/AsmParser/ |
H A D | MipsAsmParser.cpp | 1426 int PrevReg = *RegList.List->begin(); in isRegList16() local 6787 unsigned PrevReg = Mips::NoRegister; in parseRegisterList() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AArch64/AsmParser/ |
H A D | AArch64AsmParser.cpp | 4394 unsigned PrevReg = FirstReg; in tryParseMatrixTileList() local 4492 int64_t PrevReg = FirstReg; in tryParseVectorList() local
|
/aosp_15_r20/external/llvm/lib/Target/AArch64/AsmParser/ |
H A D | AArch64AsmParser.cpp | 2982 int64_t PrevReg = FirstReg; in parseVectorList() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/AsmParser/ |
H A D | AArch64AsmParser.cpp | 3354 int64_t PrevReg = FirstReg; in tryParseVectorList() local
|