/aosp_15_r20/external/llvm/lib/Target/AArch64/MCTargetDesc/ |
H A D | AArch64AddressingModes.h | 756 inline static bool isAnyMOVZMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVZMovAlias() 764 inline static bool isMOVZMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVZMovAlias() 775 inline static bool isMOVNMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVNMovAlias() 787 inline static bool isAnyMOVWMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVWMovAlias()
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/MCTargetDesc/ |
H A D | AArch64AddressingModes.h | 801 inline static bool isAnyMOVZMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVZMovAlias() 809 inline static bool isMOVZMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVZMovAlias() 820 inline static bool isMOVNMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVNMovAlias() 832 inline static bool isAnyMOVWMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVWMovAlias()
|
H A D | AArch64InstPrinter.cpp | 238 int RegWidth = Opcode == AArch64::MOVZXi ? 64 : 32; in printInst() local 252 int RegWidth = Opcode == AArch64::MOVNXi ? 64 : 32; in printInst() local 269 int RegWidth = Opcode == AArch64::ORRXri ? 64 : 32; in printInst() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AArch64/MCTargetDesc/ |
H A D | AArch64AddressingModes.h | 810 inline static bool isAnyMOVZMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVZMovAlias() 818 inline static bool isMOVZMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVZMovAlias() 829 inline static bool isMOVNMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVNMovAlias() 841 inline static bool isAnyMOVWMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVWMovAlias()
|
H A D | AArch64InstPrinter.cpp | 293 int RegWidth = Opcode == AArch64::MOVZXi ? 64 : 32; in printInst() local 309 int RegWidth = Opcode == AArch64::MOVNXi ? 64 : 32; in printInst() local 328 int RegWidth = Opcode == AArch64::ORRXri ? 64 : 32; in printInst() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/AsmParser/ |
H A D | AMDGPUAsmParser.cpp | 987 void usesRegister(RegisterKind RegKind, unsigned DwordRegIndex, unsigned RegWidth) { in usesRegister() 1895 static int getRegClass(RegisterKind Is, unsigned RegWidth) { in getRegClass() 1993 bool AMDGPUAsmParser::AddNextRegisterToList(unsigned &Reg, unsigned &RegWidth, in AddNextRegisterToList() 2115 unsigned RegWidth) { in getRegularReg() 2172 unsigned &RegWidth) { in ParseSpecialReg() 2187 unsigned &RegWidth) { in ParseRegularReg() 2215 unsigned &RegWidth) { in ParseRegList() 2254 unsigned &RegWidth) { in ParseAMDGPURegister() 2290 unsigned RegWidth) { in updateGprCountSymbols() 2322 unsigned Reg, RegNum, RegWidth; in parseRegister() local
|
/aosp_15_r20/external/llvm/lib/Target/AArch64/InstPrinter/ |
H A D | AArch64InstPrinter.cpp | 229 int RegWidth = Opcode == AArch64::MOVZXi ? 64 : 32; in printInst() local 243 int RegWidth = Opcode == AArch64::MOVNXi ? 64 : 32; in printInst() local 260 int RegWidth = Opcode == AArch64::ORRXri ? 64 : 32; in printInst() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AMDGPU/AsmParser/ |
H A D | AMDGPUAsmParser.cpp | 1232 unsigned RegWidth) { in usesRegister() 2318 static int getRegClass(RegisterKind Is, unsigned RegWidth) { in getRegClass() 2505 bool AMDGPUAsmParser::AddNextRegisterToList(unsigned &Reg, unsigned &RegWidth, in AddNextRegisterToList() 2630 unsigned RegWidth, in getRegularReg() 2664 bool AMDGPUAsmParser::ParseRegRange(unsigned &Num, unsigned &RegWidth) { in ParseRegRange() 2707 unsigned &RegNum, unsigned &RegWidth, in ParseSpecialReg() 2722 unsigned &RegNum, unsigned &RegWidth, in ParseRegularReg() 2756 unsigned &RegWidth, in ParseRegList() 2810 unsigned &RegNum, unsigned &RegWidth, in ParseAMDGPURegister() 2842 unsigned &RegNum, unsigned &RegWidth, in ParseAMDGPURegister() [all …]
|
/aosp_15_r20/external/llvm/lib/Target/AMDGPU/AsmParser/ |
H A D | AMDGPUAsmParser.cpp | 741 static int getRegClass(RegisterKind Is, unsigned RegWidth) { in getRegClass() 804 bool AMDGPUAsmParser::AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind… in AddNextRegisterToList() 825 …er::ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth) in ParseAMDGPURegister() 958 unsigned Reg, RegNum, RegWidth; in parseRegister() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/ |
H A D | HexagonTargetTransformInfo.cpp | 166 unsigned RegWidth = getRegisterBitWidth(true); in getMemoryOpCost() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/Hexagon/ |
H A D | HexagonTargetTransformInfo.cpp | 197 unsigned RegWidth = in getMemoryOpCost() local
|
/aosp_15_r20/external/llvm/lib/Target/AArch64/AsmParser/ |
H A D | AArch64AsmParser.cpp | 3793 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 3849 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 3913 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/AsmParser/ |
H A D | AArch64AsmParser.cpp | 4550 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 4606 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 4670 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AArch64/AsmParser/ |
H A D | AArch64AsmParser.cpp | 6194 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 6250 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 6314 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AMDGPU/ |
H A D | SIRegisterInfo.cpp | 1329 const unsigned RegWidth = AMDGPU::getRegBitWidth(RC->getID()) / 8; in buildSpillLoadStore() local
|
/aosp_15_r20/external/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelDAGToDAG.cpp | 2348 unsigned RegWidth) { in SelectCVTFixedPosOperand()
|
/aosp_15_r20/external/llvm/include/llvm/Target/ |
H A D | TargetLowering.h | 876 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); in getNumRegisters() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelDAGToDAG.cpp | 2662 unsigned RegWidth) { in SelectCVTFixedPosOperand()
|
/aosp_15_r20/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/ |
H A D | TargetLowering.h | 1325 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); in getNumRegisters() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelDAGToDAG.cpp | 3519 unsigned RegWidth) { in SelectCVTFixedPosOperand()
|
/aosp_15_r20/external/llvm/lib/CodeGen/ |
H A D | CodeGenPrepare.cpp | 4780 unsigned RegWidth = RegType.getSizeInBits(); in optimizeSwitchInst() local
|
/aosp_15_r20/external/swiftshader/third_party/llvm-16.0/llvm/include/llvm/CodeGen/ |
H A D | TargetLowering.h | 1598 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); variable
|
/aosp_15_r20/prebuilts/clang/host/linux-x86/clang-r536225/include/llvm/CodeGen/ |
D | TargetLowering.h | 1762 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); variable
|
/aosp_15_r20/prebuilts/clang/host/linux-x86/clang-r530567b/include/llvm/CodeGen/ |
D | TargetLowering.h | 1734 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); variable
|
/aosp_15_r20/prebuilts/clang/host/linux-x86/clang-r522817/include/llvm/CodeGen/ |
D | TargetLowering.h | 1691 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); variable
|