/linux-6.14.4/drivers/accel/habanalabs/include/goya/asic_reg/ |
D | goya_blocks.h | 16 #define mmPCI_NRTR_BASE 0x7FFC000000ull 17 #define PCI_NRTR_MAX_OFFSET 0x608 18 #define PCI_NRTR_SECTION 0x4000 19 #define mmPCI_RD_REGULATOR_BASE 0x7FFC004000ull 20 #define PCI_RD_REGULATOR_MAX_OFFSET 0x74 21 #define PCI_RD_REGULATOR_SECTION 0x1000 22 #define mmPCI_WR_REGULATOR_BASE 0x7FFC005000ull 23 #define PCI_WR_REGULATOR_MAX_OFFSET 0x74 24 #define PCI_WR_REGULATOR_SECTION 0x3B000 25 #define mmMME1_RTR_BASE 0x7FFC040000ull [all …]
|
/linux-6.14.4/Documentation/devicetree/bindings/remoteproc/ |
D | qcom,sc7280-wpss-pil.yaml | 166 reg = <0x08a00000 0x10000>; 169 <&wpss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 192 qcom,smem-states = <&wpss_smp2p_out 0>; 199 qcom,halt-regs = <&tcsr_mutex 0x37000>;
|
/linux-6.14.4/drivers/gpu/drm/msm/disp/dpu1/catalog/ |
D | dpu_7_0_sm8350.h | 12 .max_mixer_blendstages = 0xb, 23 .base = 0x0, .len = 0x494, 25 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 26 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 29 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 30 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, [all …]
|
D | dpu_8_1_sm8450.h | 12 .max_mixer_blendstages = 0xb, 23 .base = 0x0, .len = 0x494, 26 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 29 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 30 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, [all …]
|
D | dpu_9_0_sm8550.h | 12 .max_mixer_blendstages = 0xb, 23 .base = 0, .len = 0x494, 26 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, 34 .base = 0x15000, .len = 0x290, 39 .base = 0x16000, .len = 0x290, 44 .base = 0x17000, .len = 0x290, 49 .base = 0x18000, .len = 0x290, 54 .base = 0x19000, .len = 0x290, 59 .base = 0x1a000, .len = 0x290, 68 .base = 0x4000, .len = 0x344, [all …]
|
D | dpu_8_4_sa8775p.h | 11 .max_mixer_blendstages = 0xb, 22 .base = 0x0, .len = 0x494, 25 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 26 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 29 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 30 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, [all …]
|
D | dpu_10_0_sm8650.h | 12 .max_mixer_blendstages = 0xb, 23 .base = 0, .len = 0x494, 26 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, 34 .base = 0x15000, .len = 0x1000, 39 .base = 0x16000, .len = 0x1000, 44 .base = 0x17000, .len = 0x1000, 49 .base = 0x18000, .len = 0x1000, 54 .base = 0x19000, .len = 0x1000, 59 .base = 0x1a000, .len = 0x1000, 68 .base = 0x4000, .len = 0x344, [all …]
|
D | dpu_8_0_sc8280xp.h | 23 .base = 0x0, .len = 0x494, 26 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 29 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 30 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, 34 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, [all …]
|
D | dpu_9_2_x1e80100.h | 11 .max_mixer_blendstages = 0xb, 22 .base = 0, .len = 0x494, 25 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, 33 .base = 0x15000, .len = 0x290, 38 .base = 0x16000, .len = 0x290, 43 .base = 0x17000, .len = 0x290, 48 .base = 0x18000, .len = 0x290, 53 .base = 0x19000, .len = 0x290, 58 .base = 0x1a000, .len = 0x290, 67 .base = 0x4000, .len = 0x344, [all …]
|
/linux-6.14.4/drivers/clk/qcom/ |
D | gcc-sdx65.c | 36 .offset = 0x0, 39 .enable_reg = 0x6d000, 40 .enable_mask = BIT(0), 53 { 0x1, 2 }, 58 .offset = 0x0, 73 { P_BI_TCXO, 0 }, 91 { P_BI_TCXO, 0 }, 105 { P_BI_TCXO, 0 }, 119 { P_PCIE_PIPE_CLK, 0 }, 129 { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 }, [all …]
|
D | gcc-sm6350.c | 35 .offset = 0x0, 38 .enable_reg = 0x52010, 39 .enable_mask = BIT(0), 52 { 0x1, 2 }, 57 .offset = 0x0, 74 { 0x3, 3 }, 79 .offset = 0x0, 96 .offset = 0x6000, 99 .enable_reg = 0x52010, 113 { 0x1, 2 }, [all …]
|
D | gcc-sdx55.c | 33 { 249600000, 2000000000, 0 }, 37 .offset = 0x0, 42 .enable_reg = 0x6d000, 43 .enable_mask = BIT(0), 56 { 0x0, 1 }, 57 { 0x1, 2 }, 58 { 0x3, 4 }, 59 { 0x7, 8 }, 64 .offset = 0x0, 81 .offset = 0x76000, [all …]
|
D | gcc-msm8953.c | 40 .offset = 0x21000, 43 .enable_reg = 0x45000, 44 .enable_mask = BIT(0), 70 .offset = 0x21000, 83 .offset = 0x4a000, 86 .enable_reg = 0x45000, 100 .offset = 0x4a000, 113 { 1000000000, 2000000000, 0 }, 118 .config_ctl_val = 0x4001055b, 119 .early_output_mask = 0, [all …]
|
D | gcc-sar2130p.c | 53 .offset = 0x0, 56 .enable_reg = 0x62018, 57 .enable_mask = BIT(0), 70 { 0x1, 2 }, 75 .offset = 0x0, 92 .offset = 0x1000, 95 .enable_reg = 0x62018, 109 .offset = 0x4000, 112 .enable_reg = 0x62018, 126 .offset = 0x5000, [all …]
|
D | gcc-ipq6018.c | 50 .offset = 0x21000, 53 .enable_reg = 0x0b000, 54 .enable_mask = BIT(0), 79 .offset = 0x21000, 98 { P_XO, 0 }, 104 .offset = 0x25000, 108 .enable_reg = 0x0b000, 122 .offset = 0x25000, 136 .offset = 0x37000, 139 .enable_reg = 0x0b000, [all …]
|
D | gcc-ipq8074.c | 52 .offset = 0x21000, 55 .enable_reg = 0x0b000, 56 .enable_mask = BIT(0), 82 .offset = 0x21000, 95 .offset = 0x4a000, 98 .enable_reg = 0x0b000, 114 .offset = 0x4a000, 127 .offset = 0x24000, 130 .enable_reg = 0x0b000, 146 .offset = 0x24000, [all …]
|
D | gcc-qcs404.c | 49 { P_XO, 0 }, 68 .offset = 0x21000, 71 .enable_reg = 0x45008, 84 .offset = 0x21000, 88 .enable_reg = 0x45000, 89 .enable_mask = BIT(0), 100 .offset = 0x21000, 104 .enable_reg = 0x45000, 105 .enable_mask = BIT(0), 117 .offset = 0x20000, [all …]
|
D | gcc-sm4450.c | 52 { 249600000, 2020000000, 0 }, 56 .offset = 0x0, 59 .enable_reg = 0x62018, 60 .enable_mask = BIT(0), 73 { 0x1, 2 }, 78 .offset = 0x0, 95 { 0x2, 3 }, 100 .offset = 0x0, 117 .offset = 0x1000, 120 .enable_reg = 0x62018, [all …]
|
D | gcc-msm8917.c | 54 .offset = 0x21000, 57 .enable_reg = 0x45008, 72 .offset = 0x21000, 75 .enable_reg = 0x45000, 76 .enable_mask = BIT(0), 89 .offset = 0x21000, 102 { 700000000, 1400000000, 0 }, 107 .config_ctl_val = 0x4001055b, 108 .early_output_mask = 0, 114 .offset = 0x22000, [all …]
|
D | gcc-ipq5424.c | 55 .offset = 0x20000, 58 .enable_reg = 0xb000, 59 .enable_mask = BIT(0), 83 .offset = 0x21000, 86 .enable_reg = 0xb000, 98 { 0x1, 2 }, 103 .offset = 0x21000, 118 .offset = 0x22000, 121 .enable_reg = 0xb000, 144 { P_XO, 0 }, [all …]
|
D | gcc-msm8996.c | 49 .offset = 0x00000, 52 .enable_reg = 0x52000, 53 .enable_mask = BIT(0), 79 .offset = 0x00000, 94 .enable_reg = 0x5200c, 95 .enable_mask = BIT(0), 111 .enable_reg = 0x5200c, 126 .offset = 0x77000, 129 .enable_reg = 0x52000, 143 .offset = 0x77000, [all …]
|
D | gcc-msm8998.c | 27 #define GCC_MMSS_MISC 0x0902C 28 #define GCC_GPU_MISC 0x71028 31 { 250000000, 2000000000, 0 }, 36 .offset = 0x0, 41 .enable_reg = 0x52000, 42 .enable_mask = BIT(0), 55 .offset = 0x0, 68 .offset = 0x0, 81 .offset = 0x0, 94 .offset = 0x0, [all …]
|
D | gcc-sm8450.c | 51 .offset = 0x0, 54 .enable_reg = 0x62018, 55 .enable_mask = BIT(0), 77 { 0x1, 2 }, 82 .offset = 0x0, 99 .offset = 0x2000, 102 .enable_reg = 0x62018, 116 .offset = 0x3000, 119 .enable_reg = 0x62018, 142 .offset = 0x4000, [all …]
|
/linux-6.14.4/arch/arm/boot/dts/ti/omap/ |
D | am33xx-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 4 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_L4_WKUP_CLKCTRL 0>; 6 reg = <0x44c00000 0x800>, 7 <0x44c00800 0x800>, 8 <0x44c01000 0x400>, 9 <0x44c01400 0x400>; 13 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 14 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 15 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 17 segment@0 { /* 0x44c00000 */ [all …]
|
D | am437x-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 4 clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_L4_WKUP_CLKCTRL 0>; 6 reg = <0x44c00000 0x800>, 7 <0x44c00800 0x800>, 8 <0x44c01000 0x400>, 9 <0x44c01400 0x400>; 13 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 14 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 15 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 17 segment@0 { /* 0x44c00000 */ [all …]
|