1c6d43980SLemover#*************************************************************************************** 22993c5ecSHaojin Tang# Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 32993c5ecSHaojin Tang# Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory 5c6d43980SLemover# 6c6d43980SLemover# XiangShan is licensed under Mulan PSL v2. 7c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2. 8c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at: 9c6d43980SLemover# http://license.coscl.org.cn/MulanPSL2 10c6d43980SLemover# 11c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14c6d43980SLemover# 15c6d43980SLemover# See the Mulan PSL v2 for more details. 16c6d43980SLemover#*************************************************************************************** 17c6d43980SLemover 18c786d283SLingrui98BUILD_DIR = ./build 1945f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl 2051e45dbbSTang Haojin 21*254b8ed6STang Haojin# if XSTopPrefix is specified in yaml, use it. 22*254b8ed6STang Haojinifneq ($(YAML_CONFIG),) 23*254b8ed6STang HaojinHAS_PREFIX_FROM_YAML = $(shell grep 'XSTopPrefix *:' $(YAML_CONFIG)) 24*254b8ed6STang Haojinifneq ($(HAS_PREFIX_FROM_YAML),) 25*254b8ed6STang HaojinXSTOP_PREFIX_YAML = $(shell grep 'XSTopPrefix *:' $(YAML_CONFIG) | sed 's/XSTopPrefix *: *//' | tr -d \"\') 26*254b8ed6STang Haojinoverride XSTOP_PREFIX = $(XSTOP_PREFIX_YAML) 27*254b8ed6STang Haojinendif 28*254b8ed6STang Haojinendif 29*254b8ed6STang Haojin 3018179bb9STang HaojinTOP = $(XSTOP_PREFIX)XSTop 3151e45dbbSTang HaojinSIM_TOP = SimTop 3251e45dbbSTang Haojin 3351e45dbbSTang HaojinFPGATOP = top.TopMain 3451e45dbbSTang HaojinSIMTOP = top.SimTop 3551e45dbbSTang Haojin 3605b9cfb3SHaojin TangRTL_SUFFIX ?= sv 3705b9cfb3SHaojin TangTOP_V = $(RTL_DIR)/$(TOP).$(RTL_SUFFIX) 3805b9cfb3SHaojin TangSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).$(RTL_SUFFIX) 3951e45dbbSTang Haojin 4084e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala') 411a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala') 4251e45dbbSTang Haojin 43885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen 44b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh 4584e9d6ebSZihao Yu 4605f23f57SWilliam WangCONFIG ?= DefaultConfig 4718432bcfSYinan XuNUM_CORES ?= 1 4885271363SzhanglinjuanISSUE ?= E.b 49c92e74ddSTang HaojinCHISEL_TARGET ?= systemverilog 501fc8b877Szhanglinjuan 51881e32f5SZifei ZhangSUPPORT_CHI_ISSUE = B C E.b 521fc8b877Szhanglinjuanifeq ($(findstring $(ISSUE), $(SUPPORT_CHI_ISSUE)),) 531fc8b877Szhanglinjuan$(error "Unsupported CHI issue: $(ISSUE)") 541fc8b877Szhanglinjuanendif 55cc358710SLinJiawei 56720dd621STang Haojinifneq ($(shell echo "$(MAKECMDGOALS)" | grep ' '),) 57720dd621STang Haojin$(error At most one target can be specified) 58720dd621STang Haojinendif 591bf1fe03SHaojin Tang 601bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),) 611bf1fe03SHaojin TangGOALS = verilog 621bf1fe03SHaojin Tangelse 631bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS) 641bf1fe03SHaojin Tangendif 651bf1fe03SHaojin Tang 668c9adf0cSTang Haojin# JVM memory configurations 678c9adf0cSTang HaojinJVM_XMX ?= 40G 688c9adf0cSTang HaojinJVM_XSS ?= 256m 698c9adf0cSTang Haojin 708c9adf0cSTang Haojin# mill arguments for build.sc 718c9adf0cSTang HaojinMILL_BUILD_ARGS = -Djvm-xmx=$(JVM_XMX) -Djvm-xss=$(JVM_XSS) 728c9adf0cSTang Haojin 73d3126fd3STang Haojin# common chisel args 7405b9cfb3SHaojin TangFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).$(RTL_SUFFIX).conf" 7505b9cfb3SHaojin TangSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).$(RTL_SUFFIX).conf" 76c92e74ddSTang HaojinMFC_ARGS = --dump-fir --target $(CHISEL_TARGET) --split-verilog \ 77afbe002eSxiaofeibao-xjtu --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none" 78cc358710SLinJiawei 79414f1bf4STang Haojin# prefix of XSTop or XSNoCTop 80a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),) 81414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --xstop-prefix $(XSTOP_PREFIX) 82a5b77de4STang Haojinendif 83a5b77de4STang Haojin 848cfc24b2STang Haojin# IMSIC bus type (AXI, TL or NONE) 858cfc24b2STang Haojinifneq ($(IMSIC_BUS_TYPE),) 868cfc24b2STang HaojinCOMMON_EXTRA_ARGS += --imsic-bus-type $(IMSIC_BUS_TYPE) 87720dd621STang Haojinendif 88720dd621STang Haojin 89d084f29cSTang Haojin# enable or disable dfx manually 904b2c87baS梁森 Liang Senifeq ($(DFX),1) 91d084f29cSTang HaojinCOMMON_EXTRA_ARGS += --dfx true 92d084f29cSTang Haojinelse 93d084f29cSTang Haojinifeq ($(DFX),0) 94d084f29cSTang HaojinCOMMON_EXTRA_ARGS += --dfx false 95d084f29cSTang Haojinendif 964b2c87baS梁森 Liang Senendif 974b2c87baS梁森 Liang Sen 98602aa9f1Scz4e# enable or disable sram ctl maunally 99602aa9f1Scz4eifeq ($(SRAM_WITH_CTL),1) 100602aa9f1Scz4eCOMMON_EXTRA_ARGS += --sram-with-ctl 101602aa9f1Scz4eendif 102602aa9f1Scz4e 103a74491fcSzhanglinjuan# enable non-secure access or not 104a74491fcSzhanglinjuan# CHI requests are secure as default by now 105a74491fcSzhanglinjuanifeq ($(ENABLE_NS),1) 106a74491fcSzhanglinjuanCOMMON_EXTRA_ARGS += --enable-ns 107a74491fcSzhanglinjuanendif 108a74491fcSzhanglinjuan 109414f1bf4STang Haojin# L2 cache size in KB 110414f1bf4STang Haojinifneq ($(L2_CACHE_SIZE),) 111414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l2-cache-size $(L2_CACHE_SIZE) 112414f1bf4STang Haojinendif 113414f1bf4STang Haojin 114414f1bf4STang Haojin# L3 cache size in KB 115414f1bf4STang Haojinifneq ($(L3_CACHE_SIZE),) 116414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l3-cache-size $(L3_CACHE_SIZE) 117414f1bf4STang Haojinendif 118414f1bf4STang Haojin 11996f46b96STang Haojin# hart id bits 12096f46b96STang Haojinifneq ($(HART_ID_BITS),) 12196f46b96STang HaojinCOMMON_EXTRA_ARGS += --hartidbits $(HART_ID_BITS) 12296f46b96STang Haojinendif 12396f46b96STang Haojin 124*254b8ed6STang Haojin# configuration from yaml file 125*254b8ed6STang Haojinifneq ($(YAML_CONFIG),) 126*254b8ed6STang HaojinCOMMON_EXTRA_ARGS += --yaml-config $(YAML_CONFIG) 127*254b8ed6STang Haojinendif 128*254b8ed6STang Haojin 129414f1bf4STang Haojin# public args sumup 130414f1bf4STang HaojinRELEASE_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS) 131414f1bf4STang HaojinDEBUG_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS) 132907d5012Sklin02override PLDM_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS) 133414f1bf4STang Haojin 134de74d363SYinan Xu# co-simulation with DRAMsim3 135de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1) 136de74d363SYinan Xuifndef DRAMSIM3_HOME 137de74d363SYinan Xu$(error DRAMSIM3_HOME is not set) 138de74d363SYinan Xuendif 139de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3 140de74d363SYinan Xuendif 141de74d363SYinan Xu 142b8890d17SZifei Zhang# run emu with chisel-db 143b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1) 144b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb 145b8890d17SZifei Zhangendif 146b8890d17SZifei Zhang 147839e5512SZifei Zhang# run emu with chisel-db 148839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1) 149839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb 150839e5512SZifei Zhangendif 151839e5512SZifei Zhang 1529eee369fSKamimiao# enable ResetGen 1539eee369fSKamimiaoifeq ($(WITH_RESETGEN),1) 1549eee369fSKamimiaooverride SIM_ARGS += --reset-gen 1559eee369fSKamimiaoendif 1569eee369fSKamimiao 1579eee369fSKamimiao# run with disable all perf 1589eee369fSKamimiaoifeq ($(DISABLE_PERF),1) 1599eee369fSKamimiaooverride SIM_ARGS += --disable-perf 1609eee369fSKamimiaoendif 1619eee369fSKamimiao 16237b8fdeeSKamimiao# run with disable all db 16337b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1) 16437b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb 16537b8fdeeSKamimiaoendif 16637b8fdeeSKamimiao 167047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN 168c686adcdSYinan Xuifeq ($(WITH_CONSTANTIN),1) 169047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin 170047e34f9SMaxpicca-Liendif 171047e34f9SMaxpicca-Li 1721545277aSYinan Xu# emu for the release version 173bbb9b7beSTang HaojinRELEASE_ARGS += --fpga-platform --disable-all --remove-assert --reset-gen --firtool-opt --ignore-read-enable-mem 17451e45dbbSTang HaojinDEBUG_ARGS += --enable-difftest 175907d5012Sklin02override PLDM_ARGS += --enable-difftest 1761545277aSYinan Xuifeq ($(RELEASE),1) 1771545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS) 17895e18f18SLuoshan Caielse ifeq ($(PLDM),1) 17995e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS) 180cbe9a847SYinan Xuelse 181cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS) 1821545277aSYinan Xuendif 1831545277aSYinan Xu 184907d5012Sklin02# use RELEASE_ARGS for TopMain by default 185907d5012Sklin02ifeq ($(PLDM), 1) 186907d5012Sklin02TOPMAIN_ARGS += $(PLDM_ARGS) 187907d5012Sklin02else 188907d5012Sklin02TOPMAIN_ARGS += $(RELEASE_ARGS) 189907d5012Sklin02endif 190907d5012Sklin02 191672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log 192d7a3496cSEaston ManTIME_CMD = time -avp -o $(TIMELOG) 193672098b7SZihao Yu 1941fcb3bc0SKunlin Youifeq ($(PLDM),1) 1951fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS // src/main/scala/device/RocketDebugWrapper.scala 1961fcb3bc0SKunlin YouSED_ENDIF = `endif // not def SYNTHESIS 1971fcb3bc0SKunlin Youendif 1981fcb3bc0SKunlin You 1990016469dSZihao Yu.DEFAULT_GOAL = verilog 2000016469dSZihao Yu 201d22ebddaSZihao Yuhelp: 202e3da8badSTang Haojin mill -i xiangshan.runMain $(FPGATOP) --help 203d22ebddaSZihao Yu 204ce34d21eSJiuyue Maversion: 205ce34d21eSJiuyue Ma mill -i xiangshan.runMain $(FPGATOP) --version 206ce34d21eSJiuyue Ma 207ce34d21eSJiuyue Majar: 208ce34d21eSJiuyue Ma mill -i xiangshan.assembly 209ce34d21eSJiuyue Ma 210ce34d21eSJiuyue Matest-jar: 211ce34d21eSJiuyue Ma mill -i xiangshan.test.assembly 212ce34d21eSJiuyue Ma 2134b2c87baS梁森 Liang Sencomp: 2144b2c87baS梁森 Liang Sen mill -i xiangshan.compile 2154b2c87baS梁森 Liang Sen mill -i xiangshan.test.compile 2164b2c87baS梁森 Liang Sen 21784e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE) 21884e9d6ebSZihao Yu mkdir -p $(@D) 2198c9adf0cSTang Haojin $(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.runMain $(FPGATOP) \ 2201fc8b877Szhanglinjuan --target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(FPGA_MEM_ARGS) \ 221907d5012Sklin02 --num-cores $(NUM_CORES) $(TOPMAIN_ARGS) 222c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog) 223720dd621STang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)" 224dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 225dfc810aeSJiawei Lin @git diff >> .__diff__ 226dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 227dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 228dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 229dfc810aeSJiawei Lin @mv .__out__ $@ 230dfc810aeSJiawei Lin @rm .__head__ .__diff__ 231c92e74ddSTang Haojinendif 232709152c8SWang Huizhe 2330016469dSZihao Yuverilog: $(TOP_V) 2340016469dSZihao Yu 2351a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE) 23619dedbf6SZihao Yu mkdir -p $(@D) 237d7a3496cSEaston Man @echo -e "\n[mill] Generating Verilog files..." > $(TIMELOG) 238672098b7SZihao Yu @date -R | tee -a $(TIMELOG) 2398c9adf0cSTang Haojin $(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.test.runMain $(SIMTOP) \ 2401fc8b877Szhanglinjuan --target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(SIM_MEM_ARGS) \ 241c7d010e5SXuan Hu --num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace 242c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog) 243720dd621STang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)" 244dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 245dfc810aeSJiawei Lin @git diff >> .__diff__ 246dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 247dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 248dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 249dfc810aeSJiawei Lin @mv .__out__ $@ 250dfc810aeSJiawei Lin @rm .__head__ .__diff__ 25195e18f18SLuoshan Caiifeq ($(PLDM),1) 25205b9cfb3SHaojin Tang sed -i -e 's/$$fatal/$$finish/g' $(RTL_DIR)/*.$(RTL_SUFFIX) 25305b9cfb3SHaojin Tang sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(RTL_DIR)/*.$(RTL_SUFFIX) 25495e18f18SLuoshan Caielse 25554cc3a06STang Haojinifeq ($(ENABLE_XPROP),1) 25605b9cfb3SHaojin Tang sed -i -e "s/\$$fatal/assert(1\'b0)/g" $(RTL_DIR)/*.$(RTL_SUFFIX) 25754cc3a06STang Haojinelse 258d4119b5eSHaojin Tang sed -i -e 's/$$fatal/xs_assert_v2(`__FILE__, `__LINE__)/g' $(RTL_DIR)/*.$(RTL_SUFFIX) 25995e18f18SLuoshan Caiendif 26054cc3a06STang Haojinendif 26105b9cfb3SHaojin Tang sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(RTL_DIR)/*.$(RTL_SUFFIX) 262c92e74ddSTang Haojinendif 26319dedbf6SZihao Yu 264e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V) 265e354ebdcSZihao Yu 266a3e87608SWilliam Wangclean: 267a3e87608SWilliam Wang $(MAKE) -C ./difftest clean 26851e45dbbSTang Haojin rm -rf $(BUILD_DIR) 2690016469dSZihao Yu 2709e38a5d4Slinjiaweiinit: 2719e38a5d4Slinjiawei git submodule update --init 2728891a219SYinan Xu cd rocket-chip && git submodule update --init cde hardfloat 2735c060727Ssumailyyc cd openLLC && git submodule update --init openNCB 2749e38a5d4Slinjiawei 275917276a0SJiuyang liubump: 276917276a0SJiuyang liu git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master" 277917276a0SJiuyang liu 278917276a0SJiuyang liubsp: 27916cf0dd4SJiawei Lin mill -i mill.bsp.BSP/install 2802225d46eSJiawei Lin 2810af3f746SJiawei Linidea: 282e3da8badSTang Haojin mill -i mill.idea.GenIdea/idea 2830af3f746SJiawei Lin 284cf7d6b7aSMuzicheck-format: 285cf7d6b7aSMuzi mill xiangshan.checkFormat 286cf7d6b7aSMuzi 287cf7d6b7aSMuzireformat: 288cf7d6b7aSMuzi mill xiangshan.reformat 289cf7d6b7aSMuzi 290a3e87608SWilliam Wang# verilator simulation 2917d45a146SYinan Xuemu: sim-verilog 29205b9cfb3SHaojin Tang $(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 293a3e87608SWilliam Wang 2947d45a146SYinan Xuemu-run: emu 29505b9cfb3SHaojin Tang $(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 296a3e87608SWilliam Wang 297a3e87608SWilliam Wang# vcs simulation 298b280e436STang Haojinsimv: sim-verilog 29905b9cfb3SHaojin Tang $(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 300a3e87608SWilliam Wang 30154cc3a06STang Haojinsimv-run: 30205b9cfb3SHaojin Tang $(MAKE) -C ./difftest simv-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 30354cc3a06STang Haojin 3041fcb3bc0SKunlin You# palladium simulation 3051fcb3bc0SKunlin Youpldm-build: sim-verilog 30605b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 3071fcb3bc0SKunlin You 3081fcb3bc0SKunlin Youpldm-run: 30905b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 3101fcb3bc0SKunlin You 3111fcb3bc0SKunlin Youpldm-debug: 31205b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 3131fcb3bc0SKunlin You 31451981c77SbugGeneratorinclude Makefile.test 31551981c77SbugGenerator 316720dd621STang Haojininclude src/main/scala/device/standalone/standalone_device.mk 317720dd621STang Haojin 318e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO) 319