1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{AllFoldedHistories, CircularGlobalHistory, GlobalHistory, ShiftingGlobalHistory} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35 36import scala.math.max 37import Chisel.experimental.chiselName 38import chipsalliance.rocketchip.config.Parameters 39import chisel3.util.BitPat.bitPatToUInt 40import xiangshan.backend.exu.ExuConfig 41import xiangshan.backend.fu.PMPEntry 42import xiangshan.frontend.Ftq_Redirect_SRAMEntry 43import xiangshan.frontend.AllFoldedHistories 44import xiangshan.frontend.AllAheadFoldedHistoryOldestBits 45 46class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 47 val valid = Bool() 48 val bits = gen.cloneType.asInstanceOf[T] 49 50} 51 52object ValidUndirectioned { 53 def apply[T <: Data](gen: T) = { 54 new ValidUndirectioned[T](gen) 55 } 56} 57 58object RSFeedbackType { 59 val tlbMiss = 0.U(3.W) 60 val mshrFull = 1.U(3.W) 61 val dataInvalid = 2.U(3.W) 62 val bankConflict = 3.U(3.W) 63 val ldVioCheckRedo = 4.U(3.W) 64 65 def apply() = UInt(3.W) 66} 67 68class PredictorAnswer(implicit p: Parameters) extends XSBundle { 69 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 70 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 71 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 72} 73 74class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 75 // from backend 76 val pc = UInt(VAddrBits.W) 77 // frontend -> backend -> frontend 78 val pd = new PreDecodeInfo 79 val rasSp = UInt(log2Up(RasSize).W) 80 val rasEntry = new RASEntry 81 // val hist = new ShiftingGlobalHistory 82 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 83 val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos) 84 val lastBrNumOH = UInt((numBr+1).W) 85 val ghr = UInt(UbtbGHRLength.W) 86 val histPtr = new CGHPtr 87 val specCnt = Vec(numBr, UInt(10.W)) 88 // need pipeline update 89 val br_hit = Bool() 90 val predTaken = Bool() 91 val target = UInt(VAddrBits.W) 92 val taken = Bool() 93 val isMisPred = Bool() 94 val shift = UInt((log2Ceil(numBr)+1).W) 95 val addIntoHist = Bool() 96 97 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 98 // this.hist := entry.ghist 99 this.folded_hist := entry.folded_hist 100 this.lastBrNumOH := entry.lastBrNumOH 101 this.afhob := entry.afhob 102 this.histPtr := entry.histPtr 103 this.rasSp := entry.rasSp 104 this.rasEntry := entry.rasEntry 105 this 106 } 107} 108 109// Dequeue DecodeWidth insts from Ibuffer 110class CtrlFlow(implicit p: Parameters) extends XSBundle { 111 val instr = UInt(32.W) 112 val pc = UInt(VAddrBits.W) 113 val foldpc = UInt(MemPredPCWidth.W) 114 val exceptionVec = ExceptionVec() 115 val trigger = new TriggerCf 116 val intrVec = Vec(12, Bool()) 117 val pd = new PreDecodeInfo 118 val pred_taken = Bool() 119 val crossPageIPFFix = Bool() 120 val storeSetHit = Bool() // inst has been allocated an store set 121 val waitForRobIdx = new RobPtr // store set predicted previous store robIdx 122 // Load wait is needed 123 // load inst will not be executed until former store (predicted by mdp) addr calcuated 124 val loadWaitBit = Bool() 125 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 126 // load inst will not be executed until ALL former store addr calcuated 127 val loadWaitStrict = Bool() 128 val ssid = UInt(SSIDWidth.W) 129 val ftqPtr = new FtqPtr 130 val ftqOffset = UInt(log2Up(PredictWidth).W) 131 // This inst will flush all the pipe when it is the oldest inst in ROB, 132 // then replay from this inst itself 133 val replayInst = Bool() 134} 135 136 137class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 138 val isAddSub = Bool() // swap23 139 val typeTagIn = UInt(1.W) 140 val typeTagOut = UInt(1.W) 141 val fromInt = Bool() 142 val wflags = Bool() 143 val fpWen = Bool() 144 val fmaCmd = UInt(2.W) 145 val div = Bool() 146 val sqrt = Bool() 147 val fcvt = Bool() 148 val typ = UInt(2.W) 149 val fmt = UInt(2.W) 150 val ren3 = Bool() //TODO: remove SrcType.fp 151 val rm = UInt(3.W) 152} 153 154// Decode DecodeWidth insts at Decode Stage 155class CtrlSignals(implicit p: Parameters) extends XSBundle { 156 val srcType = Vec(3, SrcType()) 157 val lsrc = Vec(3, UInt(5.W)) 158 val ldest = UInt(5.W) 159 val fuType = FuType() 160 val fuOpType = FuOpType() 161 val rfWen = Bool() 162 val fpWen = Bool() 163 val isXSTrap = Bool() 164 val noSpecExec = Bool() // wait forward 165 val blockBackward = Bool() // block backward 166 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 167 val selImm = SelImm() 168 val imm = UInt(ImmUnion.maxLen.W) 169 val commitType = CommitType() 170 val fpu = new FPUCtrlSignals 171 val isMove = Bool() 172 val singleStep = Bool() 173 // This inst will flush all the pipe when it is the oldest inst in ROB, 174 // then replay from this inst itself 175 val replayInst = Bool() 176 177 private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 178 isXSTrap, noSpecExec, blockBackward, flushPipe, selImm) 179 180 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 181 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 182 allSignals zip decoder foreach { case (s, d) => s := d } 183 commitType := DontCare 184 this 185 } 186 187 def decode(bit: List[BitPat]): CtrlSignals = { 188 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 189 this 190 } 191 192 def isWFI: Bool = fuType === FuType.csr && fuOpType === CSROpType.wfi 193 def isSoftPrefetch: Bool = { 194 fuType === FuType.alu && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U 195 } 196} 197 198class CfCtrl(implicit p: Parameters) extends XSBundle { 199 val cf = new CtrlFlow 200 val ctrl = new CtrlSignals 201} 202 203class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 204 val eliminatedMove = Bool() 205 // val fetchTime = UInt(64.W) 206 val renameTime = UInt(XLEN.W) 207 val dispatchTime = UInt(XLEN.W) 208 val enqRsTime = UInt(XLEN.W) 209 val selectTime = UInt(XLEN.W) 210 val issueTime = UInt(XLEN.W) 211 val writebackTime = UInt(XLEN.W) 212 // val commitTime = UInt(64.W) 213 val runahead_checkpoint_id = UInt(64.W) 214} 215 216// Separate LSQ 217class LSIdx(implicit p: Parameters) extends XSBundle { 218 val lqIdx = new LqPtr 219 val sqIdx = new SqPtr 220} 221 222// CfCtrl -> MicroOp at Rename Stage 223class MicroOp(implicit p: Parameters) extends CfCtrl { 224 val srcState = Vec(3, SrcState()) 225 val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 226 val pdest = UInt(PhyRegIdxWidth.W) 227 val old_pdest = UInt(PhyRegIdxWidth.W) 228 val robIdx = new RobPtr 229 val lqIdx = new LqPtr 230 val sqIdx = new SqPtr 231 val eliminatedMove = Bool() 232 val debugInfo = new PerfDebugInfo 233 def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = { 234 val stateReady = srcState(index) === SrcState.rdy || ignoreState.B 235 val readReg = if (isFp) { 236 ctrl.srcType(index) === SrcType.fp 237 } else { 238 ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U 239 } 240 readReg && stateReady 241 } 242 def srcIsReady: Vec[Bool] = { 243 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 244 } 245 def clearExceptions( 246 exceptionBits: Seq[Int] = Seq(), 247 flushPipe: Boolean = false, 248 replayInst: Boolean = false 249 ): MicroOp = { 250 cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B) 251 if (!flushPipe) { ctrl.flushPipe := false.B } 252 if (!replayInst) { ctrl.replayInst := false.B } 253 this 254 } 255 // Assume only the LUI instruction is decoded with IMM_U in ALU. 256 def isLUI: Bool = ctrl.selImm === SelImm.IMM_U && ctrl.fuType === FuType.alu 257 // This MicroOp is used to wakeup another uop (the successor: (psrc, srcType). 258 def wakeup(successor: Seq[(UInt, UInt)], exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 259 successor.map{ case (src, srcType) => 260 val pdestMatch = pdest === src 261 // For state: no need to check whether src is x0/imm/pc because they are always ready. 262 val rfStateMatch = if (exuCfg.readIntRf) ctrl.rfWen else false.B 263 val fpMatch = if (exuCfg.readFpRf) ctrl.fpWen else false.B 264 val bothIntFp = exuCfg.readIntRf && exuCfg.readFpRf 265 val bothStateMatch = Mux(SrcType.regIsFp(srcType), fpMatch, rfStateMatch) 266 val stateCond = pdestMatch && (if (bothIntFp) bothStateMatch else rfStateMatch || fpMatch) 267 // For data: types are matched and int pdest is not $zero. 268 val rfDataMatch = if (exuCfg.readIntRf) ctrl.rfWen && src =/= 0.U else false.B 269 val dataCond = pdestMatch && (rfDataMatch && SrcType.isReg(srcType) || fpMatch && SrcType.isFp(srcType)) 270 (stateCond, dataCond) 271 } 272 } 273 // This MicroOp is used to wakeup another uop (the successor: MicroOp). 274 def wakeup(successor: MicroOp, exuCfg: ExuConfig): Seq[(Bool, Bool)] = { 275 wakeup(successor.psrc.zip(successor.ctrl.srcType), exuCfg) 276 } 277 def isJump: Bool = FuType.isJumpExu(ctrl.fuType) 278} 279 280class XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle { 281 val uop = new MicroOp 282} 283 284class MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp { 285 val flag = UInt(1.W) 286} 287 288class Redirect(implicit p: Parameters) extends XSBundle { 289 val robIdx = new RobPtr 290 val ftqIdx = new FtqPtr 291 val ftqOffset = UInt(log2Up(PredictWidth).W) 292 val level = RedirectLevel() 293 val interrupt = Bool() 294 val cfiUpdate = new CfiUpdateInfo 295 296 val stFtqIdx = new FtqPtr // for load violation predict 297 val stFtqOffset = UInt(log2Up(PredictWidth).W) 298 299 val debug_runahead_checkpoint_id = UInt(64.W) 300 301 // def isUnconditional() = RedirectLevel.isUnconditional(level) 302 def flushItself() = RedirectLevel.flushItself(level) 303 // def isException() = RedirectLevel.isException(level) 304} 305 306class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 307 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 308 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 309 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 310} 311 312class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 313 // NOTE: set isInt and isFp both to 'false' when invalid 314 val isInt = Bool() 315 val isFp = Bool() 316 val preg = UInt(PhyRegIdxWidth.W) 317} 318 319class DebugBundle(implicit p: Parameters) extends XSBundle { 320 val isMMIO = Bool() 321 val isPerfCnt = Bool() 322 val paddr = UInt(PAddrBits.W) 323 val vaddr = UInt(VAddrBits.W) 324} 325 326class ExuInput(implicit p: Parameters) extends XSBundleWithMicroOp { 327 val src = Vec(3, UInt(XLEN.W)) 328} 329 330class ExuOutput(implicit p: Parameters) extends XSBundleWithMicroOp { 331 val data = UInt(XLEN.W) 332 val fflags = UInt(5.W) 333 val redirectValid = Bool() 334 val redirect = new Redirect 335 val debug = new DebugBundle 336} 337 338class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 339 val mtip = Input(Bool()) 340 val msip = Input(Bool()) 341 val meip = Input(Bool()) 342 val seip = Input(Bool()) 343 val debug = Input(Bool()) 344} 345 346class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 347 val exception = Flipped(ValidIO(new MicroOp)) 348 val isInterrupt = Input(Bool()) 349 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 350 val trapTarget = Output(UInt(VAddrBits.W)) 351 val externalInterrupt = new ExternalInterruptIO 352 val interrupt = Output(Bool()) 353} 354 355class ExceptionInfo(implicit p: Parameters) extends XSBundleWithMicroOp { 356 val isInterrupt = Bool() 357} 358 359class RobCommitInfo(implicit p: Parameters) extends XSBundle { 360 val ldest = UInt(5.W) 361 val rfWen = Bool() 362 val fpWen = Bool() 363 val wflags = Bool() 364 val commitType = CommitType() 365 val pdest = UInt(PhyRegIdxWidth.W) 366 val old_pdest = UInt(PhyRegIdxWidth.W) 367 val ftqIdx = new FtqPtr 368 val ftqOffset = UInt(log2Up(PredictWidth).W) 369 370 // these should be optimized for synthesis verilog 371 val pc = UInt(VAddrBits.W) 372} 373 374class RobCommitIO(implicit p: Parameters) extends XSBundle { 375 val isWalk = Output(Bool()) 376 val valid = Vec(CommitWidth, Output(Bool())) 377 // valid bits optimized for walk 378 val walkValid = Vec(CommitWidth, Output(Bool())) 379 val info = Vec(CommitWidth, Output(new RobCommitInfo)) 380 381 def hasWalkInstr = isWalk && valid.asUInt.orR 382 383 def hasCommitInstr = !isWalk && valid.asUInt.orR 384} 385 386class RSFeedback(implicit p: Parameters) extends XSBundle { 387 val rsIdx = UInt(log2Up(IssQueSize).W) 388 val hit = Bool() 389 val flushState = Bool() 390 val sourceType = RSFeedbackType() 391 val dataInvalidSqIdx = new SqPtr 392} 393 394class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 395 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 396 // for instance: MemRSFeedbackIO()(updateP) 397 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 398 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 399 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 400 val isFirstIssue = Input(Bool()) 401} 402 403class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 404 // to backend end 405 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 406 val fromFtq = new FtqToCtrlIO 407 // from backend 408 val toFtq = Flipped(new CtrlToFtqIO) 409} 410 411class SatpStruct extends Bundle { 412 val mode = UInt(4.W) 413 val asid = UInt(16.W) 414 val ppn = UInt(44.W) 415} 416 417class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 418 val satp = new Bundle { 419 val changed = Bool() 420 val mode = UInt(4.W) // TODO: may change number to parameter 421 val asid = UInt(16.W) 422 val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 423 424 def apply(satp_value: UInt): Unit = { 425 require(satp_value.getWidth == XLEN) 426 val sa = satp_value.asTypeOf(new SatpStruct) 427 mode := sa.mode 428 asid := sa.asid 429 ppn := sa.ppn 430 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 431 } 432 } 433 val priv = new Bundle { 434 val mxr = Bool() 435 val sum = Bool() 436 val imode = UInt(2.W) 437 val dmode = UInt(2.W) 438 } 439 440 override def toPrintable: Printable = { 441 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 442 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 443 } 444} 445 446class SfenceBundle(implicit p: Parameters) extends XSBundle { 447 val valid = Bool() 448 val bits = new Bundle { 449 val rs1 = Bool() 450 val rs2 = Bool() 451 val addr = UInt(VAddrBits.W) 452 val asid = UInt(AsidLength.W) 453 } 454 455 override def toPrintable: Printable = { 456 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 457 } 458} 459 460// Bundle for load violation predictor updating 461class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 462 val valid = Bool() 463 464 // wait table update 465 val waddr = UInt(MemPredPCWidth.W) 466 val wdata = Bool() // true.B by default 467 468 // store set update 469 // by default, ldpc/stpc should be xor folded 470 val ldpc = UInt(MemPredPCWidth.W) 471 val stpc = UInt(MemPredPCWidth.W) 472} 473 474class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 475 // Prefetcher 476 val l1I_pf_enable = Output(Bool()) 477 val l2_pf_enable = Output(Bool()) 478 // ICache 479 val icache_parity_enable = Output(Bool()) 480 // Labeled XiangShan 481 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 482 // Load violation predictor 483 val lvpred_disable = Output(Bool()) 484 val no_spec_load = Output(Bool()) 485 val storeset_wait_store = Output(Bool()) 486 val storeset_no_fast_wakeup = Output(Bool()) 487 val lvpred_timeout = Output(UInt(5.W)) 488 // Branch predictor 489 val bp_ctrl = Output(new BPUCtrl) 490 // Memory Block 491 val sbuffer_threshold = Output(UInt(4.W)) 492 val ldld_vio_check_enable = Output(Bool()) 493 val soft_prefetch_enable = Output(Bool()) 494 val cache_error_enable = Output(Bool()) 495 // Rename 496 val move_elim_enable = Output(Bool()) 497 // Decode 498 val svinval_enable = Output(Bool()) 499 500 // distribute csr write signal 501 val distribute_csr = new DistributedCSRIO() 502 503 val singlestep = Output(Bool()) 504 val frontend_trigger = new FrontendTdataDistributeIO() 505 val mem_trigger = new MemTdataDistributeIO() 506 val trigger_enable = Output(Vec(10, Bool())) 507} 508 509class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 510 // CSR has been written by csr inst, copies of csr should be updated 511 val w = ValidIO(new Bundle { 512 val addr = Output(UInt(12.W)) 513 val data = Output(UInt(XLEN.W)) 514 }) 515} 516 517class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 518 // Request csr to be updated 519 // 520 // Note that this request will ONLY update CSR Module it self, 521 // copies of csr will NOT be updated, use it with care! 522 // 523 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 524 val w = ValidIO(new Bundle { 525 val addr = Output(UInt(12.W)) 526 val data = Output(UInt(XLEN.W)) 527 }) 528 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 529 when(valid){ 530 w.bits.addr := addr 531 w.bits.data := data 532 } 533 println("Distributed CSR update req registered for " + src_description) 534 } 535} 536 537class L1CacheErrorInfo(implicit p: Parameters) extends XSBundle { 538 // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR 539 val source = Output(new Bundle() { 540 val tag = Bool() // l1 tag array 541 val data = Bool() // l1 data array 542 val l2 = Bool() 543 }) 544 val opType = Output(new Bundle() { 545 val fetch = Bool() 546 val load = Bool() 547 val store = Bool() 548 val probe = Bool() 549 val release = Bool() 550 val atom = Bool() 551 }) 552 val paddr = Output(UInt(PAddrBits.W)) 553 554 // report error and paddr to beu 555 // bus error unit will receive error info iff ecc_error.valid 556 val report_to_beu = Output(Bool()) 557 558 // there is an valid error 559 // l1 cache error will always be report to CACHE_ERROR csr 560 val valid = Output(Bool()) 561 562 def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = { 563 val beu_info = Wire(new L1BusErrorUnitInfo) 564 beu_info.ecc_error.valid := report_to_beu 565 beu_info.ecc_error.bits := paddr 566 beu_info 567 } 568} 569 570/* TODO how to trigger on next inst? 5711. If hit is determined at frontend, then set a "next instr" trap at dispatch like singlestep 5722. If it is determined at Load(meaning it must be "hit after", then it must not be a jump. So we can let it commit and set 573xret csr to pc + 4/ + 2 5742.5 The problem is to let it commit. This is the real TODO 5753. If it is load and hit before just treat it as regular load exception 576 */ 577 578// This bundle carries trigger hit info along the pipeline 579// Now there are 10 triggers divided into 5 groups of 2 580// These groups are 581// (if if) (store store) (load loid) (if store) (if load) 582 583// Triggers in the same group can chain, meaning that they only 584// fire is both triggers in the group matches (the triggerHitVec bit is asserted) 585// Chaining of trigger No. (2i) and (2i+1) is indicated by triggerChainVec(i) 586// Timing of 0 means trap at current inst, 1 means trap at next inst 587// Chaining and timing and the validness of a trigger is controlled by csr 588// In two chained triggers, if they have different timing, both won't fire 589//class TriggerCf (implicit p: Parameters) extends XSBundle { 590// val triggerHitVec = Vec(10, Bool()) 591// val triggerTiming = Vec(10, Bool()) 592// val triggerChainVec = Vec(5, Bool()) 593//} 594 595class TriggerCf(implicit p: Parameters) extends XSBundle { 596 // frontend 597 val frontendHit = Vec(4, Bool()) 598// val frontendTiming = Vec(4, Bool()) 599// val frontendHitNext = Vec(4, Bool()) 600 601// val frontendException = Bool() 602 // backend 603 val backendEn = Vec(2, Bool()) // Hit(6) && chain(4) , Hit(8) && chain(4) 604 val backendHit = Vec(6, Bool()) 605// val backendTiming = Vec(6, Bool()) // trigger enable fro chain 606 607 // Two situations not allowed: 608 // 1. load data comparison 609 // 2. store chaining with store 610 def getHitFrontend = frontendHit.reduce(_ || _) 611 def getHitBackend = backendHit.reduce(_ || _) 612 def hit = getHitFrontend || getHitBackend 613 def clear(): Unit = { 614 frontendHit.foreach(_ := false.B) 615 backendEn.foreach(_ := false.B) 616 backendHit.foreach(_ := false.B) 617 } 618} 619 620// these 3 bundles help distribute trigger control signals from CSR 621// to Frontend, Load and Store. 622class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 623 val t = Valid(new Bundle { 624 val addr = Output(UInt(2.W)) 625 val tdata = new MatchTriggerIO 626 }) 627 } 628 629class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 630 val t = Valid(new Bundle { 631 val addr = Output(UInt(3.W)) 632 val tdata = new MatchTriggerIO 633 }) 634} 635 636class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 637 val matchType = Output(UInt(2.W)) 638 val select = Output(Bool()) 639 val timing = Output(Bool()) 640 val action = Output(Bool()) 641 val chain = Output(Bool()) 642 val tdata2 = Output(UInt(64.W)) 643} 644