xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision 4fa00a44e423bbefb437cd4aeb25a292d573cfeb)
1730cfbc0SXuan Hupackage xiangshan.backend
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
5730cfbc0SXuan Huimport chisel3.util._
6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
759a1db8aSHaojin Tangimport utility.{Constantin, ZeroExt}
8730cfbc0SXuan Huimport xiangshan._
9f19cc441Szhanglinjuanimport xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals}
10870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
1139c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.{IntData, VecData}
12c34b4b06SXuan Huimport xiangshan.backend.datapath.RdConfig.{IntRD, VfRD}
13730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._
14c34b4b06SXuan Huimport xiangshan.backend.datapath._
1583ba63b3SXuan Huimport xiangshan.backend.dispatch.CoreDispatchTopDownIO
16730cfbc0SXuan Huimport xiangshan.backend.exu.ExuBlock
17a8db15d8Sfdyimport xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
185b35049aSHaojin Tangimport xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO}
1983ba63b3SXuan Huimport xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase}
201548ca99SHaojin Tangimport xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
219d8d7860SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo}
22730cfbc0SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
23730cfbc0SXuan Hu
24730cfbc0SXuan Huclass Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
25730cfbc0SXuan Hu  with HasXSParameter {
26730cfbc0SXuan Hu
271ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
281ca4a39dSXuan Hu
299b258a00Sxgkiri  /* Only update the idx in mem-scheduler here
309b258a00Sxgkiri   * Idx in other schedulers can be updated the same way if needed
319b258a00Sxgkiri   *
329b258a00Sxgkiri   * Also note that we filter out the 'stData issue-queues' when counting
339b258a00Sxgkiri   */
342d270511Ssinsanction  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0 && iq.VstdCnt == 0).zipWithIndex) {
359b258a00Sxgkiri    ibp.updateIdx(idx)
369b258a00Sxgkiri  }
379b258a00Sxgkiri
38bf35baadSXuan Hu  println(params.iqWakeUpParams)
39bf35baadSXuan Hu
40dd473fffSXuan Hu  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
41dd473fffSXuan Hu    schdCfg.bindBackendParam(params)
42dd473fffSXuan Hu  }
43dd473fffSXuan Hu
44dd473fffSXuan Hu  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
45dd473fffSXuan Hu    iqCfg.bindBackendParam(params)
46dd473fffSXuan Hu  }
47dd473fffSXuan Hu
48bf35baadSXuan Hu  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
49b133b458SXuan Hu    exuCfg.bindBackendParam(params)
50bf35baadSXuan Hu    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
51bf35baadSXuan Hu    exuCfg.updateExuIdx(i)
52bf35baadSXuan Hu  }
53bf35baadSXuan Hu
540655b1a0SXuan Hu  println("[Backend] ExuConfigs:")
55730cfbc0SXuan Hu  for (exuCfg <- params.allExuParams) {
56730cfbc0SXuan Hu    val fuConfigs = exuCfg.fuConfigs
57730cfbc0SXuan Hu    val wbPortConfigs = exuCfg.wbPortConfigs
58730cfbc0SXuan Hu    val immType = exuCfg.immType
59bf44d649SXuan Hu
600655b1a0SXuan Hu    println("[Backend]   " +
610655b1a0SXuan Hu      s"${exuCfg.name}: " +
62670870b3SXuan Hu      (if (exuCfg.fakeUnit) "fake, " else "") +
6304c99ecaSXuan Hu      (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") +
640655b1a0SXuan Hu      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
650655b1a0SXuan Hu      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
66bf44d649SXuan Hu      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
67670870b3SXuan Hu      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " +
68670870b3SXuan Hu      s"srcReg(${exuCfg.numRegSrc})"
69c0be7f33SXuan Hu    )
70c0be7f33SXuan Hu    require(
71c0be7f33SXuan Hu      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
72730cfbc0SXuan Hu        fuConfigs.map(_.writeIntRf).reduce(_ || _),
734c7680e0SXuan Hu      s"${exuCfg.name} int wb port has no priority"
74c0be7f33SXuan Hu    )
75c0be7f33SXuan Hu    require(
76c0be7f33SXuan Hu      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
77730cfbc0SXuan Hu        fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _),
784c7680e0SXuan Hu      s"${exuCfg.name} vec wb port has no priority"
79c0be7f33SXuan Hu    )
80730cfbc0SXuan Hu  }
81730cfbc0SXuan Hu
82c34b4b06SXuan Hu  println(s"[Backend] all fu configs")
83b6b11f60SXuan Hu  for (cfg <- FuConfig.allConfigs) {
84b6b11f60SXuan Hu    println(s"[Backend]   $cfg")
85b6b11f60SXuan Hu  }
86b6b11f60SXuan Hu
87c34b4b06SXuan Hu  println(s"[Backend] Int RdConfigs: ExuName(Priority)")
8839c59369SXuan Hu  for ((port, seq) <- params.getRdPortParams(IntData())) {
89c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
90c34b4b06SXuan Hu  }
91c34b4b06SXuan Hu
92c34b4b06SXuan Hu  println(s"[Backend] Int WbConfigs: ExuName(Priority)")
9339c59369SXuan Hu  for ((port, seq) <- params.getWbPortParams(IntData())) {
94c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
95c34b4b06SXuan Hu  }
96c34b4b06SXuan Hu
97c34b4b06SXuan Hu  println(s"[Backend] Vf RdConfigs: ExuName(Priority)")
9839c59369SXuan Hu  for ((port, seq) <- params.getRdPortParams(VecData())) {
99c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
100c34b4b06SXuan Hu  }
101c34b4b06SXuan Hu
102c34b4b06SXuan Hu  println(s"[Backend] Vf WbConfigs: ExuName(Priority)")
10339c59369SXuan Hu  for ((port, seq) <- params.getWbPortParams(VecData())) {
104c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
105c34b4b06SXuan Hu  }
106c34b4b06SXuan Hu
107d97a1af7SXuan Hu  println(s"[Backend] Dispatch Configs:")
108d97a1af7SXuan Hu  println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})")
109d97a1af7SXuan Hu  println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})")
110d97a1af7SXuan Hu
111730cfbc0SXuan Hu  val ctrlBlock = LazyModule(new CtrlBlock(params))
112d8a24b06SzhanglyGit  val pcTargetMem = LazyModule(new PcTargetMem(params))
113730cfbc0SXuan Hu  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
114730cfbc0SXuan Hu  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
115730cfbc0SXuan Hu  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
116730cfbc0SXuan Hu  val dataPath = LazyModule(new DataPath(params))
117730cfbc0SXuan Hu  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
118730cfbc0SXuan Hu  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
1197f847969SzhanglyGit  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
120730cfbc0SXuan Hu
121730cfbc0SXuan Hu  lazy val module = new BackendImp(this)
122730cfbc0SXuan Hu}
123730cfbc0SXuan Hu
124d91483a6Sfdyclass BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper)
125d91483a6Sfdy  with HasXSParameter {
126730cfbc0SXuan Hu  implicit private val params = wrapper.params
127870f462dSXuan Hu
128730cfbc0SXuan Hu  val io = IO(new BackendIO()(p, wrapper.params))
129730cfbc0SXuan Hu
130730cfbc0SXuan Hu  private val ctrlBlock = wrapper.ctrlBlock.module
131d8a24b06SzhanglyGit  private val pcTargetMem = wrapper.pcTargetMem.module
13283ba63b3SXuan Hu  private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module
133730cfbc0SXuan Hu  private val vfScheduler = wrapper.vfScheduler.get.module
134730cfbc0SXuan Hu  private val memScheduler = wrapper.memScheduler.get.module
135730cfbc0SXuan Hu  private val dataPath = wrapper.dataPath.module
136730cfbc0SXuan Hu  private val intExuBlock = wrapper.intExuBlock.get.module
137730cfbc0SXuan Hu  private val vfExuBlock = wrapper.vfExuBlock.get.module
1385d2b9cadSXuan Hu  private val bypassNetwork = Module(new BypassNetwork)
139730cfbc0SXuan Hu  private val wbDataPath = Module(new WbDataPath(params))
1407f847969SzhanglyGit  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
141730cfbc0SXuan Hu
142c0be7f33SXuan Hu  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
143bf35baadSXuan Hu    intScheduler.io.toSchedulers.wakeupVec ++
144bf35baadSXuan Hu      vfScheduler.io.toSchedulers.wakeupVec ++
145bf35baadSXuan Hu      memScheduler.io.toSchedulers.wakeupVec
146c0be7f33SXuan Hu    ).map(x => (x.bits.exuIdx, x)).toMap
147bf35baadSXuan Hu
148bf35baadSXuan Hu  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
149bf35baadSXuan Hu
150dd970561SzhanglyGit  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
151dd970561SzhanglyGit  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
152dd970561SzhanglyGit  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
153dd970561SzhanglyGit  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
154dd970561SzhanglyGit  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
155dd970561SzhanglyGit  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
156dd970561SzhanglyGit  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
1572e0a7dc5Sfdy
1588d29ec32Sczw  wbDataPath.io.fromIntExu.flatten.filter(x => x.bits.params.writeIntRf)
1592e0a7dc5Sfdy
160fb4849e5SXuan Hu  private val vconfig = dataPath.io.vconfigReadPort.data
1617a96cc7fSHaojin Tang  private val og1CancelOH: UInt = dataPath.io.og1CancelOH
162*4fa00a44SzhanglyGit  private val og0CancelOH: UInt = dataPath.io.og0CancelOH
163bc7d6943SzhanglyGit  private val cancelToBusyTable = dataPath.io.cancelToBusyTable
164*4fa00a44SzhanglyGit  private val finalBlockMem = Wire(Vec(params.memSchdParams.get.numExu, Bool()))
165fb4849e5SXuan Hu
166730cfbc0SXuan Hu  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
167730cfbc0SXuan Hu  ctrlBlock.io.frontend <> io.frontend
168730cfbc0SXuan Hu  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
169730cfbc0SXuan Hu  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
170730cfbc0SXuan Hu  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
17117b21f45SHaojin Tang  ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept
17217b21f45SHaojin Tang  ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept
173730cfbc0SXuan Hu  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
174730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
175730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
176730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
177730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
178730cfbc0SXuan Hu  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
17917b21f45SHaojin Tang  ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo
18017b21f45SHaojin Tang  ctrlBlock.io.robio.debug_ls <> io.mem.debugLS
181fb4849e5SXuan Hu  ctrlBlock.io.fromDataPath.vtype := vconfig(7, 0).asTypeOf(new VType)
18216782ac3SHaojin Tang  ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm
1836ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept
1846ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp
1856ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req
1866ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc
1876ce10964SXuan Hu
188730cfbc0SXuan Hu
189730cfbc0SXuan Hu  intScheduler.io.fromTop.hartId := io.fromTop.hartId
190730cfbc0SXuan Hu  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
191730cfbc0SXuan Hu  intScheduler.io.fromCtrlBlock.pcVec := ctrlBlock.io.toIssueBlock.pcVec
192730cfbc0SXuan Hu  intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
193730cfbc0SXuan Hu  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
194730cfbc0SXuan Hu  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
195730cfbc0SXuan Hu  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
196c0be7f33SXuan Hu  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
197c0be7f33SXuan Hu  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
1987a96cc7fSHaojin Tang  intScheduler.io.fromDataPath.og0Cancel := og0CancelOH
1997a96cc7fSHaojin Tang  intScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2000f55a0d3SHaojin Tang  intScheduler.io.ldCancel := io.mem.ldCancel
201bc7d6943SzhanglyGit  intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
202730cfbc0SXuan Hu
203730cfbc0SXuan Hu  memScheduler.io.fromTop.hartId := io.fromTop.hartId
204730cfbc0SXuan Hu  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
205730cfbc0SXuan Hu  memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
206730cfbc0SXuan Hu  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
207730cfbc0SXuan Hu  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
208730cfbc0SXuan Hu  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
209*4fa00a44SzhanglyGit  memScheduler.io.finalBlockMem.get.flatten.zip(finalBlockMem).foreach(x => x._1 := x._2)
210730cfbc0SXuan Hu  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
211e450f9ecSXuan Hu  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
2122d270511Ssinsanction  memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr
2132d270511Ssinsanction  memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr
214730cfbc0SXuan Hu  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
215730cfbc0SXuan Hu  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
216730cfbc0SXuan Hu  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
217272ec6b1SHaojin Tang  require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length)
21806083203SHaojin Tang  memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) =>
219730cfbc0SXuan Hu    sink.valid := source.valid
22006083203SHaojin Tang    sink.bits  := source.bits.robIdx
221730cfbc0SXuan Hu  }
22206083203SHaojin Tang  memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO
223c0be7f33SXuan Hu  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
224fb4849e5SXuan Hu  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
225fb4849e5SXuan Hu  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
2268f1fa9b1Ssfencevma  memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback
227c0be7f33SXuan Hu  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
2287a96cc7fSHaojin Tang  memScheduler.io.fromDataPath.og0Cancel := og0CancelOH
2297a96cc7fSHaojin Tang  memScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2300f55a0d3SHaojin Tang  memScheduler.io.ldCancel := io.mem.ldCancel
231bc7d6943SzhanglyGit  memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
232730cfbc0SXuan Hu
233730cfbc0SXuan Hu  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
234730cfbc0SXuan Hu  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
235730cfbc0SXuan Hu  vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
236730cfbc0SXuan Hu  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
237730cfbc0SXuan Hu  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
238730cfbc0SXuan Hu  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
239c0be7f33SXuan Hu  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
240c0be7f33SXuan Hu  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
2417a96cc7fSHaojin Tang  vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH
2427a96cc7fSHaojin Tang  vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2430f55a0d3SHaojin Tang  vfScheduler.io.ldCancel := io.mem.ldCancel
244bc7d6943SzhanglyGit  vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
245730cfbc0SXuan Hu
2467eea175bSHaojin Tang  dataPath.io.hartId := io.fromTop.hartId
247730cfbc0SXuan Hu  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
248d91483a6Sfdy  dataPath.io.vconfigReadPort.addr := ctrlBlock.io.toDataPath.vtypeAddr
249e703da02SzhanglyGit  dataPath.io.vldReadPort.addr := wbDataPath.io.oldVdAddrToDataPath
250fb4849e5SXuan Hu
25159ef6009Sxiaofeibao-xjtu  dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay
25259ef6009Sxiaofeibao-xjtu  dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay
25359ef6009Sxiaofeibao-xjtu  dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay
254730cfbc0SXuan Hu
2550f55a0d3SHaojin Tang  dataPath.io.ldCancel := io.mem.ldCancel
2560f55a0d3SHaojin Tang
257730cfbc0SXuan Hu  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
258730cfbc0SXuan Hu  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
259730cfbc0SXuan Hu  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
260730cfbc0SXuan Hu  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
261b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugIntRat    .foreach(_ := ctrlBlock.io.debug_int_rat.get)
262b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugFpRat     .foreach(_ := ctrlBlock.io.debug_fp_rat.get)
263b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugVecRat    .foreach(_ := ctrlBlock.io.debug_vec_rat.get)
264b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugVconfigRat.foreach(_ := ctrlBlock.io.debug_vconfig_rat.get)
265730cfbc0SXuan Hu
2665d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
2675d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.vf <> dataPath.io.toFpExu
2685d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu
2695d2b9cadSXuan Hu  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
2705d2b9cadSXuan Hu  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
271f9f1abd7SXuan Hu
272c838dea1SXuan Hu  require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size,
273670870b3SXuan Hu    s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " +
274c838dea1SXuan Hu    s"io.mem.writeback(${io.mem.writeBack.size})"
275670870b3SXuan Hu  )
276c838dea1SXuan Hu  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
2775d2b9cadSXuan Hu    sink.valid := source.valid
2785d2b9cadSXuan Hu    sink.bits.pdest := source.bits.uop.pdest
2795d2b9cadSXuan Hu    sink.bits.data := source.bits.data
2805d2b9cadSXuan Hu  }
2815d2b9cadSXuan Hu
282d8a24b06SzhanglyGit
283730cfbc0SXuan Hu  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
284730cfbc0SXuan Hu  for (i <- 0 until intExuBlock.io.in.length) {
285730cfbc0SXuan Hu    for (j <- 0 until intExuBlock.io.in(i).length) {
2860f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel)
287c0be7f33SXuan Hu      NewPipelineConnect(
288c0be7f33SXuan Hu        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
289c0be7f33SXuan Hu        Mux(
290c0be7f33SXuan Hu          bypassNetwork.io.toExus.int(i)(j).fire,
2910f55a0d3SHaojin Tang          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
292c0be7f33SXuan Hu          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
293c0be7f33SXuan Hu        )
294c0be7f33SXuan Hu      )
295730cfbc0SXuan Hu    }
296730cfbc0SXuan Hu  }
297730cfbc0SXuan Hu
298d8a24b06SzhanglyGit  pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq
2999d8d7860SXuan Hu  pcTargetMem.io.fromDataPathFtq := bypassNetwork.io.toExus.int.flatten.filter(_.bits.params.needTarget).map(_.bits.ftqIdx.get).toSeq
3009d8d7860SXuan Hu  intExuBlock.io.in.flatten.filter(_.bits.params.needTarget).map(_.bits.predictInfo.get.target).zipWithIndex.foreach {
301d8a24b06SzhanglyGit    case (sink, i) =>
302d8a24b06SzhanglyGit      sink := pcTargetMem.io.toExus(i)
303d8a24b06SzhanglyGit  }
304d8a24b06SzhanglyGit
305730cfbc0SXuan Hu  private val csrio = intExuBlock.io.csrio.get
306730cfbc0SXuan Hu  csrio.hartId := io.fromTop.hartId
307730cfbc0SXuan Hu  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
308730cfbc0SXuan Hu  csrio.fpu.isIllegal := false.B // Todo: remove it
309730cfbc0SXuan Hu  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
310730cfbc0SXuan Hu  csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo
311a8db15d8Sfdy
312cda1c534Sxiaofeibao-xjtu//  val debugVconfig = dataPath.io.debugVconfig.get.asTypeOf(new VConfig)
313cda1c534Sxiaofeibao-xjtu//  val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt
314cda1c534Sxiaofeibao-xjtu//  val debugVl = debugVconfig.vl
31501ceb97cSZiyue Zhang  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
316e703da02SzhanglyGit  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid
317e703da02SzhanglyGit  csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits
318a8db15d8Sfdy  csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag
319b7d9e8d5Sxiaofeibao-xjtu  //Todo here need change design
320cda1c534Sxiaofeibao-xjtu  csrio.vpu.set_vtype.bits := 0.U//ZeroExt(debugVtype, XLEN)
321a8db15d8Sfdy  csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag
322cda1c534Sxiaofeibao-xjtu  csrio.vpu.set_vl.bits := 0.U//ZeroExt(debugVl, XLEN)
323730cfbc0SXuan Hu  csrio.exception := ctrlBlock.io.robio.exception
324730cfbc0SXuan Hu  csrio.memExceptionVAddr := io.mem.exceptionVAddr
325730cfbc0SXuan Hu  csrio.externalInterrupt := io.fromTop.externalInterrupt
326730cfbc0SXuan Hu  csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate
327730cfbc0SXuan Hu  csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate
328730cfbc0SXuan Hu  csrio.perf <> io.perf
32986e04cc0SHaojin Tang  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
33086e04cc0SHaojin Tang  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
33186e04cc0SHaojin Tang  csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf
332730cfbc0SXuan Hu  private val fenceio = intExuBlock.io.fenceio.get
333730cfbc0SXuan Hu  io.fenceio <> fenceio
334fa3c7ee7SHaojin Tang  fenceio.disableSfence := csrio.disableSfence
335730cfbc0SXuan Hu
336730cfbc0SXuan Hu  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
337730cfbc0SXuan Hu  for (i <- 0 until vfExuBlock.io.in.size) {
338730cfbc0SXuan Hu    for (j <- 0 until vfExuBlock.io.in(i).size) {
3390f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel)
340c0be7f33SXuan Hu      NewPipelineConnect(
341c0be7f33SXuan Hu        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
342c0be7f33SXuan Hu        Mux(
343c0be7f33SXuan Hu          bypassNetwork.io.toExus.vf(i)(j).fire,
3440f55a0d3SHaojin Tang          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
345c0be7f33SXuan Hu          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
346c0be7f33SXuan Hu        )
347c0be7f33SXuan Hu      )
34885f2adbfSsinsanction
34985f2adbfSsinsanction      vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart)
350730cfbc0SXuan Hu    }
351730cfbc0SXuan Hu  }
352b0507133SHaojin Tang
353b0507133SHaojin Tang  intExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
354b6b11f60SXuan Hu  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
355730cfbc0SXuan Hu
356730cfbc0SXuan Hu  wbDataPath.io.flush := ctrlBlock.io.redirect
357e703da02SzhanglyGit  wbDataPath.io.oldVdDataFromDataPath := dataPath.io.vldReadPort.data
358730cfbc0SXuan Hu  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
359730cfbc0SXuan Hu  wbDataPath.io.fromIntExu <> intExuBlock.io.out
360730cfbc0SXuan Hu  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
361c838dea1SXuan Hu  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
362730cfbc0SXuan Hu    sink.valid := source.valid
363730cfbc0SXuan Hu    source.ready := sink.ready
364730cfbc0SXuan Hu    sink.bits.data   := source.bits.data
365730cfbc0SXuan Hu    sink.bits.pdest  := source.bits.uop.pdest
366730cfbc0SXuan Hu    sink.bits.robIdx := source.bits.uop.robIdx
367730cfbc0SXuan Hu    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
368730cfbc0SXuan Hu    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
369730cfbc0SXuan Hu    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
370730cfbc0SXuan Hu    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
371730cfbc0SXuan Hu    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
372730cfbc0SXuan Hu    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
373730cfbc0SXuan Hu    sink.bits.debug := source.bits.debug
37496e858baSXuan Hu    sink.bits.debugInfo := source.bits.uop.debugInfo
375730cfbc0SXuan Hu    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
376730cfbc0SXuan Hu    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
3779d8d7860SXuan Hu    sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo)
37898d3cb16SXuan Hu    sink.bits.vls.foreach(x => {
3797ca7ad94Szhanglinjuan      x.vdIdx := source.bits.vdIdx.get
380dbc1c7fcSzhanglinjuan      x.vdIdxInField := source.bits.vdIdxInField.get
38198d3cb16SXuan Hu      x.vpu   := source.bits.uop.vpu
38298d3cb16SXuan Hu      x.oldVdPsrc := source.bits.uop.psrc(2)
38392c6b7edSzhanglinjuan      x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType)
38498d3cb16SXuan Hu    })
385f7af4c74Schengguanghui    sink.bits.trigger.foreach(_ := source.bits.uop.trigger)
386730cfbc0SXuan Hu  }
387730cfbc0SXuan Hu
388730cfbc0SXuan Hu  // to mem
3890f55a0d3SHaojin Tang  private val memIssueParams = params.memSchdParams.get.issueBlockParams
3908a66c02cSXuan Hu  private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu))
391b133b458SXuan Hu  println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU")
392b133b458SXuan Hu
3935d2b9cadSXuan Hu  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
3945d2b9cadSXuan Hu  for (i <- toMem.indices) {
3955d2b9cadSXuan Hu    for (j <- toMem(i).indices) {
3960f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel)
3970f55a0d3SHaojin Tang      val issueTimeout =
3980f55a0d3SHaojin Tang        if (memExuBlocksHasLDU(i)(j))
3990f55a0d3SHaojin Tang          Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2
4000f55a0d3SHaojin Tang        else
4010f55a0d3SHaojin Tang          false.B
4020f55a0d3SHaojin Tang
403ecfc6f16SXuan Hu      if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
4040f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout
4050f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.dataInvalidSqIdx := DontCare
4060f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
4070f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.respType := RSFeedbackType.fuBusy
4080f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.rfWen := toMem(i)(j).bits.rfWen.getOrElse(false.B)
4090f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
410887f9c3dSzhanglinjuan        memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx := toMem(i)(j).bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals)).vuopIdx
4110f55a0d3SHaojin Tang      }
4120f55a0d3SHaojin Tang
4135d2b9cadSXuan Hu      NewPipelineConnect(
4145d2b9cadSXuan Hu        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
4155d2b9cadSXuan Hu        Mux(
4165d2b9cadSXuan Hu          bypassNetwork.io.toExus.mem(i)(j).fire,
4170f55a0d3SHaojin Tang          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
4180f55a0d3SHaojin Tang          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout
4195d2b9cadSXuan Hu        )
4205d2b9cadSXuan Hu      )
421e8800897SXuan Hu
422c838dea1SXuan Hu      if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
4235b35049aSHaojin Tang        memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType)
424e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.dataInvalidSqIdx := DontCare
425e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
426e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.respType := RSFeedbackType.fuIdle
427e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.rfWen := toMem(i)(j).bits.rfWen.getOrElse(false.B)
428e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
42997b279b9SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.uopIdx := 0.U
430e8800897SXuan Hu      }
4315d2b9cadSXuan Hu    }
4325d2b9cadSXuan Hu  }
4335d2b9cadSXuan Hu
434730cfbc0SXuan Hu  io.mem.redirect := ctrlBlock.io.redirect
435c838dea1SXuan Hu  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
43659a1db8aSHaojin Tang    val enableMdp = Constantin.createRecord("EnableMdp", true.B)(0)
437730cfbc0SXuan Hu    sink.valid := source.valid
438730cfbc0SXuan Hu    source.ready := sink.ready
439730cfbc0SXuan Hu    sink.bits.iqIdx              := source.bits.iqIdx
440730cfbc0SXuan Hu    sink.bits.isFirstIssue       := source.bits.isFirstIssue
441730cfbc0SXuan Hu    sink.bits.uop                := 0.U.asTypeOf(sink.bits.uop)
442730cfbc0SXuan Hu    sink.bits.src                := 0.U.asTypeOf(sink.bits.src)
443730cfbc0SXuan Hu    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
44404c99ecaSXuan Hu    sink.bits.deqPortIdx         := source.bits.deqLdExuIdx.getOrElse(0.U)
445730cfbc0SXuan Hu    sink.bits.uop.fuType         := source.bits.fuType
446730cfbc0SXuan Hu    sink.bits.uop.fuOpType       := source.bits.fuOpType
447730cfbc0SXuan Hu    sink.bits.uop.imm            := source.bits.imm
448730cfbc0SXuan Hu    sink.bits.uop.robIdx         := source.bits.robIdx
449730cfbc0SXuan Hu    sink.bits.uop.pdest          := source.bits.pdest
450730cfbc0SXuan Hu    sink.bits.uop.rfWen          := source.bits.rfWen.getOrElse(false.B)
451730cfbc0SXuan Hu    sink.bits.uop.fpWen          := source.bits.fpWen.getOrElse(false.B)
452730cfbc0SXuan Hu    sink.bits.uop.vecWen         := source.bits.vecWen.getOrElse(false.B)
453730cfbc0SXuan Hu    sink.bits.uop.flushPipe      := source.bits.flushPipe.getOrElse(false.B)
454730cfbc0SXuan Hu    sink.bits.uop.pc             := source.bits.pc.getOrElse(0.U)
4551548ca99SHaojin Tang    sink.bits.uop.loadWaitBit    := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B)
4561548ca99SHaojin Tang    sink.bits.uop.waitForRobIdx  := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr))
45759a1db8aSHaojin Tang    sink.bits.uop.storeSetHit    := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B)
45859a1db8aSHaojin Tang    sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B)
45959a1db8aSHaojin Tang    sink.bits.uop.ssid           := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W))
460730cfbc0SXuan Hu    sink.bits.uop.lqIdx          := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
461730cfbc0SXuan Hu    sink.bits.uop.sqIdx          := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
462730cfbc0SXuan Hu    sink.bits.uop.ftqPtr         := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
463730cfbc0SXuan Hu    sink.bits.uop.ftqOffset      := source.bits.ftqOffset.getOrElse(0.U)
46496e858baSXuan Hu    sink.bits.uop.debugInfo      := source.bits.perfDebugInfo
465f19cc441Szhanglinjuan    sink.bits.uop.vpu            := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals))
4669d8d7860SXuan Hu    sink.bits.uop.preDecodeInfo  := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo))
467730cfbc0SXuan Hu  }
468730cfbc0SXuan Hu  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
469730cfbc0SXuan Hu  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
470730cfbc0SXuan Hu  io.mem.tlbCsr := csrio.tlb
471730cfbc0SXuan Hu  io.mem.csrCtrl := csrio.customCtrl
472730cfbc0SXuan Hu  io.mem.sfence := fenceio.sfence
473730cfbc0SXuan Hu  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
47431c51290Szhanglinjuan  io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls
475730cfbc0SXuan Hu  require(io.mem.loadPcRead.size == params.LduCnt)
476730cfbc0SXuan Hu  io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) =>
4778044e48cSHaojin Tang    loadPcRead := ctrlBlock.io.memLdPcRead(i).data
478b133b458SXuan Hu    ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr
479b133b458SXuan Hu    ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset
480730cfbc0SXuan Hu  }
48117b21f45SHaojin Tang
4826ce10964SXuan Hu  io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) =>
4836ce10964SXuan Hu    storePcRead := ctrlBlock.io.memStPcRead(i).data
484b133b458SXuan Hu    ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr
485b133b458SXuan Hu    ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset
4866ce10964SXuan Hu  }
4876ce10964SXuan Hu
488b133b458SXuan Hu  io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) =>
489b133b458SXuan Hu    hyuPcRead := ctrlBlock.io.memHyPcRead(i).data
490670870b3SXuan Hu    ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr
491670870b3SXuan Hu    ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset
492b133b458SXuan Hu  })
493b133b458SXuan Hu
49417b21f45SHaojin Tang  ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _)
49517b21f45SHaojin Tang
496730cfbc0SXuan Hu  // mem io
497730cfbc0SXuan Hu  io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO
498730cfbc0SXuan Hu  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
499730cfbc0SXuan Hu
50052c49ce8SXuan Hu  private val memFinalIssueBlock = io.mem.issueUops zip memExuBlocksHasLDU.flatten map {
50152c49ce8SXuan Hu    case (out, isLdu) =>
502*4fa00a44SzhanglyGit      if (isLdu) out.valid && !out.ready
50352c49ce8SXuan Hu      else false.B
5040f55a0d3SHaojin Tang  }
505*4fa00a44SzhanglyGit  println(s"[backend]: width of memFinalIssueBlock: ${memFinalIssueBlock.size}")
506*4fa00a44SzhanglyGit  finalBlockMem.zip(memFinalIssueBlock).foreach(x => x._1 := x._2)
5070f55a0d3SHaojin Tang
508730cfbc0SXuan Hu  io.frontendSfence := fenceio.sfence
509730cfbc0SXuan Hu  io.frontendTlbCsr := csrio.tlb
510730cfbc0SXuan Hu  io.frontendCsrCtrl := csrio.customCtrl
511730cfbc0SXuan Hu
512730cfbc0SXuan Hu  io.tlb <> csrio.tlb
513730cfbc0SXuan Hu
514730cfbc0SXuan Hu  io.csrCustomCtrl := csrio.customCtrl
515730cfbc0SXuan Hu
51636a293c0SHaojin Tang  io.toTop.cpuHalted := false.B // TODO: implement cpu halt
51736a293c0SHaojin Tang
5186ce10964SXuan Hu  io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob
5196ce10964SXuan Hu  ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore
5206ce10964SXuan Hu
5216ce10964SXuan Hu  io.debugRolling := ctrlBlock.io.debugRolling
5226ce10964SXuan Hu
5238d081717Sszw_kaixin  if(backendParams.debugEn) {
524730cfbc0SXuan Hu    dontTouch(memScheduler.io)
525730cfbc0SXuan Hu    dontTouch(dataPath.io.toMemExu)
526730cfbc0SXuan Hu    dontTouch(wbDataPath.io.fromMemExu)
527730cfbc0SXuan Hu  }
5288d081717Sszw_kaixin}
529730cfbc0SXuan Hu
530730cfbc0SXuan Huclass BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
53111ed75efSXuan Hu  // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts
53211ed75efSXuan Hu  val flippedLda = true
53368d13085SXuan Hu  // params alias
53468d13085SXuan Hu  private val LoadQueueSize = VirtualLoadQueueSize
535730cfbc0SXuan Hu  // In/Out // Todo: split it into one-direction bundle
536730cfbc0SXuan Hu  val lsqEnqIO = Flipped(new LsqEnqIO)
537730cfbc0SXuan Hu  val robLsqIO = new RobLsqIO
5387b753bebSXuan Hu  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
5397b753bebSXuan Hu  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
5408f1fa9b1Ssfencevma  val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO))
5416810d1e8Ssfencevma  val ldCancel = Vec(params.LduCnt + params.HyuCnt, Flipped(new LoadCancelIO))
5428044e48cSHaojin Tang  val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W)))
5436ce10964SXuan Hu  val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W)))
544b133b458SXuan Hu  val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W)))
545730cfbc0SXuan Hu  // Input
546f9f1abd7SXuan Hu  val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput)))
547f9f1abd7SXuan Hu  val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput)))
548f9f1abd7SXuan Hu  val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput)))
5493ad3585eSXuan Hu  val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
5503ad3585eSXuan Hu  val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
55120a5248fSzhanglinjuan  val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true))))
552730cfbc0SXuan Hu
553730cfbc0SXuan Hu  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
554272ec6b1SHaojin Tang  val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst())))
555730cfbc0SXuan Hu  val memoryViolation = Flipped(ValidIO(new Redirect))
556730cfbc0SXuan Hu  val exceptionVAddr = Input(UInt(VAddrBits.W))
55760f1a5feSzhanglyGit  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
55860f1a5feSzhanglyGit  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
5592d270511Ssinsanction  val sqDeqPtr = Input(new SqPtr)
5602d270511Ssinsanction  val lqDeqPtr = Input(new LqPtr)
561730cfbc0SXuan Hu
56260f1a5feSzhanglyGit  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
563730cfbc0SXuan Hu  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
564730cfbc0SXuan Hu
56517b21f45SHaojin Tang  val lqCanAccept = Input(Bool())
56617b21f45SHaojin Tang  val sqCanAccept = Input(Bool())
56717b21f45SHaojin Tang
568a81cda24Ssfencevma  val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst)))
569730cfbc0SXuan Hu  val stIssuePtr = Input(new SqPtr())
570730cfbc0SXuan Hu
571730cfbc0SXuan Hu  val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
572730cfbc0SXuan Hu
573870f462dSXuan Hu  val debugLS = Flipped(Output(new DebugLSIO))
574870f462dSXuan Hu
5756810d1e8Ssfencevma  val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo)))
576730cfbc0SXuan Hu  // Output
577730cfbc0SXuan Hu  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
578b133b458SXuan Hu  val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput())))
579b133b458SXuan Hu  val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput())))
580f9f1abd7SXuan Hu  val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput())))
581670870b3SXuan Hu  val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
582670870b3SXuan Hu  val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
58320a5248fSzhanglinjuan  val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
58411ed75efSXuan Hu
585730cfbc0SXuan Hu  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
586730cfbc0SXuan Hu  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
587730cfbc0SXuan Hu
588730cfbc0SXuan Hu  val tlbCsr = Output(new TlbCsrBundle)
589730cfbc0SXuan Hu  val csrCtrl = Output(new CustomCSRCtrlIO)
590730cfbc0SXuan Hu  val sfence = Output(new SfenceBundle)
591730cfbc0SXuan Hu  val isStoreException = Output(Bool())
59231c51290Szhanglinjuan  val isVlsException = Output(Bool())
59311ed75efSXuan Hu
594c838dea1SXuan Hu  // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config
595c838dea1SXuan Hu  private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = {
596e77d3114SHaojin Tang    issueSta ++
597546a0d46SXuan Hu      issueHylda ++ issueHysta ++
598e77d3114SHaojin Tang      issueLda ++
599546a0d46SXuan Hu      issueVldu ++
600546a0d46SXuan Hu      issueStd
601e77d3114SHaojin Tang  }.toSeq
602f9f1abd7SXuan Hu
603c838dea1SXuan Hu  // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config
604c838dea1SXuan Hu  private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
605e77d3114SHaojin Tang    writebackSta ++
60614525be7SXuan Hu      writebackHyuLda ++ writebackHyuSta ++
607e77d3114SHaojin Tang      writebackLda ++
60820a5248fSzhanglinjuan      writebackVldu ++
60914525be7SXuan Hu      writebackStd
61011ed75efSXuan Hu  }
611730cfbc0SXuan Hu}
612730cfbc0SXuan Hu
613730cfbc0SXuan Huclass BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
614730cfbc0SXuan Hu  val fromTop = new Bundle {
615730cfbc0SXuan Hu    val hartId = Input(UInt(8.W))
616730cfbc0SXuan Hu    val externalInterrupt = new ExternalInterruptIO
617730cfbc0SXuan Hu  }
618730cfbc0SXuan Hu
619730cfbc0SXuan Hu  val toTop = new Bundle {
620730cfbc0SXuan Hu    val cpuHalted = Output(Bool())
621730cfbc0SXuan Hu  }
622730cfbc0SXuan Hu
623730cfbc0SXuan Hu  val fenceio = new FenceIO
624730cfbc0SXuan Hu  // Todo: merge these bundles into BackendFrontendIO
625730cfbc0SXuan Hu  val frontend = Flipped(new FrontendToCtrlIO)
626730cfbc0SXuan Hu  val frontendSfence = Output(new SfenceBundle)
627730cfbc0SXuan Hu  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
628730cfbc0SXuan Hu  val frontendTlbCsr = Output(new TlbCsrBundle)
629730cfbc0SXuan Hu  // distributed csr write
630730cfbc0SXuan Hu  val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
631730cfbc0SXuan Hu
632730cfbc0SXuan Hu  val mem = new BackendMemIO
633730cfbc0SXuan Hu
634730cfbc0SXuan Hu  val perf = Input(new PerfCounterIO)
635730cfbc0SXuan Hu
636730cfbc0SXuan Hu  val tlb = Output(new TlbCsrBundle)
637730cfbc0SXuan Hu
638730cfbc0SXuan Hu  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
63983ba63b3SXuan Hu
64083ba63b3SXuan Hu  val debugTopDown = new Bundle {
64183ba63b3SXuan Hu    val fromRob = new RobCoreTopDownIO
64283ba63b3SXuan Hu    val fromCore = new CoreDispatchTopDownIO
64383ba63b3SXuan Hu  }
64483ba63b3SXuan Hu  val debugRolling = new RobDebugRollingIO
645730cfbc0SXuan Hu}
646