xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision 8d035b8da4152b50d23a52292a0112e2ddc1aeef)
14e12f40bSzhanglinjuan/***************************************************************************************
24e12f40bSzhanglinjuan* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
34e12f40bSzhanglinjuan* Copyright (c) 2020-2021 Peng Cheng Laboratory
44e12f40bSzhanglinjuan*
54e12f40bSzhanglinjuan* XiangShan is licensed under Mulan PSL v2.
64e12f40bSzhanglinjuan* You can use this software according to the terms and conditions of the Mulan PSL v2.
74e12f40bSzhanglinjuan* You may obtain a copy of Mulan PSL v2 at:
84e12f40bSzhanglinjuan*          http://license.coscl.org.cn/MulanPSL2
94e12f40bSzhanglinjuan*
104e12f40bSzhanglinjuan* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
114e12f40bSzhanglinjuan* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
124e12f40bSzhanglinjuan* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
134e12f40bSzhanglinjuan*
144e12f40bSzhanglinjuan* See the Mulan PSL v2 for more details.
154e12f40bSzhanglinjuan***************************************************************************************/
164e12f40bSzhanglinjuan
17730cfbc0SXuan Hupackage xiangshan.backend
18730cfbc0SXuan Hu
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20730cfbc0SXuan Huimport chisel3._
21730cfbc0SXuan Huimport chisel3.util._
22730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
2359a1db8aSHaojin Tangimport utility.{Constantin, ZeroExt}
24730cfbc0SXuan Huimport xiangshan._
25f19cc441Szhanglinjuanimport xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals}
26870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
2739c59369SXuan Huimport xiangshan.backend.datapath.DataConfig.{IntData, VecData}
28c34b4b06SXuan Huimport xiangshan.backend.datapath.RdConfig.{IntRD, VfRD}
29730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._
30c34b4b06SXuan Huimport xiangshan.backend.datapath._
3183ba63b3SXuan Huimport xiangshan.backend.dispatch.CoreDispatchTopDownIO
32730cfbc0SXuan Huimport xiangshan.backend.exu.ExuBlock
33a8db15d8Sfdyimport xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
345b35049aSHaojin Tangimport xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO}
35aa2bcc31SzhanglyGitimport xiangshan.backend.issue.EntryBundles._
3683ba63b3SXuan Huimport xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase}
371548ca99SHaojin Tangimport xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
389d8d7860SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo}
39730cfbc0SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
400c7ebb58Sxiaofeibao-xjtuimport scala.collection.mutable
41730cfbc0SXuan Hu
42730cfbc0SXuan Huclass Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
43730cfbc0SXuan Hu  with HasXSParameter {
44730cfbc0SXuan Hu
451ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
461ca4a39dSXuan Hu
47*8d035b8dSsinsanction  // check read & write port config
48*8d035b8dSsinsanction  params.configChecks
49*8d035b8dSsinsanction
509b258a00Sxgkiri  /* Only update the idx in mem-scheduler here
519b258a00Sxgkiri   * Idx in other schedulers can be updated the same way if needed
529b258a00Sxgkiri   *
539b258a00Sxgkiri   * Also note that we filter out the 'stData issue-queues' when counting
549b258a00Sxgkiri   */
55e07131b2Ssinsanction  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) {
569b258a00Sxgkiri    ibp.updateIdx(idx)
579b258a00Sxgkiri  }
589b258a00Sxgkiri
59bf35baadSXuan Hu  println(params.iqWakeUpParams)
60bf35baadSXuan Hu
61dd473fffSXuan Hu  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
62dd473fffSXuan Hu    schdCfg.bindBackendParam(params)
63dd473fffSXuan Hu  }
64dd473fffSXuan Hu
65dd473fffSXuan Hu  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
66dd473fffSXuan Hu    iqCfg.bindBackendParam(params)
67dd473fffSXuan Hu  }
68dd473fffSXuan Hu
69bf35baadSXuan Hu  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
70b133b458SXuan Hu    exuCfg.bindBackendParam(params)
71bf35baadSXuan Hu    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
72bf35baadSXuan Hu    exuCfg.updateExuIdx(i)
73bf35baadSXuan Hu  }
74bf35baadSXuan Hu
750655b1a0SXuan Hu  println("[Backend] ExuConfigs:")
76730cfbc0SXuan Hu  for (exuCfg <- params.allExuParams) {
77730cfbc0SXuan Hu    val fuConfigs = exuCfg.fuConfigs
78730cfbc0SXuan Hu    val wbPortConfigs = exuCfg.wbPortConfigs
79730cfbc0SXuan Hu    val immType = exuCfg.immType
80bf44d649SXuan Hu
810655b1a0SXuan Hu    println("[Backend]   " +
820655b1a0SXuan Hu      s"${exuCfg.name}: " +
83670870b3SXuan Hu      (if (exuCfg.fakeUnit) "fake, " else "") +
8404c99ecaSXuan Hu      (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") +
850655b1a0SXuan Hu      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
860655b1a0SXuan Hu      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
87bf44d649SXuan Hu      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
88670870b3SXuan Hu      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " +
89670870b3SXuan Hu      s"srcReg(${exuCfg.numRegSrc})"
90c0be7f33SXuan Hu    )
91c0be7f33SXuan Hu    require(
92c0be7f33SXuan Hu      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
93730cfbc0SXuan Hu        fuConfigs.map(_.writeIntRf).reduce(_ || _),
944c7680e0SXuan Hu      s"${exuCfg.name} int wb port has no priority"
95c0be7f33SXuan Hu    )
96c0be7f33SXuan Hu    require(
97c0be7f33SXuan Hu      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
98730cfbc0SXuan Hu        fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _),
994c7680e0SXuan Hu      s"${exuCfg.name} vec wb port has no priority"
100c0be7f33SXuan Hu    )
101730cfbc0SXuan Hu  }
102730cfbc0SXuan Hu
103c34b4b06SXuan Hu  println(s"[Backend] all fu configs")
104b6b11f60SXuan Hu  for (cfg <- FuConfig.allConfigs) {
105b6b11f60SXuan Hu    println(s"[Backend]   $cfg")
106b6b11f60SXuan Hu  }
107b6b11f60SXuan Hu
108c34b4b06SXuan Hu  println(s"[Backend] Int RdConfigs: ExuName(Priority)")
10939c59369SXuan Hu  for ((port, seq) <- params.getRdPortParams(IntData())) {
110c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
111c34b4b06SXuan Hu  }
112c34b4b06SXuan Hu
113c34b4b06SXuan Hu  println(s"[Backend] Int WbConfigs: ExuName(Priority)")
11439c59369SXuan Hu  for ((port, seq) <- params.getWbPortParams(IntData())) {
115c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
116c34b4b06SXuan Hu  }
117c34b4b06SXuan Hu
118c34b4b06SXuan Hu  println(s"[Backend] Vf RdConfigs: ExuName(Priority)")
11939c59369SXuan Hu  for ((port, seq) <- params.getRdPortParams(VecData())) {
120c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
121c34b4b06SXuan Hu  }
122c34b4b06SXuan Hu
123c34b4b06SXuan Hu  println(s"[Backend] Vf WbConfigs: ExuName(Priority)")
12439c59369SXuan Hu  for ((port, seq) <- params.getWbPortParams(VecData())) {
125c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
126c34b4b06SXuan Hu  }
127c34b4b06SXuan Hu
128d97a1af7SXuan Hu  println(s"[Backend] Dispatch Configs:")
129d97a1af7SXuan Hu  println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})")
130d97a1af7SXuan Hu  println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})")
131d97a1af7SXuan Hu
1320c7ebb58Sxiaofeibao-xjtu  params.updateCopyPdestInfo
1330c7ebb58Sxiaofeibao-xjtu  println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}")
1344c5a0d77Sxiaofeibao-xjtu  params.allExuParams.map(_.copyNum)
135730cfbc0SXuan Hu  val ctrlBlock = LazyModule(new CtrlBlock(params))
136d8a24b06SzhanglyGit  val pcTargetMem = LazyModule(new PcTargetMem(params))
137730cfbc0SXuan Hu  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
138730cfbc0SXuan Hu  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
139730cfbc0SXuan Hu  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
140730cfbc0SXuan Hu  val dataPath = LazyModule(new DataPath(params))
141730cfbc0SXuan Hu  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
142730cfbc0SXuan Hu  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
1437f847969SzhanglyGit  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
144730cfbc0SXuan Hu
145730cfbc0SXuan Hu  lazy val module = new BackendImp(this)
146730cfbc0SXuan Hu}
147730cfbc0SXuan Hu
148d91483a6Sfdyclass BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper)
149d91483a6Sfdy  with HasXSParameter {
150730cfbc0SXuan Hu  implicit private val params = wrapper.params
151870f462dSXuan Hu
152730cfbc0SXuan Hu  val io = IO(new BackendIO()(p, wrapper.params))
153730cfbc0SXuan Hu
154730cfbc0SXuan Hu  private val ctrlBlock = wrapper.ctrlBlock.module
155d8a24b06SzhanglyGit  private val pcTargetMem = wrapper.pcTargetMem.module
15683ba63b3SXuan Hu  private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module
157730cfbc0SXuan Hu  private val vfScheduler = wrapper.vfScheduler.get.module
158730cfbc0SXuan Hu  private val memScheduler = wrapper.memScheduler.get.module
159730cfbc0SXuan Hu  private val dataPath = wrapper.dataPath.module
160730cfbc0SXuan Hu  private val intExuBlock = wrapper.intExuBlock.get.module
161730cfbc0SXuan Hu  private val vfExuBlock = wrapper.vfExuBlock.get.module
162c38df446SzhanglyGit  private val og2ForVector = Module(new Og2ForVector(params))
1635d2b9cadSXuan Hu  private val bypassNetwork = Module(new BypassNetwork)
164730cfbc0SXuan Hu  private val wbDataPath = Module(new WbDataPath(params))
1657f847969SzhanglyGit  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
166730cfbc0SXuan Hu
167c0be7f33SXuan Hu  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
168bf35baadSXuan Hu    intScheduler.io.toSchedulers.wakeupVec ++
169bf35baadSXuan Hu      vfScheduler.io.toSchedulers.wakeupVec ++
170bf35baadSXuan Hu      memScheduler.io.toSchedulers.wakeupVec
171c0be7f33SXuan Hu    ).map(x => (x.bits.exuIdx, x)).toMap
172bf35baadSXuan Hu
173bf35baadSXuan Hu  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
174bf35baadSXuan Hu
175dd970561SzhanglyGit  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
176dd970561SzhanglyGit  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
177dd970561SzhanglyGit  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
178dd970561SzhanglyGit  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
179dd970561SzhanglyGit  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
180dd970561SzhanglyGit  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
181dd970561SzhanglyGit  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
1822e0a7dc5Sfdy
1837a96cc7fSHaojin Tang  private val og1CancelOH: UInt = dataPath.io.og1CancelOH
1844fa00a44SzhanglyGit  private val og0CancelOH: UInt = dataPath.io.og0CancelOH
185bc7d6943SzhanglyGit  private val cancelToBusyTable = dataPath.io.cancelToBusyTable
186fb4849e5SXuan Hu
187ff3fcdf1Sxiaofeibao-xjtu  ctrlBlock.io.IQValidNumVec := intScheduler.io.IQValidNumVec
188730cfbc0SXuan Hu  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
189730cfbc0SXuan Hu  ctrlBlock.io.frontend <> io.frontend
190730cfbc0SXuan Hu  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
191730cfbc0SXuan Hu  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
192730cfbc0SXuan Hu  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
19317b21f45SHaojin Tang  ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept
19417b21f45SHaojin Tang  ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept
195730cfbc0SXuan Hu  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
196730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
197730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
198730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
199730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
200730cfbc0SXuan Hu  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
20117b21f45SHaojin Tang  ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo
20217b21f45SHaojin Tang  ctrlBlock.io.robio.debug_ls <> io.mem.debugLS
20316782ac3SHaojin Tang  ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm
2046ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept
2056ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp
2066ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req
2076ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc
2086ce10964SXuan Hu
209730cfbc0SXuan Hu  intScheduler.io.fromTop.hartId := io.fromTop.hartId
210730cfbc0SXuan Hu  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
211730cfbc0SXuan Hu  intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
212730cfbc0SXuan Hu  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
213730cfbc0SXuan Hu  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
214730cfbc0SXuan Hu  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
215c0be7f33SXuan Hu  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
216c0be7f33SXuan Hu  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
2177a96cc7fSHaojin Tang  intScheduler.io.fromDataPath.og0Cancel := og0CancelOH
2187a96cc7fSHaojin Tang  intScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2190f55a0d3SHaojin Tang  intScheduler.io.ldCancel := io.mem.ldCancel
220bc7d6943SzhanglyGit  intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
221730cfbc0SXuan Hu
222730cfbc0SXuan Hu  memScheduler.io.fromTop.hartId := io.fromTop.hartId
223730cfbc0SXuan Hu  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
224730cfbc0SXuan Hu  memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
225730cfbc0SXuan Hu  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
226730cfbc0SXuan Hu  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
227730cfbc0SXuan Hu  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
228730cfbc0SXuan Hu  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
229e450f9ecSXuan Hu  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
230596af5d2SHaojin Tang  memScheduler.io.fromMem.get.wakeup := io.mem.wakeup
2312d270511Ssinsanction  memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr
2322d270511Ssinsanction  memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr
233730cfbc0SXuan Hu  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
234730cfbc0SXuan Hu  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
235730cfbc0SXuan Hu  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
236272ec6b1SHaojin Tang  require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length)
23706083203SHaojin Tang  memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) =>
238730cfbc0SXuan Hu    sink.valid := source.valid
23906083203SHaojin Tang    sink.bits  := source.bits.robIdx
240730cfbc0SXuan Hu  }
24106083203SHaojin Tang  memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO
242c0be7f33SXuan Hu  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
243fb4849e5SXuan Hu  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
244fb4849e5SXuan Hu  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
2458f1fa9b1Ssfencevma  memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback
246c0be7f33SXuan Hu  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
2477a96cc7fSHaojin Tang  memScheduler.io.fromDataPath.og0Cancel := og0CancelOH
2487a96cc7fSHaojin Tang  memScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2490f55a0d3SHaojin Tang  memScheduler.io.ldCancel := io.mem.ldCancel
250bc7d6943SzhanglyGit  memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
251730cfbc0SXuan Hu
252730cfbc0SXuan Hu  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
253730cfbc0SXuan Hu  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
254730cfbc0SXuan Hu  vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
255730cfbc0SXuan Hu  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
256730cfbc0SXuan Hu  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
257730cfbc0SXuan Hu  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
258c0be7f33SXuan Hu  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
259c0be7f33SXuan Hu  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
2607a96cc7fSHaojin Tang  vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH
2617a96cc7fSHaojin Tang  vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH
2620f55a0d3SHaojin Tang  vfScheduler.io.ldCancel := io.mem.ldCancel
263bc7d6943SzhanglyGit  vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
264c38df446SzhanglyGit  vfScheduler.io.fromOg2.get := og2ForVector.io.toVfIQ
265730cfbc0SXuan Hu
2667eea175bSHaojin Tang  dataPath.io.hartId := io.fromTop.hartId
267730cfbc0SXuan Hu  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
268fb4849e5SXuan Hu
26959ef6009Sxiaofeibao-xjtu  dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay
27059ef6009Sxiaofeibao-xjtu  dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay
27159ef6009Sxiaofeibao-xjtu  dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay
272730cfbc0SXuan Hu
2730f55a0d3SHaojin Tang  dataPath.io.ldCancel := io.mem.ldCancel
2740f55a0d3SHaojin Tang
275730cfbc0SXuan Hu  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
276730cfbc0SXuan Hu  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
277730cfbc0SXuan Hu  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
278730cfbc0SXuan Hu  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
279b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugIntRat    .foreach(_ := ctrlBlock.io.debug_int_rat.get)
280b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugFpRat     .foreach(_ := ctrlBlock.io.debug_fp_rat.get)
281b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugVecRat    .foreach(_ := ctrlBlock.io.debug_vec_rat.get)
282b7d9e8d5Sxiaofeibao-xjtu  dataPath.io.debugVconfigRat.foreach(_ := ctrlBlock.io.debug_vconfig_rat.get)
283730cfbc0SXuan Hu
284c38df446SzhanglyGit  og2ForVector.io.flush := ctrlBlock.io.toDataPath.flush
285c38df446SzhanglyGit  og2ForVector.io.ldCancel := io.mem.ldCancel
286c38df446SzhanglyGit  og2ForVector.io.fromOg1NoReg <> dataPath.io.toFpExu
287c38df446SzhanglyGit
2885d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
289c38df446SzhanglyGit  bypassNetwork.io.fromDataPath.vf <> og2ForVector.io.toVfExu
2905d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu
291712a039eSxiaofeibao-xjtu  bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo
2925d2b9cadSXuan Hu  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
2935d2b9cadSXuan Hu  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
294f9f1abd7SXuan Hu
295c838dea1SXuan Hu  require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size,
296670870b3SXuan Hu    s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " +
297c838dea1SXuan Hu    s"io.mem.writeback(${io.mem.writeBack.size})"
298670870b3SXuan Hu  )
299c838dea1SXuan Hu  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
3005d2b9cadSXuan Hu    sink.valid := source.valid
3015d2b9cadSXuan Hu    sink.bits.pdest := source.bits.uop.pdest
3025d2b9cadSXuan Hu    sink.bits.data := source.bits.data
3035d2b9cadSXuan Hu  }
3045d2b9cadSXuan Hu
305d8a24b06SzhanglyGit
306730cfbc0SXuan Hu  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
307730cfbc0SXuan Hu  for (i <- 0 until intExuBlock.io.in.length) {
308730cfbc0SXuan Hu    for (j <- 0 until intExuBlock.io.in(i).length) {
3090f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel)
310c0be7f33SXuan Hu      NewPipelineConnect(
311c0be7f33SXuan Hu        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
312c0be7f33SXuan Hu        Mux(
313c0be7f33SXuan Hu          bypassNetwork.io.toExus.int(i)(j).fire,
3140f55a0d3SHaojin Tang          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
315c0be7f33SXuan Hu          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
3161f35da39Sxiaofeibao-xjtu        ),
3171f35da39Sxiaofeibao-xjtu        Option("intExuBlock2bypassNetwork")
318c0be7f33SXuan Hu      )
319730cfbc0SXuan Hu    }
320730cfbc0SXuan Hu  }
321730cfbc0SXuan Hu
322d8a24b06SzhanglyGit  pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq
323ce95ff3aSsinsanction  pcTargetMem.io.toDataPath <> dataPath.io.fromPcTargetMem
32481535d7bSsinsanction
325730cfbc0SXuan Hu  private val csrio = intExuBlock.io.csrio.get
326730cfbc0SXuan Hu  csrio.hartId := io.fromTop.hartId
327730cfbc0SXuan Hu  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
328730cfbc0SXuan Hu  csrio.fpu.isIllegal := false.B // Todo: remove it
329730cfbc0SXuan Hu  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
330730cfbc0SXuan Hu  csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo
331a8db15d8Sfdy
332d820a620SZiyue Zhang  val debugVconfig = dataPath.io.debugVconfig match {
333d820a620SZiyue Zhang    case Some(x) => dataPath.io.debugVconfig.get.asTypeOf(new VConfig)
334d820a620SZiyue Zhang    case None => 0.U.asTypeOf(new VConfig)
335d820a620SZiyue Zhang  }
336d820a620SZiyue Zhang  val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt
337d820a620SZiyue Zhang  val debugVl = debugVconfig.vl
33801ceb97cSZiyue Zhang  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
339e703da02SzhanglyGit  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid
340e703da02SzhanglyGit  csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits
341a8db15d8Sfdy  csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag
342b7d9e8d5Sxiaofeibao-xjtu  //Todo here need change design
343d820a620SZiyue Zhang  csrio.vpu.set_vtype.bits := ZeroExt(debugVtype, XLEN)
344a8db15d8Sfdy  csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag
345d820a620SZiyue Zhang  csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN)
346730cfbc0SXuan Hu  csrio.exception := ctrlBlock.io.robio.exception
347e25e4d90SXuan Hu  csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr
348e25e4d90SXuan Hu  csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr
349730cfbc0SXuan Hu  csrio.externalInterrupt := io.fromTop.externalInterrupt
350730cfbc0SXuan Hu  csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate
351730cfbc0SXuan Hu  csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate
352730cfbc0SXuan Hu  csrio.perf <> io.perf
35386e04cc0SHaojin Tang  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
35486e04cc0SHaojin Tang  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
35586e04cc0SHaojin Tang  csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf
356730cfbc0SXuan Hu  private val fenceio = intExuBlock.io.fenceio.get
357730cfbc0SXuan Hu  io.fenceio <> fenceio
358fa3c7ee7SHaojin Tang  fenceio.disableSfence := csrio.disableSfence
359e25e4d90SXuan Hu  fenceio.disableHfenceg := csrio.disableHfenceg
360e25e4d90SXuan Hu  fenceio.disableHfencev := csrio.disableHfencev
361e25e4d90SXuan Hu  fenceio.virtMode := csrio.customCtrl.virtMode
362730cfbc0SXuan Hu
363730cfbc0SXuan Hu  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
364730cfbc0SXuan Hu  for (i <- 0 until vfExuBlock.io.in.size) {
365730cfbc0SXuan Hu    for (j <- 0 until vfExuBlock.io.in(i).size) {
3660f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel)
367c0be7f33SXuan Hu      NewPipelineConnect(
368c0be7f33SXuan Hu        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
369c0be7f33SXuan Hu        Mux(
370c0be7f33SXuan Hu          bypassNetwork.io.toExus.vf(i)(j).fire,
3710f55a0d3SHaojin Tang          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
372c0be7f33SXuan Hu          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
3731f35da39Sxiaofeibao-xjtu        ),
3741f35da39Sxiaofeibao-xjtu        Option("vfExuBlock2bypassNetwork")
375c0be7f33SXuan Hu      )
37685f2adbfSsinsanction
37785f2adbfSsinsanction      vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart)
378730cfbc0SXuan Hu    }
379730cfbc0SXuan Hu  }
380b0507133SHaojin Tang
381b0507133SHaojin Tang  intExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
382b6b11f60SXuan Hu  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
38317985fbbSZiyue Zhang  vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm)
384730cfbc0SXuan Hu
385730cfbc0SXuan Hu  wbDataPath.io.flush := ctrlBlock.io.redirect
386730cfbc0SXuan Hu  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
387730cfbc0SXuan Hu  wbDataPath.io.fromIntExu <> intExuBlock.io.out
388730cfbc0SXuan Hu  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
389c838dea1SXuan Hu  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
390730cfbc0SXuan Hu    sink.valid := source.valid
391730cfbc0SXuan Hu    source.ready := sink.ready
392730cfbc0SXuan Hu    sink.bits.data   := source.bits.data
393730cfbc0SXuan Hu    sink.bits.pdest  := source.bits.uop.pdest
394730cfbc0SXuan Hu    sink.bits.robIdx := source.bits.uop.robIdx
395730cfbc0SXuan Hu    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
396730cfbc0SXuan Hu    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
397730cfbc0SXuan Hu    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
398730cfbc0SXuan Hu    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
399730cfbc0SXuan Hu    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
400730cfbc0SXuan Hu    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
401730cfbc0SXuan Hu    sink.bits.debug := source.bits.debug
40296e858baSXuan Hu    sink.bits.debugInfo := source.bits.uop.debugInfo
403730cfbc0SXuan Hu    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
404730cfbc0SXuan Hu    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
4059d8d7860SXuan Hu    sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo)
40698d3cb16SXuan Hu    sink.bits.vls.foreach(x => {
4077ca7ad94Szhanglinjuan      x.vdIdx := source.bits.vdIdx.get
408dbc1c7fcSzhanglinjuan      x.vdIdxInField := source.bits.vdIdxInField.get
40998d3cb16SXuan Hu      x.vpu   := source.bits.uop.vpu
41098d3cb16SXuan Hu      x.oldVdPsrc := source.bits.uop.psrc(2)
41192c6b7edSzhanglinjuan      x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType)
412c90e3eacSZiyue Zhang      x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType)
41398d3cb16SXuan Hu    })
414f7af4c74Schengguanghui    sink.bits.trigger.foreach(_ := source.bits.uop.trigger)
415730cfbc0SXuan Hu  }
416730cfbc0SXuan Hu
417730cfbc0SXuan Hu  // to mem
4180f55a0d3SHaojin Tang  private val memIssueParams = params.memSchdParams.get.issueBlockParams
4198a66c02cSXuan Hu  private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu))
420b133b458SXuan Hu  println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU")
421b133b458SXuan Hu
4225d2b9cadSXuan Hu  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
4235d2b9cadSXuan Hu  for (i <- toMem.indices) {
4245d2b9cadSXuan Hu    for (j <- toMem(i).indices) {
4250f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel)
4260f55a0d3SHaojin Tang      val issueTimeout =
4270f55a0d3SHaojin Tang        if (memExuBlocksHasLDU(i)(j))
4280f55a0d3SHaojin Tang          Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2
4290f55a0d3SHaojin Tang        else
4300f55a0d3SHaojin Tang          false.B
4310f55a0d3SHaojin Tang
432ecfc6f16SXuan Hu      if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
4330f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout
4340f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
435f08a822fSzhanglyGit        memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block
4360f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
437aa2bcc31SzhanglyGit        memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx)
4380f55a0d3SHaojin Tang      }
4390f55a0d3SHaojin Tang
4405d2b9cadSXuan Hu      NewPipelineConnect(
4415d2b9cadSXuan Hu        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
4425d2b9cadSXuan Hu        Mux(
4435d2b9cadSXuan Hu          bypassNetwork.io.toExus.mem(i)(j).fire,
4440f55a0d3SHaojin Tang          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
4450f55a0d3SHaojin Tang          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout
4461f35da39Sxiaofeibao-xjtu        ),
4471f35da39Sxiaofeibao-xjtu        Option("bypassNetwork2toMemExus")
4485d2b9cadSXuan Hu      )
449e8800897SXuan Hu
450c838dea1SXuan Hu      if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
4515b35049aSHaojin Tang        memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType)
452e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
453e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
454145dfe39SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully
455e8800897SXuan Hu      }
4565d2b9cadSXuan Hu    }
4575d2b9cadSXuan Hu  }
4585d2b9cadSXuan Hu
459730cfbc0SXuan Hu  io.mem.redirect := ctrlBlock.io.redirect
460c838dea1SXuan Hu  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
46159a1db8aSHaojin Tang    val enableMdp = Constantin.createRecord("EnableMdp", true.B)(0)
462730cfbc0SXuan Hu    sink.valid := source.valid
463730cfbc0SXuan Hu    source.ready := sink.ready
464730cfbc0SXuan Hu    sink.bits.iqIdx              := source.bits.iqIdx
465730cfbc0SXuan Hu    sink.bits.isFirstIssue       := source.bits.isFirstIssue
466730cfbc0SXuan Hu    sink.bits.uop                := 0.U.asTypeOf(sink.bits.uop)
467730cfbc0SXuan Hu    sink.bits.src                := 0.U.asTypeOf(sink.bits.src)
468730cfbc0SXuan Hu    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
469730cfbc0SXuan Hu    sink.bits.uop.fuType         := source.bits.fuType
470730cfbc0SXuan Hu    sink.bits.uop.fuOpType       := source.bits.fuOpType
471730cfbc0SXuan Hu    sink.bits.uop.imm            := source.bits.imm
472730cfbc0SXuan Hu    sink.bits.uop.robIdx         := source.bits.robIdx
473730cfbc0SXuan Hu    sink.bits.uop.pdest          := source.bits.pdest
474730cfbc0SXuan Hu    sink.bits.uop.rfWen          := source.bits.rfWen.getOrElse(false.B)
475730cfbc0SXuan Hu    sink.bits.uop.fpWen          := source.bits.fpWen.getOrElse(false.B)
476730cfbc0SXuan Hu    sink.bits.uop.vecWen         := source.bits.vecWen.getOrElse(false.B)
477730cfbc0SXuan Hu    sink.bits.uop.flushPipe      := source.bits.flushPipe.getOrElse(false.B)
478730cfbc0SXuan Hu    sink.bits.uop.pc             := source.bits.pc.getOrElse(0.U)
4791548ca99SHaojin Tang    sink.bits.uop.loadWaitBit    := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B)
4801548ca99SHaojin Tang    sink.bits.uop.waitForRobIdx  := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr))
48159a1db8aSHaojin Tang    sink.bits.uop.storeSetHit    := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B)
48259a1db8aSHaojin Tang    sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B)
48359a1db8aSHaojin Tang    sink.bits.uop.ssid           := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W))
484730cfbc0SXuan Hu    sink.bits.uop.lqIdx          := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
485730cfbc0SXuan Hu    sink.bits.uop.sqIdx          := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
486730cfbc0SXuan Hu    sink.bits.uop.ftqPtr         := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
487730cfbc0SXuan Hu    sink.bits.uop.ftqOffset      := source.bits.ftqOffset.getOrElse(0.U)
48896e858baSXuan Hu    sink.bits.uop.debugInfo      := source.bits.perfDebugInfo
489f19cc441Szhanglinjuan    sink.bits.uop.vpu            := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals))
4909d8d7860SXuan Hu    sink.bits.uop.preDecodeInfo  := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo))
491730cfbc0SXuan Hu  }
492730cfbc0SXuan Hu  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
493730cfbc0SXuan Hu  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
494730cfbc0SXuan Hu  io.mem.tlbCsr := csrio.tlb
495730cfbc0SXuan Hu  io.mem.csrCtrl := csrio.customCtrl
496730cfbc0SXuan Hu  io.mem.sfence := fenceio.sfence
497730cfbc0SXuan Hu  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
49831c51290Szhanglinjuan  io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls
499730cfbc0SXuan Hu  require(io.mem.loadPcRead.size == params.LduCnt)
500730cfbc0SXuan Hu  io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) =>
5018044e48cSHaojin Tang    loadPcRead := ctrlBlock.io.memLdPcRead(i).data
5029477429fSsinceforYy    ctrlBlock.io.memLdPcRead(i).vld := io.mem.issueLda(i).valid
503b133b458SXuan Hu    ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr
504b133b458SXuan Hu    ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset
505730cfbc0SXuan Hu  }
50617b21f45SHaojin Tang
5076ce10964SXuan Hu  io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) =>
5086ce10964SXuan Hu    storePcRead := ctrlBlock.io.memStPcRead(i).data
5099477429fSsinceforYy    ctrlBlock.io.memStPcRead(i).vld := io.mem.issueSta(i).valid
510b133b458SXuan Hu    ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr
511b133b458SXuan Hu    ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset
5126ce10964SXuan Hu  }
5136ce10964SXuan Hu
514b133b458SXuan Hu  io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) =>
515b133b458SXuan Hu    hyuPcRead := ctrlBlock.io.memHyPcRead(i).data
5169477429fSsinceforYy    ctrlBlock.io.memHyPcRead(i).vld := io.mem.issueHylda(i).valid
517670870b3SXuan Hu    ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr
518670870b3SXuan Hu    ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset
519b133b458SXuan Hu  })
520b133b458SXuan Hu
52117b21f45SHaojin Tang  ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _)
52217b21f45SHaojin Tang
523730cfbc0SXuan Hu  // mem io
524730cfbc0SXuan Hu  io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO
525730cfbc0SXuan Hu  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
526730cfbc0SXuan Hu
527730cfbc0SXuan Hu  io.frontendSfence := fenceio.sfence
528730cfbc0SXuan Hu  io.frontendTlbCsr := csrio.tlb
529730cfbc0SXuan Hu  io.frontendCsrCtrl := csrio.customCtrl
530730cfbc0SXuan Hu
531730cfbc0SXuan Hu  io.tlb <> csrio.tlb
532730cfbc0SXuan Hu
533730cfbc0SXuan Hu  io.csrCustomCtrl := csrio.customCtrl
534730cfbc0SXuan Hu
53536a293c0SHaojin Tang  io.toTop.cpuHalted := false.B // TODO: implement cpu halt
53636a293c0SHaojin Tang
5376ce10964SXuan Hu  io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob
5386ce10964SXuan Hu  ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore
5396ce10964SXuan Hu
5406ce10964SXuan Hu  io.debugRolling := ctrlBlock.io.debugRolling
5416ce10964SXuan Hu
5428d081717Sszw_kaixin  if(backendParams.debugEn) {
543730cfbc0SXuan Hu    dontTouch(memScheduler.io)
544730cfbc0SXuan Hu    dontTouch(dataPath.io.toMemExu)
545730cfbc0SXuan Hu    dontTouch(wbDataPath.io.fromMemExu)
546730cfbc0SXuan Hu  }
5478d081717Sszw_kaixin}
548730cfbc0SXuan Hu
549730cfbc0SXuan Huclass BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
55011ed75efSXuan Hu  // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts
55111ed75efSXuan Hu  val flippedLda = true
55268d13085SXuan Hu  // params alias
55368d13085SXuan Hu  private val LoadQueueSize = VirtualLoadQueueSize
554730cfbc0SXuan Hu  // In/Out // Todo: split it into one-direction bundle
555730cfbc0SXuan Hu  val lsqEnqIO = Flipped(new LsqEnqIO)
556730cfbc0SXuan Hu  val robLsqIO = new RobLsqIO
5577b753bebSXuan Hu  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
5587b753bebSXuan Hu  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
5598f1fa9b1Ssfencevma  val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO))
560596af5d2SHaojin Tang  val ldCancel = Vec(params.LdExuCnt, Flipped(new LoadCancelIO))
561596af5d2SHaojin Tang  val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst)))
5628044e48cSHaojin Tang  val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W)))
5636ce10964SXuan Hu  val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W)))
564b133b458SXuan Hu  val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W)))
565730cfbc0SXuan Hu  // Input
566f9f1abd7SXuan Hu  val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput)))
567f9f1abd7SXuan Hu  val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput)))
568f9f1abd7SXuan Hu  val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput)))
5693ad3585eSXuan Hu  val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
5703ad3585eSXuan Hu  val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
57120a5248fSzhanglinjuan  val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true))))
572730cfbc0SXuan Hu
573730cfbc0SXuan Hu  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
574272ec6b1SHaojin Tang  val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst())))
575730cfbc0SXuan Hu  val memoryViolation = Flipped(ValidIO(new Redirect))
576e25e4d90SXuan Hu  val exceptionAddr = Input(new Bundle {
577e25e4d90SXuan Hu    val vaddr = UInt(VAddrBits.W)
578e25e4d90SXuan Hu    val gpaddr = UInt(GPAddrBits.W)
579e25e4d90SXuan Hu  })
58060f1a5feSzhanglyGit  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
58160f1a5feSzhanglyGit  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
5822d270511Ssinsanction  val sqDeqPtr = Input(new SqPtr)
5832d270511Ssinsanction  val lqDeqPtr = Input(new LqPtr)
584730cfbc0SXuan Hu
58560f1a5feSzhanglyGit  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
586730cfbc0SXuan Hu  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
587730cfbc0SXuan Hu
58817b21f45SHaojin Tang  val lqCanAccept = Input(Bool())
58917b21f45SHaojin Tang  val sqCanAccept = Input(Bool())
59017b21f45SHaojin Tang
591a81cda24Ssfencevma  val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst)))
592730cfbc0SXuan Hu  val stIssuePtr = Input(new SqPtr())
593730cfbc0SXuan Hu
594730cfbc0SXuan Hu  val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
595730cfbc0SXuan Hu
596870f462dSXuan Hu  val debugLS = Flipped(Output(new DebugLSIO))
597870f462dSXuan Hu
5986810d1e8Ssfencevma  val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo)))
599730cfbc0SXuan Hu  // Output
600730cfbc0SXuan Hu  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
601b133b458SXuan Hu  val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput())))
602b133b458SXuan Hu  val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput())))
603f9f1abd7SXuan Hu  val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput())))
604670870b3SXuan Hu  val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
605670870b3SXuan Hu  val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
60620a5248fSzhanglinjuan  val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
60711ed75efSXuan Hu
608730cfbc0SXuan Hu  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
609730cfbc0SXuan Hu  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
610730cfbc0SXuan Hu
611730cfbc0SXuan Hu  val tlbCsr = Output(new TlbCsrBundle)
612730cfbc0SXuan Hu  val csrCtrl = Output(new CustomCSRCtrlIO)
613730cfbc0SXuan Hu  val sfence = Output(new SfenceBundle)
614730cfbc0SXuan Hu  val isStoreException = Output(Bool())
61531c51290Szhanglinjuan  val isVlsException = Output(Bool())
61611ed75efSXuan Hu
617c838dea1SXuan Hu  // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config
618c838dea1SXuan Hu  private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = {
619e77d3114SHaojin Tang    issueSta ++
620546a0d46SXuan Hu      issueHylda ++ issueHysta ++
621e77d3114SHaojin Tang      issueLda ++
622546a0d46SXuan Hu      issueVldu ++
623546a0d46SXuan Hu      issueStd
624e77d3114SHaojin Tang  }.toSeq
625f9f1abd7SXuan Hu
626c838dea1SXuan Hu  // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config
627c838dea1SXuan Hu  private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
628e77d3114SHaojin Tang    writebackSta ++
62914525be7SXuan Hu      writebackHyuLda ++ writebackHyuSta ++
630e77d3114SHaojin Tang      writebackLda ++
63120a5248fSzhanglinjuan      writebackVldu ++
63214525be7SXuan Hu      writebackStd
63311ed75efSXuan Hu  }
634730cfbc0SXuan Hu}
635730cfbc0SXuan Hu
636730cfbc0SXuan Huclass BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
637730cfbc0SXuan Hu  val fromTop = new Bundle {
638e25e4d90SXuan Hu    val hartId = Input(UInt(hartIdLen.W))
639730cfbc0SXuan Hu    val externalInterrupt = new ExternalInterruptIO
640730cfbc0SXuan Hu  }
641730cfbc0SXuan Hu
642730cfbc0SXuan Hu  val toTop = new Bundle {
643730cfbc0SXuan Hu    val cpuHalted = Output(Bool())
644730cfbc0SXuan Hu  }
645730cfbc0SXuan Hu
646730cfbc0SXuan Hu  val fenceio = new FenceIO
647730cfbc0SXuan Hu  // Todo: merge these bundles into BackendFrontendIO
648730cfbc0SXuan Hu  val frontend = Flipped(new FrontendToCtrlIO)
649730cfbc0SXuan Hu  val frontendSfence = Output(new SfenceBundle)
650730cfbc0SXuan Hu  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
651730cfbc0SXuan Hu  val frontendTlbCsr = Output(new TlbCsrBundle)
652730cfbc0SXuan Hu  // distributed csr write
653730cfbc0SXuan Hu  val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
654730cfbc0SXuan Hu
655730cfbc0SXuan Hu  val mem = new BackendMemIO
656730cfbc0SXuan Hu
657730cfbc0SXuan Hu  val perf = Input(new PerfCounterIO)
658730cfbc0SXuan Hu
659730cfbc0SXuan Hu  val tlb = Output(new TlbCsrBundle)
660730cfbc0SXuan Hu
661730cfbc0SXuan Hu  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
66283ba63b3SXuan Hu
66383ba63b3SXuan Hu  val debugTopDown = new Bundle {
66483ba63b3SXuan Hu    val fromRob = new RobCoreTopDownIO
66583ba63b3SXuan Hu    val fromCore = new CoreDispatchTopDownIO
66683ba63b3SXuan Hu  }
66783ba63b3SXuan Hu  val debugRolling = new RobDebugRollingIO
668730cfbc0SXuan Hu}
669