1730cfbc0SXuan Hupackage xiangshan.backend 2730cfbc0SXuan Hu 3730cfbc0SXuan Huimport chipsalliance.rocketchip.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7d91483a6Sfdyimport utility.{PipelineConnect, ZeroExt} 8730cfbc0SXuan Huimport xiangshan._ 9730cfbc0SXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 10730cfbc0SXuan Huimport xiangshan.backend.ctrlblock.CtrlBlock 11730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 12730cfbc0SXuan Huimport xiangshan.backend.datapath.{DataPath, WbDataPath} 13730cfbc0SXuan Huimport xiangshan.backend.exu.ExuBlock 14*a8db15d8Sfdyimport xiangshan.backend.fu.vector.Bundles.{VConfig, VType} 15730cfbc0SXuan Huimport xiangshan.backend.fu.{FenceIO, FenceToSbuffer, PerfCounterIO} 16730cfbc0SXuan Huimport xiangshan.backend.issue.Scheduler 17730cfbc0SXuan Huimport xiangshan.backend.rob.RobLsqIO 18730cfbc0SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead} 19730cfbc0SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr} 20730cfbc0SXuan Hu 21730cfbc0SXuan Huclass Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule 22730cfbc0SXuan Hu with HasXSParameter { 23730cfbc0SXuan Hu 24730cfbc0SXuan Hu for (exuCfg <- params.allExuParams) { 25730cfbc0SXuan Hu val fuConfigs = exuCfg.fuConfigs 26730cfbc0SXuan Hu val wbPortConfigs = exuCfg.wbPortConfigs 27730cfbc0SXuan Hu val immType = exuCfg.immType 28730cfbc0SXuan Hu println(s"exu: ${fuConfigs.map(_.name)}, wb: ${wbPortConfigs}, imm: ${immType}") 29730cfbc0SXuan Hu require(wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty == 30730cfbc0SXuan Hu fuConfigs.map(_.writeIntRf).reduce(_ || _), 31730cfbc0SXuan Hu "int wb port has no priority" ) 32730cfbc0SXuan Hu require(wbPortConfigs.collectFirst { case x: VecWB => x }.nonEmpty == 33730cfbc0SXuan Hu fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _), 34730cfbc0SXuan Hu "vec wb port has no priority" ) 35730cfbc0SXuan Hu } 36730cfbc0SXuan Hu 37730cfbc0SXuan Hu println(s"Function Unit: Alu(${params.AluCnt}), Brh(${params.BrhCnt}), Jmp(${params.JmpCnt}), " + 38730cfbc0SXuan Hu s"Ldu(${params.LduCnt}), Sta(${params.StaCnt}), Std(${params.StdCnt})") 39730cfbc0SXuan Hu 40730cfbc0SXuan Hu val ctrlBlock = LazyModule(new CtrlBlock(params)) 41730cfbc0SXuan Hu val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x))) 42730cfbc0SXuan Hu val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x))) 43730cfbc0SXuan Hu val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x))) 44730cfbc0SXuan Hu val dataPath = LazyModule(new DataPath(params)) 45730cfbc0SXuan Hu val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x))) 46730cfbc0SXuan Hu val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x))) 47730cfbc0SXuan Hu 48730cfbc0SXuan Hu lazy val module = new BackendImp(this) 49730cfbc0SXuan Hu} 50730cfbc0SXuan Hu 51d91483a6Sfdyclass BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) 52d91483a6Sfdy with HasXSParameter{ 53730cfbc0SXuan Hu implicit private val params = wrapper.params 54730cfbc0SXuan Hu val io = IO(new BackendIO()(p, wrapper.params)) 55730cfbc0SXuan Hu 56730cfbc0SXuan Hu private val ctrlBlock = wrapper.ctrlBlock.module 57730cfbc0SXuan Hu private val intScheduler = wrapper.intScheduler.get.module 58730cfbc0SXuan Hu private val vfScheduler = wrapper.vfScheduler.get.module 59730cfbc0SXuan Hu private val memScheduler = wrapper.memScheduler.get.module 60730cfbc0SXuan Hu private val dataPath = wrapper.dataPath.module 61730cfbc0SXuan Hu private val intExuBlock = wrapper.intExuBlock.get.module 62730cfbc0SXuan Hu private val vfExuBlock = wrapper.vfExuBlock.get.module 63730cfbc0SXuan Hu private val wbDataPath = Module(new WbDataPath(params)) 64730cfbc0SXuan Hu 65730cfbc0SXuan Hu ctrlBlock.io.fromTop.hartId := io.fromTop.hartId 66730cfbc0SXuan Hu ctrlBlock.io.frontend <> io.frontend 67730cfbc0SXuan Hu ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback 68730cfbc0SXuan Hu ctrlBlock.io.fromMem.stIn <> io.mem.stIn 69730cfbc0SXuan Hu ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation 70730cfbc0SXuan Hu ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl 71730cfbc0SXuan Hu ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt 72730cfbc0SXuan Hu ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget 73730cfbc0SXuan Hu ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet 74730cfbc0SXuan Hu ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event 75730cfbc0SXuan Hu ctrlBlock.io.robio.lsq <> io.mem.robLsqIO 76730cfbc0SXuan Hu 77730cfbc0SXuan Hu intScheduler.io.fromTop.hartId := io.fromTop.hartId 78730cfbc0SXuan Hu intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 79730cfbc0SXuan Hu intScheduler.io.fromCtrlBlock.pcVec := ctrlBlock.io.toIssueBlock.pcVec 80730cfbc0SXuan Hu intScheduler.io.fromCtrlBlock.targetVec := ctrlBlock.io.toIssueBlock.targetVec 81730cfbc0SXuan Hu intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 82730cfbc0SXuan Hu intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops 83730cfbc0SXuan Hu intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 84730cfbc0SXuan Hu intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack) 85730cfbc0SXuan Hu 86730cfbc0SXuan Hu memScheduler.io.fromTop.hartId := io.fromTop.hartId 87730cfbc0SXuan Hu memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 88730cfbc0SXuan Hu memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 89730cfbc0SXuan Hu memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops 90730cfbc0SXuan Hu memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg 91730cfbc0SXuan Hu memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 92730cfbc0SXuan Hu memScheduler.io.fromMem.get.scommit := io.mem.sqDeq 93730cfbc0SXuan Hu memScheduler.io.fromMem.get.lcommit := ctrlBlock.io.robio.lsq.lcommit 94730cfbc0SXuan Hu memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt 95730cfbc0SXuan Hu memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt 96730cfbc0SXuan Hu memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr 97730cfbc0SXuan Hu memScheduler.io.fromMem.get.memWaitUpdateReq.staIssue.zip(io.mem.stIn).foreach { case (sink, source) => 98730cfbc0SXuan Hu sink.valid := source.valid 99730cfbc0SXuan Hu sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 100730cfbc0SXuan Hu sink.bits.uop.robIdx := source.bits.robIdx 101730cfbc0SXuan Hu } 102730cfbc0SXuan Hu 103730cfbc0SXuan Hu vfScheduler.io.fromTop.hartId := io.fromTop.hartId 104730cfbc0SXuan Hu vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush 105730cfbc0SXuan Hu vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs 106730cfbc0SXuan Hu vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops 107730cfbc0SXuan Hu vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack) 108730cfbc0SXuan Hu vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg 109730cfbc0SXuan Hu 110730cfbc0SXuan Hu dataPath.io.flush := ctrlBlock.io.toDataPath.flush 111d91483a6Sfdy dataPath.io.vconfigReadPort.addr := ctrlBlock.io.toDataPath.vtypeAddr 112d91483a6Sfdy val vconfig = dataPath.io.vconfigReadPort.data 113d91483a6Sfdy ctrlBlock.io.fromDataPath.vtype := vconfig(7, 0).asTypeOf(new VType) 114730cfbc0SXuan Hu for (i <- 0 until dataPath.io.fromIntIQ.length) { 115730cfbc0SXuan Hu for (j <- 0 until dataPath.io.fromIntIQ(i).length) { 116730cfbc0SXuan Hu PipelineConnect(intScheduler.io.toDataPath(i)(j), dataPath.io.fromIntIQ(i)(j), dataPath.io.fromIntIQ(i)(j).valid, 117d9674a27Sfdy intScheduler.io.toDataPath(i)(j).bits.common.robIdx.needFlush(ctrlBlock.io.toDataPath.flush)) 118730cfbc0SXuan Hu intScheduler.io.fromDataPath(i)(j) := dataPath.io.toIntIQ(i)(j) 119730cfbc0SXuan Hu } 120730cfbc0SXuan Hu } 121730cfbc0SXuan Hu 122730cfbc0SXuan Hu dataPath.io.fromVfIQ <> vfScheduler.io.toDataPath 123730cfbc0SXuan Hu vfScheduler.io.fromDataPath := dataPath.io.toVfIQ 124730cfbc0SXuan Hu dataPath.io.fromMemIQ <> memScheduler.io.toDataPath 125730cfbc0SXuan Hu memScheduler.io.fromDataPath := dataPath.io.toMemIQ 126730cfbc0SXuan Hu 127730cfbc0SXuan Hu println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}") 128730cfbc0SXuan Hu println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}") 129730cfbc0SXuan Hu dataPath.io.fromIntWb := wbDataPath.io.toIntPreg 130730cfbc0SXuan Hu dataPath.io.fromVfWb := wbDataPath.io.toVfPreg 131730cfbc0SXuan Hu dataPath.io.debugIntRat := ctrlBlock.io.debug_int_rat 132730cfbc0SXuan Hu dataPath.io.debugFpRat := ctrlBlock.io.debug_fp_rat 133730cfbc0SXuan Hu dataPath.io.debugVecRat := ctrlBlock.io.debug_vec_rat 134*a8db15d8Sfdy dataPath.io.debugVconfigRat := ctrlBlock.io.debug_vconfig_rat 135730cfbc0SXuan Hu 136730cfbc0SXuan Hu intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 137730cfbc0SXuan Hu for (i <- 0 until intExuBlock.io.in.length) { 138730cfbc0SXuan Hu for (j <- 0 until intExuBlock.io.in(i).length) { 139730cfbc0SXuan Hu PipelineConnect(dataPath.io.toIntExu(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire, 140d9674a27Sfdy Mux(dataPath.io.toIntExu(i)(j).fire, 141d9674a27Sfdy dataPath.io.toIntExu(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush), 142d9674a27Sfdy intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush))) 143730cfbc0SXuan Hu } 144730cfbc0SXuan Hu } 145730cfbc0SXuan Hu 146730cfbc0SXuan Hu private val csrio = intExuBlock.io.csrio.get 147730cfbc0SXuan Hu csrio.hartId := io.fromTop.hartId 148730cfbc0SXuan Hu csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr 149730cfbc0SXuan Hu csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo 150730cfbc0SXuan Hu csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf 151730cfbc0SXuan Hu csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags 152730cfbc0SXuan Hu csrio.fpu.isIllegal := false.B // Todo: remove it 153730cfbc0SXuan Hu csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs 154730cfbc0SXuan Hu csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo 155*a8db15d8Sfdy 156*a8db15d8Sfdy val debugVconfig = dataPath.io.debugVconfig.asTypeOf(new VConfig) 157*a8db15d8Sfdy val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt 158*a8db15d8Sfdy val debugVl = debugVconfig.vl 159*a8db15d8Sfdy csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vcsrFlag 160d91483a6Sfdy csrio.vpu.set_vstart.bits := 0.U 161*a8db15d8Sfdy csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag 162*a8db15d8Sfdy csrio.vpu.set_vtype.bits := ZeroExt(debugVtype, XLEN) 163*a8db15d8Sfdy csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag 164*a8db15d8Sfdy csrio.vpu.set_vl.bits := ZeroExt(debugVl, XLEN) 165730cfbc0SXuan Hu csrio.exception := ctrlBlock.io.robio.exception 166730cfbc0SXuan Hu csrio.memExceptionVAddr := io.mem.exceptionVAddr 167730cfbc0SXuan Hu csrio.externalInterrupt := io.fromTop.externalInterrupt 168730cfbc0SXuan Hu csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate 169730cfbc0SXuan Hu csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate 170730cfbc0SXuan Hu csrio.perf <> io.perf 171730cfbc0SXuan Hu private val fenceio = intExuBlock.io.fenceio.get 172730cfbc0SXuan Hu fenceio.disableSfence := csrio.disableSfence 173730cfbc0SXuan Hu io.fenceio <> fenceio 174730cfbc0SXuan Hu 175730cfbc0SXuan Hu vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush 176730cfbc0SXuan Hu for (i <- 0 until vfExuBlock.io.in.size) { 177730cfbc0SXuan Hu for (j <- 0 until vfExuBlock.io.in(i).size) { 178730cfbc0SXuan Hu PipelineConnect(dataPath.io.toFpExu(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire, 179d9674a27Sfdy Mux(dataPath.io.toFpExu(i)(j).fire, 180d9674a27Sfdy dataPath.io.toFpExu(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush), 181d9674a27Sfdy vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush))) 182730cfbc0SXuan Hu } 183730cfbc0SXuan Hu } 184730cfbc0SXuan Hu vfExuBlock.io.frm.get := csrio.fpu.frm 185730cfbc0SXuan Hu 186730cfbc0SXuan Hu wbDataPath.io.flush := ctrlBlock.io.redirect 187730cfbc0SXuan Hu wbDataPath.io.fromTop.hartId := io.fromTop.hartId 188730cfbc0SXuan Hu wbDataPath.io.fromIntExu <> intExuBlock.io.out 189730cfbc0SXuan Hu wbDataPath.io.fromVfExu <> vfExuBlock.io.out 190730cfbc0SXuan Hu wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) => 191730cfbc0SXuan Hu sink.valid := source.valid 192730cfbc0SXuan Hu source.ready := sink.ready 193730cfbc0SXuan Hu sink.bits.data := source.bits.data 194730cfbc0SXuan Hu sink.bits.pdest := source.bits.uop.pdest 195730cfbc0SXuan Hu sink.bits.robIdx := source.bits.uop.robIdx 196730cfbc0SXuan Hu sink.bits.intWen.foreach(_ := source.bits.uop.rfWen) 197730cfbc0SXuan Hu sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen) 198730cfbc0SXuan Hu sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen) 199730cfbc0SXuan Hu sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec) 200730cfbc0SXuan Hu sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe) 201730cfbc0SXuan Hu sink.bits.replay.foreach(_ := source.bits.uop.replayInst) 202730cfbc0SXuan Hu sink.bits.debug := source.bits.debug 203730cfbc0SXuan Hu sink.bits.debugInfo := 0.U.asTypeOf(sink.bits.debugInfo) 204730cfbc0SXuan Hu sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx) 205730cfbc0SXuan Hu sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx) 206730cfbc0SXuan Hu sink.bits.ftqIdx.foreach(_ := source.bits.uop.ftqPtr) 207730cfbc0SXuan Hu sink.bits.ftqOffset.foreach(_ := source.bits.uop.ftqOffset) 208730cfbc0SXuan Hu } 209730cfbc0SXuan Hu 210730cfbc0SXuan Hu // to mem 211730cfbc0SXuan Hu io.mem.redirect := ctrlBlock.io.redirect 212730cfbc0SXuan Hu io.mem.issueUops.zip(dataPath.io.toMemExu.flatten).foreach { case (sink, source) => 213730cfbc0SXuan Hu sink.valid := source.valid 214730cfbc0SXuan Hu source.ready := sink.ready 215730cfbc0SXuan Hu sink.bits.iqIdx := source.bits.iqIdx 216730cfbc0SXuan Hu sink.bits.isFirstIssue := source.bits.isFirstIssue 217730cfbc0SXuan Hu sink.bits.uop := 0.U.asTypeOf(sink.bits.uop) 218730cfbc0SXuan Hu sink.bits.src := 0.U.asTypeOf(sink.bits.src) 219730cfbc0SXuan Hu sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r} 220730cfbc0SXuan Hu sink.bits.uop.fuType := source.bits.fuType 221730cfbc0SXuan Hu sink.bits.uop.fuOpType := source.bits.fuOpType 222730cfbc0SXuan Hu sink.bits.uop.imm := source.bits.imm 223730cfbc0SXuan Hu sink.bits.uop.robIdx := source.bits.robIdx 224730cfbc0SXuan Hu sink.bits.uop.pdest := source.bits.pdest 225730cfbc0SXuan Hu sink.bits.uop.rfWen := source.bits.rfWen.getOrElse(false.B) 226730cfbc0SXuan Hu sink.bits.uop.fpWen := source.bits.fpWen.getOrElse(false.B) 227730cfbc0SXuan Hu sink.bits.uop.vecWen := source.bits.vecWen.getOrElse(false.B) 228730cfbc0SXuan Hu sink.bits.uop.flushPipe := source.bits.flushPipe.getOrElse(false.B) 229730cfbc0SXuan Hu sink.bits.uop.pc := source.bits.pc.getOrElse(0.U) 230730cfbc0SXuan Hu sink.bits.uop.lqIdx := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr)) 231730cfbc0SXuan Hu sink.bits.uop.sqIdx := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr)) 232730cfbc0SXuan Hu sink.bits.uop.ftqPtr := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr)) 233730cfbc0SXuan Hu sink.bits.uop.ftqOffset := source.bits.ftqOffset.getOrElse(0.U) 234730cfbc0SXuan Hu } 235730cfbc0SXuan Hu io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch) 236730cfbc0SXuan Hu io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm) 237730cfbc0SXuan Hu io.mem.tlbCsr := csrio.tlb 238730cfbc0SXuan Hu io.mem.csrCtrl := csrio.customCtrl 239730cfbc0SXuan Hu io.mem.sfence := fenceio.sfence 240730cfbc0SXuan Hu io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType) 241730cfbc0SXuan Hu require(io.mem.loadPcRead.size == params.LduCnt) 242730cfbc0SXuan Hu io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) => 243730cfbc0SXuan Hu loadPcRead.data := ctrlBlock.io.memLdPcRead(i).data 244730cfbc0SXuan Hu ctrlBlock.io.memLdPcRead(i).ptr := loadPcRead.ptr 245730cfbc0SXuan Hu ctrlBlock.io.memLdPcRead(i).offset := loadPcRead.offset 246730cfbc0SXuan Hu } 247730cfbc0SXuan Hu // mem io 248730cfbc0SXuan Hu io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO 249730cfbc0SXuan Hu io.mem.robLsqIO <> ctrlBlock.io.robio.lsq 250730cfbc0SXuan Hu io.mem.toSbuffer <> fenceio.sbuffer 251730cfbc0SXuan Hu io.mem.rsFeedBack <> memScheduler.io.memIO.get.feedbackIO 252730cfbc0SXuan Hu 253730cfbc0SXuan Hu io.frontendSfence := fenceio.sfence 254730cfbc0SXuan Hu io.frontendTlbCsr := csrio.tlb 255730cfbc0SXuan Hu io.frontendCsrCtrl := csrio.customCtrl 256730cfbc0SXuan Hu 257730cfbc0SXuan Hu io.tlb <> csrio.tlb 258730cfbc0SXuan Hu 259730cfbc0SXuan Hu io.csrCustomCtrl := csrio.customCtrl 260730cfbc0SXuan Hu 261730cfbc0SXuan Hu dontTouch(memScheduler.io) 262730cfbc0SXuan Hu dontTouch(io.mem) 263730cfbc0SXuan Hu dontTouch(dataPath.io.toMemExu) 264730cfbc0SXuan Hu dontTouch(wbDataPath.io.fromMemExu) 265730cfbc0SXuan Hu} 266730cfbc0SXuan Hu 267730cfbc0SXuan Huclass BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 268730cfbc0SXuan Hu // In/Out // Todo: split it into one-direction bundle 269730cfbc0SXuan Hu val lsqEnqIO = Flipped(new LsqEnqIO) 270730cfbc0SXuan Hu val robLsqIO = new RobLsqIO 271730cfbc0SXuan Hu val toSbuffer = new FenceToSbuffer 272730cfbc0SXuan Hu val rsFeedBack = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO)) 273730cfbc0SXuan Hu val loadPcRead = Vec(params.LduCnt, Flipped(new FtqRead(UInt(VAddrBits.W)))) 274730cfbc0SXuan Hu 275730cfbc0SXuan Hu // Input 276730cfbc0SXuan Hu val writeBack = Vec(params.LduCnt + params.StaCnt * 2, Flipped(DecoupledIO(new MemExuOutput()))) 277730cfbc0SXuan Hu 278730cfbc0SXuan Hu val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool())) 279730cfbc0SXuan Hu val stIn = Input(Vec(params.StaCnt, ValidIO(new DynInst()))) 280730cfbc0SXuan Hu val memoryViolation = Flipped(ValidIO(new Redirect)) 281730cfbc0SXuan Hu val exceptionVAddr = Input(UInt(VAddrBits.W)) 282730cfbc0SXuan Hu val sqDeq = Input(UInt(params.StaCnt.W)) 283730cfbc0SXuan Hu 284730cfbc0SXuan Hu val lqCancelCnt = Input(UInt(log2Up(LoadQueueSize + 1).W)) 285730cfbc0SXuan Hu val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 286730cfbc0SXuan Hu 287730cfbc0SXuan Hu val otherFastWakeup = Flipped(Vec(params.LduCnt + 2 * params.StaCnt, ValidIO(new DynInst))) 288730cfbc0SXuan Hu val stIssuePtr = Input(new SqPtr()) 289730cfbc0SXuan Hu 290730cfbc0SXuan Hu val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 291730cfbc0SXuan Hu 292730cfbc0SXuan Hu // Output 293730cfbc0SXuan Hu val redirect = ValidIO(new Redirect) // rob flush MemBlock 294730cfbc0SXuan Hu val issueUops = Vec(params.LduCnt + 2 * params.StaCnt, DecoupledIO(new MemExuInput())) 295730cfbc0SXuan Hu val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W))) 296730cfbc0SXuan Hu val loadFastImm = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I 297730cfbc0SXuan Hu 298730cfbc0SXuan Hu val tlbCsr = Output(new TlbCsrBundle) 299730cfbc0SXuan Hu val csrCtrl = Output(new CustomCSRCtrlIO) 300730cfbc0SXuan Hu val sfence = Output(new SfenceBundle) 301730cfbc0SXuan Hu val isStoreException = Output(Bool()) 302730cfbc0SXuan Hu} 303730cfbc0SXuan Hu 304730cfbc0SXuan Huclass BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle { 305730cfbc0SXuan Hu val fromTop = new Bundle { 306730cfbc0SXuan Hu val hartId = Input(UInt(8.W)) 307730cfbc0SXuan Hu val externalInterrupt = new ExternalInterruptIO 308730cfbc0SXuan Hu } 309730cfbc0SXuan Hu 310730cfbc0SXuan Hu val toTop = new Bundle { 311730cfbc0SXuan Hu val cpuHalted = Output(Bool()) 312730cfbc0SXuan Hu } 313730cfbc0SXuan Hu 314730cfbc0SXuan Hu val fenceio = new FenceIO 315730cfbc0SXuan Hu // Todo: merge these bundles into BackendFrontendIO 316730cfbc0SXuan Hu val frontend = Flipped(new FrontendToCtrlIO) 317730cfbc0SXuan Hu val frontendSfence = Output(new SfenceBundle) 318730cfbc0SXuan Hu val frontendCsrCtrl = Output(new CustomCSRCtrlIO) 319730cfbc0SXuan Hu val frontendTlbCsr = Output(new TlbCsrBundle) 320730cfbc0SXuan Hu // distributed csr write 321730cfbc0SXuan Hu val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq) 322730cfbc0SXuan Hu 323730cfbc0SXuan Hu val mem = new BackendMemIO 324730cfbc0SXuan Hu 325730cfbc0SXuan Hu val perf = Input(new PerfCounterIO) 326730cfbc0SXuan Hu 327730cfbc0SXuan Hu val tlb = Output(new TlbCsrBundle) 328730cfbc0SXuan Hu 329730cfbc0SXuan Hu val csrCustomCtrl = Output(new CustomCSRCtrlIO) 330730cfbc0SXuan Hu} 331