xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision bd3e32c1240a8aa01870cd1a2bca8cef40cfed7f)
14e12f40bSzhanglinjuan/***************************************************************************************
24e12f40bSzhanglinjuan* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
34e12f40bSzhanglinjuan* Copyright (c) 2020-2021 Peng Cheng Laboratory
44e12f40bSzhanglinjuan*
54e12f40bSzhanglinjuan* XiangShan is licensed under Mulan PSL v2.
64e12f40bSzhanglinjuan* You can use this software according to the terms and conditions of the Mulan PSL v2.
74e12f40bSzhanglinjuan* You may obtain a copy of Mulan PSL v2 at:
84e12f40bSzhanglinjuan*          http://license.coscl.org.cn/MulanPSL2
94e12f40bSzhanglinjuan*
104e12f40bSzhanglinjuan* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
114e12f40bSzhanglinjuan* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
124e12f40bSzhanglinjuan* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
134e12f40bSzhanglinjuan*
144e12f40bSzhanglinjuan* See the Mulan PSL v2 for more details.
154e12f40bSzhanglinjuan***************************************************************************************/
164e12f40bSzhanglinjuan
17730cfbc0SXuan Hupackage xiangshan.backend
18730cfbc0SXuan Hu
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
20730cfbc0SXuan Huimport chisel3._
21730cfbc0SXuan Huimport chisel3.util._
22e156f460SHaojin Tangimport device.MsiInfoBundle
23730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
24007f6122SXuan Huimport system.HasSoCParameter
25f55cdaabSzhanglinjuanimport utility._
26730cfbc0SXuan Huimport xiangshan._
27f19cc441Szhanglinjuanimport xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals}
28870f462dSXuan Huimport xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
2960f0c5aeSxiaofeibaoimport xiangshan.backend.datapath.DataConfig.{IntData, VecData, FpData}
30c34b4b06SXuan Huimport xiangshan.backend.datapath.RdConfig.{IntRD, VfRD}
31730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._
32d8a50338SZiyue Zhangimport xiangshan.backend.datapath.DataConfig._
33c34b4b06SXuan Huimport xiangshan.backend.datapath._
3483ba63b3SXuan Huimport xiangshan.backend.dispatch.CoreDispatchTopDownIO
35730cfbc0SXuan Huimport xiangshan.backend.exu.ExuBlock
36a8db15d8Sfdyimport xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
37e1a85e9fSchengguanghuiimport xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PFEvent, PerfCounterIO}
38aa2bcc31SzhanglyGitimport xiangshan.backend.issue.EntryBundles._
39e1a85e9fSchengguanghuiimport xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerArithImp, SchedulerImpBase, SchedulerMemImp}
401548ca99SHaojin Tangimport xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
419d8d7860SXuan Huimport xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo}
42730cfbc0SXuan Huimport xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
43e156f460SHaojin Tang
440c7ebb58Sxiaofeibao-xjtuimport scala.collection.mutable
45730cfbc0SXuan Hu
46730cfbc0SXuan Huclass Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
47730cfbc0SXuan Hu  with HasXSParameter {
481ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
49233f2ad0Szhanglinjuan  val inner = LazyModule(new BackendInlined(params))
50233f2ad0Szhanglinjuan  lazy val module = new BackendImp(this)
51233f2ad0Szhanglinjuan}
52233f2ad0Szhanglinjuan
53233f2ad0Szhanglinjuanclass BackendImp(wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper) {
54233f2ad0Szhanglinjuan  val io = IO(new BackendIO()(p, wrapper.params))
55233f2ad0Szhanglinjuan  io <> wrapper.inner.module.io
56233f2ad0Szhanglinjuan  if (p(DebugOptionsKey).ResetGen) {
57233f2ad0Szhanglinjuan    ResetGen(ResetGenNode(Seq(ModuleNode(wrapper.inner.module))), reset, sim = false)
58233f2ad0Szhanglinjuan  }
59233f2ad0Szhanglinjuan}
60233f2ad0Szhanglinjuan
61233f2ad0Szhanglinjuanclass BackendInlined(val params: BackendParams)(implicit p: Parameters) extends LazyModule
62233f2ad0Szhanglinjuan  with HasXSParameter {
63233f2ad0Szhanglinjuan
64233f2ad0Szhanglinjuan  override def shouldBeInlined: Boolean = true
651ca4a39dSXuan Hu
668d035b8dSsinsanction  // check read & write port config
678d035b8dSsinsanction  params.configChecks
688d035b8dSsinsanction
699b258a00Sxgkiri  /* Only update the idx in mem-scheduler here
709b258a00Sxgkiri   * Idx in other schedulers can be updated the same way if needed
719b258a00Sxgkiri   *
729b258a00Sxgkiri   * Also note that we filter out the 'stData issue-queues' when counting
739b258a00Sxgkiri   */
74e07131b2Ssinsanction  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0).zipWithIndex) {
759b258a00Sxgkiri    ibp.updateIdx(idx)
769b258a00Sxgkiri  }
779b258a00Sxgkiri
78bf35baadSXuan Hu  println(params.iqWakeUpParams)
79bf35baadSXuan Hu
80dd473fffSXuan Hu  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
81dd473fffSXuan Hu    schdCfg.bindBackendParam(params)
82dd473fffSXuan Hu  }
83dd473fffSXuan Hu
84dd473fffSXuan Hu  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
85dd473fffSXuan Hu    iqCfg.bindBackendParam(params)
86dd473fffSXuan Hu  }
87dd473fffSXuan Hu
88bf35baadSXuan Hu  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
89b133b458SXuan Hu    exuCfg.bindBackendParam(params)
90bf35baadSXuan Hu    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
91bf35baadSXuan Hu    exuCfg.updateExuIdx(i)
92bf35baadSXuan Hu  }
93bf35baadSXuan Hu
940655b1a0SXuan Hu  println("[Backend] ExuConfigs:")
95730cfbc0SXuan Hu  for (exuCfg <- params.allExuParams) {
96730cfbc0SXuan Hu    val fuConfigs = exuCfg.fuConfigs
97730cfbc0SXuan Hu    val wbPortConfigs = exuCfg.wbPortConfigs
98730cfbc0SXuan Hu    val immType = exuCfg.immType
99bf44d649SXuan Hu
1000655b1a0SXuan Hu    println("[Backend]   " +
1010655b1a0SXuan Hu      s"${exuCfg.name}: " +
102670870b3SXuan Hu      (if (exuCfg.fakeUnit) "fake, " else "") +
10304c99ecaSXuan Hu      (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") +
1040655b1a0SXuan Hu      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
1050655b1a0SXuan Hu      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
106bf44d649SXuan Hu      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
107670870b3SXuan Hu      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " +
108670870b3SXuan Hu      s"srcReg(${exuCfg.numRegSrc})"
109c0be7f33SXuan Hu    )
110c0be7f33SXuan Hu    require(
111c0be7f33SXuan Hu      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
112730cfbc0SXuan Hu        fuConfigs.map(_.writeIntRf).reduce(_ || _),
1134c7680e0SXuan Hu      s"${exuCfg.name} int wb port has no priority"
114c0be7f33SXuan Hu    )
115c0be7f33SXuan Hu    require(
11660f0c5aeSxiaofeibao      wbPortConfigs.collectFirst { case x: FpWB => x }.nonEmpty ==
11760f0c5aeSxiaofeibao        fuConfigs.map(x => x.writeFpRf).reduce(_ || _),
11860f0c5aeSxiaofeibao      s"${exuCfg.name} fp wb port has no priority"
11960f0c5aeSxiaofeibao    )
12060f0c5aeSxiaofeibao    require(
121c0be7f33SXuan Hu      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
12260f0c5aeSxiaofeibao        fuConfigs.map(x => x.writeVecRf).reduce(_ || _),
1234c7680e0SXuan Hu      s"${exuCfg.name} vec wb port has no priority"
124c0be7f33SXuan Hu    )
125730cfbc0SXuan Hu  }
126730cfbc0SXuan Hu
127c34b4b06SXuan Hu  println(s"[Backend] all fu configs")
128b6b11f60SXuan Hu  for (cfg <- FuConfig.allConfigs) {
129b6b11f60SXuan Hu    println(s"[Backend]   $cfg")
130b6b11f60SXuan Hu  }
131b6b11f60SXuan Hu
132c34b4b06SXuan Hu  println(s"[Backend] Int RdConfigs: ExuName(Priority)")
13339c59369SXuan Hu  for ((port, seq) <- params.getRdPortParams(IntData())) {
134c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
135c34b4b06SXuan Hu  }
136c34b4b06SXuan Hu
137c34b4b06SXuan Hu  println(s"[Backend] Int WbConfigs: ExuName(Priority)")
13839c59369SXuan Hu  for ((port, seq) <- params.getWbPortParams(IntData())) {
139c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
140c34b4b06SXuan Hu  }
141c34b4b06SXuan Hu
14260f0c5aeSxiaofeibao  println(s"[Backend] Fp RdConfigs: ExuName(Priority)")
14360f0c5aeSxiaofeibao  for ((port, seq) <- params.getRdPortParams(FpData())) {
14460f0c5aeSxiaofeibao    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
14560f0c5aeSxiaofeibao  }
14660f0c5aeSxiaofeibao
14760f0c5aeSxiaofeibao  println(s"[Backend] Fp WbConfigs: ExuName(Priority)")
14860f0c5aeSxiaofeibao  for ((port, seq) <- params.getWbPortParams(FpData())) {
14960f0c5aeSxiaofeibao    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
15060f0c5aeSxiaofeibao  }
15160f0c5aeSxiaofeibao
152c34b4b06SXuan Hu  println(s"[Backend] Vf RdConfigs: ExuName(Priority)")
15339c59369SXuan Hu  for ((port, seq) <- params.getRdPortParams(VecData())) {
154c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
155c34b4b06SXuan Hu  }
156c34b4b06SXuan Hu
157c34b4b06SXuan Hu  println(s"[Backend] Vf WbConfigs: ExuName(Priority)")
15839c59369SXuan Hu  for ((port, seq) <- params.getWbPortParams(VecData())) {
159c34b4b06SXuan Hu    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
160c34b4b06SXuan Hu  }
161c34b4b06SXuan Hu
162d97a1af7SXuan Hu  println(s"[Backend] Dispatch Configs:")
163d97a1af7SXuan Hu  println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})")
164d97a1af7SXuan Hu  println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})")
165d97a1af7SXuan Hu
1660c7ebb58Sxiaofeibao-xjtu  params.updateCopyPdestInfo
1670c7ebb58Sxiaofeibao-xjtu  println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}")
1684c5a0d77Sxiaofeibao-xjtu  params.allExuParams.map(_.copyNum)
169730cfbc0SXuan Hu  val ctrlBlock = LazyModule(new CtrlBlock(params))
170d8a24b06SzhanglyGit  val pcTargetMem = LazyModule(new PcTargetMem(params))
171730cfbc0SXuan Hu  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
17260f0c5aeSxiaofeibao  val fpScheduler = params.fpSchdParams.map(x => LazyModule(new Scheduler(x)))
173730cfbc0SXuan Hu  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
174730cfbc0SXuan Hu  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
175730cfbc0SXuan Hu  val dataPath = LazyModule(new DataPath(params))
176730cfbc0SXuan Hu  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
17760f0c5aeSxiaofeibao  val fpExuBlock = params.fpSchdParams.map(x => LazyModule(new ExuBlock(x)))
178730cfbc0SXuan Hu  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
1797f847969SzhanglyGit  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
180730cfbc0SXuan Hu
181233f2ad0Szhanglinjuan  lazy val module = new BackendInlinedImp(this)
182730cfbc0SXuan Hu}
183730cfbc0SXuan Hu
184233f2ad0Szhanglinjuanclass BackendInlinedImp(override val wrapper: BackendInlined)(implicit p: Parameters) extends LazyModuleImp(wrapper)
185e1a85e9fSchengguanghui  with HasXSParameter
186e1a85e9fSchengguanghui  with HasPerfEvents {
187195ef4a5STang Haojin  implicit private val params: BackendParams = wrapper.params
188870f462dSXuan Hu
189730cfbc0SXuan Hu  val io = IO(new BackendIO()(p, wrapper.params))
190730cfbc0SXuan Hu
191730cfbc0SXuan Hu  private val ctrlBlock = wrapper.ctrlBlock.module
192d8a24b06SzhanglyGit  private val pcTargetMem = wrapper.pcTargetMem.module
19383ba63b3SXuan Hu  private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module
19460f0c5aeSxiaofeibao  private val fpScheduler = wrapper.fpScheduler.get.module
195730cfbc0SXuan Hu  private val vfScheduler = wrapper.vfScheduler.get.module
196730cfbc0SXuan Hu  private val memScheduler = wrapper.memScheduler.get.module
197730cfbc0SXuan Hu  private val dataPath = wrapper.dataPath.module
198730cfbc0SXuan Hu  private val intExuBlock = wrapper.intExuBlock.get.module
19960f0c5aeSxiaofeibao  private val fpExuBlock = wrapper.fpExuBlock.get.module
200730cfbc0SXuan Hu  private val vfExuBlock = wrapper.vfExuBlock.get.module
201c38df446SzhanglyGit  private val og2ForVector = Module(new Og2ForVector(params))
2025d2b9cadSXuan Hu  private val bypassNetwork = Module(new BypassNetwork)
203730cfbc0SXuan Hu  private val wbDataPath = Module(new WbDataPath(params))
2047f847969SzhanglyGit  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
205e43bb916SXuan Hu  private val vecExcpMod = Module(new VecExcpDataMergeModule)
206730cfbc0SXuan Hu
207c0be7f33SXuan Hu  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
208bf35baadSXuan Hu    intScheduler.io.toSchedulers.wakeupVec ++
20960f0c5aeSxiaofeibao      fpScheduler.io.toSchedulers.wakeupVec ++
210bf35baadSXuan Hu      vfScheduler.io.toSchedulers.wakeupVec ++
211bf35baadSXuan Hu      memScheduler.io.toSchedulers.wakeupVec
212c0be7f33SXuan Hu    ).map(x => (x.bits.exuIdx, x)).toMap
213bf35baadSXuan Hu
214bf35baadSXuan Hu  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
215bf35baadSXuan Hu
216dd970561SzhanglyGit  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
21760f0c5aeSxiaofeibao  wbFuBusyTable.io.in.fpSchdBusyTable := fpScheduler.io.wbFuBusyTable
218dd970561SzhanglyGit  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
219dd970561SzhanglyGit  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
220dd970561SzhanglyGit  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
22160f0c5aeSxiaofeibao  fpScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.fpRespRead
222dd970561SzhanglyGit  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
223dd970561SzhanglyGit  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
224dd970561SzhanglyGit  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
2252e0a7dc5Sfdy
226be9ff987Ssinsanction  private val og1Cancel = dataPath.io.og1Cancel
227be9ff987Ssinsanction  private val og0Cancel = dataPath.io.og0Cancel
228d88d4328SZiyue Zhang  private val vlFromIntIsZero = intExuBlock.io.vlIsZero.get
229d88d4328SZiyue Zhang  private val vlFromIntIsVlmax = intExuBlock.io.vlIsVlmax.get
230d88d4328SZiyue Zhang  private val vlFromVfIsZero = vfExuBlock.io.vlIsZero.get
231d88d4328SZiyue Zhang  private val vlFromVfIsVlmax = vfExuBlock.io.vlIsVlmax.get
232fb4849e5SXuan Hu
23382674533Sxiaofeibao  ctrlBlock.io.intIQValidNumVec := intScheduler.io.intIQValidNumVec
23482674533Sxiaofeibao  ctrlBlock.io.fpIQValidNumVec := fpScheduler.io.fpIQValidNumVec
235730cfbc0SXuan Hu  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
236730cfbc0SXuan Hu  ctrlBlock.io.frontend <> io.frontend
23715ed99a7SXuan Hu  ctrlBlock.io.fromCSR.toDecode := intExuBlock.io.csrToDecode.get
238730cfbc0SXuan Hu  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
239730cfbc0SXuan Hu  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
240730cfbc0SXuan Hu  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
24117b21f45SHaojin Tang  ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept
24217b21f45SHaojin Tang  ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept
243730cfbc0SXuan Hu  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
244730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
245730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
246730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
247730cfbc0SXuan Hu  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
248730cfbc0SXuan Hu  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
24917b21f45SHaojin Tang  ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo
25017b21f45SHaojin Tang  ctrlBlock.io.robio.debug_ls <> io.mem.debugLS
2516ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept
2526ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp
2536ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req
2546ce10964SXuan Hu  ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc
255b4d41c12Sxiaofeibao  ctrlBlock.io.debugEnqLsq.iqAccept := memScheduler.io.memIO.get.lsqEnqIO.iqAccept
256e43bb916SXuan Hu  ctrlBlock.io.fromVecExcpMod.busy := vecExcpMod.o.status.busy
2576ce10964SXuan Hu
258730cfbc0SXuan Hu  intScheduler.io.fromTop.hartId := io.fromTop.hartId
259730cfbc0SXuan Hu  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
260730cfbc0SXuan Hu  intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
261730cfbc0SXuan Hu  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
262730cfbc0SXuan Hu  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
26360f0c5aeSxiaofeibao  intScheduler.io.fpWriteBack := 0.U.asTypeOf(intScheduler.io.fpWriteBack)
264730cfbc0SXuan Hu  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
26545d40ce7Ssinsanction  intScheduler.io.v0WriteBack := 0.U.asTypeOf(intScheduler.io.v0WriteBack)
26645d40ce7Ssinsanction  intScheduler.io.vlWriteBack := 0.U.asTypeOf(intScheduler.io.vlWriteBack)
267c0be7f33SXuan Hu  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
268c0be7f33SXuan Hu  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
269be9ff987Ssinsanction  intScheduler.io.fromDataPath.og0Cancel := og0Cancel
270be9ff987Ssinsanction  intScheduler.io.fromDataPath.og1Cancel := og1Cancel
2710f55a0d3SHaojin Tang  intScheduler.io.ldCancel := io.mem.ldCancel
272f8b278aaSsinsanction  intScheduler.io.fromDataPath.replaceRCIdx.get := dataPath.io.toWakeupQueueRCIdx.take(params.getIntExuRCWriteSize)
273d88d4328SZiyue Zhang  intScheduler.io.vlWriteBackInfo.vlFromIntIsZero := false.B
274d88d4328SZiyue Zhang  intScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := false.B
275d88d4328SZiyue Zhang  intScheduler.io.vlWriteBackInfo.vlFromVfIsZero := false.B
276d88d4328SZiyue Zhang  intScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := false.B
277730cfbc0SXuan Hu
27860f0c5aeSxiaofeibao  fpScheduler.io.fromTop.hartId := io.fromTop.hartId
27960f0c5aeSxiaofeibao  fpScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
28060f0c5aeSxiaofeibao  fpScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
28160f0c5aeSxiaofeibao  fpScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.fpUops
28260f0c5aeSxiaofeibao  fpScheduler.io.intWriteBack := 0.U.asTypeOf(fpScheduler.io.intWriteBack)
28360f0c5aeSxiaofeibao  fpScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg
28460f0c5aeSxiaofeibao  fpScheduler.io.vfWriteBack := 0.U.asTypeOf(fpScheduler.io.vfWriteBack)
28545d40ce7Ssinsanction  fpScheduler.io.v0WriteBack := 0.U.asTypeOf(fpScheduler.io.v0WriteBack)
28645d40ce7Ssinsanction  fpScheduler.io.vlWriteBack := 0.U.asTypeOf(fpScheduler.io.vlWriteBack)
28760f0c5aeSxiaofeibao  fpScheduler.io.fromDataPath.resp := dataPath.io.toFpIQ
28860f0c5aeSxiaofeibao  fpScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
289be9ff987Ssinsanction  fpScheduler.io.fromDataPath.og0Cancel := og0Cancel
290be9ff987Ssinsanction  fpScheduler.io.fromDataPath.og1Cancel := og1Cancel
29160f0c5aeSxiaofeibao  fpScheduler.io.ldCancel := io.mem.ldCancel
292d88d4328SZiyue Zhang  fpScheduler.io.vlWriteBackInfo.vlFromIntIsZero := false.B
293d88d4328SZiyue Zhang  fpScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := false.B
294d88d4328SZiyue Zhang  fpScheduler.io.vlWriteBackInfo.vlFromVfIsZero := false.B
295d88d4328SZiyue Zhang  fpScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := false.B
29660f0c5aeSxiaofeibao
297730cfbc0SXuan Hu  memScheduler.io.fromTop.hartId := io.fromTop.hartId
298730cfbc0SXuan Hu  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
299730cfbc0SXuan Hu  memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
300730cfbc0SXuan Hu  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
301730cfbc0SXuan Hu  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
30260f0c5aeSxiaofeibao  memScheduler.io.fpWriteBack := wbDataPath.io.toFpPreg
303730cfbc0SXuan Hu  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
30445d40ce7Ssinsanction  memScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg
30545d40ce7Ssinsanction  memScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg
306730cfbc0SXuan Hu  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
307e450f9ecSXuan Hu  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
308596af5d2SHaojin Tang  memScheduler.io.fromMem.get.wakeup := io.mem.wakeup
3092d270511Ssinsanction  memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr
3102d270511Ssinsanction  memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr
311730cfbc0SXuan Hu  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
312730cfbc0SXuan Hu  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
313730cfbc0SXuan Hu  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
314272ec6b1SHaojin Tang  require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length)
31506083203SHaojin Tang  memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) =>
316730cfbc0SXuan Hu    sink.valid := source.valid
31706083203SHaojin Tang    sink.bits  := source.bits.robIdx
318730cfbc0SXuan Hu  }
31906083203SHaojin Tang  memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO
320c0be7f33SXuan Hu  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
321fb4849e5SXuan Hu  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
322fb4849e5SXuan Hu  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
3238f1fa9b1Ssfencevma  memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback
324ebb914e7Sweiding liu  memScheduler.io.fromMem.get.vstuFeedback := io.mem.vstuIqFeedback
325ebb914e7Sweiding liu  memScheduler.io.fromMem.get.vlduFeedback := io.mem.vlduIqFeedback
326c0be7f33SXuan Hu  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
327be9ff987Ssinsanction  memScheduler.io.fromDataPath.og0Cancel := og0Cancel
328be9ff987Ssinsanction  memScheduler.io.fromDataPath.og1Cancel := og1Cancel
3290f55a0d3SHaojin Tang  memScheduler.io.ldCancel := io.mem.ldCancel
330f8b278aaSsinsanction  memScheduler.io.fromDataPath.replaceRCIdx.get := dataPath.io.toWakeupQueueRCIdx.takeRight(params.getMemExuRCWriteSize)
331d88d4328SZiyue Zhang  memScheduler.io.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero
332d88d4328SZiyue Zhang  memScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax
333d88d4328SZiyue Zhang  memScheduler.io.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero
334d88d4328SZiyue Zhang  memScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax
33542b6cdf9Ssinsanction  memScheduler.io.fromOg2Resp.get := og2ForVector.io.toMemIQOg2Resp
336730cfbc0SXuan Hu
337730cfbc0SXuan Hu  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
338730cfbc0SXuan Hu  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
339730cfbc0SXuan Hu  vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
340730cfbc0SXuan Hu  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
341730cfbc0SXuan Hu  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
34260f0c5aeSxiaofeibao  vfScheduler.io.fpWriteBack := 0.U.asTypeOf(vfScheduler.io.fpWriteBack)
343730cfbc0SXuan Hu  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
34445d40ce7Ssinsanction  vfScheduler.io.v0WriteBack := wbDataPath.io.toV0Preg
34545d40ce7Ssinsanction  vfScheduler.io.vlWriteBack := wbDataPath.io.toVlPreg
346c0be7f33SXuan Hu  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
347c0be7f33SXuan Hu  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
348be9ff987Ssinsanction  vfScheduler.io.fromDataPath.og0Cancel := og0Cancel
349be9ff987Ssinsanction  vfScheduler.io.fromDataPath.og1Cancel := og1Cancel
3500f55a0d3SHaojin Tang  vfScheduler.io.ldCancel := io.mem.ldCancel
351d88d4328SZiyue Zhang  vfScheduler.io.vlWriteBackInfo.vlFromIntIsZero := vlFromIntIsZero
352d88d4328SZiyue Zhang  vfScheduler.io.vlWriteBackInfo.vlFromIntIsVlmax := vlFromIntIsVlmax
353d88d4328SZiyue Zhang  vfScheduler.io.vlWriteBackInfo.vlFromVfIsZero := vlFromVfIsZero
354d88d4328SZiyue Zhang  vfScheduler.io.vlWriteBackInfo.vlFromVfIsVlmax := vlFromVfIsVlmax
35542b6cdf9Ssinsanction  vfScheduler.io.fromOg2Resp.get := og2ForVector.io.toVfIQOg2Resp
356730cfbc0SXuan Hu
3577eea175bSHaojin Tang  dataPath.io.hartId := io.fromTop.hartId
358730cfbc0SXuan Hu  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
359fb4849e5SXuan Hu
36059ef6009Sxiaofeibao-xjtu  dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay
36160f0c5aeSxiaofeibao  dataPath.io.fromFpIQ <> fpScheduler.io.toDataPathAfterDelay
36259ef6009Sxiaofeibao-xjtu  dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay
36359ef6009Sxiaofeibao-xjtu  dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay
364730cfbc0SXuan Hu
3650f55a0d3SHaojin Tang  dataPath.io.ldCancel := io.mem.ldCancel
3660f55a0d3SHaojin Tang
367730cfbc0SXuan Hu  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
368730cfbc0SXuan Hu  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
369730cfbc0SXuan Hu  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
37060f0c5aeSxiaofeibao  dataPath.io.fromFpWb := wbDataPath.io.toFpPreg
371730cfbc0SXuan Hu  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
37245d40ce7Ssinsanction  dataPath.io.fromV0Wb := wbDataPath.io.toV0Preg
37345d40ce7Ssinsanction  dataPath.io.fromVlWb := wbDataPath.io.toVlPreg
37463d67ef3STang Haojin  dataPath.io.diffIntRat.foreach(_ := ctrlBlock.io.diff_int_rat.get)
37563d67ef3STang Haojin  dataPath.io.diffFpRat .foreach(_ := ctrlBlock.io.diff_fp_rat.get)
37663d67ef3STang Haojin  dataPath.io.diffVecRat.foreach(_ := ctrlBlock.io.diff_vec_rat.get)
37763d67ef3STang Haojin  dataPath.io.diffV0Rat .foreach(_ := ctrlBlock.io.diff_v0_rat.get)
37863d67ef3STang Haojin  dataPath.io.diffVlRat .foreach(_ := ctrlBlock.io.diff_vl_rat.get)
379f8b278aaSsinsanction  dataPath.io.fromBypassNetwork := bypassNetwork.io.toDataPath
380e43bb916SXuan Hu  dataPath.io.fromVecExcpMod.r := vecExcpMod.o.toVPRF.r
381e43bb916SXuan Hu  dataPath.io.fromVecExcpMod.w := vecExcpMod.o.toVPRF.w
382730cfbc0SXuan Hu
383c38df446SzhanglyGit  og2ForVector.io.flush := ctrlBlock.io.toDataPath.flush
384c38df446SzhanglyGit  og2ForVector.io.ldCancel := io.mem.ldCancel
38542b6cdf9Ssinsanction  og2ForVector.io.fromOg1VfArith <> dataPath.io.toVecExu
38642b6cdf9Ssinsanction  og2ForVector.io.fromOg1VecMem.zip(dataPath.io.toMemExu.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).map(_._1))
38742b6cdf9Ssinsanction    .foreach {
38842b6cdf9Ssinsanction      case (og1Mem, datapathMem) => og1Mem <> datapathMem
38942b6cdf9Ssinsanction    }
39042b6cdf9Ssinsanction  og2ForVector.io.fromOg1ImmInfo := dataPath.io.og1ImmInfo.zip(params.allExuParams).filter(_._2.needOg2).map(_._1)
391c38df446SzhanglyGit
39242b6cdf9Ssinsanction  println(s"[Backend] BypassNetwork OG1 Mem Size: ${bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filterNot(_._2.needOg2Resp).size}")
39342b6cdf9Ssinsanction  println(s"[Backend] BypassNetwork OG2 Mem Size: ${bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).size}")
39442b6cdf9Ssinsanction  println(s"[Backend] bypassNetwork.io.fromDataPath.mem: ${bypassNetwork.io.fromDataPath.mem.size}, dataPath.io.toMemExu: ${dataPath.io.toMemExu.size}")
3955d2b9cadSXuan Hu  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
39660f0c5aeSxiaofeibao  bypassNetwork.io.fromDataPath.fp <> dataPath.io.toFpExu
39742b6cdf9Ssinsanction  bypassNetwork.io.fromDataPath.vf <> og2ForVector.io.toVfArithExu
39842b6cdf9Ssinsanction  bypassNetwork.io.fromDataPath.mem.lazyZip(params.memSchdParams.get.issueBlockParams).lazyZip(dataPath.io.toMemExu).filterNot(_._2.needOg2Resp)
39942b6cdf9Ssinsanction    .map(x => (x._1, x._3)).foreach {
40042b6cdf9Ssinsanction      case (bypassMem, datapathMem) => bypassMem <> datapathMem
40142b6cdf9Ssinsanction    }
40242b6cdf9Ssinsanction  bypassNetwork.io.fromDataPath.mem.zip(params.memSchdParams.get.issueBlockParams).filter(_._2.needOg2Resp).map(_._1)
40342b6cdf9Ssinsanction    .zip(og2ForVector.io.toVecMemExu).foreach {
40442b6cdf9Ssinsanction      case (bypassMem, og2Mem) => bypassMem <> og2Mem
40542b6cdf9Ssinsanction    }
406712a039eSxiaofeibao-xjtu  bypassNetwork.io.fromDataPath.immInfo := dataPath.io.og1ImmInfo
40742b6cdf9Ssinsanction  bypassNetwork.io.fromDataPath.immInfo.zip(params.allExuParams).filter(_._2.needOg2).map(_._1)
40842b6cdf9Ssinsanction    .zip(og2ForVector.io.toBypassNetworkImmInfo).foreach {
40942b6cdf9Ssinsanction      case (immInfo, og2ImmInfo) => immInfo := og2ImmInfo
410d1da1584Ssinsanction    }
411102ba843Ssinsanction  bypassNetwork.io.fromDataPath.rcData := dataPath.io.toBypassNetworkRCData
4125d2b9cadSXuan Hu  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
41360f0c5aeSxiaofeibao  bypassNetwork.io.fromExus.connectExuOutput(_.fp)(fpExuBlock.io.out)
4145d2b9cadSXuan Hu  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
415f9f1abd7SXuan Hu
416c838dea1SXuan Hu  require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size,
417670870b3SXuan Hu    s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " +
418c838dea1SXuan Hu    s"io.mem.writeback(${io.mem.writeBack.size})"
419670870b3SXuan Hu  )
420c838dea1SXuan Hu  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
4215d2b9cadSXuan Hu    sink.valid := source.valid
422*bd3e32c1Ssinsanction    sink.bits.intWen := source.bits.uop.rfWen && source.bits.isFromLoadUnit
4235d2b9cadSXuan Hu    sink.bits.pdest := source.bits.uop.pdest
4245d2b9cadSXuan Hu    sink.bits.data := source.bits.data
4255d2b9cadSXuan Hu  }
4265d2b9cadSXuan Hu
427d8a24b06SzhanglyGit
428730cfbc0SXuan Hu  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
429730cfbc0SXuan Hu  for (i <- 0 until intExuBlock.io.in.length) {
430730cfbc0SXuan Hu    for (j <- 0 until intExuBlock.io.in(i).length) {
4310f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel)
432c0be7f33SXuan Hu      NewPipelineConnect(
433c0be7f33SXuan Hu        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
434c0be7f33SXuan Hu        Mux(
435c0be7f33SXuan Hu          bypassNetwork.io.toExus.int(i)(j).fire,
4360f55a0d3SHaojin Tang          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
437c0be7f33SXuan Hu          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
4381f35da39Sxiaofeibao-xjtu        ),
43960f0c5aeSxiaofeibao        Option("bypassNetwork2intExuBlock")
440c0be7f33SXuan Hu      )
441730cfbc0SXuan Hu    }
442730cfbc0SXuan Hu  }
443730cfbc0SXuan Hu
444d8a24b06SzhanglyGit  pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq
445ce95ff3aSsinsanction  pcTargetMem.io.toDataPath <> dataPath.io.fromPcTargetMem
44681535d7bSsinsanction
447007f6122SXuan Hu  private val csrin = intExuBlock.io.csrin.get
448007f6122SXuan Hu  csrin.hartId := io.fromTop.hartId
4495f705224Sxiaofeibao-xjtu  csrin.msiInfo.valid := RegNext(io.fromTop.msiInfo.valid)
4505f705224Sxiaofeibao-xjtu  csrin.msiInfo.bits := RegEnable(io.fromTop.msiInfo.bits, io.fromTop.msiInfo.valid)
4515f705224Sxiaofeibao-xjtu  csrin.clintTime.valid := RegNext(io.fromTop.clintTime.valid)
4525f705224Sxiaofeibao-xjtu  csrin.clintTime.bits := RegEnable(io.fromTop.clintTime.bits, io.fromTop.clintTime.valid)
45392c61038SXuan Hu  csrin.trapInstInfo := ctrlBlock.io.toCSR.trapInstInfo
454e43bb916SXuan Hu  csrin.fromVecExcpMod.busy := vecExcpMod.o.status.busy
455007f6122SXuan Hu
456730cfbc0SXuan Hu  private val csrio = intExuBlock.io.csrio.get
457730cfbc0SXuan Hu  csrio.hartId := io.fromTop.hartId
458730cfbc0SXuan Hu  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
459730cfbc0SXuan Hu  csrio.fpu.isIllegal := false.B // Todo: remove it
460730cfbc0SXuan Hu  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
461ae0295f4STang Haojin  csrio.vpu <> WireDefault(0.U.asTypeOf(csrio.vpu)) // Todo
462a8db15d8Sfdy
4630f423558SZiyue-Zhang  val fromIntExuVsetVType = intExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType))))
4640f423558SZiyue-Zhang  val fromVfExuVsetVType = vfExuBlock.io.vtype.getOrElse(0.U.asTypeOf((Valid(new VType))))
4650f423558SZiyue-Zhang  val fromVsetVType = Mux(fromIntExuVsetVType.valid, fromIntExuVsetVType.bits, fromVfExuVsetVType.bits)
4660f423558SZiyue-Zhang  val vsetvlVType = RegEnable(fromVsetVType, 0.U.asTypeOf(new VType), fromIntExuVsetVType.valid || fromVfExuVsetVType.valid)
467d8a50338SZiyue Zhang  ctrlBlock.io.toDecode.vsetvlVType := vsetvlVType
4687e4f0b19SZiyue-Zhang
4697e4f0b19SZiyue-Zhang  val commitVType = ctrlBlock.io.robio.commitVType.vtype
4707e4f0b19SZiyue-Zhang  val hasVsetvl = ctrlBlock.io.robio.commitVType.hasVsetvl
4717e4f0b19SZiyue-Zhang  val vtype = VType.toVtypeStruct(Mux(hasVsetvl, vsetvlVType, commitVType.bits)).asUInt
472d8a50338SZiyue Zhang
473d8a50338SZiyue Zhang  // csr not store the value of vl, so when using difftest we assign the value of vl to debugVl
474d8a50338SZiyue Zhang  val debugVl_s0 = WireInit(UInt(VlData().dataWidth.W), 0.U)
475d8a50338SZiyue Zhang  val debugVl_s1 = WireInit(UInt(VlData().dataWidth.W), 0.U)
47663d67ef3STang Haojin  debugVl_s0 := dataPath.io.diffVl.getOrElse(0.U.asTypeOf(UInt(VlData().dataWidth.W)))
477d8a50338SZiyue Zhang  debugVl_s1 := RegNext(debugVl_s0)
47801ceb97cSZiyue Zhang  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
479e703da02SzhanglyGit  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid
480e703da02SzhanglyGit  csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits
4815110577fSZiyue Zhang  ctrlBlock.io.toDecode.vstart := csrio.vpu.vstart
482b7d9e8d5Sxiaofeibao-xjtu  //Todo here need change design
4837e4f0b19SZiyue-Zhang  csrio.vpu.set_vtype.valid := commitVType.valid
4847e4f0b19SZiyue-Zhang  csrio.vpu.set_vtype.bits := ZeroExt(vtype, XLEN)
485d8a50338SZiyue Zhang  csrio.vpu.vl := ZeroExt(debugVl_s1, XLEN)
4863af3539fSZiyue Zhang  csrio.vpu.dirty_vs := ctrlBlock.io.robio.csr.dirty_vs
487730cfbc0SXuan Hu  csrio.exception := ctrlBlock.io.robio.exception
488c1b28b66STang Haojin  csrio.robDeqPtr := ctrlBlock.io.robio.robDeqPtr
489e25e4d90SXuan Hu  csrio.memExceptionVAddr := io.mem.exceptionAddr.vaddr
490e25e4d90SXuan Hu  csrio.memExceptionGPAddr := io.mem.exceptionAddr.gpaddr
491ad415ae0SXiaokun-Pei  csrio.memExceptionIsForVSnonLeafPTE := io.mem.exceptionAddr.isForVSnonLeafPTE
4925f705224Sxiaofeibao-xjtu  csrio.externalInterrupt := RegNext(io.fromTop.externalInterrupt)
493730cfbc0SXuan Hu  csrio.perf <> io.perf
49486e04cc0SHaojin Tang  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
49586e04cc0SHaojin Tang  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
496730cfbc0SXuan Hu  private val fenceio = intExuBlock.io.fenceio.get
497730cfbc0SXuan Hu  io.fenceio <> fenceio
498730cfbc0SXuan Hu
49960f0c5aeSxiaofeibao  // to fpExuBlock
50060f0c5aeSxiaofeibao  fpExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
50160f0c5aeSxiaofeibao  for (i <- 0 until fpExuBlock.io.in.length) {
50260f0c5aeSxiaofeibao    for (j <- 0 until fpExuBlock.io.in(i).length) {
50360f0c5aeSxiaofeibao      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.fp(i)(j).bits.loadDependency, io.mem.ldCancel)
50460f0c5aeSxiaofeibao      NewPipelineConnect(
50560f0c5aeSxiaofeibao        bypassNetwork.io.toExus.fp(i)(j), fpExuBlock.io.in(i)(j), fpExuBlock.io.in(i)(j).fire,
50660f0c5aeSxiaofeibao        Mux(
50760f0c5aeSxiaofeibao          bypassNetwork.io.toExus.fp(i)(j).fire,
50860f0c5aeSxiaofeibao          bypassNetwork.io.toExus.fp(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
50960f0c5aeSxiaofeibao          fpExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
51060f0c5aeSxiaofeibao        ),
51160f0c5aeSxiaofeibao        Option("bypassNetwork2fpExuBlock")
51260f0c5aeSxiaofeibao      )
51360f0c5aeSxiaofeibao    }
51460f0c5aeSxiaofeibao  }
51560f0c5aeSxiaofeibao
516730cfbc0SXuan Hu  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
517730cfbc0SXuan Hu  for (i <- 0 until vfExuBlock.io.in.size) {
518730cfbc0SXuan Hu    for (j <- 0 until vfExuBlock.io.in(i).size) {
5190f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel)
520c0be7f33SXuan Hu      NewPipelineConnect(
521c0be7f33SXuan Hu        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
522c0be7f33SXuan Hu        Mux(
523c0be7f33SXuan Hu          bypassNetwork.io.toExus.vf(i)(j).fire,
5240f55a0d3SHaojin Tang          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
525c0be7f33SXuan Hu          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
5261f35da39Sxiaofeibao-xjtu        ),
52760f0c5aeSxiaofeibao        Option("bypassNetwork2vfExuBlock")
528c0be7f33SXuan Hu      )
52985f2adbfSsinsanction
530730cfbc0SXuan Hu    }
531730cfbc0SXuan Hu  }
532b0507133SHaojin Tang
533b0507133SHaojin Tang  intExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
53460f0c5aeSxiaofeibao  fpExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
53560f0c5aeSxiaofeibao  fpExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm)
536b6b11f60SXuan Hu  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
53717985fbbSZiyue Zhang  vfExuBlock.io.vxrm.foreach(_ := csrio.vpu.vxrm)
538730cfbc0SXuan Hu
539730cfbc0SXuan Hu  wbDataPath.io.flush := ctrlBlock.io.redirect
540730cfbc0SXuan Hu  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
541730cfbc0SXuan Hu  wbDataPath.io.fromIntExu <> intExuBlock.io.out
54260f0c5aeSxiaofeibao  wbDataPath.io.fromFpExu <> fpExuBlock.io.out
543730cfbc0SXuan Hu  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
544c838dea1SXuan Hu  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
545730cfbc0SXuan Hu    sink.valid := source.valid
546730cfbc0SXuan Hu    source.ready := sink.ready
547618b89e6Slewislzh    sink.bits.data   := VecInit(Seq.fill(sink.bits.params.wbPathNum)(source.bits.data))
548730cfbc0SXuan Hu    sink.bits.pdest  := source.bits.uop.pdest
549730cfbc0SXuan Hu    sink.bits.robIdx := source.bits.uop.robIdx
550730cfbc0SXuan Hu    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
551730cfbc0SXuan Hu    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
552730cfbc0SXuan Hu    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
553db7becb6Sxiaofeibao    sink.bits.v0Wen.foreach(_ := source.bits.uop.v0Wen)
554db7becb6Sxiaofeibao    sink.bits.vlWen.foreach(_ := source.bits.uop.vlWen)
555730cfbc0SXuan Hu    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
556730cfbc0SXuan Hu    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
557730cfbc0SXuan Hu    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
558730cfbc0SXuan Hu    sink.bits.debug := source.bits.debug
55996e858baSXuan Hu    sink.bits.debugInfo := source.bits.uop.debugInfo
560730cfbc0SXuan Hu    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
561730cfbc0SXuan Hu    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
5629d8d7860SXuan Hu    sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo)
56398d3cb16SXuan Hu    sink.bits.vls.foreach(x => {
5647ca7ad94Szhanglinjuan      x.vdIdx := source.bits.vdIdx.get
565dbc1c7fcSzhanglinjuan      x.vdIdxInField := source.bits.vdIdxInField.get
56698d3cb16SXuan Hu      x.vpu   := source.bits.uop.vpu
56798d3cb16SXuan Hu      x.oldVdPsrc := source.bits.uop.psrc(2)
56892c6b7edSzhanglinjuan      x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType)
569c90e3eacSZiyue Zhang      x.isMasked := VlduType.isMasked(source.bits.uop.fuOpType)
570e43bb916SXuan Hu      x.isStrided := VlduType.isStrided(source.bits.uop.fuOpType)
571e43bb916SXuan Hu      x.isWhole := VlduType.isWhole(source.bits.uop.fuOpType)
572e43bb916SXuan Hu      x.isVecLoad := VlduType.isVecLd(source.bits.uop.fuOpType)
573e43bb916SXuan Hu      x.isVlm := VlduType.isMasked(source.bits.uop.fuOpType) && VlduType.isVecLd(source.bits.uop.fuOpType)
57498d3cb16SXuan Hu    })
575f7af4c74Schengguanghui    sink.bits.trigger.foreach(_ := source.bits.uop.trigger)
576730cfbc0SXuan Hu  }
577e43bb916SXuan Hu  wbDataPath.io.fromCSR.vstart := csrio.vpu.vstart
578e43bb916SXuan Hu
579e43bb916SXuan Hu  vecExcpMod.i.fromExceptionGen := ctrlBlock.io.toVecExcpMod.excpInfo
580e43bb916SXuan Hu  vecExcpMod.i.fromRab.logicPhyRegMap := ctrlBlock.io.toVecExcpMod.logicPhyRegMap
581e43bb916SXuan Hu  vecExcpMod.i.fromRat := ctrlBlock.io.toVecExcpMod.ratOldPest
582e43bb916SXuan Hu  vecExcpMod.i.fromVprf := dataPath.io.toVecExcpMod
583730cfbc0SXuan Hu
584730cfbc0SXuan Hu  // to mem
5850f55a0d3SHaojin Tang  private val memIssueParams = params.memSchdParams.get.issueBlockParams
5868a66c02cSXuan Hu  private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu))
5877e471bf8SXuan Hu  private val memExuBlocksHasVecLoad = memIssueParams.map(_.exuBlockParams.map(x => x.hasVLoadFu))
588b133b458SXuan Hu  println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU")
5897e471bf8SXuan Hu  println(s"[Backend] memExuBlocksHasVecLoad: $memExuBlocksHasVecLoad")
590b133b458SXuan Hu
5915d2b9cadSXuan Hu  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
5925d2b9cadSXuan Hu  for (i <- toMem.indices) {
5935d2b9cadSXuan Hu    for (j <- toMem(i).indices) {
5940f55a0d3SHaojin Tang      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel)
5950f55a0d3SHaojin Tang      val issueTimeout =
5960f55a0d3SHaojin Tang        if (memExuBlocksHasLDU(i)(j))
5970f55a0d3SHaojin Tang          Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2
5980f55a0d3SHaojin Tang        else
5990f55a0d3SHaojin Tang          false.B
6000f55a0d3SHaojin Tang
601ecfc6f16SXuan Hu      if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
6020f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout
6030f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
604f08a822fSzhanglyGit        memScheduler.io.loadFinalIssueResp(i)(j).bits.resp := RespType.block
6050f55a0d3SHaojin Tang        memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
606aa2bcc31SzhanglyGit        memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx.foreach(_ := toMem(i)(j).bits.vpu.get.vuopIdx)
60738f78b5dSxiaofeibao-xjtu        memScheduler.io.loadFinalIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get)
60828ac1c16Sxiaofeibao-xjtu        memScheduler.io.loadFinalIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get)
6090f55a0d3SHaojin Tang      }
6100f55a0d3SHaojin Tang
6115d2b9cadSXuan Hu      NewPipelineConnect(
6125d2b9cadSXuan Hu        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
6135d2b9cadSXuan Hu        Mux(
6145d2b9cadSXuan Hu          bypassNetwork.io.toExus.mem(i)(j).fire,
6150f55a0d3SHaojin Tang          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
6160f55a0d3SHaojin Tang          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout
6171f35da39Sxiaofeibao-xjtu        ),
6181f35da39Sxiaofeibao-xjtu        Option("bypassNetwork2toMemExus")
6195d2b9cadSXuan Hu      )
620e8800897SXuan Hu
621c838dea1SXuan Hu      if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
6225b35049aSHaojin Tang        memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType)
623e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
624e8800897SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
62538f78b5dSxiaofeibao-xjtu        memScheduler.io.memAddrIssueResp(i)(j).bits.sqIdx.foreach(_ := toMem(i)(j).bits.sqIdx.get)
62628ac1c16Sxiaofeibao-xjtu        memScheduler.io.memAddrIssueResp(i)(j).bits.lqIdx.foreach(_ := toMem(i)(j).bits.lqIdx.get)
627145dfe39SXuan Hu        memScheduler.io.memAddrIssueResp(i)(j).bits.resp := RespType.success // for load inst, firing at toMem means issuing successfully
628e8800897SXuan Hu      }
6297e471bf8SXuan Hu
6307e471bf8SXuan Hu      if (memScheduler.io.vecLoadIssueResp(i).nonEmpty && memExuBlocksHasVecLoad(i)(j)) {
6317e471bf8SXuan Hu        memScheduler.io.vecLoadIssueResp(i)(j) match {
6327e471bf8SXuan Hu          case resp =>
633136f6497SXiaokun-Pei            resp.valid := toMem(i)(j).fire && VlduType.isVecLd(toMem(i)(j).bits.fuOpType)
6347e471bf8SXuan Hu            resp.bits.fuType := toMem(i)(j).bits.fuType
6357e471bf8SXuan Hu            resp.bits.robIdx := toMem(i)(j).bits.robIdx
6367e471bf8SXuan Hu            resp.bits.uopIdx.get := toMem(i)(j).bits.vpu.get.vuopIdx
63738f78b5dSxiaofeibao-xjtu            resp.bits.sqIdx.get := toMem(i)(j).bits.sqIdx.get
63828ac1c16Sxiaofeibao-xjtu            resp.bits.lqIdx.get := toMem(i)(j).bits.lqIdx.get
6397e471bf8SXuan Hu            resp.bits.resp := RespType.success
6407e471bf8SXuan Hu        }
64138f78b5dSxiaofeibao-xjtu        if (backendParams.debugEn){
6427e471bf8SXuan Hu          dontTouch(memScheduler.io.vecLoadIssueResp(i)(j))
6437e471bf8SXuan Hu        }
6445d2b9cadSXuan Hu      }
6455d2b9cadSXuan Hu    }
64638f78b5dSxiaofeibao-xjtu  }
6475d2b9cadSXuan Hu
648730cfbc0SXuan Hu  io.mem.redirect := ctrlBlock.io.redirect
649c838dea1SXuan Hu  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
650c686adcdSYinan Xu    val enableMdp = Constantin.createRecord("EnableMdp", true)
651730cfbc0SXuan Hu    sink.valid := source.valid
652730cfbc0SXuan Hu    source.ready := sink.ready
653730cfbc0SXuan Hu    sink.bits.iqIdx              := source.bits.iqIdx
654730cfbc0SXuan Hu    sink.bits.isFirstIssue       := source.bits.isFirstIssue
655730cfbc0SXuan Hu    sink.bits.uop                := 0.U.asTypeOf(sink.bits.uop)
656730cfbc0SXuan Hu    sink.bits.src                := 0.U.asTypeOf(sink.bits.src)
657730cfbc0SXuan Hu    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
658730cfbc0SXuan Hu    sink.bits.uop.fuType         := source.bits.fuType
659730cfbc0SXuan Hu    sink.bits.uop.fuOpType       := source.bits.fuOpType
660730cfbc0SXuan Hu    sink.bits.uop.imm            := source.bits.imm
661730cfbc0SXuan Hu    sink.bits.uop.robIdx         := source.bits.robIdx
662730cfbc0SXuan Hu    sink.bits.uop.pdest          := source.bits.pdest
663730cfbc0SXuan Hu    sink.bits.uop.rfWen          := source.bits.rfWen.getOrElse(false.B)
664730cfbc0SXuan Hu    sink.bits.uop.fpWen          := source.bits.fpWen.getOrElse(false.B)
665730cfbc0SXuan Hu    sink.bits.uop.vecWen         := source.bits.vecWen.getOrElse(false.B)
666e4355ab5Sxiaofeibao    sink.bits.uop.v0Wen          := source.bits.v0Wen.getOrElse(false.B)
667e4355ab5Sxiaofeibao    sink.bits.uop.vlWen          := source.bits.vlWen.getOrElse(false.B)
668730cfbc0SXuan Hu    sink.bits.uop.flushPipe      := source.bits.flushPipe.getOrElse(false.B)
669730cfbc0SXuan Hu    sink.bits.uop.pc             := source.bits.pc.getOrElse(0.U)
6701548ca99SHaojin Tang    sink.bits.uop.loadWaitBit    := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B)
6711548ca99SHaojin Tang    sink.bits.uop.waitForRobIdx  := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr))
67259a1db8aSHaojin Tang    sink.bits.uop.storeSetHit    := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B)
67359a1db8aSHaojin Tang    sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B)
67459a1db8aSHaojin Tang    sink.bits.uop.ssid           := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W))
675730cfbc0SXuan Hu    sink.bits.uop.lqIdx          := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
676730cfbc0SXuan Hu    sink.bits.uop.sqIdx          := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
677730cfbc0SXuan Hu    sink.bits.uop.ftqPtr         := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
678730cfbc0SXuan Hu    sink.bits.uop.ftqOffset      := source.bits.ftqOffset.getOrElse(0.U)
67996e858baSXuan Hu    sink.bits.uop.debugInfo      := source.bits.perfDebugInfo
680f19cc441Szhanglinjuan    sink.bits.uop.vpu            := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals))
6819d8d7860SXuan Hu    sink.bits.uop.preDecodeInfo  := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo))
6826dbb4e08SXuan Hu    sink.bits.uop.numLsElem      := source.bits.numLsElem.getOrElse(0.U) // Todo: remove this bundle, keep only the one below
6836dbb4e08SXuan Hu    sink.bits.flowNum.foreach(_  := source.bits.numLsElem.get)
684730cfbc0SXuan Hu  }
685730cfbc0SXuan Hu  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
686730cfbc0SXuan Hu  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
687730cfbc0SXuan Hu  io.mem.tlbCsr := csrio.tlb
688730cfbc0SXuan Hu  io.mem.csrCtrl := csrio.customCtrl
689730cfbc0SXuan Hu  io.mem.sfence := fenceio.sfence
690730cfbc0SXuan Hu  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
69131c51290Szhanglinjuan  io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls
692730cfbc0SXuan Hu  require(io.mem.loadPcRead.size == params.LduCnt)
693730cfbc0SXuan Hu  io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) =>
6948044e48cSHaojin Tang    loadPcRead := ctrlBlock.io.memLdPcRead(i).data
69554c6d89dSxiaofeibao-xjtu    ctrlBlock.io.memLdPcRead(i).valid := io.mem.issueLda(i).valid
696b133b458SXuan Hu    ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr
697b133b458SXuan Hu    ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset
698730cfbc0SXuan Hu  }
69917b21f45SHaojin Tang
7006ce10964SXuan Hu  io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) =>
7016ce10964SXuan Hu    storePcRead := ctrlBlock.io.memStPcRead(i).data
70254c6d89dSxiaofeibao-xjtu    ctrlBlock.io.memStPcRead(i).valid := io.mem.issueSta(i).valid
703b133b458SXuan Hu    ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr
704b133b458SXuan Hu    ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset
7056ce10964SXuan Hu  }
7066ce10964SXuan Hu
707b133b458SXuan Hu  io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) =>
708b133b458SXuan Hu    hyuPcRead := ctrlBlock.io.memHyPcRead(i).data
70954c6d89dSxiaofeibao-xjtu    ctrlBlock.io.memHyPcRead(i).valid := io.mem.issueHylda(i).valid
710670870b3SXuan Hu    ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr
711670870b3SXuan Hu    ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset
712b133b458SXuan Hu  })
713b133b458SXuan Hu
71417b21f45SHaojin Tang  ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _)
71517b21f45SHaojin Tang
716730cfbc0SXuan Hu  // mem io
717730cfbc0SXuan Hu  io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO
718730cfbc0SXuan Hu  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
719730cfbc0SXuan Hu
720730cfbc0SXuan Hu  io.frontendSfence := fenceio.sfence
721730cfbc0SXuan Hu  io.frontendTlbCsr := csrio.tlb
722730cfbc0SXuan Hu  io.frontendCsrCtrl := csrio.customCtrl
723730cfbc0SXuan Hu
724730cfbc0SXuan Hu  io.tlb <> csrio.tlb
725730cfbc0SXuan Hu
726730cfbc0SXuan Hu  io.csrCustomCtrl := csrio.customCtrl
727730cfbc0SXuan Hu
72891970642STang Haojin  io.toTop.cpuHalted := ctrlBlock.io.toTop.cpuHalt
72936a293c0SHaojin Tang
7306ce10964SXuan Hu  io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob
7316ce10964SXuan Hu  ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore
7326ce10964SXuan Hu
7336ce10964SXuan Hu  io.debugRolling := ctrlBlock.io.debugRolling
7346ce10964SXuan Hu
7358d081717Sszw_kaixin  if(backendParams.debugEn) {
736730cfbc0SXuan Hu    dontTouch(memScheduler.io)
737730cfbc0SXuan Hu    dontTouch(dataPath.io.toMemExu)
738730cfbc0SXuan Hu    dontTouch(wbDataPath.io.fromMemExu)
739730cfbc0SXuan Hu  }
740e1a85e9fSchengguanghui
741f55cdaabSzhanglinjuan  // reset tree
742f55cdaabSzhanglinjuan  if (p(DebugOptionsKey).ResetGen) {
743f55cdaabSzhanglinjuan    val rightResetTree = ResetGenNode(Seq(
744f55cdaabSzhanglinjuan      ModuleNode(dataPath),
745f55cdaabSzhanglinjuan      ModuleNode(intExuBlock),
746f55cdaabSzhanglinjuan      ModuleNode(fpExuBlock),
747f55cdaabSzhanglinjuan      ModuleNode(vfExuBlock),
748f55cdaabSzhanglinjuan      ModuleNode(bypassNetwork),
749f55cdaabSzhanglinjuan      ModuleNode(wbDataPath)
750f55cdaabSzhanglinjuan    ))
751f55cdaabSzhanglinjuan    val leftResetTree = ResetGenNode(Seq(
752f55cdaabSzhanglinjuan      ModuleNode(pcTargetMem),
753f55cdaabSzhanglinjuan      ModuleNode(intScheduler),
754f55cdaabSzhanglinjuan      ModuleNode(fpScheduler),
755f55cdaabSzhanglinjuan      ModuleNode(vfScheduler),
756f55cdaabSzhanglinjuan      ModuleNode(memScheduler),
757f55cdaabSzhanglinjuan      ModuleNode(og2ForVector),
758f55cdaabSzhanglinjuan      ModuleNode(wbFuBusyTable),
759f55cdaabSzhanglinjuan      ResetGenNode(Seq(
760f55cdaabSzhanglinjuan        ModuleNode(ctrlBlock),
761233f2ad0Szhanglinjuan        // ResetGenNode(Seq(
762f55cdaabSzhanglinjuan          CellNode(io.frontendReset)
763233f2ad0Szhanglinjuan        // ))
764f55cdaabSzhanglinjuan      ))
765f55cdaabSzhanglinjuan    ))
766f55cdaabSzhanglinjuan    ResetGen(leftResetTree, reset, sim = false)
767f55cdaabSzhanglinjuan    ResetGen(rightResetTree, reset, sim = false)
768f55cdaabSzhanglinjuan  } else {
769f55cdaabSzhanglinjuan    io.frontendReset := DontCare
770f55cdaabSzhanglinjuan  }
771f55cdaabSzhanglinjuan
772f55cdaabSzhanglinjuan  // perf events
773e1a85e9fSchengguanghui  val pfevent = Module(new PFEvent)
774e1a85e9fSchengguanghui  pfevent.io.distribute_csr := RegNext(csrio.customCtrl.distribute_csr)
775e1a85e9fSchengguanghui  val csrevents = pfevent.io.hpmevent.slice(8,16)
776e1a85e9fSchengguanghui
777e1a85e9fSchengguanghui  val ctrlBlockPerf    = ctrlBlock.getPerfEvents
778e1a85e9fSchengguanghui  val intSchedulerPerf = intScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents
779e1a85e9fSchengguanghui  val fpSchedulerPerf  = fpScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents
780e1a85e9fSchengguanghui  val vecSchedulerPerf = vfScheduler.asInstanceOf[SchedulerArithImp].getPerfEvents
781e1a85e9fSchengguanghui  val memSchedulerPerf = memScheduler.asInstanceOf[SchedulerMemImp].getPerfEvents
782e1a85e9fSchengguanghui
783e1a85e9fSchengguanghui  val perfBackend  = Seq()
784e1a85e9fSchengguanghui  // let index = 0 be no event
785e1a85e9fSchengguanghui  val allPerfEvents = Seq(("noEvent", 0.U)) ++ ctrlBlockPerf ++ intSchedulerPerf ++ fpSchedulerPerf ++ vecSchedulerPerf ++ memSchedulerPerf ++ perfBackend
786e1a85e9fSchengguanghui
787e1a85e9fSchengguanghui
788e1a85e9fSchengguanghui  if (printEventCoding) {
789e1a85e9fSchengguanghui    for (((name, inc), i) <- allPerfEvents.zipWithIndex) {
790e1a85e9fSchengguanghui      println("backend perfEvents Set", name, inc, i)
791e1a85e9fSchengguanghui    }
792e1a85e9fSchengguanghui  }
793e1a85e9fSchengguanghui
794e1a85e9fSchengguanghui  val allPerfInc = allPerfEvents.map(_._2.asTypeOf(new PerfEvent))
795e1a85e9fSchengguanghui  val perfEvents = HPerfMonitor(csrevents, allPerfInc).getPerfEvents
796e1a85e9fSchengguanghui  csrio.perf.perfEventsBackend := VecInit(perfEvents.map(_._2.asTypeOf(new PerfEvent)))
797e1a85e9fSchengguanghui  generatePerfEvent()
7988d081717Sszw_kaixin}
799730cfbc0SXuan Hu
800730cfbc0SXuan Huclass BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
80111ed75efSXuan Hu  // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts
80211ed75efSXuan Hu  val flippedLda = true
80368d13085SXuan Hu  // params alias
80468d13085SXuan Hu  private val LoadQueueSize = VirtualLoadQueueSize
805730cfbc0SXuan Hu  // In/Out // Todo: split it into one-direction bundle
806730cfbc0SXuan Hu  val lsqEnqIO = Flipped(new LsqEnqIO)
807730cfbc0SXuan Hu  val robLsqIO = new RobLsqIO
8087b753bebSXuan Hu  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
8097b753bebSXuan Hu  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
8108f1fa9b1Ssfencevma  val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO))
811fd490615Sweiding liu  val vstuIqFeedback = Flipped(Vec(params.VstuCnt, new MemRSFeedbackIO(isVector = true)))
812fd490615Sweiding liu  val vlduIqFeedback = Flipped(Vec(params.VlduCnt, new MemRSFeedbackIO(isVector = true)))
813ada4760fSXuan Hu  val ldCancel = Vec(params.LdExuCnt, Input(new LoadCancelIO))
814596af5d2SHaojin Tang  val wakeup = Vec(params.LdExuCnt, Flipped(Valid(new DynInst)))
8158044e48cSHaojin Tang  val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W)))
8166ce10964SXuan Hu  val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W)))
817b133b458SXuan Hu  val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W)))
818730cfbc0SXuan Hu  // Input
819f9f1abd7SXuan Hu  val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput)))
820f9f1abd7SXuan Hu  val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput)))
821f9f1abd7SXuan Hu  val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput)))
8223ad3585eSXuan Hu  val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
8233ad3585eSXuan Hu  val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
82420a5248fSzhanglinjuan  val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true))))
825730cfbc0SXuan Hu
826730cfbc0SXuan Hu  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
827272ec6b1SHaojin Tang  val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst())))
828730cfbc0SXuan Hu  val memoryViolation = Flipped(ValidIO(new Redirect))
829e25e4d90SXuan Hu  val exceptionAddr = Input(new Bundle {
830db6cfb5aSHaoyuan Feng    val vaddr = UInt(XLEN.W)
831db6cfb5aSHaoyuan Feng    val gpaddr = UInt(XLEN.W)
832ad415ae0SXiaokun-Pei    val isForVSnonLeafPTE = Bool()
833e25e4d90SXuan Hu  })
83460f1a5feSzhanglyGit  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
83560f1a5feSzhanglyGit  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
8362d270511Ssinsanction  val sqDeqPtr = Input(new SqPtr)
8372d270511Ssinsanction  val lqDeqPtr = Input(new LqPtr)
838730cfbc0SXuan Hu
83960f1a5feSzhanglyGit  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
840730cfbc0SXuan Hu  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
841730cfbc0SXuan Hu
84217b21f45SHaojin Tang  val lqCanAccept = Input(Bool())
84317b21f45SHaojin Tang  val sqCanAccept = Input(Bool())
84417b21f45SHaojin Tang
845a81cda24Ssfencevma  val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst)))
846730cfbc0SXuan Hu  val stIssuePtr = Input(new SqPtr())
847730cfbc0SXuan Hu
848870f462dSXuan Hu  val debugLS = Flipped(Output(new DebugLSIO))
849870f462dSXuan Hu
8506810d1e8Ssfencevma  val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo)))
851730cfbc0SXuan Hu  // Output
852730cfbc0SXuan Hu  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
853b133b458SXuan Hu  val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput())))
854b133b458SXuan Hu  val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput())))
855f9f1abd7SXuan Hu  val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput())))
856670870b3SXuan Hu  val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
857670870b3SXuan Hu  val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
85820a5248fSzhanglinjuan  val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
85911ed75efSXuan Hu
860730cfbc0SXuan Hu  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
861730cfbc0SXuan Hu  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
862730cfbc0SXuan Hu
863730cfbc0SXuan Hu  val tlbCsr = Output(new TlbCsrBundle)
864730cfbc0SXuan Hu  val csrCtrl = Output(new CustomCSRCtrlIO)
865730cfbc0SXuan Hu  val sfence = Output(new SfenceBundle)
866730cfbc0SXuan Hu  val isStoreException = Output(Bool())
86731c51290Szhanglinjuan  val isVlsException = Output(Bool())
86811ed75efSXuan Hu
869c838dea1SXuan Hu  // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config
870c838dea1SXuan Hu  private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = {
871e77d3114SHaojin Tang    issueSta ++
872546a0d46SXuan Hu      issueHylda ++ issueHysta ++
873e77d3114SHaojin Tang      issueLda ++
874546a0d46SXuan Hu      issueVldu ++
875546a0d46SXuan Hu      issueStd
876e77d3114SHaojin Tang  }.toSeq
877f9f1abd7SXuan Hu
878c838dea1SXuan Hu  // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config
879c838dea1SXuan Hu  private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
880e77d3114SHaojin Tang    writebackSta ++
88114525be7SXuan Hu      writebackHyuLda ++ writebackHyuSta ++
882e77d3114SHaojin Tang      writebackLda ++
88320a5248fSzhanglinjuan      writebackVldu ++
88414525be7SXuan Hu      writebackStd
88511ed75efSXuan Hu  }
886730cfbc0SXuan Hu}
887730cfbc0SXuan Hu
888ada4760fSXuan Huclass TopToBackendBundle(implicit p: Parameters) extends XSBundle {
889ada4760fSXuan Hu  val hartId            = Output(UInt(hartIdLen.W))
890ada4760fSXuan Hu  val externalInterrupt = Output(new ExternalInterruptIO)
891ada4760fSXuan Hu  val msiInfo           = Output(ValidIO(new MsiInfoBundle))
892ada4760fSXuan Hu  val clintTime         = Output(ValidIO(UInt(64.W)))
893730cfbc0SXuan Hu}
894730cfbc0SXuan Hu
895ada4760fSXuan Huclass BackendToTopBundle extends Bundle {
896730cfbc0SXuan Hu  val cpuHalted = Output(Bool())
897730cfbc0SXuan Hu}
898730cfbc0SXuan Hu
899ada4760fSXuan Huclass BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle with HasSoCParameter {
900ada4760fSXuan Hu  val fromTop = Flipped(new TopToBackendBundle)
901ada4760fSXuan Hu
902ada4760fSXuan Hu  val toTop = new BackendToTopBundle
903ada4760fSXuan Hu
904730cfbc0SXuan Hu  val fenceio = new FenceIO
905730cfbc0SXuan Hu  // Todo: merge these bundles into BackendFrontendIO
906730cfbc0SXuan Hu  val frontend = Flipped(new FrontendToCtrlIO)
907730cfbc0SXuan Hu  val frontendSfence = Output(new SfenceBundle)
908730cfbc0SXuan Hu  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
909730cfbc0SXuan Hu  val frontendTlbCsr = Output(new TlbCsrBundle)
910f55cdaabSzhanglinjuan  val frontendReset = Output(Reset())
911730cfbc0SXuan Hu
912730cfbc0SXuan Hu  val mem = new BackendMemIO
913730cfbc0SXuan Hu
914730cfbc0SXuan Hu  val perf = Input(new PerfCounterIO)
915730cfbc0SXuan Hu
916730cfbc0SXuan Hu  val tlb = Output(new TlbCsrBundle)
917730cfbc0SXuan Hu
918730cfbc0SXuan Hu  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
91983ba63b3SXuan Hu
92083ba63b3SXuan Hu  val debugTopDown = new Bundle {
92183ba63b3SXuan Hu    val fromRob = new RobCoreTopDownIO
92283ba63b3SXuan Hu    val fromCore = new CoreDispatchTopDownIO
92383ba63b3SXuan Hu  }
92483ba63b3SXuan Hu  val debugRolling = new RobDebugRollingIO
925730cfbc0SXuan Hu}
926