xref: /XiangShan/src/main/scala/xiangshan/backend/Backend.scala (revision 5f80df3293d8083419efea45cb1e6b0b9f1af82c)
1package xiangshan.backend
2
3import org.chipsalliance.cde.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utility.{Constantin, ZeroExt}
8import xiangshan._
9import xiangshan.backend.Bundles.{DynInst, IssueQueueIQWakeUpBundle, LoadShouldCancel, MemExuInput, MemExuOutput, VPUCtrlSignals}
10import xiangshan.backend.ctrlblock.{DebugLSIO, LsTopdownInfo}
11import xiangshan.backend.datapath.DataConfig.{IntData, VecData}
12import xiangshan.backend.datapath.RdConfig.{IntRD, VfRD}
13import xiangshan.backend.datapath.WbConfig._
14import xiangshan.backend.datapath._
15import xiangshan.backend.dispatch.CoreDispatchTopDownIO
16import xiangshan.backend.exu.ExuBlock
17import xiangshan.backend.fu.vector.Bundles.{VConfig, VType}
18import xiangshan.backend.fu.{FenceIO, FenceToSbuffer, FuConfig, FuType, PerfCounterIO}
19import xiangshan.backend.issue.{CancelNetwork, Scheduler, SchedulerImpBase}
20import xiangshan.backend.rob.{RobCoreTopDownIO, RobDebugRollingIO, RobLsqIO, RobPtr}
21import xiangshan.frontend.{FtqPtr, FtqRead, PreDecodeInfo}
22import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
23import scala.collection.mutable
24
25class Backend(val params: BackendParams)(implicit p: Parameters) extends LazyModule
26  with HasXSParameter {
27
28  override def shouldBeInlined: Boolean = false
29
30  /* Only update the idx in mem-scheduler here
31   * Idx in other schedulers can be updated the same way if needed
32   *
33   * Also note that we filter out the 'stData issue-queues' when counting
34   */
35  for ((ibp, idx) <- params.memSchdParams.get.issueBlockParams.filter(iq => iq.StdCnt == 0 && iq.VstdCnt == 0).zipWithIndex) {
36    ibp.updateIdx(idx)
37  }
38
39  println(params.iqWakeUpParams)
40
41  for ((schdCfg, i) <- params.allSchdParams.zipWithIndex) {
42    schdCfg.bindBackendParam(params)
43  }
44
45  for ((iqCfg, i) <- params.allIssueParams.zipWithIndex) {
46    iqCfg.bindBackendParam(params)
47  }
48
49  for ((exuCfg, i) <- params.allExuParams.zipWithIndex) {
50    exuCfg.bindBackendParam(params)
51    exuCfg.updateIQWakeUpConfigs(params.iqWakeUpParams)
52    exuCfg.updateExuIdx(i)
53  }
54
55  println("[Backend] ExuConfigs:")
56  for (exuCfg <- params.allExuParams) {
57    val fuConfigs = exuCfg.fuConfigs
58    val wbPortConfigs = exuCfg.wbPortConfigs
59    val immType = exuCfg.immType
60
61    println("[Backend]   " +
62      s"${exuCfg.name}: " +
63      (if (exuCfg.fakeUnit) "fake, " else "") +
64      (if (exuCfg.hasLoadFu || exuCfg.hasHyldaFu) s"LdExuIdx(${backendParams.getLdExuIdx(exuCfg)})" else "") +
65      s"${fuConfigs.map(_.name).mkString("fu(s): {", ",", "}")}, " +
66      s"${wbPortConfigs.mkString("wb: {", ",", "}")}, " +
67      s"${immType.map(SelImm.mkString(_)).mkString("imm: {", ",", "}")}, " +
68      s"latMax(${exuCfg.latencyValMax}), ${exuCfg.fuLatancySet.mkString("lat: {", ",", "}")}, " +
69      s"srcReg(${exuCfg.numRegSrc})"
70    )
71    require(
72      wbPortConfigs.collectFirst { case x: IntWB => x }.nonEmpty ==
73        fuConfigs.map(_.writeIntRf).reduce(_ || _),
74      s"${exuCfg.name} int wb port has no priority"
75    )
76    require(
77      wbPortConfigs.collectFirst { case x: VfWB => x }.nonEmpty ==
78        fuConfigs.map(x => x.writeFpRf || x.writeVecRf).reduce(_ || _),
79      s"${exuCfg.name} vec wb port has no priority"
80    )
81  }
82
83  println(s"[Backend] all fu configs")
84  for (cfg <- FuConfig.allConfigs) {
85    println(s"[Backend]   $cfg")
86  }
87
88  println(s"[Backend] Int RdConfigs: ExuName(Priority)")
89  for ((port, seq) <- params.getRdPortParams(IntData())) {
90    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
91  }
92
93  println(s"[Backend] Int WbConfigs: ExuName(Priority)")
94  for ((port, seq) <- params.getWbPortParams(IntData())) {
95    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
96  }
97
98  println(s"[Backend] Vf RdConfigs: ExuName(Priority)")
99  for ((port, seq) <- params.getRdPortParams(VecData())) {
100    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
101  }
102
103  println(s"[Backend] Vf WbConfigs: ExuName(Priority)")
104  for ((port, seq) <- params.getWbPortParams(VecData())) {
105    println(s"[Backend]   port($port): ${seq.map(x => params.getExuName(x._1) + "(" + x._2.toString + ")").mkString(",")}")
106  }
107
108  println(s"[Backend] Dispatch Configs:")
109  println(s"[Backend] Load IQ enq width(${params.numLoadDp}), Store IQ enq width(${params.numStoreDp})")
110  println(s"[Backend] Load DP width(${LSQLdEnqWidth}), Store DP width(${LSQStEnqWidth})")
111
112  params.updateCopyPdestInfo
113  println(s"[Backend] copyPdestInfo ${params.copyPdestInfo}")
114  params.allExuParams.map(_.copyNum)
115  val ctrlBlock = LazyModule(new CtrlBlock(params))
116  val pcTargetMem = LazyModule(new PcTargetMem(params))
117  val intScheduler = params.intSchdParams.map(x => LazyModule(new Scheduler(x)))
118  val vfScheduler = params.vfSchdParams.map(x => LazyModule(new Scheduler(x)))
119  val memScheduler = params.memSchdParams.map(x => LazyModule(new Scheduler(x)))
120  val dataPath = LazyModule(new DataPath(params))
121  val intExuBlock = params.intSchdParams.map(x => LazyModule(new ExuBlock(x)))
122  val vfExuBlock = params.vfSchdParams.map(x => LazyModule(new ExuBlock(x)))
123  val wbFuBusyTable = LazyModule(new WbFuBusyTable(params))
124
125  lazy val module = new BackendImp(this)
126}
127
128class BackendImp(override val wrapper: Backend)(implicit p: Parameters) extends LazyModuleImp(wrapper)
129  with HasXSParameter {
130  implicit private val params = wrapper.params
131
132  val io = IO(new BackendIO()(p, wrapper.params))
133
134  private val ctrlBlock = wrapper.ctrlBlock.module
135  private val pcTargetMem = wrapper.pcTargetMem.module
136  private val intScheduler: SchedulerImpBase = wrapper.intScheduler.get.module
137  private val vfScheduler = wrapper.vfScheduler.get.module
138  private val memScheduler = wrapper.memScheduler.get.module
139  private val dataPath = wrapper.dataPath.module
140  private val intExuBlock = wrapper.intExuBlock.get.module
141  private val vfExuBlock = wrapper.vfExuBlock.get.module
142  private val bypassNetwork = Module(new BypassNetwork)
143  private val wbDataPath = Module(new WbDataPath(params))
144  private val wbFuBusyTable = wrapper.wbFuBusyTable.module
145
146  private val iqWakeUpMappedBundle: Map[Int, ValidIO[IssueQueueIQWakeUpBundle]] = (
147    intScheduler.io.toSchedulers.wakeupVec ++
148      vfScheduler.io.toSchedulers.wakeupVec ++
149      memScheduler.io.toSchedulers.wakeupVec
150    ).map(x => (x.bits.exuIdx, x)).toMap
151
152  println(s"[Backend] iq wake up keys: ${iqWakeUpMappedBundle.keys}")
153
154  wbFuBusyTable.io.in.intSchdBusyTable := intScheduler.io.wbFuBusyTable
155  wbFuBusyTable.io.in.vfSchdBusyTable := vfScheduler.io.wbFuBusyTable
156  wbFuBusyTable.io.in.memSchdBusyTable := memScheduler.io.wbFuBusyTable
157  intScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.intRespRead
158  vfScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.vfRespRead
159  memScheduler.io.fromWbFuBusyTable.fuBusyTableRead := wbFuBusyTable.io.out.memRespRead
160  dataPath.io.wbConfictRead := wbFuBusyTable.io.out.wbConflictRead
161
162  wbDataPath.io.fromIntExu.flatten.filter(x => x.bits.params.writeIntRf)
163
164  private val vconfig = dataPath.io.vconfigReadPort.data
165  private val og1CancelOH: UInt = dataPath.io.og1CancelOH
166  private val og0CancelOH: UInt = dataPath.io.og0CancelOH
167  private val cancelToBusyTable = dataPath.io.cancelToBusyTable
168  private val finalBlockMem = Wire(Vec(params.memSchdParams.get.numExu, Bool()))
169
170  ctrlBlock.io.fromTop.hartId := io.fromTop.hartId
171  ctrlBlock.io.frontend <> io.frontend
172  ctrlBlock.io.fromWB.wbData <> wbDataPath.io.toCtrlBlock.writeback
173  ctrlBlock.io.fromMem.stIn <> io.mem.stIn
174  ctrlBlock.io.fromMem.violation <> io.mem.memoryViolation
175  ctrlBlock.io.lqCanAccept := io.mem.lqCanAccept
176  ctrlBlock.io.sqCanAccept := io.mem.sqCanAccept
177  ctrlBlock.io.csrCtrl <> intExuBlock.io.csrio.get.customCtrl
178  ctrlBlock.io.robio.csr.intrBitSet := intExuBlock.io.csrio.get.interrupt
179  ctrlBlock.io.robio.csr.trapTarget := intExuBlock.io.csrio.get.trapTarget
180  ctrlBlock.io.robio.csr.isXRet := intExuBlock.io.csrio.get.isXRet
181  ctrlBlock.io.robio.csr.wfiEvent := intExuBlock.io.csrio.get.wfi_event
182  ctrlBlock.io.robio.lsq <> io.mem.robLsqIO
183  ctrlBlock.io.robio.lsTopdownInfo <> io.mem.lsTopdownInfo
184  ctrlBlock.io.robio.debug_ls <> io.mem.debugLS
185  ctrlBlock.io.fromDataPath.vtype := vconfig(7, 0).asTypeOf(new VType)
186  ctrlBlock.perfinfo := DontCare // TODO: Implement backend hpm
187  ctrlBlock.io.debugEnqLsq.canAccept := io.mem.lsqEnqIO.canAccept
188  ctrlBlock.io.debugEnqLsq.resp := io.mem.lsqEnqIO.resp
189  ctrlBlock.io.debugEnqLsq.req := memScheduler.io.memIO.get.lsqEnqIO.req
190  ctrlBlock.io.debugEnqLsq.needAlloc := memScheduler.io.memIO.get.lsqEnqIO.needAlloc
191
192
193  intScheduler.io.fromTop.hartId := io.fromTop.hartId
194  intScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
195  intScheduler.io.fromCtrlBlock.pcVec := ctrlBlock.io.toIssueBlock.pcVec
196  intScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
197  intScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.intUops
198  intScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
199  intScheduler.io.vfWriteBack := 0.U.asTypeOf(intScheduler.io.vfWriteBack)
200  intScheduler.io.fromDataPath.resp := dataPath.io.toIntIQ
201  intScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
202  intScheduler.io.fromDataPath.og0Cancel := og0CancelOH
203  intScheduler.io.fromDataPath.og1Cancel := og1CancelOH
204  intScheduler.io.ldCancel := io.mem.ldCancel
205  intScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
206
207  memScheduler.io.fromTop.hartId := io.fromTop.hartId
208  memScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
209  memScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
210  memScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.memUops
211  memScheduler.io.intWriteBack := wbDataPath.io.toIntPreg
212  memScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
213  memScheduler.io.finalBlockMem.get.flatten.zip(finalBlockMem).foreach(x => x._1 := x._2)
214  memScheduler.io.fromMem.get.scommit := io.mem.sqDeq
215  memScheduler.io.fromMem.get.lcommit := io.mem.lqDeq
216  memScheduler.io.fromMem.get.sqDeqPtr := io.mem.sqDeqPtr
217  memScheduler.io.fromMem.get.lqDeqPtr := io.mem.lqDeqPtr
218  memScheduler.io.fromMem.get.sqCancelCnt := io.mem.sqCancelCnt
219  memScheduler.io.fromMem.get.lqCancelCnt := io.mem.lqCancelCnt
220  memScheduler.io.fromMem.get.stIssuePtr := io.mem.stIssuePtr
221  require(memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.length == io.mem.stIn.length)
222  memScheduler.io.fromMem.get.memWaitUpdateReq.robIdx.zip(io.mem.stIn).foreach { case (sink, source) =>
223    sink.valid := source.valid
224    sink.bits  := source.bits.robIdx
225  }
226  memScheduler.io.fromMem.get.memWaitUpdateReq.sqIdx := DontCare // TODO
227  memScheduler.io.fromDataPath.resp := dataPath.io.toMemIQ
228  memScheduler.io.fromMem.get.ldaFeedback := io.mem.ldaIqFeedback
229  memScheduler.io.fromMem.get.staFeedback := io.mem.staIqFeedback
230  memScheduler.io.fromMem.get.hyuFeedback := io.mem.hyuIqFeedback
231  memScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
232  memScheduler.io.fromDataPath.og0Cancel := og0CancelOH
233  memScheduler.io.fromDataPath.og1Cancel := og1CancelOH
234  memScheduler.io.ldCancel := io.mem.ldCancel
235  memScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
236
237  vfScheduler.io.fromTop.hartId := io.fromTop.hartId
238  vfScheduler.io.fromCtrlBlock.flush := ctrlBlock.io.toIssueBlock.flush
239  vfScheduler.io.fromDispatch.allocPregs <> ctrlBlock.io.toIssueBlock.allocPregs
240  vfScheduler.io.fromDispatch.uops <> ctrlBlock.io.toIssueBlock.vfUops
241  vfScheduler.io.intWriteBack := 0.U.asTypeOf(vfScheduler.io.intWriteBack)
242  vfScheduler.io.vfWriteBack := wbDataPath.io.toVfPreg
243  vfScheduler.io.fromDataPath.resp := dataPath.io.toVfIQ
244  vfScheduler.io.fromSchedulers.wakeupVec.foreach { wakeup => wakeup := iqWakeUpMappedBundle(wakeup.bits.exuIdx) }
245  vfScheduler.io.fromDataPath.og0Cancel := og0CancelOH
246  vfScheduler.io.fromDataPath.og1Cancel := og1CancelOH
247  vfScheduler.io.ldCancel := io.mem.ldCancel
248  vfScheduler.io.fromDataPath.cancelToBusyTable := cancelToBusyTable
249
250  dataPath.io.hartId := io.fromTop.hartId
251  dataPath.io.flush := ctrlBlock.io.toDataPath.flush
252  dataPath.io.vconfigReadPort.addr := ctrlBlock.io.toDataPath.vtypeAddr
253  dataPath.io.vldReadPort.addr := wbDataPath.io.oldVdAddrToDataPath
254
255  dataPath.io.fromIntIQ <> intScheduler.io.toDataPathAfterDelay
256  dataPath.io.fromVfIQ <> vfScheduler.io.toDataPathAfterDelay
257  dataPath.io.fromMemIQ <> memScheduler.io.toDataPathAfterDelay
258
259  dataPath.io.ldCancel := io.mem.ldCancel
260
261  println(s"[Backend] wbDataPath.io.toIntPreg: ${wbDataPath.io.toIntPreg.size}, dataPath.io.fromIntWb: ${dataPath.io.fromIntWb.size}")
262  println(s"[Backend] wbDataPath.io.toVfPreg: ${wbDataPath.io.toVfPreg.size}, dataPath.io.fromFpWb: ${dataPath.io.fromVfWb.size}")
263  dataPath.io.fromIntWb := wbDataPath.io.toIntPreg
264  dataPath.io.fromVfWb := wbDataPath.io.toVfPreg
265  dataPath.io.debugIntRat    .foreach(_ := ctrlBlock.io.debug_int_rat.get)
266  dataPath.io.debugFpRat     .foreach(_ := ctrlBlock.io.debug_fp_rat.get)
267  dataPath.io.debugVecRat    .foreach(_ := ctrlBlock.io.debug_vec_rat.get)
268  dataPath.io.debugVconfigRat.foreach(_ := ctrlBlock.io.debug_vconfig_rat.get)
269
270  bypassNetwork.io.fromDataPath.int <> dataPath.io.toIntExu
271  bypassNetwork.io.fromDataPath.vf <> dataPath.io.toFpExu
272  bypassNetwork.io.fromDataPath.mem <> dataPath.io.toMemExu
273  bypassNetwork.io.fromExus.connectExuOutput(_.int)(intExuBlock.io.out)
274  bypassNetwork.io.fromExus.connectExuOutput(_.vf)(vfExuBlock.io.out)
275
276  require(bypassNetwork.io.fromExus.mem.flatten.size == io.mem.writeBack.size,
277    s"bypassNetwork.io.fromExus.mem.flatten.size(${bypassNetwork.io.fromExus.mem.flatten.size}: ${bypassNetwork.io.fromExus.mem.map(_.size)}, " +
278    s"io.mem.writeback(${io.mem.writeBack.size})"
279  )
280  bypassNetwork.io.fromExus.mem.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
281    sink.valid := source.valid
282    sink.bits.pdest := source.bits.uop.pdest
283    sink.bits.data := source.bits.data
284  }
285
286
287  intExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
288  for (i <- 0 until intExuBlock.io.in.length) {
289    for (j <- 0 until intExuBlock.io.in(i).length) {
290      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.int(i)(j).bits.loadDependency, io.mem.ldCancel)
291      NewPipelineConnect(
292        bypassNetwork.io.toExus.int(i)(j), intExuBlock.io.in(i)(j), intExuBlock.io.in(i)(j).fire,
293        Mux(
294          bypassNetwork.io.toExus.int(i)(j).fire,
295          bypassNetwork.io.toExus.int(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
296          intExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
297        ),
298        Option("intExuBlock2bypassNetwork")
299      )
300    }
301  }
302
303  pcTargetMem.io.fromFrontendFtq := io.frontend.fromFtq
304  pcTargetMem.io.fromDataPathFtq := bypassNetwork.io.toExus.int.flatten.filter(_.bits.params.needTarget).map(_.bits.ftqIdx.get).toSeq
305  intExuBlock.io.in.flatten.filter(_.bits.params.needTarget).map(_.bits.predictInfo.get.target).zipWithIndex.foreach {
306    case (sink, i) =>
307      sink := pcTargetMem.io.toExus(i)
308  }
309  pcTargetMem.io.pcToDataPath <> dataPath.io.pcFromPcTargetMem
310  private val csrio = intExuBlock.io.csrio.get
311  csrio.hartId := io.fromTop.hartId
312  csrio.fpu.fflags := ctrlBlock.io.robio.csr.fflags
313  csrio.fpu.isIllegal := false.B // Todo: remove it
314  csrio.fpu.dirty_fs := ctrlBlock.io.robio.csr.dirty_fs
315  csrio.vpu <> 0.U.asTypeOf(csrio.vpu) // Todo
316
317//  val debugVconfig = dataPath.io.debugVconfig.get.asTypeOf(new VConfig)
318//  val debugVtype = VType.toVtypeStruct(debugVconfig.vtype).asUInt
319//  val debugVl = debugVconfig.vl
320  csrio.vpu.set_vxsat := ctrlBlock.io.robio.csr.vxsat
321  csrio.vpu.set_vstart.valid := ctrlBlock.io.robio.csr.vstart.valid
322  csrio.vpu.set_vstart.bits := ctrlBlock.io.robio.csr.vstart.bits
323  csrio.vpu.set_vtype.valid := ctrlBlock.io.robio.csr.vcsrFlag
324  //Todo here need change design
325  csrio.vpu.set_vtype.bits := 0.U//ZeroExt(debugVtype, XLEN)
326  csrio.vpu.set_vl.valid := ctrlBlock.io.robio.csr.vcsrFlag
327  csrio.vpu.set_vl.bits := 0.U//ZeroExt(debugVl, XLEN)
328  csrio.exception := ctrlBlock.io.robio.exception
329  csrio.memExceptionVAddr := io.mem.exceptionVAddr
330  csrio.externalInterrupt := io.fromTop.externalInterrupt
331  csrio.distributedUpdate(0) := io.mem.csrDistributedUpdate
332  csrio.distributedUpdate(1) := io.frontendCsrDistributedUpdate
333  csrio.perf <> io.perf
334  csrio.perf.retiredInstr <> ctrlBlock.io.robio.csr.perfinfo.retiredInstr
335  csrio.perf.ctrlInfo <> ctrlBlock.io.perfInfo.ctrlInfo
336  csrio.perf.perfEventsCtrl <> ctrlBlock.getPerf
337  private val fenceio = intExuBlock.io.fenceio.get
338  io.fenceio <> fenceio
339  fenceio.disableSfence := csrio.disableSfence
340
341  vfExuBlock.io.flush := ctrlBlock.io.toExuBlock.flush
342  for (i <- 0 until vfExuBlock.io.in.size) {
343    for (j <- 0 until vfExuBlock.io.in(i).size) {
344      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.vf(i)(j).bits.loadDependency, io.mem.ldCancel)
345      NewPipelineConnect(
346        bypassNetwork.io.toExus.vf(i)(j), vfExuBlock.io.in(i)(j), vfExuBlock.io.in(i)(j).fire,
347        Mux(
348          bypassNetwork.io.toExus.vf(i)(j).fire,
349          bypassNetwork.io.toExus.vf(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
350          vfExuBlock.io.in(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush)
351        ),
352        Option("vfExuBlock2bypassNetwork")
353      )
354
355      vfExuBlock.io.in(i)(j).bits.vpu.foreach(_.vstart := csrio.vpu.vstart)
356    }
357  }
358
359  intExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
360  vfExuBlock.io.frm.foreach(_ := csrio.fpu.frm)
361
362  wbDataPath.io.flush := ctrlBlock.io.redirect
363  wbDataPath.io.oldVdDataFromDataPath := dataPath.io.vldReadPort.data
364  wbDataPath.io.fromTop.hartId := io.fromTop.hartId
365  wbDataPath.io.fromIntExu <> intExuBlock.io.out
366  wbDataPath.io.fromVfExu <> vfExuBlock.io.out
367  wbDataPath.io.fromMemExu.flatten.zip(io.mem.writeBack).foreach { case (sink, source) =>
368    sink.valid := source.valid
369    source.ready := sink.ready
370    sink.bits.data   := source.bits.data
371    sink.bits.pdest  := source.bits.uop.pdest
372    sink.bits.robIdx := source.bits.uop.robIdx
373    sink.bits.intWen.foreach(_ := source.bits.uop.rfWen)
374    sink.bits.fpWen.foreach(_ := source.bits.uop.fpWen)
375    sink.bits.vecWen.foreach(_ := source.bits.uop.vecWen)
376    sink.bits.exceptionVec.foreach(_ := source.bits.uop.exceptionVec)
377    sink.bits.flushPipe.foreach(_ := source.bits.uop.flushPipe)
378    sink.bits.replay.foreach(_ := source.bits.uop.replayInst)
379    sink.bits.debug := source.bits.debug
380    sink.bits.debugInfo := source.bits.uop.debugInfo
381    sink.bits.lqIdx.foreach(_ := source.bits.uop.lqIdx)
382    sink.bits.sqIdx.foreach(_ := source.bits.uop.sqIdx)
383    sink.bits.predecodeInfo.foreach(_ := source.bits.uop.preDecodeInfo)
384    sink.bits.vls.foreach(x => {
385      x.vdIdx := source.bits.vdIdx.get
386      x.vdIdxInField := source.bits.vdIdxInField.get
387      x.vpu   := source.bits.uop.vpu
388      x.oldVdPsrc := source.bits.uop.psrc(2)
389      x.isIndexed := VlduType.isIndexed(source.bits.uop.fuOpType)
390    })
391    sink.bits.trigger.foreach(_ := source.bits.uop.trigger)
392  }
393
394  // to mem
395  private val memIssueParams = params.memSchdParams.get.issueBlockParams
396  private val memExuBlocksHasLDU = memIssueParams.map(_.exuBlockParams.map(x => x.hasLoadFu || x.hasHyldaFu))
397  println(s"[Backend] memExuBlocksHasLDU: $memExuBlocksHasLDU")
398
399  private val toMem = Wire(bypassNetwork.io.toExus.mem.cloneType)
400  for (i <- toMem.indices) {
401    for (j <- toMem(i).indices) {
402      val shouldLdCancel = LoadShouldCancel(bypassNetwork.io.toExus.mem(i)(j).bits.loadDependency, io.mem.ldCancel)
403      val issueTimeout =
404        if (memExuBlocksHasLDU(i)(j))
405          Counter(0 until 16, toMem(i)(j).valid && !toMem(i)(j).fire, bypassNetwork.io.toExus.mem(i)(j).fire)._2
406        else
407          false.B
408
409      if (memScheduler.io.loadFinalIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
410        memScheduler.io.loadFinalIssueResp(i)(j).valid := issueTimeout
411        memScheduler.io.loadFinalIssueResp(i)(j).bits.dataInvalidSqIdx := DontCare
412        memScheduler.io.loadFinalIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
413        memScheduler.io.loadFinalIssueResp(i)(j).bits.respType := RSFeedbackType.fuBusy
414        memScheduler.io.loadFinalIssueResp(i)(j).bits.rfWen := toMem(i)(j).bits.rfWen.getOrElse(false.B)
415        memScheduler.io.loadFinalIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
416        memScheduler.io.loadFinalIssueResp(i)(j).bits.uopIdx := toMem(i)(j).bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals)).vuopIdx
417      }
418
419      NewPipelineConnect(
420        bypassNetwork.io.toExus.mem(i)(j), toMem(i)(j), toMem(i)(j).fire,
421        Mux(
422          bypassNetwork.io.toExus.mem(i)(j).fire,
423          bypassNetwork.io.toExus.mem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || shouldLdCancel,
424          toMem(i)(j).bits.robIdx.needFlush(ctrlBlock.io.toExuBlock.flush) || issueTimeout
425        ),
426        Option("bypassNetwork2toMemExus")
427      )
428
429      if (memScheduler.io.memAddrIssueResp(i).nonEmpty && memExuBlocksHasLDU(i)(j)) {
430        memScheduler.io.memAddrIssueResp(i)(j).valid := toMem(i)(j).fire && FuType.isLoad(toMem(i)(j).bits.fuType)
431        memScheduler.io.memAddrIssueResp(i)(j).bits.dataInvalidSqIdx := DontCare
432        memScheduler.io.memAddrIssueResp(i)(j).bits.fuType := toMem(i)(j).bits.fuType
433        memScheduler.io.memAddrIssueResp(i)(j).bits.respType := RSFeedbackType.fuIdle
434        memScheduler.io.memAddrIssueResp(i)(j).bits.rfWen := toMem(i)(j).bits.rfWen.getOrElse(false.B)
435        memScheduler.io.memAddrIssueResp(i)(j).bits.robIdx := toMem(i)(j).bits.robIdx
436        memScheduler.io.memAddrIssueResp(i)(j).bits.uopIdx := 0.U
437      }
438    }
439  }
440
441  io.mem.redirect := ctrlBlock.io.redirect
442  io.mem.issueUops.zip(toMem.flatten).foreach { case (sink, source) =>
443    val enableMdp = Constantin.createRecord("EnableMdp", true.B)(0)
444    sink.valid := source.valid
445    source.ready := sink.ready
446    sink.bits.iqIdx              := source.bits.iqIdx
447    sink.bits.isFirstIssue       := source.bits.isFirstIssue
448    sink.bits.uop                := 0.U.asTypeOf(sink.bits.uop)
449    sink.bits.src                := 0.U.asTypeOf(sink.bits.src)
450    sink.bits.src.zip(source.bits.src).foreach { case (l, r) => l := r}
451    sink.bits.deqPortIdx         := source.bits.deqLdExuIdx.getOrElse(0.U)
452    sink.bits.uop.fuType         := source.bits.fuType
453    sink.bits.uop.fuOpType       := source.bits.fuOpType
454    sink.bits.uop.imm            := source.bits.imm
455    sink.bits.uop.robIdx         := source.bits.robIdx
456    sink.bits.uop.pdest          := source.bits.pdest
457    sink.bits.uop.rfWen          := source.bits.rfWen.getOrElse(false.B)
458    sink.bits.uop.fpWen          := source.bits.fpWen.getOrElse(false.B)
459    sink.bits.uop.vecWen         := source.bits.vecWen.getOrElse(false.B)
460    sink.bits.uop.flushPipe      := source.bits.flushPipe.getOrElse(false.B)
461    sink.bits.uop.pc             := source.bits.pc.getOrElse(0.U)
462    sink.bits.uop.loadWaitBit    := Mux(enableMdp, source.bits.loadWaitBit.getOrElse(false.B), false.B)
463    sink.bits.uop.waitForRobIdx  := Mux(enableMdp, source.bits.waitForRobIdx.getOrElse(0.U.asTypeOf(new RobPtr)), 0.U.asTypeOf(new RobPtr))
464    sink.bits.uop.storeSetHit    := Mux(enableMdp, source.bits.storeSetHit.getOrElse(false.B), false.B)
465    sink.bits.uop.loadWaitStrict := Mux(enableMdp, source.bits.loadWaitStrict.getOrElse(false.B), false.B)
466    sink.bits.uop.ssid           := Mux(enableMdp, source.bits.ssid.getOrElse(0.U(SSIDWidth.W)), 0.U(SSIDWidth.W))
467    sink.bits.uop.lqIdx          := source.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
468    sink.bits.uop.sqIdx          := source.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
469    sink.bits.uop.ftqPtr         := source.bits.ftqIdx.getOrElse(0.U.asTypeOf(new FtqPtr))
470    sink.bits.uop.ftqOffset      := source.bits.ftqOffset.getOrElse(0.U)
471    sink.bits.uop.debugInfo      := source.bits.perfDebugInfo
472    sink.bits.uop.vpu            := source.bits.vpu.getOrElse(0.U.asTypeOf(new VPUCtrlSignals))
473    sink.bits.uop.preDecodeInfo  := source.bits.preDecode.getOrElse(0.U.asTypeOf(new PreDecodeInfo))
474  }
475  io.mem.loadFastMatch := memScheduler.io.toMem.get.loadFastMatch.map(_.fastMatch)
476  io.mem.loadFastImm := memScheduler.io.toMem.get.loadFastMatch.map(_.fastImm)
477  io.mem.tlbCsr := csrio.tlb
478  io.mem.csrCtrl := csrio.customCtrl
479  io.mem.sfence := fenceio.sfence
480  io.mem.isStoreException := CommitType.lsInstIsStore(ctrlBlock.io.robio.exception.bits.commitType)
481  io.mem.isVlsException := ctrlBlock.io.robio.exception.bits.vls
482  require(io.mem.loadPcRead.size == params.LduCnt)
483  io.mem.loadPcRead.zipWithIndex.foreach { case (loadPcRead, i) =>
484    loadPcRead := ctrlBlock.io.memLdPcRead(i).data
485    ctrlBlock.io.memLdPcRead(i).ptr := io.mem.issueLda(i).bits.uop.ftqPtr
486    ctrlBlock.io.memLdPcRead(i).offset := io.mem.issueLda(i).bits.uop.ftqOffset
487  }
488
489  io.mem.storePcRead.zipWithIndex.foreach { case (storePcRead, i) =>
490    storePcRead := ctrlBlock.io.memStPcRead(i).data
491    ctrlBlock.io.memStPcRead(i).ptr := io.mem.issueSta(i).bits.uop.ftqPtr
492    ctrlBlock.io.memStPcRead(i).offset := io.mem.issueSta(i).bits.uop.ftqOffset
493  }
494
495  io.mem.hyuPcRead.zipWithIndex.foreach( { case (hyuPcRead, i) =>
496    hyuPcRead := ctrlBlock.io.memHyPcRead(i).data
497    ctrlBlock.io.memHyPcRead(i).ptr := io.mem.issueHylda(i).bits.uop.ftqPtr
498    ctrlBlock.io.memHyPcRead(i).offset := io.mem.issueHylda(i).bits.uop.ftqOffset
499  })
500
501  ctrlBlock.io.robio.robHeadLsIssue := io.mem.issueUops.map(deq => deq.fire && deq.bits.uop.robIdx === ctrlBlock.io.robio.robDeqPtr).reduce(_ || _)
502
503  // mem io
504  io.mem.lsqEnqIO <> memScheduler.io.memIO.get.lsqEnqIO
505  io.mem.robLsqIO <> ctrlBlock.io.robio.lsq
506
507  private val memFinalIssueBlock = io.mem.issueUops zip memExuBlocksHasLDU.flatten map {
508    case (out, isLdu) =>
509      if (isLdu) out.valid && !out.ready
510      else false.B
511  }
512
513  println(s"[backend]: width of memFinalIssueBlock: ${memFinalIssueBlock.size}")
514  finalBlockMem.zip(memFinalIssueBlock).foreach(x => x._1 := x._2)
515
516  io.frontendSfence := fenceio.sfence
517  io.frontendTlbCsr := csrio.tlb
518  io.frontendCsrCtrl := csrio.customCtrl
519
520  io.tlb <> csrio.tlb
521
522  io.csrCustomCtrl := csrio.customCtrl
523
524  io.toTop.cpuHalted := false.B // TODO: implement cpu halt
525
526  io.debugTopDown.fromRob := ctrlBlock.io.debugTopDown.fromRob
527  ctrlBlock.io.debugTopDown.fromCore := io.debugTopDown.fromCore
528
529  io.debugRolling := ctrlBlock.io.debugRolling
530
531  if(backendParams.debugEn) {
532    dontTouch(memScheduler.io)
533    dontTouch(dataPath.io.toMemExu)
534    dontTouch(wbDataPath.io.fromMemExu)
535  }
536}
537
538class BackendMemIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
539  // Since fast load replay always use load unit 0, Backend flips two load port to avoid conflicts
540  val flippedLda = true
541  // params alias
542  private val LoadQueueSize = VirtualLoadQueueSize
543  // In/Out // Todo: split it into one-direction bundle
544  val lsqEnqIO = Flipped(new LsqEnqIO)
545  val robLsqIO = new RobLsqIO
546  val ldaIqFeedback = Vec(params.LduCnt, Flipped(new MemRSFeedbackIO))
547  val staIqFeedback = Vec(params.StaCnt, Flipped(new MemRSFeedbackIO))
548  val hyuIqFeedback = Vec(params.HyuCnt, Flipped(new MemRSFeedbackIO))
549  val ldCancel = Vec(params.LduCnt + params.HyuCnt, Flipped(new LoadCancelIO))
550  val loadPcRead = Vec(params.LduCnt, Output(UInt(VAddrBits.W)))
551  val storePcRead = Vec(params.StaCnt, Output(UInt(VAddrBits.W)))
552  val hyuPcRead = Vec(params.HyuCnt, Output(UInt(VAddrBits.W)))
553  // Input
554  val writebackLda = Vec(params.LduCnt, Flipped(DecoupledIO(new MemExuOutput)))
555  val writebackSta = Vec(params.StaCnt, Flipped(DecoupledIO(new MemExuOutput)))
556  val writebackStd = Vec(params.StdCnt, Flipped(DecoupledIO(new MemExuOutput)))
557  val writebackHyuLda = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
558  val writebackHyuSta = Vec(params.HyuCnt, Flipped(DecoupledIO(new MemExuOutput)))
559  val writebackVldu = Vec(params.VlduCnt, Flipped(DecoupledIO(new MemExuOutput(true))))
560
561  val s3_delayed_load_error = Input(Vec(LoadPipelineWidth, Bool()))
562  val stIn = Input(Vec(params.StaExuCnt, ValidIO(new DynInst())))
563  val memoryViolation = Flipped(ValidIO(new Redirect))
564  val exceptionVAddr = Input(UInt(VAddrBits.W))
565  val sqDeq = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
566  val lqDeq = Input(UInt(log2Up(CommitWidth + 1).W))
567  val sqDeqPtr = Input(new SqPtr)
568  val lqDeqPtr = Input(new LqPtr)
569
570  val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
571  val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
572
573  val lqCanAccept = Input(Bool())
574  val sqCanAccept = Input(Bool())
575
576  val otherFastWakeup = Flipped(Vec(params.LduCnt + params.HyuCnt, ValidIO(new DynInst)))
577  val stIssuePtr = Input(new SqPtr())
578
579  val csrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
580
581  val debugLS = Flipped(Output(new DebugLSIO))
582
583  val lsTopdownInfo = Vec(params.LduCnt + params.HyuCnt, Flipped(Output(new LsTopdownInfo)))
584  // Output
585  val redirect = ValidIO(new Redirect)   // rob flush MemBlock
586  val issueLda = MixedVec(Seq.fill(params.LduCnt)(DecoupledIO(new MemExuInput())))
587  val issueSta = MixedVec(Seq.fill(params.StaCnt)(DecoupledIO(new MemExuInput())))
588  val issueStd = MixedVec(Seq.fill(params.StdCnt)(DecoupledIO(new MemExuInput())))
589  val issueHylda = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
590  val issueHysta = MixedVec(Seq.fill(params.HyuCnt)(DecoupledIO(new MemExuInput())))
591  val issueVldu = MixedVec(Seq.fill(params.VlduCnt)(DecoupledIO(new MemExuInput(true))))
592
593  val loadFastMatch = Vec(params.LduCnt, Output(UInt(params.LduCnt.W)))
594  val loadFastImm   = Vec(params.LduCnt, Output(UInt(12.W))) // Imm_I
595
596  val tlbCsr = Output(new TlbCsrBundle)
597  val csrCtrl = Output(new CustomCSRCtrlIO)
598  val sfence = Output(new SfenceBundle)
599  val isStoreException = Output(Bool())
600  val isVlsException = Output(Bool())
601
602  // ATTENTION: The issue ports' sequence order should be the same as IQs' deq config
603  private [backend] def issueUops: Seq[DecoupledIO[MemExuInput]] = {
604    issueSta ++
605      issueHylda ++ issueHysta ++
606      issueLda ++
607      issueVldu ++
608      issueStd
609  }.toSeq
610
611  // ATTENTION: The writeback ports' sequence order should be the same as IQs' deq config
612  private [backend] def writeBack: Seq[DecoupledIO[MemExuOutput]] = {
613    writebackSta ++
614      writebackHyuLda ++ writebackHyuSta ++
615      writebackLda ++
616      writebackVldu ++
617      writebackStd
618  }
619}
620
621class BackendIO(implicit p: Parameters, params: BackendParams) extends XSBundle {
622  val fromTop = new Bundle {
623    val hartId = Input(UInt(8.W))
624    val externalInterrupt = new ExternalInterruptIO
625  }
626
627  val toTop = new Bundle {
628    val cpuHalted = Output(Bool())
629  }
630
631  val fenceio = new FenceIO
632  // Todo: merge these bundles into BackendFrontendIO
633  val frontend = Flipped(new FrontendToCtrlIO)
634  val frontendSfence = Output(new SfenceBundle)
635  val frontendCsrCtrl = Output(new CustomCSRCtrlIO)
636  val frontendTlbCsr = Output(new TlbCsrBundle)
637  // distributed csr write
638  val frontendCsrDistributedUpdate = Flipped(new DistributedCSRUpdateReq)
639
640  val mem = new BackendMemIO
641
642  val perf = Input(new PerfCounterIO)
643
644  val tlb = Output(new TlbCsrBundle)
645
646  val csrCustomCtrl = Output(new CustomCSRCtrlIO)
647
648  val debugTopDown = new Bundle {
649    val fromRob = new RobCoreTopDownIO
650    val fromCore = new CoreDispatchTopDownIO
651  }
652  val debugRolling = new RobDebugRollingIO
653}
654