1730cfbc0SXuan Hupackage xiangshan.backend.issue 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7f7f73727Ssinsanctionimport utility.{GTimer, HasCircularQueuePtrHelper, SelectOne} 8765e58c6Ssinsanctionimport utils._ 9730cfbc0SXuan Huimport xiangshan._ 10c0be7f33SXuan Huimport xiangshan.backend.Bundles._ 11f4dcd9fcSsinsanctionimport xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD} 12730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 13c0be7f33SXuan Huimport xiangshan.backend.datapath.DataSource 148e208fb5SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 152d270511Ssinsanctionimport xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr} 162d270511Ssinsanctionimport xiangshan.backend.rob.RobPtr 1759ef6009Sxiaofeibao-xjtuimport xiangshan.backend.datapath.NewPipelineConnect 18730cfbc0SXuan Hu 19730cfbc0SXuan Huclass IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 201ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 211ca4a39dSXuan Hu 22730cfbc0SXuan Hu implicit val iqParams = params 2383ba63b3SXuan Hu lazy val module: IssueQueueImp = iqParams.schdType match { 24730cfbc0SXuan Hu case IntScheduler() => new IssueQueueIntImp(this) 25730cfbc0SXuan Hu case VfScheduler() => new IssueQueueVfImp(this) 262d270511Ssinsanction case MemScheduler() => 272d270511Ssinsanction if (iqParams.StdCnt == 0 && !iqParams.isVecMemIQ) new IssueQueueMemAddrImp(this) 282d270511Ssinsanction else if (iqParams.isVecMemIQ) new IssueQueueVecMemImp(this) 29730cfbc0SXuan Hu else new IssueQueueIntImp(this) 30730cfbc0SXuan Hu case _ => null 31730cfbc0SXuan Hu } 32730cfbc0SXuan Hu} 33730cfbc0SXuan Hu 3456bcaed7SHaojin Tangclass IssueQueueStatusBundle(numEnq: Int, numEntries: Int) extends Bundle { 35730cfbc0SXuan Hu val empty = Output(Bool()) 36730cfbc0SXuan Hu val full = Output(Bool()) 3756bcaed7SHaojin Tang val validCnt = Output(UInt(log2Ceil(numEntries).W)) 38730cfbc0SXuan Hu val leftVec = Output(Vec(numEnq + 1, Bool())) 39730cfbc0SXuan Hu} 40730cfbc0SXuan Hu 415db4956bSzhanglyGitclass IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends EntryDeqRespBundle 42730cfbc0SXuan Hu 43730cfbc0SXuan Huclass IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 44bf35baadSXuan Hu // Inputs 45730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect)) 46730cfbc0SXuan Hu val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst))) 47730cfbc0SXuan Hu 48730cfbc0SXuan Hu val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 49730cfbc0SXuan Hu val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 508a66c02cSXuan Hu val finalIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle)))) 518a66c02cSXuan Hu val memAddrIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle)))) 522e0a7dc5Sfdy val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle()) 53dd970561SzhanglyGit val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle()) 54c0be7f33SXuan Hu val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 55c0be7f33SXuan Hu val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 567a96cc7fSHaojin Tang val og0Cancel = Input(ExuOH(backendParams.numExu)) 577a96cc7fSHaojin Tang val og1Cancel = Input(ExuOH(backendParams.numExu)) 586810d1e8Ssfencevma val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO)) 594fa00a44SzhanglyGit val finalBlock = Vec(params.numExu, Input(Bool())) 60bf35baadSXuan Hu 61bf35baadSXuan Hu // Outputs 62c0be7f33SXuan Hu val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle 6356bcaed7SHaojin Tang val status = Output(new IssueQueueStatusBundle(params.numEnq, params.numEntries)) 6414b3c65cSHaojin Tang // val statusNext = Output(new IssueQueueStatusBundle(params.numEnq)) 65bf35baadSXuan Hu 6659ef6009Sxiaofeibao-xjtu val deqDelay: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle// = deq.cloneType 67bf35baadSXuan Hu def allWakeUp = wakeupFromWB ++ wakeupFromIQ 68730cfbc0SXuan Hu} 69730cfbc0SXuan Hu 70730cfbc0SXuan Huclass IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams) 71730cfbc0SXuan Hu extends LazyModuleImp(wrapper) 72730cfbc0SXuan Hu with HasXSParameter { 73730cfbc0SXuan Hu 74c0be7f33SXuan Hu println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " + 75e63b0a03SXuan Hu s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " + 76e63b0a03SXuan Hu s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " + 77730cfbc0SXuan Hu s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}") 78730cfbc0SXuan Hu 79730cfbc0SXuan Hu require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports") 80730cfbc0SXuan Hu val deqFuCfgs : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs) 81730cfbc0SXuan Hu val allDeqFuCfgs : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs) 82730cfbc0SXuan Hu val fuCfgsCnt : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) } 83730cfbc0SXuan Hu val commonFuCfgs : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq 84239413e5SXuan Hu val fuLatencyMaps : Seq[Map[FuType.OHType, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap) 858e208fb5SXuan Hu 868e208fb5SXuan Hu println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}") 87730cfbc0SXuan Hu println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}") 88730cfbc0SXuan Hu lazy val io = IO(new IssueQueueIO()) 89730cfbc0SXuan Hu // Modules 905db4956bSzhanglyGit 915db4956bSzhanglyGit val entries = Module(new Entries) 92dd970561SzhanglyGit val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) } 93dd970561SzhanglyGit val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) } 94dd970561SzhanglyGit val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) } 95dd970561SzhanglyGit val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) } 96dd970561SzhanglyGit val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) } 97dd970561SzhanglyGit val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) } 98730cfbc0SXuan Hu 99493a9370SHaojin Tang class WakeupQueueFlush extends Bundle { 100493a9370SHaojin Tang val redirect = ValidIO(new Redirect) 1016810d1e8Ssfencevma val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, new LoadCancelIO) 102493a9370SHaojin Tang val og0Fail = Output(Bool()) 103493a9370SHaojin Tang val og1Fail = Output(Bool()) 1044fa00a44SzhanglyGit val finalFail = Output(Bool()) 105493a9370SHaojin Tang } 106493a9370SHaojin Tang 107493a9370SHaojin Tang private def flushFunc(exuInput: ExuInput, flush: WakeupQueueFlush, stage: Int): Bool = { 108493a9370SHaojin Tang val redirectFlush = exuInput.robIdx.needFlush(flush.redirect) 1090f55a0d3SHaojin Tang val loadDependencyFlush = LoadShouldCancel(exuInput.loadDependency, flush.ldCancel) 110493a9370SHaojin Tang val ogFailFlush = stage match { 111493a9370SHaojin Tang case 1 => flush.og0Fail 112493a9370SHaojin Tang case 2 => flush.og1Fail 1134fa00a44SzhanglyGit case 3 => flush.finalFail 114493a9370SHaojin Tang case _ => false.B 115493a9370SHaojin Tang } 1160f55a0d3SHaojin Tang redirectFlush || loadDependencyFlush || ogFailFlush 1170f55a0d3SHaojin Tang } 1180f55a0d3SHaojin Tang 1190f55a0d3SHaojin Tang private def modificationFunc(exuInput: ExuInput): ExuInput = { 1200f55a0d3SHaojin Tang val newExuInput = WireDefault(exuInput) 1210f55a0d3SHaojin Tang newExuInput.loadDependency match { 1220f55a0d3SHaojin Tang case Some(deps) => deps.zip(exuInput.loadDependency.get).foreach(x => x._1 := x._2 << 1) 1230f55a0d3SHaojin Tang case None => 1240f55a0d3SHaojin Tang } 1250f55a0d3SHaojin Tang newExuInput 126493a9370SHaojin Tang } 127493a9370SHaojin Tang 128493a9370SHaojin Tang val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, WakeupQueueFlush]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module( 1290f55a0d3SHaojin Tang new MultiWakeupQueue(new ExuInput(x), new WakeupQueueFlush, x.fuLatancySet, flushFunc, modificationFunc) 130bf35baadSXuan Hu ))} 131fb445e8dSzhanglyGit val deqBeforeDly = Wire(params.genIssueDecoupledBundle) 132bf35baadSXuan Hu 133dd970561SzhanglyGit val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable) 134dd970561SzhanglyGit val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable) 135dd970561SzhanglyGit val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable) 136dd970561SzhanglyGit val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable) 137dd970561SzhanglyGit val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet) 138dd970561SzhanglyGit val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet) 139ea0f92d8Sczw val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 140de93b508SzhanglyGit val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 141de93b508SzhanglyGit val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 142730cfbc0SXuan Hu val s0_enqValidVec = io.enq.map(_.valid) 143730cfbc0SXuan Hu val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool())) 144730cfbc0SXuan Hu val s0_enqNotFlush = !io.flush.valid 145730cfbc0SXuan Hu val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits))) 1465db4956bSzhanglyGit val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) //enqValid && notFlush && enqReady 147730cfbc0SXuan Hu 148730cfbc0SXuan Hu 149730cfbc0SXuan Hu val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool())) 150730cfbc0SXuan Hu val finalDeqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 151730cfbc0SXuan Hu 1525db4956bSzhanglyGit val validVec = VecInit(entries.io.valid.asBools) 1535db4956bSzhanglyGit val canIssueVec = VecInit(entries.io.canIssue.asBools) 1545db4956bSzhanglyGit val clearVec = VecInit(entries.io.clear.asBools) 1555db4956bSzhanglyGit val deqFirstIssueVec = VecInit(entries.io.deq.map(_.isFirstIssue)) 156730cfbc0SXuan Hu 1575db4956bSzhanglyGit val dataSources: Vec[Vec[DataSource]] = entries.io.dataSources 158cf4a131aSsinsanction val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, dataSources))) 159c0be7f33SXuan Hu // (entryIdx)(srcIdx)(exuIdx) 1607a96cc7fSHaojin Tang val wakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = entries.io.srcWakeUpL1ExuOH 1615db4956bSzhanglyGit val srcTimer: Option[Vec[Vec[UInt]]] = entries.io.srcTimer 162c0be7f33SXuan Hu 163c0be7f33SXuan Hu // (deqIdx)(srcIdx)(exuIdx) 164cf4a131aSsinsanction val finalWakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, x)))) 165cf4a131aSsinsanction val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, x)))) 166cdac04a3SXuan Hu 1675db4956bSzhanglyGit val wakeupEnqSrcStateBypassFromWB: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState()))) 1680f55a0d3SHaojin Tang val wakeupEnqSrcStateBypassFromIQ: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState()))) 1690f55a0d3SHaojin Tang val srcWakeUpEnqByIQMatrix = Wire(Vec(params.numEnq, Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool())))) 1700f55a0d3SHaojin Tang 1710f55a0d3SHaojin Tang val shiftedWakeupLoadDependencyByIQVec = Wire(Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W)))) 1720f55a0d3SHaojin Tang shiftedWakeupLoadDependencyByIQVec 1730f55a0d3SHaojin Tang .zip(io.wakeupFromIQ.map(_.bits.loadDependency)) 1740f55a0d3SHaojin Tang .zip(params.wakeUpInExuSources.map(_.name)).foreach { 1750f55a0d3SHaojin Tang case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach { 1760f55a0d3SHaojin Tang case ((dep, originalDep), deqPortIdx) => 177a9ffe60aSHaojin Tang if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx) 178af4bd265SzhanglyGit dep := (originalDep << 2).asUInt | 2.U 1790f55a0d3SHaojin Tang else 1800f55a0d3SHaojin Tang dep := originalDep << 1 1810f55a0d3SHaojin Tang } 1820f55a0d3SHaojin Tang } 1830f55a0d3SHaojin Tang 184730cfbc0SXuan Hu for (i <- io.enq.indices) { 185730cfbc0SXuan Hu for (j <- s0_enqBits(i).srcType.indices) { 18659ef6009Sxiaofeibao-xjtu wakeupEnqSrcStateBypassFromWB(i)(j) := Cat( 18783ba63b3SXuan Hu io.wakeupFromWB.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head).toSeq 188730cfbc0SXuan Hu ).orR 189730cfbc0SXuan Hu } 190730cfbc0SXuan Hu } 1915db4956bSzhanglyGit 19259ef6009Sxiaofeibao-xjtu for (i <- io.enq.indices) { 1930f55a0d3SHaojin Tang val numLsrc = s0_enqBits(i).srcType.size.min(entries.io.enq(i).bits.status.srcType.size) 19459ef6009Sxiaofeibao-xjtu for (j <- s0_enqBits(i).srcType.indices) { 1950f55a0d3SHaojin Tang val ldTransCancel = if (params.numWakeupFromIQ > 0 && j < numLsrc) Mux( 1960f55a0d3SHaojin Tang srcWakeUpEnqByIQMatrix(i)(j).asUInt.orR, 19783ba63b3SXuan Hu Mux1H(srcWakeUpEnqByIQMatrix(i)(j), io.wakeupFromIQ.map(_.bits.loadDependency).map(dep => LoadShouldCancel(Some(dep), io.ldCancel)).toSeq), 1980f55a0d3SHaojin Tang false.B 1990f55a0d3SHaojin Tang ) else false.B 200af4bd265SzhanglyGit if (params.numWakeupFromIQ > 0 && j < numLsrc) { 201af4bd265SzhanglyGit wakeupEnqSrcStateBypassFromIQ(i)(j) := srcWakeUpEnqByIQMatrix(i)(j).asUInt.orR && !ldTransCancel 202af4bd265SzhanglyGit } else { 203af4bd265SzhanglyGit wakeupEnqSrcStateBypassFromIQ(i)(j) := false.B 204af4bd265SzhanglyGit } 20559ef6009Sxiaofeibao-xjtu } 20659ef6009Sxiaofeibao-xjtu } 2070f55a0d3SHaojin Tang 20859ef6009Sxiaofeibao-xjtu srcWakeUpEnqByIQMatrix.zipWithIndex.foreach { case (wakeups: Vec[Vec[Bool]], i) => 20959ef6009Sxiaofeibao-xjtu if (io.wakeupFromIQ.isEmpty) { 21059ef6009Sxiaofeibao-xjtu wakeups := 0.U.asTypeOf(wakeups) 21159ef6009Sxiaofeibao-xjtu } else { 21259ef6009Sxiaofeibao-xjtu val wakeupVec: IndexedSeq[IndexedSeq[Bool]] = io.wakeupFromIQ.map((bundle: ValidIO[IssueQueueIQWakeUpBundle]) => 21359ef6009Sxiaofeibao-xjtu bundle.bits.wakeUp(s0_enqBits(i).psrc.take(params.numRegSrc) zip s0_enqBits(i).srcType.take(params.numRegSrc), bundle.valid) 21483ba63b3SXuan Hu ).toIndexedSeq.transpose 215af4bd265SzhanglyGit val cancelSel = io.wakeupFromIQ.map(x => x.bits.exuIdx).map(x => io.og0Cancel(x)) 216af4bd265SzhanglyGit wakeups := wakeupVec.map(x => VecInit(x.zip(cancelSel).map { case (wakeup, cancel) => wakeup && !cancel })) 21759ef6009Sxiaofeibao-xjtu } 21859ef6009Sxiaofeibao-xjtu } 219730cfbc0SXuan Hu 2205db4956bSzhanglyGit val fuTypeVec = Wire(Vec(params.numEntries, FuType())) 2215db4956bSzhanglyGit val transEntryDeqVec = Wire(Vec(params.numEnq, ValidIO(new EntryBundle))) 2225db4956bSzhanglyGit val deqEntryVec = Wire(Vec(params.numDeq, ValidIO(new EntryBundle))) 2235db4956bSzhanglyGit val transSelVec = Wire(Vec(params.numEnq, UInt((params.numEntries-params.numEnq).W))) 224cf4a131aSsinsanction val canIssueMergeAllBusy = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 225cf4a131aSsinsanction val deqCanIssue = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 2265db4956bSzhanglyGit 22740283787Ssinsanction val enqEntryOldestSel = Wire(Vec(params.numDeq, ValidIO(UInt(params.numEnq.W)))) 22840283787Ssinsanction val othersEntryOldestSel = Wire(Vec(params.numDeq, ValidIO(UInt((params.numEntries - params.numEnq).W)))) 229f7f73727Ssinsanction val deqSelValidVec = Wire(Vec(params.numDeq, Bool())) 230f7f73727Ssinsanction val deqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 231af4bd265SzhanglyGit val cancelDeqVec = Wire(Vec(params.numDeq, Bool())) 232f7f73727Ssinsanction 233cf4a131aSsinsanction val subDeqSelValidVec = OptionWrapper(params.deqFuSame, Wire(Vec(params.numDeq, Bool()))) 234cf4a131aSsinsanction val subDeqSelOHVec = OptionWrapper(params.deqFuSame, Wire(Vec(params.numDeq, UInt(params.numEntries.W)))) 235cf4a131aSsinsanction val subDeqRequest = OptionWrapper(params.deqFuSame, Wire(UInt(params.numEntries.W))) 236cf4a131aSsinsanction 237bf35baadSXuan Hu /** 2385db4956bSzhanglyGit * Connection of [[entries]] 239bf35baadSXuan Hu */ 2405db4956bSzhanglyGit entries.io match { case entriesIO: EntriesIO => 2415db4956bSzhanglyGit entriesIO.flush <> io.flush 2425db4956bSzhanglyGit entriesIO.wakeUpFromWB := io.wakeupFromWB 2435db4956bSzhanglyGit entriesIO.wakeUpFromIQ := io.wakeupFromIQ 2445db4956bSzhanglyGit entriesIO.og0Cancel := io.og0Cancel 2455db4956bSzhanglyGit entriesIO.og1Cancel := io.og1Cancel 2460f55a0d3SHaojin Tang entriesIO.ldCancel := io.ldCancel 2475db4956bSzhanglyGit entriesIO.enq.zipWithIndex.foreach { case (enq: ValidIO[EntryBundle], i) => 248730cfbc0SXuan Hu enq.valid := s0_doEnqSelValidVec(i) 2495db4956bSzhanglyGit val numLsrc = s0_enqBits(i).srcType.size.min(enq.bits.status.srcType.size) 2505db4956bSzhanglyGit for(j <- 0 until numLsrc) { 2515db4956bSzhanglyGit enq.bits.status.srcState(j) := s0_enqBits(i).srcState(j) | 2525db4956bSzhanglyGit wakeupEnqSrcStateBypassFromWB(i)(j) | 2535db4956bSzhanglyGit wakeupEnqSrcStateBypassFromIQ(i)(j) 2545db4956bSzhanglyGit enq.bits.status.psrc(j) := s0_enqBits(i).psrc(j) 2555db4956bSzhanglyGit enq.bits.status.srcType(j) := s0_enqBits(i).srcType(j) 256*0030d978SzhanglyGit enq.bits.status.dataSources(j).value := Mux(wakeupEnqSrcStateBypassFromIQ(i)(j).asBool, DataSource.bypass, DataSource.reg) 25796e858baSXuan Hu enq.bits.payload.debugInfo.enqRsTime := GTimer() 258730cfbc0SXuan Hu } 2595db4956bSzhanglyGit enq.bits.status.fuType := s0_enqBits(i).fuType 2605db4956bSzhanglyGit enq.bits.status.robIdx := s0_enqBits(i).robIdx 2612d270511Ssinsanction enq.bits.status.uopIdx.foreach(_ := s0_enqBits(i).uopIdx) 262ea159d42Ssinsanction enq.bits.status.issueTimer := "b10".U 2635db4956bSzhanglyGit enq.bits.status.deqPortIdx := 0.U 2645db4956bSzhanglyGit enq.bits.status.issued := false.B 2655db4956bSzhanglyGit enq.bits.status.firstIssue := false.B 2665db4956bSzhanglyGit enq.bits.status.blocked := false.B 2675db4956bSzhanglyGit enq.bits.status.srcWakeUpL1ExuOH match { 2685db4956bSzhanglyGit case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach { 26959ef6009Sxiaofeibao-xjtu case ((exuOH, wakeUpByIQOH), srcIdx) => 27059ef6009Sxiaofeibao-xjtu when(wakeUpByIQOH.asUInt.orR) { 2717a96cc7fSHaojin Tang exuOH := Mux1H(wakeUpByIQOH, io.wakeupFromIQ.toSeq.map(x => MathUtils.IntToOH(x.bits.exuIdx).U(backendParams.numExu.W))) 27259ef6009Sxiaofeibao-xjtu }.otherwise { 273*0030d978SzhanglyGit exuOH := 0.U.asTypeOf(exuOH) 27459ef6009Sxiaofeibao-xjtu } 27559ef6009Sxiaofeibao-xjtu } 276c0be7f33SXuan Hu case None => 277c0be7f33SXuan Hu } 2785db4956bSzhanglyGit enq.bits.status.srcTimer match { 2795db4956bSzhanglyGit case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach { 28059ef6009Sxiaofeibao-xjtu case ((timer, wakeUpByIQOH), srcIdx) => 28159ef6009Sxiaofeibao-xjtu when(wakeUpByIQOH.asUInt.orR) { 282af4bd265SzhanglyGit timer := 2.U.asTypeOf(timer) 28359ef6009Sxiaofeibao-xjtu }.otherwise { 284*0030d978SzhanglyGit timer := 3.U.asTypeOf(timer) 28559ef6009Sxiaofeibao-xjtu } 28659ef6009Sxiaofeibao-xjtu } 287cdac04a3SXuan Hu case None => 288cdac04a3SXuan Hu } 2890f55a0d3SHaojin Tang enq.bits.status.srcLoadDependency.foreach(_.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach { 2900f55a0d3SHaojin Tang case ((dep, wakeUpByIQOH), srcIdx) => 2910f55a0d3SHaojin Tang dep := Mux(wakeUpByIQOH.asUInt.orR, Mux1H(wakeUpByIQOH, shiftedWakeupLoadDependencyByIQVec), 0.U.asTypeOf(dep)) 2920f55a0d3SHaojin Tang }) 2935db4956bSzhanglyGit enq.bits.imm := s0_enqBits(i).imm 2945db4956bSzhanglyGit enq.bits.payload := s0_enqBits(i) 295730cfbc0SXuan Hu } 2965db4956bSzhanglyGit entriesIO.deq.zipWithIndex.foreach { case (deq, i) => 29740283787Ssinsanction deq.enqEntryOldestSel := enqEntryOldestSel(i) 29840283787Ssinsanction deq.othersEntryOldestSel := othersEntryOldestSel(i) 299cf4a131aSsinsanction deq.subDeqRequest.foreach(_ := subDeqRequest.get) 300cf4a131aSsinsanction deq.subDeqSelOH.foreach(_ := subDeqSelOHVec.get(i)) 301fb445e8dSzhanglyGit deq.deqReady := deqBeforeDly(i).ready 302f7f73727Ssinsanction deq.deqSelOH.valid := deqSelValidVec(i) 303f7f73727Ssinsanction deq.deqSelOH.bits := deqSelOHVec(i) 304730cfbc0SXuan Hu } 3055db4956bSzhanglyGit entriesIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 306730cfbc0SXuan Hu og0Resp.valid := io.og0Resp(i).valid 3075db4956bSzhanglyGit og0Resp.bits.robIdx := io.og0Resp(i).bits.robIdx 308887f9c3dSzhanglinjuan og0Resp.bits.uopIdx := io.og0Resp(i).bits.uopIdx 309730cfbc0SXuan Hu og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx 310730cfbc0SXuan Hu og0Resp.bits.respType := io.og0Resp(i).bits.respType 3118d29ec32Sczw og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen 3128d29ec32Sczw og0Resp.bits.fuType := io.og0Resp(i).bits.fuType 313730cfbc0SXuan Hu } 3145db4956bSzhanglyGit entriesIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 315730cfbc0SXuan Hu og1Resp.valid := io.og1Resp(i).valid 3165db4956bSzhanglyGit og1Resp.bits.robIdx := io.og1Resp(i).bits.robIdx 317887f9c3dSzhanglinjuan og1Resp.bits.uopIdx := io.og1Resp(i).bits.uopIdx 318730cfbc0SXuan Hu og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx 319730cfbc0SXuan Hu og1Resp.bits.respType := io.og1Resp(i).bits.respType 3208d29ec32Sczw og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen 3218d29ec32Sczw og1Resp.bits.fuType := io.og1Resp(i).bits.fuType 322730cfbc0SXuan Hu } 3230f55a0d3SHaojin Tang entriesIO.finalIssueResp.foreach(_.zipWithIndex.foreach { case (finalIssueResp, i) => 3240f55a0d3SHaojin Tang finalIssueResp := io.finalIssueResp.get(i) 3250f55a0d3SHaojin Tang }) 326e8800897SXuan Hu entriesIO.memAddrIssueResp.foreach(_.zipWithIndex.foreach { case (memAddrIssueResp, i) => 327e8800897SXuan Hu memAddrIssueResp := io.memAddrIssueResp.get(i) 328e8800897SXuan Hu }) 3295db4956bSzhanglyGit transEntryDeqVec := entriesIO.transEntryDeqVec 33040283787Ssinsanction deqEntryVec := entriesIO.deq.map(_.deqEntry) 3315db4956bSzhanglyGit fuTypeVec := entriesIO.fuType 332af4bd265SzhanglyGit cancelDeqVec := entriesIO.cancelDeqVec 3335db4956bSzhanglyGit transSelVec := entriesIO.transSelVec 334730cfbc0SXuan Hu } 335730cfbc0SXuan Hu 336730cfbc0SXuan Hu 3375db4956bSzhanglyGit s0_enqSelValidVec := s0_enqValidVec.zip(io.enq).map{ case (enqValid, enq) => enqValid && enq.ready} 338730cfbc0SXuan Hu 3395db4956bSzhanglyGit protected val commonAccept: UInt = Cat(fuTypeVec.map(fuType => 34066e57d91Ssinsanction FuType.FuTypeOrR(fuType, commonFuCfgs.map(_.fuType)) 341730cfbc0SXuan Hu ).reverse) 342730cfbc0SXuan Hu 343730cfbc0SXuan Hu // if deq port can accept the uop 344730cfbc0SXuan Hu protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 34566e57d91Ssinsanction Cat(fuTypeVec.map(fuType => 34666e57d91Ssinsanction FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType)) 34766e57d91Ssinsanction ).reverse) 348730cfbc0SXuan Hu } 349730cfbc0SXuan Hu 350730cfbc0SXuan Hu protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 3515db4956bSzhanglyGit fuTypeVec.map(fuType => 352cf4a131aSsinsanction FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType))) 353730cfbc0SXuan Hu } 354730cfbc0SXuan Hu 35540283787Ssinsanction canIssueMergeAllBusy.zipWithIndex.foreach { case (merge, i) => 35640283787Ssinsanction val mergeFuBusy = { 35740283787Ssinsanction if (fuBusyTableWrite(i).nonEmpty) canIssueVec.asUInt & (~fuBusyTableMask(i)) 35840283787Ssinsanction else canIssueVec.asUInt 35940283787Ssinsanction } 36040283787Ssinsanction val mergeIntWbBusy = { 36140283787Ssinsanction if (intWbBusyTableRead(i).nonEmpty) mergeFuBusy & (~intWbBusyTableMask(i)) 36240283787Ssinsanction else mergeFuBusy 36340283787Ssinsanction } 36440283787Ssinsanction val mergeVfWbBusy = { 36540283787Ssinsanction if (vfWbBusyTableRead(i).nonEmpty) mergeIntWbBusy & (~vfWbBusyTableMask(i)) 36640283787Ssinsanction else mergeIntWbBusy 36740283787Ssinsanction } 36840283787Ssinsanction merge := mergeVfWbBusy 36940283787Ssinsanction } 37040283787Ssinsanction 371cf4a131aSsinsanction deqCanIssue.zipWithIndex.foreach { case (req, i) => 372cf4a131aSsinsanction req := canIssueMergeAllBusy(i) & VecInit(deqCanAcceptVec(i)).asUInt 373730cfbc0SXuan Hu } 374730cfbc0SXuan Hu 375f7f73727Ssinsanction if (params.numDeq == 2) { 376f7f73727Ssinsanction require(params.deqFuSame || params.deqFuDiff, "The 2 deq ports need to be identical or completely different") 377f7f73727Ssinsanction } 378f7f73727Ssinsanction 379f7f73727Ssinsanction if (params.numDeq == 2 && params.deqFuSame) { 380cf4a131aSsinsanction enqEntryOldestSel := DontCare 381f7f73727Ssinsanction 382f7f73727Ssinsanction othersEntryOldestSel(0) := AgeDetector(numEntries = params.numEntries - params.numEnq, 383f7f73727Ssinsanction enq = VecInit(transEntryDeqVec.zip(transSelVec).map{ case (transEntry, transSel) => Fill(params.numEntries-params.numEnq, transEntry.valid) & transSel }), 384f7f73727Ssinsanction canIssue = canIssueVec.asUInt(params.numEntries-1, params.numEnq) 385f7f73727Ssinsanction ) 386f7f73727Ssinsanction othersEntryOldestSel(1) := DontCare 387f7f73727Ssinsanction 388cf4a131aSsinsanction subDeqRequest.get := canIssueVec.asUInt & ~Cat(othersEntryOldestSel(0).bits, 0.U((params.numEnq).W)) 389f7f73727Ssinsanction 390cf4a131aSsinsanction val subDeqPolicy = Module(new DeqPolicy()) 391cf4a131aSsinsanction subDeqPolicy.io.request := subDeqRequest.get 392cf4a131aSsinsanction subDeqSelValidVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.valid) 393cf4a131aSsinsanction subDeqSelOHVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.bits) 394f7f73727Ssinsanction 3955a6da888Ssinsanction deqSelValidVec(0) := othersEntryOldestSel(0).valid || subDeqSelValidVec.get(1) 3965a6da888Ssinsanction deqSelValidVec(1) := subDeqSelValidVec.get(0) 397cf4a131aSsinsanction deqSelOHVec(0) := Mux(othersEntryOldestSel(0).valid, 398cf4a131aSsinsanction Cat(othersEntryOldestSel(0).bits, 0.U((params.numEnq).W)), 3995a6da888Ssinsanction subDeqSelOHVec.get(1)) & canIssueMergeAllBusy(0) 4005a6da888Ssinsanction deqSelOHVec(1) := subDeqSelOHVec.get(0) & canIssueMergeAllBusy(1) 401f7f73727Ssinsanction 402f7f73727Ssinsanction finalDeqSelValidVec.zip(finalDeqSelOHVec).zip(deqSelValidVec).zip(deqSelOHVec).zipWithIndex.foreach { case ((((selValid, selOH), deqValid), deqOH), i) => 403fb445e8dSzhanglyGit selValid := deqValid && deqOH.orR && deqBeforeDly(i).ready 404f7f73727Ssinsanction selOH := deqOH 405f7f73727Ssinsanction } 406f7f73727Ssinsanction } 407f7f73727Ssinsanction else { 408527eefbdSsinsanction enqEntryOldestSel := NewAgeDetector(numEntries = params.numEnq, 409527eefbdSsinsanction enq = VecInit(s0_doEnqSelValidVec), 410527eefbdSsinsanction canIssue = VecInit(deqCanIssue.map(_(params.numEnq-1, 0))) 4115db4956bSzhanglyGit ) 4128db72c71Sfdy 413527eefbdSsinsanction othersEntryOldestSel := AgeDetector(numEntries = params.numEntries - params.numEnq, 414527eefbdSsinsanction enq = VecInit(transEntryDeqVec.zip(transSelVec).map{ case (transEntry, transSel) => Fill(params.numEntries-params.numEnq, transEntry.valid) & transSel }), 415527eefbdSsinsanction canIssue = VecInit(deqCanIssue.map(_(params.numEntries-1, params.numEnq))) 4165db4956bSzhanglyGit ) 4175db4956bSzhanglyGit 418ea159d42Ssinsanction deqSelValidVec.zip(deqSelOHVec).zipWithIndex.foreach { case ((selValid, selOH), i) => 419f7f73727Ssinsanction if (params.exuBlockParams(i).fuConfigs.contains(FuConfig.FakeHystaCfg)) { 420f7f73727Ssinsanction selValid := false.B 421f7f73727Ssinsanction selOH := 0.U.asTypeOf(selOH) 422f7f73727Ssinsanction } else { 423cf4a131aSsinsanction selValid := othersEntryOldestSel(i).valid || enqEntryOldestSel(i).valid 424cf4a131aSsinsanction selOH := Cat(othersEntryOldestSel(i).bits, Fill(params.numEnq, enqEntryOldestSel(i).valid && !othersEntryOldestSel(i).valid) & enqEntryOldestSel(i).bits) 425f7f73727Ssinsanction } 426730cfbc0SXuan Hu } 427ea159d42Ssinsanction 428ea159d42Ssinsanction finalDeqSelValidVec.zip(finalDeqSelOHVec).zip(deqSelValidVec).zip(deqSelOHVec).zipWithIndex.foreach { case ((((selValid, selOH), deqValid), deqOH), i) => 429fb445e8dSzhanglyGit selValid := deqValid && deqBeforeDly(i).ready 430ea159d42Ssinsanction selOH := deqOH 431ea159d42Ssinsanction } 432ea159d42Ssinsanction } 433ea159d42Ssinsanction 434ea159d42Ssinsanction val toBusyTableDeqResp = Wire(Vec(params.numDeq, ValidIO(new IssueQueueDeqRespBundle))) 435ea159d42Ssinsanction 436ea159d42Ssinsanction toBusyTableDeqResp.zipWithIndex.foreach { case (deqResp, i) => 437ea159d42Ssinsanction deqResp.valid := finalDeqSelValidVec(i) 438ea159d42Ssinsanction deqResp.bits.respType := RSFeedbackType.issueSuccess 439ea159d42Ssinsanction deqResp.bits.robIdx := DontCare 440ea159d42Ssinsanction deqResp.bits.dataInvalidSqIdx := DontCare 441ea159d42Ssinsanction deqResp.bits.rfWen := DontCare 442fb445e8dSzhanglyGit deqResp.bits.fuType := deqBeforeDly(i).bits.common.fuType 443ea159d42Ssinsanction deqResp.bits.uopIdx := DontCare 444d1bb5687SHaojin Tang } 445730cfbc0SXuan Hu 446de93b508SzhanglyGit //fuBusyTable 4475db4956bSzhanglyGit fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.foreach { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) => 448de93b508SzhanglyGit if(busyTableWrite.nonEmpty) { 449de93b508SzhanglyGit val btwr = busyTableWrite.get 450de93b508SzhanglyGit val btrd = busyTableRead.get 451ea159d42Ssinsanction btwr.io.in.deqResp := toBusyTableDeqResp(i) 452dd970561SzhanglyGit btwr.io.in.og0Resp := io.og0Resp(i) 453dd970561SzhanglyGit btwr.io.in.og1Resp := io.og1Resp(i) 454de93b508SzhanglyGit btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable 4555db4956bSzhanglyGit btrd.io.in.fuTypeRegVec := fuTypeVec 456de93b508SzhanglyGit fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask 457ea0f92d8Sczw } 458de93b508SzhanglyGit else { 4598d29ec32Sczw fuBusyTableMask(i) := 0.U(params.numEntries.W) 460ea0f92d8Sczw } 4612e0a7dc5Sfdy } 4622e0a7dc5Sfdy 463dd970561SzhanglyGit //wbfuBusyTable write 4645db4956bSzhanglyGit intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 465dd970561SzhanglyGit if(busyTableWrite.nonEmpty) { 466dd970561SzhanglyGit val btwr = busyTableWrite.get 467dd970561SzhanglyGit val bt = busyTable.get 468dd970561SzhanglyGit val dq = deqResp.get 469ea159d42Ssinsanction btwr.io.in.deqResp := toBusyTableDeqResp(i) 470dd970561SzhanglyGit btwr.io.in.og0Resp := io.og0Resp(i) 471dd970561SzhanglyGit btwr.io.in.og1Resp := io.og1Resp(i) 472dd970561SzhanglyGit bt := btwr.io.out.fuBusyTable 473dd970561SzhanglyGit dq := btwr.io.out.deqRespSet 474dd970561SzhanglyGit } 475dd970561SzhanglyGit } 476dd970561SzhanglyGit 4775db4956bSzhanglyGit vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 478dd970561SzhanglyGit if (busyTableWrite.nonEmpty) { 479dd970561SzhanglyGit val btwr = busyTableWrite.get 480dd970561SzhanglyGit val bt = busyTable.get 481dd970561SzhanglyGit val dq = deqResp.get 482ea159d42Ssinsanction btwr.io.in.deqResp := toBusyTableDeqResp(i) 483dd970561SzhanglyGit btwr.io.in.og0Resp := io.og0Resp(i) 484dd970561SzhanglyGit btwr.io.in.og1Resp := io.og1Resp(i) 485dd970561SzhanglyGit bt := btwr.io.out.fuBusyTable 486dd970561SzhanglyGit dq := btwr.io.out.deqRespSet 487dd970561SzhanglyGit } 488dd970561SzhanglyGit } 489dd970561SzhanglyGit 490de93b508SzhanglyGit //wbfuBusyTable read 4915db4956bSzhanglyGit intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 492de93b508SzhanglyGit if(busyTableRead.nonEmpty) { 493de93b508SzhanglyGit val btrd = busyTableRead.get 494de93b508SzhanglyGit val bt = busyTable.get 495de93b508SzhanglyGit btrd.io.in.fuBusyTable := bt 4965db4956bSzhanglyGit btrd.io.in.fuTypeRegVec := fuTypeVec 497de93b508SzhanglyGit intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 498de93b508SzhanglyGit } 499de93b508SzhanglyGit else { 500de93b508SzhanglyGit intWbBusyTableMask(i) := 0.U(params.numEntries.W) 501de93b508SzhanglyGit } 502de93b508SzhanglyGit } 5035db4956bSzhanglyGit vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 504de93b508SzhanglyGit if (busyTableRead.nonEmpty) { 505de93b508SzhanglyGit val btrd = busyTableRead.get 506de93b508SzhanglyGit val bt = busyTable.get 507de93b508SzhanglyGit btrd.io.in.fuBusyTable := bt 5085db4956bSzhanglyGit btrd.io.in.fuTypeRegVec := fuTypeVec 509de93b508SzhanglyGit vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 510de93b508SzhanglyGit } 511de93b508SzhanglyGit else { 512de93b508SzhanglyGit vfWbBusyTableMask(i) := 0.U(params.numEntries.W) 513de93b508SzhanglyGit } 514ea0f92d8Sczw } 515ea0f92d8Sczw 516bf35baadSXuan Hu wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) => 517bc7d6943SzhanglyGit val og0RespEach = io.og0Resp(i) 518bc7d6943SzhanglyGit val og1RespEach = io.og1Resp(i) 519bf35baadSXuan Hu wakeUpQueueOption.foreach { 520bf35baadSXuan Hu wakeUpQueue => 521493a9370SHaojin Tang val flush = Wire(new WakeupQueueFlush) 522493a9370SHaojin Tang flush.redirect := io.flush 5230f55a0d3SHaojin Tang flush.ldCancel := io.ldCancel 524493a9370SHaojin Tang flush.og0Fail := io.og0Resp(i).valid && RSFeedbackType.isBlocked(io.og0Resp(i).bits.respType) 525493a9370SHaojin Tang flush.og1Fail := io.og1Resp(i).valid && RSFeedbackType.isBlocked(io.og1Resp(i).bits.respType) 5264fa00a44SzhanglyGit flush.finalFail := io.finalBlock(i) 527493a9370SHaojin Tang wakeUpQueue.io.flush := flush 528fb445e8dSzhanglyGit wakeUpQueue.io.enq.valid := deqBeforeDly(i).fire && { 529fb445e8dSzhanglyGit deqBeforeDly(i).bits.common.rfWen.getOrElse(false.B) && deqBeforeDly(i).bits.common.pdest =/= 0.U || 530fb445e8dSzhanglyGit deqBeforeDly(i).bits.common.fpWen.getOrElse(false.B) || 531fb445e8dSzhanglyGit deqBeforeDly(i).bits.common.vecWen.getOrElse(false.B) 5321526754bSXuan Hu } 533fb445e8dSzhanglyGit wakeUpQueue.io.enq.bits.uop := deqBeforeDly(i).bits.common 534fb445e8dSzhanglyGit wakeUpQueue.io.enq.bits.lat := getDeqLat(i, deqBeforeDly(i).bits.common.fuType) 535493a9370SHaojin Tang wakeUpQueue.io.og0IssueFail := flush.og0Fail 536493a9370SHaojin Tang wakeUpQueue.io.og1IssueFail := flush.og1Fail 537bf35baadSXuan Hu } 538bf35baadSXuan Hu } 539bf35baadSXuan Hu 540fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 541af4bd265SzhanglyGit deq.valid := finalDeqSelValidVec(i) && !cancelDeqVec(i) 542730cfbc0SXuan Hu deq.bits.addrOH := finalDeqSelOHVec(i) 543730cfbc0SXuan Hu deq.bits.common.isFirstIssue := deqFirstIssueVec(i) 544730cfbc0SXuan Hu deq.bits.common.iqIdx := OHToUInt(finalDeqSelOHVec(i)) 5455db4956bSzhanglyGit deq.bits.common.fuType := deqEntryVec(i).bits.payload.fuType 5465db4956bSzhanglyGit deq.bits.common.fuOpType := deqEntryVec(i).bits.payload.fuOpType 5475db4956bSzhanglyGit deq.bits.common.rfWen.foreach(_ := deqEntryVec(i).bits.payload.rfWen) 5485db4956bSzhanglyGit deq.bits.common.fpWen.foreach(_ := deqEntryVec(i).bits.payload.fpWen) 5495db4956bSzhanglyGit deq.bits.common.vecWen.foreach(_ := deqEntryVec(i).bits.payload.vecWen) 5505db4956bSzhanglyGit deq.bits.common.flushPipe.foreach(_ := deqEntryVec(i).bits.payload.flushPipe) 5515db4956bSzhanglyGit deq.bits.common.pdest := deqEntryVec(i).bits.payload.pdest 5525db4956bSzhanglyGit deq.bits.common.robIdx := deqEntryVec(i).bits.payload.robIdx 553c0be7f33SXuan Hu deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach { 554c0be7f33SXuan Hu case ((sink, source), srcIdx) => 555c0be7f33SXuan Hu sink.value := Mux( 5565db4956bSzhanglyGit SrcType.isXp(deqEntryVec(i).bits.payload.srcType(srcIdx)) && deqEntryVec(i).bits.payload.psrc(srcIdx) === 0.U, 557c0be7f33SXuan Hu DataSource.none, 558c0be7f33SXuan Hu source.value 559c0be7f33SXuan Hu ) 5605d2b9cadSXuan Hu } 561*0030d978SzhanglyGit deq.bits.common.l1ExuOH.foreach(_ := finalWakeUpL1ExuOH.get(i)) 562ea46c302SXuan Hu deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i)) 5630f55a0d3SHaojin Tang deq.bits.common.loadDependency.foreach(_ := deqEntryVec(i).bits.status.mergedLoadDependency.get) 56404c99ecaSXuan Hu deq.bits.common.deqLdExuIdx.foreach(_ := params.backendParam.getLdExuIdx(deq.bits.exuParams).U) 5652fb6a709SHaojin Tang deq.bits.common.src := DontCare 5669d8d7860SXuan Hu deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo) 5675d2b9cadSXuan Hu 5685db4956bSzhanglyGit deq.bits.rf.zip(deqEntryVec(i).bits.payload.psrc).foreach { case (rf, psrc) => 569730cfbc0SXuan Hu rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 570730cfbc0SXuan Hu } 5715db4956bSzhanglyGit deq.bits.rf.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (rf, srcType) => 572730cfbc0SXuan Hu rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 573730cfbc0SXuan Hu } 5745db4956bSzhanglyGit deq.bits.srcType.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (sink, source) => 575730cfbc0SXuan Hu sink := source 576730cfbc0SXuan Hu } 5775db4956bSzhanglyGit deq.bits.immType := deqEntryVec(i).bits.payload.selImm 578765e58c6Ssinsanction 57940283787Ssinsanction if (params.inIntSchd && params.AluCnt > 0) { 580765e58c6Ssinsanction // dirty code for lui+addi(w) fusion 58140283787Ssinsanction val isLuiAddiFusion = deqEntryVec(i).bits.payload.isLUI32 58240283787Ssinsanction val luiImm = Cat(deqEntryVec(i).bits.payload.lsrc(1), deqEntryVec(i).bits.payload.lsrc(0), deqEntryVec(i).bits.imm(ImmUnion.maxLen - 1, 0)) 58340283787Ssinsanction deq.bits.common.imm := Mux(isLuiAddiFusion, ImmUnion.LUI32.toImm32(luiImm), deqEntryVec(i).bits.imm) 584765e58c6Ssinsanction } 58540283787Ssinsanction else if (params.inMemSchd && params.LduCnt > 0) { 586f4dcd9fcSsinsanction // dirty code for fused_lui_load 58740283787Ssinsanction val isLuiLoadFusion = SrcType.isNotReg(deqEntryVec(i).bits.payload.srcType(0)) && FuType.isLoad(deqEntryVec(i).bits.payload.fuType) 58840283787Ssinsanction deq.bits.common.imm := Mux(isLuiLoadFusion, Imm_LUI_LOAD().getLuiImm(deqEntryVec(i).bits.payload), deqEntryVec(i).bits.imm) 58940283787Ssinsanction } 59040283787Ssinsanction else { 59140283787Ssinsanction deq.bits.common.imm := deqEntryVec(i).bits.imm 592f4dcd9fcSsinsanction } 59396e858baSXuan Hu 59496e858baSXuan Hu deq.bits.common.perfDebugInfo := deqEntryVec(i).bits.payload.debugInfo 59596e858baSXuan Hu deq.bits.common.perfDebugInfo.selectTime := GTimer() 59696e858baSXuan Hu deq.bits.common.perfDebugInfo.issueTime := GTimer() + 1.U 597730cfbc0SXuan Hu } 5980f55a0d3SHaojin Tang 599fb445e8dSzhanglyGit private val ldCancels = deqBeforeDly.map(in => 6000f55a0d3SHaojin Tang LoadShouldCancel(in.bits.common.loadDependency, io.ldCancel) 6010f55a0d3SHaojin Tang ) 602fb445e8dSzhanglyGit private val deqShift = WireDefault(deqBeforeDly) 603fb445e8dSzhanglyGit deqShift.zip(deqBeforeDly).foreach { 6040f55a0d3SHaojin Tang case (shifted, original) => 6050f55a0d3SHaojin Tang original.ready := shifted.ready // this will not cause combinational loop 6060f55a0d3SHaojin Tang shifted.bits.common.loadDependency.foreach( 6070f55a0d3SHaojin Tang _ := original.bits.common.loadDependency.get.map(_ << 1) 6080f55a0d3SHaojin Tang ) 6090f55a0d3SHaojin Tang } 610fb445e8dSzhanglyGit io.deqDelay.zip(deqShift).zip(ldCancels).foreach { case ((deqDly, deq), ldCancel) => 61159ef6009Sxiaofeibao-xjtu NewPipelineConnect( 61259ef6009Sxiaofeibao-xjtu deq, deqDly, deqDly.valid, 6130f55a0d3SHaojin Tang deq.bits.common.robIdx.needFlush(io.flush) || ldCancel, 61459ef6009Sxiaofeibao-xjtu Option("Scheduler2DataPathPipe") 61559ef6009Sxiaofeibao-xjtu ) 61659ef6009Sxiaofeibao-xjtu } 6178d081717Sszw_kaixin if(backendParams.debugEn) { 61859ef6009Sxiaofeibao-xjtu dontTouch(io.deqDelay) 6198d081717Sszw_kaixin } 620bf35baadSXuan Hu io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) => 621e63b0a03SXuan Hu if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) { 622bf35baadSXuan Hu wakeup.valid := wakeUpQueues(i).get.io.deq.valid 623c0be7f33SXuan Hu wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i)) 6240f55a0d3SHaojin Tang wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency)) 625e63b0a03SXuan Hu } else if (wakeUpQueues(i).nonEmpty) { 626e63b0a03SXuan Hu wakeup.valid := wakeUpQueues(i).get.io.deq.valid 627e63b0a03SXuan Hu wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits) 6280f55a0d3SHaojin Tang wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency)) 629bf35baadSXuan Hu } else { 630bf35baadSXuan Hu wakeup.valid := false.B 6310f55a0d3SHaojin Tang wakeup.bits := 0.U.asTypeOf(wakeup.bits) 632bf35baadSXuan Hu } 633bf35baadSXuan Hu } 634bf35baadSXuan Hu 635730cfbc0SXuan Hu // Todo: better counter implementation 6365db4956bSzhanglyGit private val enqHasValid = validVec.take(params.numEnq).reduce(_ | _) 637e986c5deSXuan Hu private val enqEntryValidCnt = PopCount(validVec.take(params.numEnq)) 6385db4956bSzhanglyGit private val othersValidCnt = PopCount(validVec.drop(params.numEnq)) 6395db4956bSzhanglyGit io.status.leftVec(0) := validVec.drop(params.numEnq).reduce(_ & _) 640730cfbc0SXuan Hu for (i <- 0 until params.numEnq) { 6415db4956bSzhanglyGit io.status.leftVec(i + 1) := othersValidCnt === (params.numEntries - params.numEnq - (i + 1)).U 642730cfbc0SXuan Hu } 6435778f950Ssinsanction private val othersLeftOneCaseVec = Wire(Vec(params.numEntries - params.numEnq, UInt((params.numEntries - params.numEnq).W))) 6445778f950Ssinsanction othersLeftOneCaseVec.zipWithIndex.foreach { case (leftone, i) => 6455778f950Ssinsanction leftone := ~(1.U((params.numEntries - params.numEnq).W) << i) 6465778f950Ssinsanction } 6475778f950Ssinsanction private val othersLeftOne = othersLeftOneCaseVec.map(_ === VecInit(validVec.drop(params.numEnq)).asUInt).reduce(_ | _) 6485778f950Ssinsanction private val othersCanotIn = othersLeftOne || validVec.drop(params.numEnq).reduce(_ & _) 6495778f950Ssinsanction 6505778f950Ssinsanction io.enq.foreach(_.ready := !othersCanotIn || !enqHasValid) 651f4d8f008SHaojin Tang io.status.empty := !Cat(validVec).orR 6525778f950Ssinsanction io.status.full := othersCanotIn 65356bcaed7SHaojin Tang io.status.validCnt := PopCount(validVec) 654bf35baadSXuan Hu 655bf35baadSXuan Hu protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = { 65666e57d91Ssinsanction Mux1H(fuLatencyMaps(deqPortIdx) map { case (k, v) => (fuType(k.id), v.U) }) 657bf35baadSXuan Hu } 65889740385Ssinsanction 659de7754bfSsinsanction // issue perf counter 660e986c5deSXuan Hu // enq count 661e986c5deSXuan Hu XSPerfAccumulate("enq_valid_cnt", PopCount(io.enq.map(_.fire))) 662e986c5deSXuan Hu XSPerfAccumulate("enq_fire_cnt", PopCount(io.enq.map(_.fire))) 663e986c5deSXuan Hu // valid count 664e986c5deSXuan Hu XSPerfHistogram("enq_entry_valid_cnt", enqEntryValidCnt, true.B, 0, params.numEnq + 1) 66562a2cb19SXuan Hu XSPerfHistogram("other_entry_valid_cnt", othersValidCnt, true.B, 0, params.numEntries - params.numEnq + 1) 666e986c5deSXuan Hu XSPerfHistogram("valid_cnt", PopCount(validVec), true.B, 0, params.numEntries + 1) 66756bcaed7SHaojin Tang // only split when more than 1 func type 66856bcaed7SHaojin Tang if (params.getFuCfgs.size > 0) { 66956bcaed7SHaojin Tang for (t <- FuType.functionNameMap.keys) { 67056bcaed7SHaojin Tang val fuName = FuType.functionNameMap(t) 67156bcaed7SHaojin Tang if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 67256bcaed7SHaojin Tang XSPerfHistogram(s"valid_cnt_hist_futype_${fuName}", PopCount(validVec.zip(fuTypeVec).map { case (v, fu) => v && fu === t.U }), true.B, 0, params.numEntries, 1) 67356bcaed7SHaojin Tang } 67456bcaed7SHaojin Tang } 67556bcaed7SHaojin Tang } 676de7754bfSsinsanction // ready instr count 677e986c5deSXuan Hu private val readyEntriesCnt = PopCount(validVec.zip(canIssueVec).map(x => x._1 && x._2)) 678e986c5deSXuan Hu XSPerfHistogram("ready_cnt", readyEntriesCnt, true.B, 0, params.numEntries + 1) 679e986c5deSXuan Hu // only split when more than 1 func type 680e986c5deSXuan Hu if (params.getFuCfgs.size > 0) { 68189740385Ssinsanction for (t <- FuType.functionNameMap.keys) { 68289740385Ssinsanction val fuName = FuType.functionNameMap(t) 68389740385Ssinsanction if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 684e986c5deSXuan Hu XSPerfHistogram(s"ready_cnt_hist_futype_${fuName}", PopCount(validVec.zip(canIssueVec).zip(fuTypeVec).map { case ((v, c), fu) => v && c && fu === t.U }), true.B, 0, params.numEntries, 1) 685e986c5deSXuan Hu } 68689740385Ssinsanction } 68789740385Ssinsanction } 68889740385Ssinsanction 689de7754bfSsinsanction // deq instr count 690fb445e8dSzhanglyGit XSPerfAccumulate("issue_instr_pre_count", PopCount(deqBeforeDly.map(_.valid))) 691fb445e8dSzhanglyGit XSPerfHistogram("issue_instr_pre_count_hist", PopCount(deqBeforeDly.map(_.valid)), true.B, 0, params.numDeq + 1, 1) 692e986c5deSXuan Hu XSPerfAccumulate("issue_instr_count", PopCount(io.deqDelay.map(_.valid))) 693e986c5deSXuan Hu XSPerfHistogram("issue_instr_count_hist", PopCount(io.deqDelay.map(_.valid)), true.B, 0, params.numDeq + 1, 1) 694de7754bfSsinsanction 695de7754bfSsinsanction // deq instr data source count 696fb445e8dSzhanglyGit XSPerfAccumulate("issue_datasource_reg", deqBeforeDly.map{ deq => 69789740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) }) 69889740385Ssinsanction }.reduce(_ +& _)) 699fb445e8dSzhanglyGit XSPerfAccumulate("issue_datasource_bypass", deqBeforeDly.map{ deq => 70089740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) }) 70189740385Ssinsanction }.reduce(_ +& _)) 702fb445e8dSzhanglyGit XSPerfAccumulate("issue_datasource_forward", deqBeforeDly.map{ deq => 70389740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) }) 70489740385Ssinsanction }.reduce(_ +& _)) 705fb445e8dSzhanglyGit XSPerfAccumulate("issue_datasource_noreg", deqBeforeDly.map{ deq => 706de7754bfSsinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) }) 707de7754bfSsinsanction }.reduce(_ +& _)) 70889740385Ssinsanction 709fb445e8dSzhanglyGit XSPerfHistogram("issue_datasource_reg_hist", deqBeforeDly.map{ deq => 71089740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) }) 711e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 712fb445e8dSzhanglyGit XSPerfHistogram("issue_datasource_bypass_hist", deqBeforeDly.map{ deq => 71389740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) }) 714e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 715fb445e8dSzhanglyGit XSPerfHistogram("issue_datasource_forward_hist", deqBeforeDly.map{ deq => 71689740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) }) 717e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 718fb445e8dSzhanglyGit XSPerfHistogram("issue_datasource_noreg_hist", deqBeforeDly.map{ deq => 719de7754bfSsinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) }) 720e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 72189740385Ssinsanction 722de7754bfSsinsanction // deq instr data source count for each futype 72389740385Ssinsanction for (t <- FuType.functionNameMap.keys) { 72489740385Ssinsanction val fuName = FuType.functionNameMap(t) 72589740385Ssinsanction if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 726fb445e8dSzhanglyGit XSPerfAccumulate(s"issue_datasource_reg_futype_${fuName}", deqBeforeDly.map{ deq => 72789740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 72889740385Ssinsanction }.reduce(_ +& _)) 729fb445e8dSzhanglyGit XSPerfAccumulate(s"issue_datasource_bypass_futype_${fuName}", deqBeforeDly.map{ deq => 73089740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 73189740385Ssinsanction }.reduce(_ +& _)) 732fb445e8dSzhanglyGit XSPerfAccumulate(s"issue_datasource_forward_futype_${fuName}", deqBeforeDly.map{ deq => 73389740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 73489740385Ssinsanction }.reduce(_ +& _)) 735fb445e8dSzhanglyGit XSPerfAccumulate(s"issue_datasource_noreg_futype_${fuName}", deqBeforeDly.map{ deq => 736de7754bfSsinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 737de7754bfSsinsanction }.reduce(_ +& _)) 73889740385Ssinsanction 739fb445e8dSzhanglyGit XSPerfHistogram(s"issue_datasource_reg_hist_futype_${fuName}", deqBeforeDly.map{ deq => 74089740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 741e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 742fb445e8dSzhanglyGit XSPerfHistogram(s"issue_datasource_bypass_hist_futype_${fuName}", deqBeforeDly.map{ deq => 74389740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 744e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 745fb445e8dSzhanglyGit XSPerfHistogram(s"issue_datasource_forward_hist_futype_${fuName}", deqBeforeDly.map{ deq => 74689740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 747e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 748fb445e8dSzhanglyGit XSPerfHistogram(s"issue_datasource_noreg_hist_futype_${fuName}", deqBeforeDly.map{ deq => 749de7754bfSsinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 750e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 75189740385Ssinsanction } 75289740385Ssinsanction } 75389740385Ssinsanction 754de7754bfSsinsanction // cancel instr count 75589740385Ssinsanction if (params.hasIQWakeUp) { 75689740385Ssinsanction val cancelVec: Vec[Bool] = entries.io.cancel.get 75789740385Ssinsanction XSPerfAccumulate("cancel_instr_count", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2))) 75889740385Ssinsanction XSPerfHistogram("cancel_instr_hist", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)), true.B, 0, params.numEntries, 1) 75989740385Ssinsanction for (t <- FuType.functionNameMap.keys) { 76089740385Ssinsanction val fuName = FuType.functionNameMap(t) 76189740385Ssinsanction if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 76289740385Ssinsanction XSPerfAccumulate(s"cancel_instr_count_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U })) 76389740385Ssinsanction XSPerfHistogram(s"cancel_instr_hist_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }), true.B, 0, params.numEntries, 1) 76489740385Ssinsanction } 76589740385Ssinsanction } 76689740385Ssinsanction } 767730cfbc0SXuan Hu} 768730cfbc0SXuan Hu 769730cfbc0SXuan Huclass IssueQueueJumpBundle extends Bundle { 770730cfbc0SXuan Hu val pc = UInt(VAddrData().dataWidth.W) 771730cfbc0SXuan Hu} 772730cfbc0SXuan Hu 773730cfbc0SXuan Huclass IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle { 774730cfbc0SXuan Hu val fastMatch = UInt(backendParams.LduCnt.W) 775730cfbc0SXuan Hu val fastImm = UInt(12.W) 776730cfbc0SXuan Hu} 777730cfbc0SXuan Hu 778d456387eSHaojin Tangclass IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO 779730cfbc0SXuan Hu 780730cfbc0SXuan Huclass IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 781730cfbc0SXuan Hu extends IssueQueueImp(wrapper) 782730cfbc0SXuan Hu{ 783730cfbc0SXuan Hu io.suggestName("none") 784730cfbc0SXuan Hu override lazy val io = IO(new IssueQueueIntIO).suggestName("io") 785730cfbc0SXuan Hu 7865db4956bSzhanglyGit if(params.needPc) { 7875db4956bSzhanglyGit entries.io.enq.zipWithIndex.foreach { case (entriesEnq, i) => 7885db4956bSzhanglyGit entriesEnq.bits.status.pc.foreach(_ := io.enq(i).bits.pc) 789730cfbc0SXuan Hu } 790730cfbc0SXuan Hu } 791730cfbc0SXuan Hu 792fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => { 793427cfec3SHaojin Tang deq.bits.common.pc.foreach(_ := deqEntryVec(i).bits.status.pc.get) 7945db4956bSzhanglyGit deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo) 7955db4956bSzhanglyGit deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr) 7965db4956bSzhanglyGit deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset) 797730cfbc0SXuan Hu deq.bits.common.predictInfo.foreach(x => { 798d8a24b06SzhanglyGit x.target := DontCare 7995db4956bSzhanglyGit x.taken := deqEntryVec(i).bits.payload.pred_taken 800730cfbc0SXuan Hu }) 801730cfbc0SXuan Hu // for std 8025db4956bSzhanglyGit deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx) 803730cfbc0SXuan Hu // for i2f 8045db4956bSzhanglyGit deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 805730cfbc0SXuan Hu }} 806730cfbc0SXuan Hu} 807730cfbc0SXuan Hu 808730cfbc0SXuan Huclass IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 809730cfbc0SXuan Hu extends IssueQueueImp(wrapper) 810730cfbc0SXuan Hu{ 811bdda74fdSxiaofeibao-xjtu s0_enqBits.foreach{ x => 812bdda74fdSxiaofeibao-xjtu x.srcType(3) := SrcType.vp // v0: mask src 813bdda74fdSxiaofeibao-xjtu x.srcType(4) := SrcType.vp // vl&vtype 814730cfbc0SXuan Hu } 815fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => { 8165db4956bSzhanglyGit deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 8175db4956bSzhanglyGit deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 8185db4956bSzhanglyGit deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 8192d270511Ssinsanction deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop) 820730cfbc0SXuan Hu }} 821730cfbc0SXuan Hu} 822730cfbc0SXuan Hu 823730cfbc0SXuan Huclass IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 824730cfbc0SXuan Hu val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO)) 825730cfbc0SXuan Hu val checkWait = new Bundle { 826730cfbc0SXuan Hu val stIssuePtr = Input(new SqPtr) 827730cfbc0SXuan Hu val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 828730cfbc0SXuan Hu } 829730cfbc0SXuan Hu val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle)) 8302d270511Ssinsanction 8312d270511Ssinsanction // vector 8322d270511Ssinsanction val sqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new SqPtr)) 8332d270511Ssinsanction val lqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new LqPtr)) 834730cfbc0SXuan Hu} 835730cfbc0SXuan Hu 836730cfbc0SXuan Huclass IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 837730cfbc0SXuan Hu val memIO = Some(new IssueQueueMemBundle) 838730cfbc0SXuan Hu} 839730cfbc0SXuan Hu 840730cfbc0SXuan Huclass IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 841730cfbc0SXuan Hu extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 842730cfbc0SXuan Hu 843b133b458SXuan Hu require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.HyuCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ, " + 844b133b458SXuan Hu s"StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}") 8458a66c02cSXuan Hu println(s"[IssueQueueMemAddrImp] StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}") 846730cfbc0SXuan Hu 847730cfbc0SXuan Hu io.suggestName("none") 848730cfbc0SXuan Hu override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 849730cfbc0SXuan Hu private val memIO = io.memIO.get 850730cfbc0SXuan Hu 851853cd2d8SHaojin Tang memIO.loadFastMatch := 0.U.asTypeOf(memIO.loadFastMatch) // TODO: is still needed? 852853cd2d8SHaojin Tang 853730cfbc0SXuan Hu for (i <- io.enq.indices) { 8541548ca99SHaojin Tang val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr) 8551548ca99SHaojin Tang val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => { 8561548ca99SHaojin Tang memIO.checkWait.memWaitUpdateReq.robIdx(i).valid && 8571548ca99SHaojin Tang memIO.checkWait.memWaitUpdateReq.robIdx(i).bits.value === io.enq(i).bits.waitForRobIdx.value 8581548ca99SHaojin Tang })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready 8591548ca99SHaojin Tang s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased 860c379dcbeSZiyue-Zhang // when have vpu 861c379dcbeSZiyue-Zhang if (params.VlduCnt > 0 || params.VstuCnt > 0) { 862c379dcbeSZiyue-Zhang s0_enqBits(i).srcType(3) := SrcType.vp // v0: mask src 863c379dcbeSZiyue-Zhang s0_enqBits(i).srcType(4) := SrcType.vp // vl&vtype 864c379dcbeSZiyue-Zhang } 865730cfbc0SXuan Hu } 866730cfbc0SXuan Hu 8675db4956bSzhanglyGit for (i <- entries.io.enq.indices) { 8685db4956bSzhanglyGit entries.io.enq(i).bits.status match { case enqData => 869de784418SXuan Hu enqData.blocked := false.B // s0_enqBits(i).loadWaitBit 870730cfbc0SXuan Hu enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict 871730cfbc0SXuan Hu enqData.mem.get.waitForStd := false.B 872730cfbc0SXuan Hu enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx 873730cfbc0SXuan Hu enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later 874730cfbc0SXuan Hu enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx 875730cfbc0SXuan Hu } 876730cfbc0SXuan Hu 8775db4956bSzhanglyGit entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 878730cfbc0SXuan Hu slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 8795db4956bSzhanglyGit slowResp.bits.robIdx := memIO.feedbackIO(i).feedbackSlow.bits.robIdx 880887f9c3dSzhanglinjuan slowResp.bits.uopIdx := DontCare 881d54d930bSfdy slowResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid) 882730cfbc0SXuan Hu slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx 8838d29ec32Sczw slowResp.bits.rfWen := DontCare 8848d29ec32Sczw slowResp.bits.fuType := DontCare 885730cfbc0SXuan Hu } 886730cfbc0SXuan Hu 8875db4956bSzhanglyGit entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 888730cfbc0SXuan Hu fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 8895db4956bSzhanglyGit fastResp.bits.robIdx := memIO.feedbackIO(i).feedbackFast.bits.robIdx 890887f9c3dSzhanglinjuan fastResp.bits.uopIdx := DontCare 89143965d02SHaojin Tang fastResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackFast.bits.hit, RSFeedbackType.fuIdle, memIO.feedbackIO(i).feedbackFast.bits.sourceType) 892730cfbc0SXuan Hu fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx) 8938d29ec32Sczw fastResp.bits.rfWen := DontCare 8948d29ec32Sczw fastResp.bits.fuType := DontCare 895730cfbc0SXuan Hu } 896730cfbc0SXuan Hu 8975db4956bSzhanglyGit entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq 8985db4956bSzhanglyGit entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr 899730cfbc0SXuan Hu } 900730cfbc0SXuan Hu 901fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 9021548ca99SHaojin Tang deq.bits.common.loadWaitBit.foreach(_ := deqEntryVec(i).bits.payload.loadWaitBit) 9031548ca99SHaojin Tang deq.bits.common.waitForRobIdx.foreach(_ := deqEntryVec(i).bits.payload.waitForRobIdx) 90459a1db8aSHaojin Tang deq.bits.common.storeSetHit.foreach(_ := deqEntryVec(i).bits.payload.storeSetHit) 90559a1db8aSHaojin Tang deq.bits.common.loadWaitStrict.foreach(_ := deqEntryVec(i).bits.payload.loadWaitStrict) 90659a1db8aSHaojin Tang deq.bits.common.ssid.foreach(_ := deqEntryVec(i).bits.payload.ssid) 9075db4956bSzhanglyGit deq.bits.common.sqIdx.get := deqEntryVec(i).bits.payload.sqIdx 9085db4956bSzhanglyGit deq.bits.common.lqIdx.get := deqEntryVec(i).bits.payload.lqIdx 909542ae917SHaojin Tang deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr) 910542ae917SHaojin Tang deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset) 911c379dcbeSZiyue-Zhang // when have vpu 912c379dcbeSZiyue-Zhang if (params.VlduCnt > 0 || params.VstuCnt > 0) { 913c379dcbeSZiyue-Zhang deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 914c379dcbeSZiyue-Zhang deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 915c379dcbeSZiyue-Zhang } 916730cfbc0SXuan Hu } 917730cfbc0SXuan Hu} 9182d270511Ssinsanction 9192d270511Ssinsanctionclass IssueQueueVecMemImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 9202d270511Ssinsanction extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 9212d270511Ssinsanction 9222d270511Ssinsanction require((params.VstdCnt + params.VlduCnt + params.VstaCnt) > 0, "IssueQueueVecMemImp can only be instance of VecMem IQ") 9232d270511Ssinsanction 9242d270511Ssinsanction io.suggestName("none") 9252d270511Ssinsanction override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 9262d270511Ssinsanction private val memIO = io.memIO.get 9272d270511Ssinsanction 9282d270511Ssinsanction def selectOldUop(robIdx: Seq[RobPtr], uopIdx: Seq[UInt], valid: Seq[Bool]): Vec[Bool] = { 9292d270511Ssinsanction val compareVec = (0 until robIdx.length).map(i => (0 until i).map(j => isAfter(robIdx(j), robIdx(i)) || (robIdx(j).value === robIdx(i).value && uopIdx(i) < uopIdx(j)))) 9302d270511Ssinsanction val resultOnehot = VecInit((0 until robIdx.length).map(i => Cat((0 until robIdx.length).map(j => 9312d270511Ssinsanction (if (j < i) !valid(j) || compareVec(i)(j) 9322d270511Ssinsanction else if (j == i) valid(i) 9332d270511Ssinsanction else !valid(j) || !compareVec(j)(i)) 9342d270511Ssinsanction )).andR)) 9352d270511Ssinsanction resultOnehot 9362d270511Ssinsanction } 9372d270511Ssinsanction 9382d270511Ssinsanction val robIdxVec = entries.io.robIdx.get 9392d270511Ssinsanction val uopIdxVec = entries.io.uopIdx.get 9402d270511Ssinsanction val allEntryOldestOH = selectOldUop(robIdxVec, uopIdxVec, validVec) 9412d270511Ssinsanction 9422d270511Ssinsanction finalDeqSelValidVec.head := (allEntryOldestOH.asUInt & canIssueVec.asUInt).orR 9432d270511Ssinsanction finalDeqSelOHVec.head := allEntryOldestOH.asUInt & canIssueVec.asUInt 9442d270511Ssinsanction 9452d270511Ssinsanction if (params.isVecMemAddrIQ) { 9462d270511Ssinsanction s0_enqBits.foreach{ x => 9472d270511Ssinsanction x.srcType(3) := SrcType.vp // v0: mask src 9482d270511Ssinsanction x.srcType(4) := SrcType.vp // vl&vtype 9492d270511Ssinsanction } 9502d270511Ssinsanction 9512d270511Ssinsanction for (i <- io.enq.indices) { 9521f3d1b4dSXuan Hu s0_enqBits(i).loadWaitBit := false.B 9532d270511Ssinsanction } 9542d270511Ssinsanction 9552d270511Ssinsanction for (i <- entries.io.enq.indices) { 9562d270511Ssinsanction entries.io.enq(i).bits.status match { case enqData => 9572d270511Ssinsanction enqData.blocked := false.B // s0_enqBits(i).loadWaitBit 9582d270511Ssinsanction enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict 9592d270511Ssinsanction enqData.mem.get.waitForStd := false.B 9602d270511Ssinsanction enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx 9612d270511Ssinsanction enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later 9622d270511Ssinsanction enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx 9632d270511Ssinsanction } 9642d270511Ssinsanction 9652d270511Ssinsanction entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 9662d270511Ssinsanction slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 9672d270511Ssinsanction slowResp.bits.robIdx := memIO.feedbackIO(i).feedbackSlow.bits.robIdx 968887f9c3dSzhanglinjuan slowResp.bits.uopIdx := DontCare 9692d270511Ssinsanction slowResp.bits.respType := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid) 9702d270511Ssinsanction slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx 9712d270511Ssinsanction slowResp.bits.rfWen := DontCare 9722d270511Ssinsanction slowResp.bits.fuType := DontCare 9732d270511Ssinsanction } 9742d270511Ssinsanction 9752d270511Ssinsanction entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 9762d270511Ssinsanction fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 9772d270511Ssinsanction fastResp.bits.robIdx := memIO.feedbackIO(i).feedbackFast.bits.robIdx 978887f9c3dSzhanglinjuan fastResp.bits.uopIdx := DontCare 9792d270511Ssinsanction fastResp.bits.respType := memIO.feedbackIO(i).feedbackFast.bits.sourceType 9802d270511Ssinsanction fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx) 9812d270511Ssinsanction fastResp.bits.rfWen := DontCare 9822d270511Ssinsanction fastResp.bits.fuType := DontCare 9832d270511Ssinsanction } 9842d270511Ssinsanction 9852d270511Ssinsanction entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq 9862d270511Ssinsanction entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr 9872d270511Ssinsanction } 9882d270511Ssinsanction } 9892d270511Ssinsanction 9902d270511Ssinsanction for (i <- entries.io.enq.indices) { 9912d270511Ssinsanction entries.io.enq(i).bits.status match { case enqData => 9922d270511Ssinsanction enqData.vecMem.get.sqIdx := s0_enqBits(i).sqIdx 9932d270511Ssinsanction enqData.vecMem.get.lqIdx := s0_enqBits(i).lqIdx 9942d270511Ssinsanction } 9952d270511Ssinsanction } 9962d270511Ssinsanction 9972d270511Ssinsanction entries.io.fromLsq.get.sqDeqPtr := memIO.sqDeqPtr.get 9982d270511Ssinsanction entries.io.fromLsq.get.lqDeqPtr := memIO.lqDeqPtr.get 9992d270511Ssinsanction 1000fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 10012d270511Ssinsanction deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx) 10022d270511Ssinsanction deq.bits.common.lqIdx.foreach(_ := deqEntryVec(i).bits.payload.lqIdx) 10032d270511Ssinsanction if (params.isVecLdAddrIQ) { 10042d270511Ssinsanction deq.bits.common.ftqIdx.get := deqEntryVec(i).bits.payload.ftqPtr 10052d270511Ssinsanction deq.bits.common.ftqOffset.get := deqEntryVec(i).bits.payload.ftqOffset 10062d270511Ssinsanction } 10072d270511Ssinsanction deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 10082d270511Ssinsanction deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 10092d270511Ssinsanction deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 10102d270511Ssinsanction deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop) 10112d270511Ssinsanction } 10122d270511Ssinsanction} 1013