xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision 04c99ecade0a43f799280ad61b6acbae487d6c91)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
5730cfbc0SXuan Huimport chisel3.util._
6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
796e858baSXuan Huimport utility.{GTimer, HasCircularQueuePtrHelper}
8765e58c6Ssinsanctionimport utils._
9730cfbc0SXuan Huimport xiangshan._
10c0be7f33SXuan Huimport xiangshan.backend.Bundles._
11f4dcd9fcSsinsanctionimport xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD}
12730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
13c0be7f33SXuan Huimport xiangshan.backend.datapath.DataSource
148e208fb5SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
158e208fb5SXuan Huimport xiangshan.mem.{MemWaitUpdateReq, SqPtr}
1659ef6009Sxiaofeibao-xjtuimport xiangshan.backend.datapath.NewPipelineConnect
17730cfbc0SXuan Hu
18730cfbc0SXuan Huclass IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
191ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
201ca4a39dSXuan Hu
21730cfbc0SXuan Hu  implicit val iqParams = params
2283ba63b3SXuan Hu  lazy val module: IssueQueueImp = iqParams.schdType match {
23730cfbc0SXuan Hu    case IntScheduler() => new IssueQueueIntImp(this)
24730cfbc0SXuan Hu    case VfScheduler() => new IssueQueueVfImp(this)
25730cfbc0SXuan Hu    case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this)
26730cfbc0SXuan Hu      else new IssueQueueIntImp(this)
27730cfbc0SXuan Hu    case _ => null
28730cfbc0SXuan Hu  }
29730cfbc0SXuan Hu}
30730cfbc0SXuan Hu
31730cfbc0SXuan Huclass IssueQueueStatusBundle(numEnq: Int) extends Bundle {
32730cfbc0SXuan Hu  val empty = Output(Bool())
33730cfbc0SXuan Hu  val full = Output(Bool())
34730cfbc0SXuan Hu  val leftVec = Output(Vec(numEnq + 1, Bool()))
35730cfbc0SXuan Hu}
36730cfbc0SXuan Hu
375db4956bSzhanglyGitclass IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends EntryDeqRespBundle
38730cfbc0SXuan Hu
39730cfbc0SXuan Huclass IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
40bf35baadSXuan Hu  // Inputs
41730cfbc0SXuan Hu  val flush = Flipped(ValidIO(new Redirect))
42730cfbc0SXuan Hu  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
43730cfbc0SXuan Hu
44730cfbc0SXuan Hu  val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
45730cfbc0SXuan Hu  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
46730cfbc0SXuan Hu  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
478a66c02cSXuan Hu  val finalIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle))))
488a66c02cSXuan Hu  val memAddrIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle))))
492e0a7dc5Sfdy  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
50dd970561SzhanglyGit  val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle())
51c0be7f33SXuan Hu  val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle)
52c0be7f33SXuan Hu  val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle)
537a96cc7fSHaojin Tang  val og0Cancel = Input(ExuOH(backendParams.numExu))
547a96cc7fSHaojin Tang  val og1Cancel = Input(ExuOH(backendParams.numExu))
556810d1e8Ssfencevma  val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO))
56bf35baadSXuan Hu
57bf35baadSXuan Hu  // Outputs
58bf35baadSXuan Hu  val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle
59c0be7f33SXuan Hu  val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle
60730cfbc0SXuan Hu  val status = Output(new IssueQueueStatusBundle(params.numEnq))
6114b3c65cSHaojin Tang  // val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
62bf35baadSXuan Hu
6359ef6009Sxiaofeibao-xjtu  val fromCancelNetwork = Flipped(params.genIssueDecoupledBundle)
6459ef6009Sxiaofeibao-xjtu  val deqDelay: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle// = deq.cloneType
65bf35baadSXuan Hu  def allWakeUp = wakeupFromWB ++ wakeupFromIQ
66730cfbc0SXuan Hu}
67730cfbc0SXuan Hu
68730cfbc0SXuan Huclass IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
69730cfbc0SXuan Hu  extends LazyModuleImp(wrapper)
70730cfbc0SXuan Hu  with HasXSParameter {
71730cfbc0SXuan Hu
72c0be7f33SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " +
73e63b0a03SXuan Hu    s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " +
74e63b0a03SXuan Hu    s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " +
75730cfbc0SXuan Hu    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
76730cfbc0SXuan Hu
77730cfbc0SXuan Hu  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
78730cfbc0SXuan Hu  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
79730cfbc0SXuan Hu  val allDeqFuCfgs  : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
80730cfbc0SXuan Hu  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
81730cfbc0SXuan Hu  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
82239413e5SXuan Hu  val fuLatencyMaps : Seq[Map[FuType.OHType, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap)
838e208fb5SXuan Hu
848e208fb5SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}")
85730cfbc0SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
86730cfbc0SXuan Hu  lazy val io = IO(new IssueQueueIO())
87730cfbc0SXuan Hu  dontTouch(io.deq)
88730cfbc0SXuan Hu  dontTouch(io.deqResp)
89730cfbc0SXuan Hu  // Modules
905db4956bSzhanglyGit
915db4956bSzhanglyGit  val entries = Module(new Entries)
92730cfbc0SXuan Hu  val subDeqPolicies  = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None)
93dd970561SzhanglyGit  val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) }
94dd970561SzhanglyGit  val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) }
95dd970561SzhanglyGit  val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) }
96dd970561SzhanglyGit  val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) }
97dd970561SzhanglyGit  val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) }
98dd970561SzhanglyGit  val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) }
99730cfbc0SXuan Hu
100493a9370SHaojin Tang  class WakeupQueueFlush extends Bundle {
101493a9370SHaojin Tang    val redirect = ValidIO(new Redirect)
1026810d1e8Ssfencevma    val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, new LoadCancelIO)
103493a9370SHaojin Tang    val og0Fail = Output(Bool())
104493a9370SHaojin Tang    val og1Fail = Output(Bool())
105493a9370SHaojin Tang  }
106493a9370SHaojin Tang
107493a9370SHaojin Tang  private def flushFunc(exuInput: ExuInput, flush: WakeupQueueFlush, stage: Int): Bool = {
108493a9370SHaojin Tang    val redirectFlush = exuInput.robIdx.needFlush(flush.redirect)
1090f55a0d3SHaojin Tang    val loadDependencyFlush = LoadShouldCancel(exuInput.loadDependency, flush.ldCancel)
110493a9370SHaojin Tang    val ogFailFlush = stage match {
111493a9370SHaojin Tang      case 1 => flush.og0Fail
112493a9370SHaojin Tang      case 2 => flush.og1Fail
113493a9370SHaojin Tang      case _ => false.B
114493a9370SHaojin Tang    }
1150f55a0d3SHaojin Tang    redirectFlush || loadDependencyFlush || ogFailFlush
1160f55a0d3SHaojin Tang  }
1170f55a0d3SHaojin Tang
1180f55a0d3SHaojin Tang  private def modificationFunc(exuInput: ExuInput): ExuInput = {
1190f55a0d3SHaojin Tang    val newExuInput = WireDefault(exuInput)
1200f55a0d3SHaojin Tang    newExuInput.loadDependency match {
1210f55a0d3SHaojin Tang      case Some(deps) => deps.zip(exuInput.loadDependency.get).foreach(x => x._1 := x._2 << 1)
1220f55a0d3SHaojin Tang      case None =>
1230f55a0d3SHaojin Tang    }
1240f55a0d3SHaojin Tang    newExuInput
125493a9370SHaojin Tang  }
126493a9370SHaojin Tang
127493a9370SHaojin Tang  val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, WakeupQueueFlush]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module(
1280f55a0d3SHaojin Tang    new MultiWakeupQueue(new ExuInput(x), new WakeupQueueFlush, x.fuLatancySet, flushFunc, modificationFunc)
129bf35baadSXuan Hu  ))}
130bf35baadSXuan Hu
131dd970561SzhanglyGit  val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable)
132dd970561SzhanglyGit  val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable)
133dd970561SzhanglyGit  val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable)
134dd970561SzhanglyGit  val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable)
135dd970561SzhanglyGit  val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet)
136dd970561SzhanglyGit  val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet)
137ea0f92d8Sczw  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
138de93b508SzhanglyGit  val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
139de93b508SzhanglyGit  val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
140730cfbc0SXuan Hu  val s0_enqValidVec = io.enq.map(_.valid)
141730cfbc0SXuan Hu  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
142730cfbc0SXuan Hu  val s0_enqNotFlush = !io.flush.valid
143730cfbc0SXuan Hu  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
1445db4956bSzhanglyGit  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) //enqValid && notFlush && enqReady
145730cfbc0SXuan Hu
146730cfbc0SXuan Hu
147730cfbc0SXuan Hu  // One deq port only need one special deq policy
148730cfbc0SXuan Hu  val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool()))))
149730cfbc0SXuan Hu  val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W)))))
150730cfbc0SXuan Hu
151730cfbc0SXuan Hu  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
152730cfbc0SXuan Hu  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
153730cfbc0SXuan Hu  val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) =>
154730cfbc0SXuan Hu    Mux(valid, oh, 0.U)
155730cfbc0SXuan Hu  }
156730cfbc0SXuan Hu  val finalDeqMask: UInt = finalDeqOH.reduce(_ | _)
157730cfbc0SXuan Hu
158730cfbc0SXuan Hu  val deqRespVec = io.deqResp
159730cfbc0SXuan Hu
1605db4956bSzhanglyGit  val validVec = VecInit(entries.io.valid.asBools)
1615db4956bSzhanglyGit  val canIssueVec = VecInit(entries.io.canIssue.asBools)
1625db4956bSzhanglyGit  val clearVec = VecInit(entries.io.clear.asBools)
1635db4956bSzhanglyGit  val deqFirstIssueVec = VecInit(entries.io.deq.map(_.isFirstIssue))
164730cfbc0SXuan Hu
1655db4956bSzhanglyGit  val dataSources: Vec[Vec[DataSource]] = entries.io.dataSources
166c0be7f33SXuan Hu  val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqOH.map(oh => Mux1H(oh, dataSources)))
167c0be7f33SXuan Hu  // (entryIdx)(srcIdx)(exuIdx)
1687a96cc7fSHaojin Tang  val wakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = entries.io.srcWakeUpL1ExuOH
1695db4956bSzhanglyGit  val srcTimer: Option[Vec[Vec[UInt]]] = entries.io.srcTimer
170c0be7f33SXuan Hu
171c0be7f33SXuan Hu  // (deqIdx)(srcIdx)(exuIdx)
1727a96cc7fSHaojin Tang  val finalWakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
173ea46c302SXuan Hu  val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
174cdac04a3SXuan Hu
1755db4956bSzhanglyGit  val wakeupEnqSrcStateBypassFromWB: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
1760f55a0d3SHaojin Tang  val wakeupEnqSrcStateBypassFromIQ: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
1770f55a0d3SHaojin Tang  val srcWakeUpEnqByIQMatrix = Wire(Vec(params.numEnq, Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool()))))
1780f55a0d3SHaojin Tang
1790f55a0d3SHaojin Tang  val shiftedWakeupLoadDependencyByIQVec = Wire(Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))))
1800f55a0d3SHaojin Tang  shiftedWakeupLoadDependencyByIQVec
1810f55a0d3SHaojin Tang    .zip(io.wakeupFromIQ.map(_.bits.loadDependency))
1820f55a0d3SHaojin Tang    .zip(params.wakeUpInExuSources.map(_.name)).foreach {
1830f55a0d3SHaojin Tang    case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach {
1840f55a0d3SHaojin Tang      case ((dep, originalDep), deqPortIdx) =>
1850f55a0d3SHaojin Tang        if (name.contains("LDU") && name.replace("LDU", "").toInt == deqPortIdx)
18683ba63b3SXuan Hu          dep := (originalDep << 1).asUInt | 1.U
1870f55a0d3SHaojin Tang        else
1880f55a0d3SHaojin Tang          dep := originalDep << 1
1890f55a0d3SHaojin Tang    }
1900f55a0d3SHaojin Tang  }
1910f55a0d3SHaojin Tang
192730cfbc0SXuan Hu  for (i <- io.enq.indices) {
193730cfbc0SXuan Hu    for (j <- s0_enqBits(i).srcType.indices) {
19459ef6009Sxiaofeibao-xjtu      wakeupEnqSrcStateBypassFromWB(i)(j) := Cat(
19583ba63b3SXuan Hu        io.wakeupFromWB.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head).toSeq
196730cfbc0SXuan Hu      ).orR
197730cfbc0SXuan Hu    }
198730cfbc0SXuan Hu  }
1995db4956bSzhanglyGit
20059ef6009Sxiaofeibao-xjtu  for (i <- io.enq.indices) {
2010f55a0d3SHaojin Tang    val numLsrc = s0_enqBits(i).srcType.size.min(entries.io.enq(i).bits.status.srcType.size)
20259ef6009Sxiaofeibao-xjtu    for (j <- s0_enqBits(i).srcType.indices) {
2030f55a0d3SHaojin Tang      val ldTransCancel = if (params.numWakeupFromIQ > 0 && j < numLsrc) Mux(
2040f55a0d3SHaojin Tang        srcWakeUpEnqByIQMatrix(i)(j).asUInt.orR,
20583ba63b3SXuan Hu        Mux1H(srcWakeUpEnqByIQMatrix(i)(j), io.wakeupFromIQ.map(_.bits.loadDependency).map(dep => LoadShouldCancel(Some(dep), io.ldCancel)).toSeq),
2060f55a0d3SHaojin Tang        false.B
2070f55a0d3SHaojin Tang      ) else false.B
20859ef6009Sxiaofeibao-xjtu      wakeupEnqSrcStateBypassFromIQ(i)(j) := Cat(
20983ba63b3SXuan Hu        io.wakeupFromIQ.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head).toSeq
2100f55a0d3SHaojin Tang      ).orR && !ldTransCancel
21159ef6009Sxiaofeibao-xjtu    }
21259ef6009Sxiaofeibao-xjtu  }
2130f55a0d3SHaojin Tang
21459ef6009Sxiaofeibao-xjtu  srcWakeUpEnqByIQMatrix.zipWithIndex.foreach { case (wakeups: Vec[Vec[Bool]], i) =>
21559ef6009Sxiaofeibao-xjtu    if (io.wakeupFromIQ.isEmpty) {
21659ef6009Sxiaofeibao-xjtu      wakeups := 0.U.asTypeOf(wakeups)
21759ef6009Sxiaofeibao-xjtu    } else {
21859ef6009Sxiaofeibao-xjtu      val wakeupVec: IndexedSeq[IndexedSeq[Bool]] = io.wakeupFromIQ.map((bundle: ValidIO[IssueQueueIQWakeUpBundle]) =>
21959ef6009Sxiaofeibao-xjtu        bundle.bits.wakeUp(s0_enqBits(i).psrc.take(params.numRegSrc) zip s0_enqBits(i).srcType.take(params.numRegSrc), bundle.valid)
22083ba63b3SXuan Hu      ).toIndexedSeq.transpose
22159ef6009Sxiaofeibao-xjtu      wakeups := wakeupVec.map(x => VecInit(x))
22259ef6009Sxiaofeibao-xjtu    }
22359ef6009Sxiaofeibao-xjtu  }
224730cfbc0SXuan Hu
2255db4956bSzhanglyGit  val fuTypeVec = Wire(Vec(params.numEntries, FuType()))
2265db4956bSzhanglyGit  val transEntryDeqVec = Wire(Vec(params.numEnq, ValidIO(new EntryBundle)))
2275db4956bSzhanglyGit  val deqEntryVec = Wire(Vec(params.numDeq, ValidIO(new EntryBundle)))
2285db4956bSzhanglyGit  val transSelVec = Wire(Vec(params.numEnq, UInt((params.numEntries-params.numEnq).W)))
2295db4956bSzhanglyGit
230bf35baadSXuan Hu  /**
2315db4956bSzhanglyGit    * Connection of [[entries]]
232bf35baadSXuan Hu    */
2335db4956bSzhanglyGit  entries.io match { case entriesIO: EntriesIO =>
2345db4956bSzhanglyGit    entriesIO.flush <> io.flush
2355db4956bSzhanglyGit    entriesIO.wakeUpFromWB := io.wakeupFromWB
2365db4956bSzhanglyGit    entriesIO.wakeUpFromIQ := io.wakeupFromIQ
2375db4956bSzhanglyGit    entriesIO.og0Cancel := io.og0Cancel
2385db4956bSzhanglyGit    entriesIO.og1Cancel := io.og1Cancel
2390f55a0d3SHaojin Tang    entriesIO.ldCancel := io.ldCancel
2405db4956bSzhanglyGit    entriesIO.enq.zipWithIndex.foreach { case (enq: ValidIO[EntryBundle], i) =>
241730cfbc0SXuan Hu      enq.valid := s0_doEnqSelValidVec(i)
2425db4956bSzhanglyGit      val numLsrc = s0_enqBits(i).srcType.size.min(enq.bits.status.srcType.size)
2435db4956bSzhanglyGit      for(j <- 0 until numLsrc) {
2445db4956bSzhanglyGit        enq.bits.status.srcState(j) := s0_enqBits(i).srcState(j) |
2455db4956bSzhanglyGit                                       wakeupEnqSrcStateBypassFromWB(i)(j) |
2465db4956bSzhanglyGit                                       wakeupEnqSrcStateBypassFromIQ(i)(j)
2475db4956bSzhanglyGit        enq.bits.status.psrc(j) := s0_enqBits(i).psrc(j)
2485db4956bSzhanglyGit        enq.bits.status.srcType(j) := s0_enqBits(i).srcType(j)
249bc7d6943SzhanglyGit        enq.bits.status.dataSources(j).value := Mux(wakeupEnqSrcStateBypassFromIQ(i)(j).asBool, DataSource.forward, s0_enqBits(i).dataSource(j).value)
25096e858baSXuan Hu        enq.bits.payload.debugInfo.enqRsTime := GTimer()
251730cfbc0SXuan Hu      }
2525db4956bSzhanglyGit      enq.bits.status.fuType := s0_enqBits(i).fuType
2535db4956bSzhanglyGit      enq.bits.status.robIdx := s0_enqBits(i).robIdx
2545db4956bSzhanglyGit      enq.bits.status.issueTimer := "b11".U
2555db4956bSzhanglyGit      enq.bits.status.deqPortIdx := 0.U
2565db4956bSzhanglyGit      enq.bits.status.issued := false.B
2575db4956bSzhanglyGit      enq.bits.status.firstIssue := false.B
2585db4956bSzhanglyGit      enq.bits.status.blocked := false.B
2595db4956bSzhanglyGit      enq.bits.status.srcWakeUpL1ExuOH match {
2605db4956bSzhanglyGit        case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
26159ef6009Sxiaofeibao-xjtu          case ((exuOH, wakeUpByIQOH), srcIdx) =>
26259ef6009Sxiaofeibao-xjtu            when(wakeUpByIQOH.asUInt.orR) {
2637a96cc7fSHaojin Tang              exuOH := Mux1H(wakeUpByIQOH, io.wakeupFromIQ.toSeq.map(x => MathUtils.IntToOH(x.bits.exuIdx).U(backendParams.numExu.W)))
26459ef6009Sxiaofeibao-xjtu            }.otherwise {
265bc7d6943SzhanglyGit              exuOH := s0_enqBits(i).l1ExuOH(srcIdx)
26659ef6009Sxiaofeibao-xjtu            }
26759ef6009Sxiaofeibao-xjtu        }
268c0be7f33SXuan Hu        case None =>
269c0be7f33SXuan Hu      }
2705db4956bSzhanglyGit      enq.bits.status.srcTimer match {
2715db4956bSzhanglyGit        case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
27259ef6009Sxiaofeibao-xjtu          case ((timer, wakeUpByIQOH), srcIdx) =>
27359ef6009Sxiaofeibao-xjtu            when(wakeUpByIQOH.asUInt.orR) {
27459ef6009Sxiaofeibao-xjtu              timer := 1.U.asTypeOf(timer)
27559ef6009Sxiaofeibao-xjtu            }.otherwise {
276bc7d6943SzhanglyGit              timer := Mux(s0_enqBits(i).dataSource(srcIdx).value === DataSource.bypass, 2.U.asTypeOf(timer), 0.U.asTypeOf(timer))
27759ef6009Sxiaofeibao-xjtu            }
27859ef6009Sxiaofeibao-xjtu        }
279cdac04a3SXuan Hu        case None =>
280cdac04a3SXuan Hu      }
2810f55a0d3SHaojin Tang      enq.bits.status.srcLoadDependency.foreach(_.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
2820f55a0d3SHaojin Tang        case ((dep, wakeUpByIQOH), srcIdx) =>
2830f55a0d3SHaojin Tang          dep := Mux(wakeUpByIQOH.asUInt.orR, Mux1H(wakeUpByIQOH, shiftedWakeupLoadDependencyByIQVec), 0.U.asTypeOf(dep))
2840f55a0d3SHaojin Tang      })
2855db4956bSzhanglyGit      enq.bits.imm := s0_enqBits(i).imm
2865db4956bSzhanglyGit      enq.bits.payload := s0_enqBits(i)
287730cfbc0SXuan Hu    }
2885db4956bSzhanglyGit    entriesIO.deq.zipWithIndex.foreach { case (deq, i) =>
289730cfbc0SXuan Hu      deq.deqSelOH.valid := finalDeqSelValidVec(i)
290730cfbc0SXuan Hu      deq.deqSelOH.bits := finalDeqSelOHVec(i)
291730cfbc0SXuan Hu    }
2925db4956bSzhanglyGit    entriesIO.deqResp.zipWithIndex.foreach { case (deqResp, i) =>
293730cfbc0SXuan Hu      deqResp.valid := io.deqResp(i).valid
2945db4956bSzhanglyGit      deqResp.bits.robIdx := io.deqResp(i).bits.robIdx
295730cfbc0SXuan Hu      deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx
296730cfbc0SXuan Hu      deqResp.bits.respType := io.deqResp(i).bits.respType
2978d29ec32Sczw      deqResp.bits.rfWen := io.deqResp(i).bits.rfWen
2988d29ec32Sczw      deqResp.bits.fuType := io.deqResp(i).bits.fuType
299730cfbc0SXuan Hu    }
3005db4956bSzhanglyGit    entriesIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
301730cfbc0SXuan Hu      og0Resp.valid := io.og0Resp(i).valid
3025db4956bSzhanglyGit      og0Resp.bits.robIdx := io.og0Resp(i).bits.robIdx
303730cfbc0SXuan Hu      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
304730cfbc0SXuan Hu      og0Resp.bits.respType := io.og0Resp(i).bits.respType
3058d29ec32Sczw      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
3068d29ec32Sczw      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
307730cfbc0SXuan Hu    }
3085db4956bSzhanglyGit    entriesIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
309730cfbc0SXuan Hu      og1Resp.valid := io.og1Resp(i).valid
3105db4956bSzhanglyGit      og1Resp.bits.robIdx := io.og1Resp(i).bits.robIdx
311730cfbc0SXuan Hu      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
312730cfbc0SXuan Hu      og1Resp.bits.respType := io.og1Resp(i).bits.respType
3138d29ec32Sczw      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
3148d29ec32Sczw      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
315730cfbc0SXuan Hu    }
3160f55a0d3SHaojin Tang    entriesIO.finalIssueResp.foreach(_.zipWithIndex.foreach { case (finalIssueResp, i) =>
3170f55a0d3SHaojin Tang      finalIssueResp := io.finalIssueResp.get(i)
3180f55a0d3SHaojin Tang    })
319e8800897SXuan Hu    entriesIO.memAddrIssueResp.foreach(_.zipWithIndex.foreach { case (memAddrIssueResp, i) =>
320e8800897SXuan Hu      memAddrIssueResp := io.memAddrIssueResp.get(i)
321e8800897SXuan Hu    })
3225db4956bSzhanglyGit    transEntryDeqVec := entriesIO.transEntryDeqVec
3235db4956bSzhanglyGit    deqEntryVec := entriesIO.deqEntry
3245db4956bSzhanglyGit    fuTypeVec := entriesIO.fuType
3255db4956bSzhanglyGit    transSelVec := entriesIO.transSelVec
326730cfbc0SXuan Hu  }
327730cfbc0SXuan Hu
328730cfbc0SXuan Hu
3295db4956bSzhanglyGit  s0_enqSelValidVec := s0_enqValidVec.zip(io.enq).map{ case (enqValid, enq) => enqValid && enq.ready}
330730cfbc0SXuan Hu
3315db4956bSzhanglyGit  protected val commonAccept: UInt = Cat(fuTypeVec.map(fuType =>
332730cfbc0SXuan Hu    Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR
333730cfbc0SXuan Hu  ).reverse)
334730cfbc0SXuan Hu
335730cfbc0SXuan Hu  // if deq port can accept the uop
336730cfbc0SXuan Hu  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
3375db4956bSzhanglyGit    Cat(fuTypeVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt
338730cfbc0SXuan Hu  }
339730cfbc0SXuan Hu
340730cfbc0SXuan Hu  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
3415db4956bSzhanglyGit    fuTypeVec.map(fuType =>
342730cfbc0SXuan Hu      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
343730cfbc0SXuan Hu  }
344730cfbc0SXuan Hu
3455db4956bSzhanglyGit  subDeqPolicies.zipWithIndex.foreach { case (dpOption: Option[DeqPolicy], i) =>
346730cfbc0SXuan Hu    if (dpOption.nonEmpty) {
347730cfbc0SXuan Hu      val dp = dpOption.get
348de93b508SzhanglyGit      dp.io.request             := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt
349730cfbc0SXuan Hu      subDeqSelValidVec(i).get  := dp.io.deqSelOHVec.map(oh => oh.valid)
350730cfbc0SXuan Hu      subDeqSelOHVec(i).get     := dp.io.deqSelOHVec.map(oh => oh.bits)
351730cfbc0SXuan Hu    }
352730cfbc0SXuan Hu  }
353730cfbc0SXuan Hu
3548db72c71Sfdy  protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
3558db72c71Sfdy    io.enq.map(_.bits.fuType).map(fuType =>
3568db72c71Sfdy      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
3578db72c71Sfdy  }
3588db72c71Sfdy
3595db4956bSzhanglyGit  protected val transCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
3605db4956bSzhanglyGit    transEntryDeqVec.map(_.bits.status.fuType).zip(transEntryDeqVec.map(_.valid)).map{ case (fuType, valid) =>
3615db4956bSzhanglyGit      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR && valid }
3628db72c71Sfdy  }
3638db72c71Sfdy
3645db4956bSzhanglyGit  val enqEntryOldest = (0 until params.numDeq).map {
3658db72c71Sfdy    case deqIdx =>
3665db4956bSzhanglyGit      NewAgeDetector(numEntries = params.numEnq,
3675db4956bSzhanglyGit        enq = VecInit(enqCanAcceptVec(deqIdx).zip(s0_doEnqSelValidVec).map{ case (doCanAccept, valid) => doCanAccept && valid }),
3685db4956bSzhanglyGit        clear = VecInit(clearVec.take(params.numEnq)),
3695db4956bSzhanglyGit        canIssue = VecInit(canIssueVec.take(params.numEnq)).asUInt & ((~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)(params.numEnq-1, 0)
3705db4956bSzhanglyGit      )
3718db72c71Sfdy  }
3728db72c71Sfdy
3735db4956bSzhanglyGit  val othersEntryOldest = (0 until params.numDeq).map {
3745db4956bSzhanglyGit    case deqIdx =>
3755db4956bSzhanglyGit      AgeDetector(numEntries = params.numEntries - params.numEnq,
3765db4956bSzhanglyGit        enq = VecInit(transCanAcceptVec(deqIdx).zip(transSelVec).map{ case(doCanAccept, transSel) => Mux(doCanAccept, transSel, 0.U)}),
3775db4956bSzhanglyGit        deq = VecInit(clearVec.drop(params.numEnq)).asUInt,
3785db4956bSzhanglyGit        canIssue = VecInit(canIssueVec.drop(params.numEnq)).asUInt & ((~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)(params.numEntries-1, params.numEnq)
3795db4956bSzhanglyGit      )
3805db4956bSzhanglyGit  }
3815db4956bSzhanglyGit
3825db4956bSzhanglyGit  finalDeqSelValidVec.head := othersEntryOldest.head.valid || enqEntryOldest.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head
3835db4956bSzhanglyGit  finalDeqSelOHVec.head := Mux(othersEntryOldest.head.valid, Cat(othersEntryOldest.head.bits, 0.U((params.numEnq).W)),
3845db4956bSzhanglyGit                            Mux(enqEntryOldest.head.valid, Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest.head.bits),
3855db4956bSzhanglyGit                              subDeqSelOHVec.head.getOrElse(Seq(0.U)).head))
3868db72c71Sfdy
387730cfbc0SXuan Hu  if (params.numDeq == 2) {
3885db4956bSzhanglyGit    val chooseOthersOldest = othersEntryOldest(1).valid && Cat(othersEntryOldest(1).bits, 0.U((params.numEnq).W)) =/= finalDeqSelOHVec.head
3895db4956bSzhanglyGit    val chooseEnqOldest = enqEntryOldest(1).valid && Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest(1).bits) =/= finalDeqSelOHVec.head
3908db72c71Sfdy    val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head
3918db72c71Sfdy
3928db72c71Sfdy    finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq(
3935db4956bSzhanglyGit      (chooseOthersOldest) -> othersEntryOldest(1).valid,
3945db4956bSzhanglyGit      (chooseEnqOldest) -> enqEntryOldest(1).valid,
3958db72c71Sfdy      (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head)
3968db72c71Sfdy    )
3978db72c71Sfdy    finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq(
3985db4956bSzhanglyGit      (chooseOthersOldest) -> Cat(othersEntryOldest(1).bits, 0.U((params.numEnq).W)),
3995db4956bSzhanglyGit      (chooseEnqOldest) -> Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest(1).bits),
4008db72c71Sfdy      (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head)
4018db72c71Sfdy    )
402730cfbc0SXuan Hu  }
403730cfbc0SXuan Hu
404de93b508SzhanglyGit  //fuBusyTable
4055db4956bSzhanglyGit  fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.foreach { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) =>
406de93b508SzhanglyGit    if(busyTableWrite.nonEmpty) {
407de93b508SzhanglyGit      val btwr = busyTableWrite.get
408de93b508SzhanglyGit      val btrd = busyTableRead.get
409dd970561SzhanglyGit      btwr.io.in.deqResp := io.deqResp(i)
410dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
411dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
412de93b508SzhanglyGit      btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable
4135db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
414de93b508SzhanglyGit      fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask
415ea0f92d8Sczw    }
416de93b508SzhanglyGit    else {
4178d29ec32Sczw      fuBusyTableMask(i) := 0.U(params.numEntries.W)
418ea0f92d8Sczw    }
4192e0a7dc5Sfdy  }
4202e0a7dc5Sfdy
421dd970561SzhanglyGit  //wbfuBusyTable write
4225db4956bSzhanglyGit  intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
423dd970561SzhanglyGit    if(busyTableWrite.nonEmpty) {
424dd970561SzhanglyGit      val btwr = busyTableWrite.get
425dd970561SzhanglyGit      val bt = busyTable.get
426dd970561SzhanglyGit      val dq = deqResp.get
427dd970561SzhanglyGit      btwr.io.in.deqResp := io.deqResp(i)
428dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
429dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
430dd970561SzhanglyGit      bt := btwr.io.out.fuBusyTable
431dd970561SzhanglyGit      dq := btwr.io.out.deqRespSet
432dd970561SzhanglyGit    }
433dd970561SzhanglyGit  }
434dd970561SzhanglyGit
4355db4956bSzhanglyGit  vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
436dd970561SzhanglyGit    if (busyTableWrite.nonEmpty) {
437dd970561SzhanglyGit      val btwr = busyTableWrite.get
438dd970561SzhanglyGit      val bt = busyTable.get
439dd970561SzhanglyGit      val dq = deqResp.get
440dd970561SzhanglyGit      btwr.io.in.deqResp := io.deqResp(i)
441dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
442dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
443dd970561SzhanglyGit      bt := btwr.io.out.fuBusyTable
444dd970561SzhanglyGit      dq := btwr.io.out.deqRespSet
445dd970561SzhanglyGit    }
446dd970561SzhanglyGit  }
447dd970561SzhanglyGit
448de93b508SzhanglyGit  //wbfuBusyTable read
4495db4956bSzhanglyGit  intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
450de93b508SzhanglyGit    if(busyTableRead.nonEmpty) {
451de93b508SzhanglyGit      val btrd = busyTableRead.get
452de93b508SzhanglyGit      val bt = busyTable.get
453de93b508SzhanglyGit      btrd.io.in.fuBusyTable := bt
4545db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
455de93b508SzhanglyGit      intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
456de93b508SzhanglyGit    }
457de93b508SzhanglyGit    else {
458de93b508SzhanglyGit      intWbBusyTableMask(i) := 0.U(params.numEntries.W)
459de93b508SzhanglyGit    }
460de93b508SzhanglyGit  }
4615db4956bSzhanglyGit  vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
462de93b508SzhanglyGit    if (busyTableRead.nonEmpty) {
463de93b508SzhanglyGit      val btrd = busyTableRead.get
464de93b508SzhanglyGit      val bt = busyTable.get
465de93b508SzhanglyGit      btrd.io.in.fuBusyTable := bt
4665db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
467de93b508SzhanglyGit      vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
468de93b508SzhanglyGit    }
469de93b508SzhanglyGit    else {
470de93b508SzhanglyGit      vfWbBusyTableMask(i) := 0.U(params.numEntries.W)
471de93b508SzhanglyGit    }
472ea0f92d8Sczw  }
473ea0f92d8Sczw
474bf35baadSXuan Hu  wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) =>
475bc7d6943SzhanglyGit    val og0RespEach = io.og0Resp(i)
476bc7d6943SzhanglyGit    val og1RespEach = io.og1Resp(i)
477bf35baadSXuan Hu    wakeUpQueueOption.foreach {
478bf35baadSXuan Hu      wakeUpQueue =>
479493a9370SHaojin Tang        val flush = Wire(new WakeupQueueFlush)
480493a9370SHaojin Tang        flush.redirect := io.flush
4810f55a0d3SHaojin Tang        flush.ldCancel := io.ldCancel
482493a9370SHaojin Tang        flush.og0Fail := io.og0Resp(i).valid && RSFeedbackType.isBlocked(io.og0Resp(i).bits.respType)
483493a9370SHaojin Tang        flush.og1Fail := io.og1Resp(i).valid && RSFeedbackType.isBlocked(io.og1Resp(i).bits.respType)
484493a9370SHaojin Tang        wakeUpQueue.io.flush := flush
4850e502183SHaojin Tang        wakeUpQueue.io.enq.valid := io.deq(i).fire && !io.deq(i).bits.common.needCancel(io.og0Cancel, io.og1Cancel) && {
48627f42defSHaojin Tang          io.deq(i).bits.common.rfWen.getOrElse(false.B) && io.deq(i).bits.common.pdest =/= 0.U ||
48727f42defSHaojin Tang          io.deq(i).bits.common.fpWen.getOrElse(false.B) ||
48827f42defSHaojin Tang          io.deq(i).bits.common.vecWen.getOrElse(false.B)
4891526754bSXuan Hu        }
490bf35baadSXuan Hu        wakeUpQueue.io.enq.bits.uop := io.deq(i).bits.common
491bf35baadSXuan Hu        wakeUpQueue.io.enq.bits.lat := getDeqLat(i, io.deq(i).bits.common.fuType)
492493a9370SHaojin Tang        wakeUpQueue.io.og0IssueFail := flush.og0Fail
493493a9370SHaojin Tang        wakeUpQueue.io.og1IssueFail := flush.og1Fail
494bf35baadSXuan Hu    }
495bf35baadSXuan Hu  }
496bf35baadSXuan Hu
497730cfbc0SXuan Hu  io.deq.zipWithIndex.foreach { case (deq, i) =>
498730cfbc0SXuan Hu    deq.valid                := finalDeqSelValidVec(i)
499730cfbc0SXuan Hu    deq.bits.addrOH          := finalDeqSelOHVec(i)
500730cfbc0SXuan Hu    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
501730cfbc0SXuan Hu    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
5025db4956bSzhanglyGit    deq.bits.common.fuType   := deqEntryVec(i).bits.payload.fuType
5035db4956bSzhanglyGit    deq.bits.common.fuOpType := deqEntryVec(i).bits.payload.fuOpType
5045db4956bSzhanglyGit    deq.bits.common.rfWen.foreach(_ := deqEntryVec(i).bits.payload.rfWen)
5055db4956bSzhanglyGit    deq.bits.common.fpWen.foreach(_ := deqEntryVec(i).bits.payload.fpWen)
5065db4956bSzhanglyGit    deq.bits.common.vecWen.foreach(_ := deqEntryVec(i).bits.payload.vecWen)
5075db4956bSzhanglyGit    deq.bits.common.flushPipe.foreach(_ := deqEntryVec(i).bits.payload.flushPipe)
5085db4956bSzhanglyGit    deq.bits.common.pdest := deqEntryVec(i).bits.payload.pdest
5095db4956bSzhanglyGit    deq.bits.common.robIdx := deqEntryVec(i).bits.payload.robIdx
5105db4956bSzhanglyGit    deq.bits.common.imm := deqEntryVec(i).bits.imm
511c0be7f33SXuan Hu    deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach {
512c0be7f33SXuan Hu      case ((sink, source), srcIdx) =>
513c0be7f33SXuan Hu        sink.value := Mux(
5145db4956bSzhanglyGit          SrcType.isXp(deqEntryVec(i).bits.payload.srcType(srcIdx)) && deqEntryVec(i).bits.payload.psrc(srcIdx) === 0.U,
515c0be7f33SXuan Hu          DataSource.none,
516c0be7f33SXuan Hu          source.value
517c0be7f33SXuan Hu        )
5185d2b9cadSXuan Hu    }
519670870b3SXuan Hu    if (deq.bits.common.l1ExuOH.size > 0) {
520bc7d6943SzhanglyGit      if (params.hasIQWakeUp) {
5217a96cc7fSHaojin Tang        deq.bits.common.l1ExuOH := finalWakeUpL1ExuOH.get(i)
522bc7d6943SzhanglyGit      } else {
5237a96cc7fSHaojin Tang        deq.bits.common.l1ExuOH := deqEntryVec(i).bits.payload.l1ExuOH.take(deq.bits.common.l1ExuOH.length)
524bc7d6943SzhanglyGit      }
525670870b3SXuan Hu    }
526ea46c302SXuan Hu    deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i))
5270f55a0d3SHaojin Tang    deq.bits.common.loadDependency.foreach(_ := deqEntryVec(i).bits.status.mergedLoadDependency.get)
528*04c99ecaSXuan Hu    deq.bits.common.deqLdExuIdx.foreach(_ := params.backendParam.getLdExuIdx(deq.bits.exuParams).U)
5292fb6a709SHaojin Tang    deq.bits.common.src := DontCare
5305d2b9cadSXuan Hu
5315db4956bSzhanglyGit    deq.bits.rf.zip(deqEntryVec(i).bits.payload.psrc).foreach { case (rf, psrc) =>
532730cfbc0SXuan Hu      rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
533730cfbc0SXuan Hu    }
5345db4956bSzhanglyGit    deq.bits.rf.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (rf, srcType) =>
535730cfbc0SXuan Hu      rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
536730cfbc0SXuan Hu    }
5375db4956bSzhanglyGit    deq.bits.srcType.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (sink, source) =>
538730cfbc0SXuan Hu      sink := source
539730cfbc0SXuan Hu    }
5405db4956bSzhanglyGit    deq.bits.immType := deqEntryVec(i).bits.payload.selImm
541765e58c6Ssinsanction
542765e58c6Ssinsanction    // dirty code for lui+addi(w) fusion
543765e58c6Ssinsanction    when (deqEntryVec(i).bits.payload.isLUI32) {
544765e58c6Ssinsanction      val lui_imm = Cat(deqEntryVec(i).bits.payload.lsrc(1), deqEntryVec(i).bits.payload.lsrc(0), deqEntryVec(i).bits.imm(ImmUnion.maxLen - 1, 0))
545765e58c6Ssinsanction      deq.bits.common.imm := ImmUnion.LUI32.toImm32(lui_imm)
546765e58c6Ssinsanction    }
547f4dcd9fcSsinsanction
548f4dcd9fcSsinsanction    // dirty code for fused_lui_load
549f4dcd9fcSsinsanction    when (SrcType.isImm(deqEntryVec(i).bits.payload.srcType(0)) && deqEntryVec(i).bits.payload.fuType === FuType.ldu.U) {
550f4dcd9fcSsinsanction      deq.bits.common.imm := Imm_LUI_LOAD().getLuiImm(deqEntryVec(i).bits.payload)
551f4dcd9fcSsinsanction    }
55296e858baSXuan Hu
55396e858baSXuan Hu    deq.bits.common.perfDebugInfo := deqEntryVec(i).bits.payload.debugInfo
55496e858baSXuan Hu    deq.bits.common.perfDebugInfo.selectTime := GTimer()
55596e858baSXuan Hu    deq.bits.common.perfDebugInfo.issueTime := GTimer() + 1.U
556730cfbc0SXuan Hu  }
5570f55a0d3SHaojin Tang
5580f55a0d3SHaojin Tang  private val ldCancels = io.fromCancelNetwork.map(in =>
5590f55a0d3SHaojin Tang    LoadShouldCancel(in.bits.common.loadDependency, io.ldCancel)
5600f55a0d3SHaojin Tang  )
5610f55a0d3SHaojin Tang  private val fromCancelNetworkShift = WireDefault(io.fromCancelNetwork)
5620f55a0d3SHaojin Tang  fromCancelNetworkShift.zip(io.fromCancelNetwork).foreach {
5630f55a0d3SHaojin Tang    case (shifted, original) =>
5640f55a0d3SHaojin Tang      original.ready := shifted.ready // this will not cause combinational loop
5650f55a0d3SHaojin Tang      shifted.bits.common.loadDependency.foreach(
5660f55a0d3SHaojin Tang        _ := original.bits.common.loadDependency.get.map(_ << 1)
5670f55a0d3SHaojin Tang      )
5680f55a0d3SHaojin Tang  }
5690f55a0d3SHaojin Tang  io.deqDelay.zip(fromCancelNetworkShift).zip(ldCancels).foreach { case ((deqDly, deq), ldCancel) =>
57059ef6009Sxiaofeibao-xjtu    NewPipelineConnect(
57159ef6009Sxiaofeibao-xjtu      deq, deqDly, deqDly.valid,
5720f55a0d3SHaojin Tang      deq.bits.common.robIdx.needFlush(io.flush) || ldCancel,
57359ef6009Sxiaofeibao-xjtu      Option("Scheduler2DataPathPipe")
57459ef6009Sxiaofeibao-xjtu    )
57559ef6009Sxiaofeibao-xjtu  }
57659ef6009Sxiaofeibao-xjtu  dontTouch(io.deqDelay)
577bf35baadSXuan Hu  io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) =>
578e63b0a03SXuan Hu    if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) {
579bf35baadSXuan Hu      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
580c0be7f33SXuan Hu      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i))
5810f55a0d3SHaojin Tang      wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency))
582e63b0a03SXuan Hu    } else if (wakeUpQueues(i).nonEmpty) {
583e63b0a03SXuan Hu      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
584e63b0a03SXuan Hu      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits)
5850f55a0d3SHaojin Tang      wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency))
586bf35baadSXuan Hu    } else {
587bf35baadSXuan Hu      wakeup.valid := false.B
5880f55a0d3SHaojin Tang      wakeup.bits := 0.U.asTypeOf(wakeup.bits)
589bf35baadSXuan Hu    }
590bf35baadSXuan Hu  }
591bf35baadSXuan Hu
592730cfbc0SXuan Hu  // Todo: better counter implementation
5935db4956bSzhanglyGit  private val enqHasValid = validVec.take(params.numEnq).reduce(_ | _)
594e986c5deSXuan Hu  private val enqEntryValidCnt = PopCount(validVec.take(params.numEnq))
5955db4956bSzhanglyGit  private val othersValidCnt = PopCount(validVec.drop(params.numEnq))
5965db4956bSzhanglyGit  io.status.leftVec(0) := validVec.drop(params.numEnq).reduce(_ & _)
597730cfbc0SXuan Hu  for (i <- 0 until params.numEnq) {
5985db4956bSzhanglyGit    io.status.leftVec(i + 1) := othersValidCnt === (params.numEntries - params.numEnq - (i + 1)).U
599730cfbc0SXuan Hu  }
6005db4956bSzhanglyGit  io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR || !enqHasValid) // Todo: more efficient implementation
601f4d8f008SHaojin Tang  io.status.empty := !Cat(validVec).orR
602f4d8f008SHaojin Tang  io.status.full := Cat(io.status.leftVec).orR
603bf35baadSXuan Hu
604bf35baadSXuan Hu  protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = {
605dcd21474SHaojin Tang    Mux1H(fuLatencyMaps(deqPortIdx) map { case (k, v) => (k.U === fuType, v.U) })
606bf35baadSXuan Hu  }
60789740385Ssinsanction
608de7754bfSsinsanction  // issue perf counter
609e986c5deSXuan Hu  // enq count
610e986c5deSXuan Hu  XSPerfAccumulate("enq_valid_cnt", PopCount(io.enq.map(_.fire)))
611e986c5deSXuan Hu  XSPerfAccumulate("enq_fire_cnt", PopCount(io.enq.map(_.fire)))
612e986c5deSXuan Hu  // valid count
613e986c5deSXuan Hu  XSPerfHistogram("enq_entry_valid_cnt", enqEntryValidCnt, true.B, 0, params.numEnq + 1)
61462a2cb19SXuan Hu  XSPerfHistogram("other_entry_valid_cnt", othersValidCnt, true.B, 0, params.numEntries - params.numEnq + 1)
615e986c5deSXuan Hu  XSPerfHistogram("valid_cnt", PopCount(validVec), true.B, 0, params.numEntries + 1)
616de7754bfSsinsanction  // ready instr count
617e986c5deSXuan Hu  private val readyEntriesCnt = PopCount(validVec.zip(canIssueVec).map(x => x._1 && x._2))
618e986c5deSXuan Hu  XSPerfHistogram("ready_cnt", readyEntriesCnt, true.B, 0, params.numEntries + 1)
619e986c5deSXuan Hu  // only split when more than 1 func type
620e986c5deSXuan Hu  if (params.getFuCfgs.size > 0) {
62189740385Ssinsanction    for (t <- FuType.functionNameMap.keys) {
62289740385Ssinsanction      val fuName = FuType.functionNameMap(t)
62389740385Ssinsanction      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
624e986c5deSXuan Hu        XSPerfHistogram(s"ready_cnt_hist_futype_${fuName}", PopCount(validVec.zip(canIssueVec).zip(fuTypeVec).map { case ((v, c), fu) => v && c && fu === t.U }), true.B, 0, params.numEntries, 1)
625e986c5deSXuan Hu      }
62689740385Ssinsanction    }
62789740385Ssinsanction  }
62889740385Ssinsanction
629de7754bfSsinsanction  // deq instr count
630e986c5deSXuan Hu  XSPerfAccumulate("issue_instr_pre_count", PopCount(io.deq.map(_.valid)))
631e986c5deSXuan Hu  XSPerfHistogram("issue_instr_pre_count_hist", PopCount(io.deq.map(_.valid)), true.B, 0, params.numDeq + 1, 1)
632e986c5deSXuan Hu  XSPerfAccumulate("issue_instr_count", PopCount(io.deqDelay.map(_.valid)))
633e986c5deSXuan Hu  XSPerfHistogram("issue_instr_count_hist", PopCount(io.deqDelay.map(_.valid)), true.B, 0, params.numDeq + 1, 1)
634de7754bfSsinsanction
635de7754bfSsinsanction  // deq instr data source count
63689740385Ssinsanction  XSPerfAccumulate("issue_datasource_reg", io.deq.map{ deq =>
63789740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) })
63889740385Ssinsanction  }.reduce(_ +& _))
63989740385Ssinsanction  XSPerfAccumulate("issue_datasource_bypass", io.deq.map{ deq =>
64089740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) })
64189740385Ssinsanction  }.reduce(_ +& _))
64289740385Ssinsanction  XSPerfAccumulate("issue_datasource_forward", io.deq.map{ deq =>
64389740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) })
64489740385Ssinsanction  }.reduce(_ +& _))
645de7754bfSsinsanction  XSPerfAccumulate("issue_datasource_noreg", io.deq.map{ deq =>
646de7754bfSsinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) })
647de7754bfSsinsanction  }.reduce(_ +& _))
64889740385Ssinsanction
64989740385Ssinsanction  XSPerfHistogram("issue_datasource_reg_hist", io.deq.map{ deq =>
65089740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) })
651e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
65289740385Ssinsanction  XSPerfHistogram("issue_datasource_bypass_hist", io.deq.map{ deq =>
65389740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) })
654e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
65589740385Ssinsanction  XSPerfHistogram("issue_datasource_forward_hist", io.deq.map{ deq =>
65689740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) })
657e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
658de7754bfSsinsanction  XSPerfHistogram("issue_datasource_noreg_hist", io.deq.map{ deq =>
659de7754bfSsinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) })
660e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
66189740385Ssinsanction
662de7754bfSsinsanction  // deq instr data source count for each futype
66389740385Ssinsanction  for (t <- FuType.functionNameMap.keys) {
66489740385Ssinsanction    val fuName = FuType.functionNameMap(t)
66589740385Ssinsanction    if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
66689740385Ssinsanction      XSPerfAccumulate(s"issue_datasource_reg_futype_${fuName}", io.deq.map{ deq =>
66789740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
66889740385Ssinsanction      }.reduce(_ +& _))
66989740385Ssinsanction      XSPerfAccumulate(s"issue_datasource_bypass_futype_${fuName}", io.deq.map{ deq =>
67089740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
67189740385Ssinsanction      }.reduce(_ +& _))
67289740385Ssinsanction      XSPerfAccumulate(s"issue_datasource_forward_futype_${fuName}", io.deq.map{ deq =>
67389740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
67489740385Ssinsanction      }.reduce(_ +& _))
675de7754bfSsinsanction      XSPerfAccumulate(s"issue_datasource_noreg_futype_${fuName}", io.deq.map{ deq =>
676de7754bfSsinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
677de7754bfSsinsanction      }.reduce(_ +& _))
67889740385Ssinsanction
67989740385Ssinsanction      XSPerfHistogram(s"issue_datasource_reg_hist_futype_${fuName}", io.deq.map{ deq =>
68089740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
681e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
68289740385Ssinsanction      XSPerfHistogram(s"issue_datasource_bypass_hist_futype_${fuName}", io.deq.map{ deq =>
68389740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
684e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
68589740385Ssinsanction      XSPerfHistogram(s"issue_datasource_forward_hist_futype_${fuName}", io.deq.map{ deq =>
68689740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
687e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
688de7754bfSsinsanction      XSPerfHistogram(s"issue_datasource_noreg_hist_futype_${fuName}", io.deq.map{ deq =>
689de7754bfSsinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
690e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
69189740385Ssinsanction    }
69289740385Ssinsanction  }
69389740385Ssinsanction
694de7754bfSsinsanction  // cancel instr count
69589740385Ssinsanction  if (params.hasIQWakeUp) {
69689740385Ssinsanction    val cancelVec: Vec[Bool] = entries.io.cancel.get
69789740385Ssinsanction    XSPerfAccumulate("cancel_instr_count", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)))
69889740385Ssinsanction    XSPerfHistogram("cancel_instr_hist", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)), true.B, 0, params.numEntries, 1)
69989740385Ssinsanction    for (t <- FuType.functionNameMap.keys) {
70089740385Ssinsanction      val fuName = FuType.functionNameMap(t)
70189740385Ssinsanction      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
70289740385Ssinsanction        XSPerfAccumulate(s"cancel_instr_count_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }))
70389740385Ssinsanction        XSPerfHistogram(s"cancel_instr_hist_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }), true.B, 0, params.numEntries, 1)
70489740385Ssinsanction      }
70589740385Ssinsanction    }
70689740385Ssinsanction  }
707730cfbc0SXuan Hu}
708730cfbc0SXuan Hu
709730cfbc0SXuan Huclass IssueQueueJumpBundle extends Bundle {
710730cfbc0SXuan Hu  val pc = UInt(VAddrData().dataWidth.W)
711730cfbc0SXuan Hu}
712730cfbc0SXuan Hu
713730cfbc0SXuan Huclass IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
714730cfbc0SXuan Hu  val fastMatch = UInt(backendParams.LduCnt.W)
715730cfbc0SXuan Hu  val fastImm = UInt(12.W)
716730cfbc0SXuan Hu}
717730cfbc0SXuan Hu
718d456387eSHaojin Tangclass IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO
719730cfbc0SXuan Hu
720730cfbc0SXuan Huclass IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
721730cfbc0SXuan Hu  extends IssueQueueImp(wrapper)
722730cfbc0SXuan Hu{
723730cfbc0SXuan Hu  io.suggestName("none")
724730cfbc0SXuan Hu  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
725730cfbc0SXuan Hu
7265db4956bSzhanglyGit  if(params.needPc) {
7275db4956bSzhanglyGit    entries.io.enq.zipWithIndex.foreach { case (entriesEnq, i) =>
7285db4956bSzhanglyGit      entriesEnq.bits.status.pc.foreach(_ := io.enq(i).bits.pc)
729730cfbc0SXuan Hu    }
730730cfbc0SXuan Hu  }
731730cfbc0SXuan Hu
732730cfbc0SXuan Hu  io.deq.zipWithIndex.foreach{ case (deq, i) => {
733427cfec3SHaojin Tang    deq.bits.common.pc.foreach(_ := deqEntryVec(i).bits.status.pc.get)
7345db4956bSzhanglyGit    deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo)
7355db4956bSzhanglyGit    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
7365db4956bSzhanglyGit    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
737730cfbc0SXuan Hu    deq.bits.common.predictInfo.foreach(x => {
738d8a24b06SzhanglyGit      x.target := DontCare
7395db4956bSzhanglyGit      x.taken := deqEntryVec(i).bits.payload.pred_taken
740730cfbc0SXuan Hu    })
741730cfbc0SXuan Hu    // for std
7425db4956bSzhanglyGit    deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx)
743730cfbc0SXuan Hu    // for i2f
7445db4956bSzhanglyGit    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
745730cfbc0SXuan Hu  }}
746730cfbc0SXuan Hu}
747730cfbc0SXuan Hu
748730cfbc0SXuan Huclass IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
749730cfbc0SXuan Hu  extends IssueQueueImp(wrapper)
750730cfbc0SXuan Hu{
751bdda74fdSxiaofeibao-xjtu  s0_enqBits.foreach{ x =>
752bdda74fdSxiaofeibao-xjtu    x.srcType(3) := SrcType.vp // v0: mask src
753bdda74fdSxiaofeibao-xjtu    x.srcType(4) := SrcType.vp // vl&vtype
754730cfbc0SXuan Hu  }
755730cfbc0SXuan Hu  io.deq.zipWithIndex.foreach{ case (deq, i) => {
7565db4956bSzhanglyGit    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
7575db4956bSzhanglyGit    deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
7585db4956bSzhanglyGit    deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
759730cfbc0SXuan Hu  }}
760730cfbc0SXuan Hu}
761730cfbc0SXuan Hu
762730cfbc0SXuan Huclass IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
763730cfbc0SXuan Hu  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
764730cfbc0SXuan Hu  val checkWait = new Bundle {
765730cfbc0SXuan Hu    val stIssuePtr = Input(new SqPtr)
766730cfbc0SXuan Hu    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
767730cfbc0SXuan Hu  }
768730cfbc0SXuan Hu  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
769730cfbc0SXuan Hu}
770730cfbc0SXuan Hu
771730cfbc0SXuan Huclass IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
772730cfbc0SXuan Hu  val memIO = Some(new IssueQueueMemBundle)
773730cfbc0SXuan Hu}
774730cfbc0SXuan Hu
775730cfbc0SXuan Huclass IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
776730cfbc0SXuan Hu  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
777730cfbc0SXuan Hu
778b133b458SXuan Hu  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.HyuCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ, " +
779b133b458SXuan Hu    s"StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}")
7808a66c02cSXuan Hu  println(s"[IssueQueueMemAddrImp] StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}")
781730cfbc0SXuan Hu
782730cfbc0SXuan Hu  io.suggestName("none")
783730cfbc0SXuan Hu  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
784730cfbc0SXuan Hu  private val memIO = io.memIO.get
785730cfbc0SXuan Hu
786853cd2d8SHaojin Tang  memIO.loadFastMatch := 0.U.asTypeOf(memIO.loadFastMatch) // TODO: is still needed?
787853cd2d8SHaojin Tang
788730cfbc0SXuan Hu  for (i <- io.enq.indices) {
78909201473SXuan Hu    s0_enqBits(i).loadWaitBit := false.B
790730cfbc0SXuan Hu  }
791730cfbc0SXuan Hu
7925db4956bSzhanglyGit  for (i <- entries.io.enq.indices) {
7935db4956bSzhanglyGit    entries.io.enq(i).bits.status match { case enqData =>
794de784418SXuan Hu      enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
795730cfbc0SXuan Hu      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
796730cfbc0SXuan Hu      enqData.mem.get.waitForStd := false.B
797730cfbc0SXuan Hu      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
798730cfbc0SXuan Hu      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
799730cfbc0SXuan Hu      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
800730cfbc0SXuan Hu    }
801730cfbc0SXuan Hu
8025db4956bSzhanglyGit    entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
803730cfbc0SXuan Hu      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
8045db4956bSzhanglyGit      slowResp.bits.robIdx           := memIO.feedbackIO(i).feedbackSlow.bits.robIdx
805d54d930bSfdy      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
806730cfbc0SXuan Hu      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
8078d29ec32Sczw      slowResp.bits.rfWen := DontCare
8088d29ec32Sczw      slowResp.bits.fuType := DontCare
809730cfbc0SXuan Hu    }
810730cfbc0SXuan Hu
8115db4956bSzhanglyGit    entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
812730cfbc0SXuan Hu      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
8135db4956bSzhanglyGit      fastResp.bits.robIdx           := memIO.feedbackIO(i).feedbackFast.bits.robIdx
814730cfbc0SXuan Hu      fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
815730cfbc0SXuan Hu      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
8168d29ec32Sczw      fastResp.bits.rfWen := DontCare
8178d29ec32Sczw      fastResp.bits.fuType := DontCare
818730cfbc0SXuan Hu    }
819730cfbc0SXuan Hu
8205db4956bSzhanglyGit    entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
8215db4956bSzhanglyGit    entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
822730cfbc0SXuan Hu  }
823730cfbc0SXuan Hu
824730cfbc0SXuan Hu  io.deq.zipWithIndex.foreach { case (deq, i) =>
8255db4956bSzhanglyGit    deq.bits.common.sqIdx.get := deqEntryVec(i).bits.payload.sqIdx
8265db4956bSzhanglyGit    deq.bits.common.lqIdx.get := deqEntryVec(i).bits.payload.lqIdx
827542ae917SHaojin Tang    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
828542ae917SHaojin Tang    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
829730cfbc0SXuan Hu  }
830730cfbc0SXuan Hu}