xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision 13551487ecf53cdd45b5823a3d8d4c70e8b053b3)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
5730cfbc0SXuan Huimport chisel3.util._
6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7f7f73727Ssinsanctionimport utility.{GTimer, HasCircularQueuePtrHelper, SelectOne}
8765e58c6Ssinsanctionimport utils._
9730cfbc0SXuan Huimport xiangshan._
10c0be7f33SXuan Huimport xiangshan.backend.Bundles._
11f4dcd9fcSsinsanctionimport xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD}
12730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
13c0be7f33SXuan Huimport xiangshan.backend.datapath.DataSource
148e208fb5SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
152d270511Ssinsanctionimport xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr}
162d270511Ssinsanctionimport xiangshan.backend.rob.RobPtr
1759ef6009Sxiaofeibao-xjtuimport xiangshan.backend.datapath.NewPipelineConnect
18730cfbc0SXuan Hu
19730cfbc0SXuan Huclass IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
201ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
211ca4a39dSXuan Hu
22730cfbc0SXuan Hu  implicit val iqParams = params
2383ba63b3SXuan Hu  lazy val module: IssueQueueImp = iqParams.schdType match {
24730cfbc0SXuan Hu    case IntScheduler() => new IssueQueueIntImp(this)
25730cfbc0SXuan Hu    case VfScheduler() => new IssueQueueVfImp(this)
262d270511Ssinsanction    case MemScheduler() =>
272d270511Ssinsanction      if (iqParams.StdCnt == 0 && !iqParams.isVecMemIQ) new IssueQueueMemAddrImp(this)
282d270511Ssinsanction      else if (iqParams.isVecMemIQ) new IssueQueueVecMemImp(this)
29730cfbc0SXuan Hu      else new IssueQueueIntImp(this)
30730cfbc0SXuan Hu    case _ => null
31730cfbc0SXuan Hu  }
32730cfbc0SXuan Hu}
33730cfbc0SXuan Hu
3456bcaed7SHaojin Tangclass IssueQueueStatusBundle(numEnq: Int, numEntries: Int) extends Bundle {
35730cfbc0SXuan Hu  val empty = Output(Bool())
36730cfbc0SXuan Hu  val full = Output(Bool())
3756bcaed7SHaojin Tang  val validCnt = Output(UInt(log2Ceil(numEntries).W))
38730cfbc0SXuan Hu  val leftVec = Output(Vec(numEnq + 1, Bool()))
39730cfbc0SXuan Hu}
40730cfbc0SXuan Hu
415db4956bSzhanglyGitclass IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends EntryDeqRespBundle
42730cfbc0SXuan Hu
43730cfbc0SXuan Huclass IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
44bf35baadSXuan Hu  // Inputs
45730cfbc0SXuan Hu  val flush = Flipped(ValidIO(new Redirect))
46730cfbc0SXuan Hu  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
47730cfbc0SXuan Hu
48730cfbc0SXuan Hu  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
49730cfbc0SXuan Hu  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
508a66c02cSXuan Hu  val finalIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle))))
518a66c02cSXuan Hu  val memAddrIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle))))
522e0a7dc5Sfdy  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
53dd970561SzhanglyGit  val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle())
54c0be7f33SXuan Hu  val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle)
55c0be7f33SXuan Hu  val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle)
567a96cc7fSHaojin Tang  val og0Cancel = Input(ExuOH(backendParams.numExu))
577a96cc7fSHaojin Tang  val og1Cancel = Input(ExuOH(backendParams.numExu))
586810d1e8Ssfencevma  val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO))
594fa00a44SzhanglyGit  val finalBlock = Vec(params.numExu, Input(Bool()))
60bf35baadSXuan Hu
61bf35baadSXuan Hu  // Outputs
62c0be7f33SXuan Hu  val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle
6356bcaed7SHaojin Tang  val status = Output(new IssueQueueStatusBundle(params.numEnq, params.numEntries))
6414b3c65cSHaojin Tang  // val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
65bf35baadSXuan Hu
6659ef6009Sxiaofeibao-xjtu  val deqDelay: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle// = deq.cloneType
67bf35baadSXuan Hu  def allWakeUp = wakeupFromWB ++ wakeupFromIQ
68730cfbc0SXuan Hu}
69730cfbc0SXuan Hu
70730cfbc0SXuan Huclass IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
71730cfbc0SXuan Hu  extends LazyModuleImp(wrapper)
72730cfbc0SXuan Hu  with HasXSParameter {
73730cfbc0SXuan Hu
74c0be7f33SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " +
75e63b0a03SXuan Hu    s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " +
76e63b0a03SXuan Hu    s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " +
77730cfbc0SXuan Hu    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
78730cfbc0SXuan Hu
79730cfbc0SXuan Hu  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
80730cfbc0SXuan Hu  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
81730cfbc0SXuan Hu  val allDeqFuCfgs  : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
82730cfbc0SXuan Hu  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
83730cfbc0SXuan Hu  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
84239413e5SXuan Hu  val fuLatencyMaps : Seq[Map[FuType.OHType, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap)
858e208fb5SXuan Hu
868e208fb5SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}")
87730cfbc0SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
88730cfbc0SXuan Hu  lazy val io = IO(new IssueQueueIO())
89730cfbc0SXuan Hu  // Modules
905db4956bSzhanglyGit
915db4956bSzhanglyGit  val entries = Module(new Entries)
92dd970561SzhanglyGit  val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) }
93dd970561SzhanglyGit  val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) }
94dd970561SzhanglyGit  val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) }
95dd970561SzhanglyGit  val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) }
96dd970561SzhanglyGit  val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) }
97dd970561SzhanglyGit  val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) }
98730cfbc0SXuan Hu
99493a9370SHaojin Tang  class WakeupQueueFlush extends Bundle {
100493a9370SHaojin Tang    val redirect = ValidIO(new Redirect)
1016810d1e8Ssfencevma    val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, new LoadCancelIO)
102493a9370SHaojin Tang    val og0Fail = Output(Bool())
103493a9370SHaojin Tang    val og1Fail = Output(Bool())
1044fa00a44SzhanglyGit    val finalFail = Output(Bool())
105493a9370SHaojin Tang  }
106493a9370SHaojin Tang
107493a9370SHaojin Tang  private def flushFunc(exuInput: ExuInput, flush: WakeupQueueFlush, stage: Int): Bool = {
108493a9370SHaojin Tang    val redirectFlush = exuInput.robIdx.needFlush(flush.redirect)
1090f55a0d3SHaojin Tang    val loadDependencyFlush = LoadShouldCancel(exuInput.loadDependency, flush.ldCancel)
110493a9370SHaojin Tang    val ogFailFlush = stage match {
111493a9370SHaojin Tang      case 1 => flush.og0Fail
112493a9370SHaojin Tang      case 2 => flush.og1Fail
1134fa00a44SzhanglyGit      case 3 => flush.finalFail
114493a9370SHaojin Tang      case _ => false.B
115493a9370SHaojin Tang    }
1160f55a0d3SHaojin Tang    redirectFlush || loadDependencyFlush || ogFailFlush
1170f55a0d3SHaojin Tang  }
1180f55a0d3SHaojin Tang
1190f55a0d3SHaojin Tang  private def modificationFunc(exuInput: ExuInput): ExuInput = {
1200f55a0d3SHaojin Tang    val newExuInput = WireDefault(exuInput)
1210f55a0d3SHaojin Tang    newExuInput.loadDependency match {
1220f55a0d3SHaojin Tang      case Some(deps) => deps.zip(exuInput.loadDependency.get).foreach(x => x._1 := x._2 << 1)
1230f55a0d3SHaojin Tang      case None =>
1240f55a0d3SHaojin Tang    }
1250f55a0d3SHaojin Tang    newExuInput
126493a9370SHaojin Tang  }
127493a9370SHaojin Tang
128493a9370SHaojin Tang  val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, WakeupQueueFlush]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module(
1290f55a0d3SHaojin Tang    new MultiWakeupQueue(new ExuInput(x), new WakeupQueueFlush, x.fuLatancySet, flushFunc, modificationFunc)
130bf35baadSXuan Hu  ))}
131fb445e8dSzhanglyGit  val deqBeforeDly = Wire(params.genIssueDecoupledBundle)
132bf35baadSXuan Hu
133dd970561SzhanglyGit  val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable)
134dd970561SzhanglyGit  val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable)
135dd970561SzhanglyGit  val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable)
136dd970561SzhanglyGit  val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable)
137dd970561SzhanglyGit  val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet)
138dd970561SzhanglyGit  val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet)
139ea0f92d8Sczw  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
140de93b508SzhanglyGit  val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
141de93b508SzhanglyGit  val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
142730cfbc0SXuan Hu  val s0_enqValidVec = io.enq.map(_.valid)
143730cfbc0SXuan Hu  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
144730cfbc0SXuan Hu  val s0_enqNotFlush = !io.flush.valid
145730cfbc0SXuan Hu  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
1465db4956bSzhanglyGit  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) //enqValid && notFlush && enqReady
147730cfbc0SXuan Hu
148730cfbc0SXuan Hu
149730cfbc0SXuan Hu  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
150730cfbc0SXuan Hu  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
151730cfbc0SXuan Hu
1525db4956bSzhanglyGit  val validVec = VecInit(entries.io.valid.asBools)
1535db4956bSzhanglyGit  val canIssueVec = VecInit(entries.io.canIssue.asBools)
1545db4956bSzhanglyGit  val clearVec = VecInit(entries.io.clear.asBools)
1555db4956bSzhanglyGit  val deqFirstIssueVec = VecInit(entries.io.deq.map(_.isFirstIssue))
156730cfbc0SXuan Hu
1575db4956bSzhanglyGit  val dataSources: Vec[Vec[DataSource]] = entries.io.dataSources
158cf4a131aSsinsanction  val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, dataSources)))
159c0be7f33SXuan Hu  // (entryIdx)(srcIdx)(exuIdx)
1607a96cc7fSHaojin Tang  val wakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = entries.io.srcWakeUpL1ExuOH
1615db4956bSzhanglyGit  val srcTimer: Option[Vec[Vec[UInt]]] = entries.io.srcTimer
162c0be7f33SXuan Hu
163c0be7f33SXuan Hu  // (deqIdx)(srcIdx)(exuIdx)
164cf4a131aSsinsanction  val finalWakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, x))))
165cf4a131aSsinsanction  val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, x))))
166cdac04a3SXuan Hu
1675db4956bSzhanglyGit  val fuTypeVec = Wire(Vec(params.numEntries, FuType()))
1685db4956bSzhanglyGit  val transEntryDeqVec = Wire(Vec(params.numEnq, ValidIO(new EntryBundle)))
1695db4956bSzhanglyGit  val deqEntryVec = Wire(Vec(params.numDeq, ValidIO(new EntryBundle)))
1705db4956bSzhanglyGit  val transSelVec = Wire(Vec(params.numEnq, UInt((params.numEntries-params.numEnq).W)))
171cf4a131aSsinsanction  val canIssueMergeAllBusy = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
172cf4a131aSsinsanction  val deqCanIssue = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
1735db4956bSzhanglyGit
17440283787Ssinsanction  val enqEntryOldestSel = Wire(Vec(params.numDeq, ValidIO(UInt(params.numEnq.W))))
17540283787Ssinsanction  val othersEntryOldestSel = Wire(Vec(params.numDeq, ValidIO(UInt((params.numEntries - params.numEnq).W))))
176f7f73727Ssinsanction  val deqSelValidVec = Wire(Vec(params.numDeq, Bool()))
177f7f73727Ssinsanction  val deqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
178af4bd265SzhanglyGit  val cancelDeqVec = Wire(Vec(params.numDeq, Bool()))
179f7f73727Ssinsanction
180cf4a131aSsinsanction  val subDeqSelValidVec = OptionWrapper(params.deqFuSame, Wire(Vec(params.numDeq, Bool())))
181cf4a131aSsinsanction  val subDeqSelOHVec = OptionWrapper(params.deqFuSame, Wire(Vec(params.numDeq, UInt(params.numEntries.W))))
182cf4a131aSsinsanction  val subDeqRequest = OptionWrapper(params.deqFuSame, Wire(UInt(params.numEntries.W)))
183cf4a131aSsinsanction
184bf35baadSXuan Hu  /**
1855db4956bSzhanglyGit    * Connection of [[entries]]
186bf35baadSXuan Hu    */
1875db4956bSzhanglyGit  entries.io match { case entriesIO: EntriesIO =>
1885db4956bSzhanglyGit    entriesIO.flush <> io.flush
1895db4956bSzhanglyGit    entriesIO.wakeUpFromWB := io.wakeupFromWB
1905db4956bSzhanglyGit    entriesIO.wakeUpFromIQ := io.wakeupFromIQ
1915db4956bSzhanglyGit    entriesIO.og0Cancel := io.og0Cancel
1925db4956bSzhanglyGit    entriesIO.og1Cancel := io.og1Cancel
1930f55a0d3SHaojin Tang    entriesIO.ldCancel := io.ldCancel
1945db4956bSzhanglyGit    entriesIO.enq.zipWithIndex.foreach { case (enq: ValidIO[EntryBundle], i) =>
195730cfbc0SXuan Hu      enq.valid := s0_doEnqSelValidVec(i)
1965db4956bSzhanglyGit      val numLsrc = s0_enqBits(i).srcType.size.min(enq.bits.status.srcType.size)
1975db4956bSzhanglyGit      for (j <- 0 until numLsrc) {
198*13551487SzhanglyGit        enq.bits.status.srcState(j) := s0_enqBits(i).srcState(j) & !LoadShouldCancel(Some(s0_enqBits(i).srcLoadDependency(j)), io.ldCancel)
1995db4956bSzhanglyGit        enq.bits.status.psrc(j) := s0_enqBits(i).psrc(j)
2005db4956bSzhanglyGit        enq.bits.status.srcType(j) := s0_enqBits(i).srcType(j)
201aa2b5219Ssinsanction        enq.bits.status.dataSources(j).value := DataSource.reg
20296e858baSXuan Hu        enq.bits.payload.debugInfo.enqRsTime := GTimer()
203730cfbc0SXuan Hu      }
2045db4956bSzhanglyGit      enq.bits.status.fuType := s0_enqBits(i).fuType
2055db4956bSzhanglyGit      enq.bits.status.robIdx := s0_enqBits(i).robIdx
2062d270511Ssinsanction      enq.bits.status.uopIdx.foreach(_ := s0_enqBits(i).uopIdx)
207ea159d42Ssinsanction      enq.bits.status.issueTimer := "b10".U
2085db4956bSzhanglyGit      enq.bits.status.deqPortIdx := 0.U
2095db4956bSzhanglyGit      enq.bits.status.issued := false.B
2105db4956bSzhanglyGit      enq.bits.status.firstIssue := false.B
2115db4956bSzhanglyGit      enq.bits.status.blocked := false.B
212aa2b5219Ssinsanction
213aa2b5219Ssinsanction      if (params.hasIQWakeUp) {
214aa2b5219Ssinsanction        enq.bits.status.srcWakeUpL1ExuOH.get := 0.U.asTypeOf(enq.bits.status.srcWakeUpL1ExuOH.get)
215aa2b5219Ssinsanction        enq.bits.status.srcTimer.get := 0.U.asTypeOf(enq.bits.status.srcTimer.get)
216*13551487SzhanglyGit        enq.bits.status.srcLoadDependency.foreach(_.zipWithIndex.foreach {
217*13551487SzhanglyGit          case (dep, srcIdx) =>
218*13551487SzhanglyGit            dep := VecInit(s0_enqBits(i).srcLoadDependency(srcIdx).map(x => x(x.getWidth - 2, 0) << 1))
219*13551487SzhanglyGit        })
22059ef6009Sxiaofeibao-xjtu      }
221520f7dacSsinsanction      if (params.inIntSchd && params.AluCnt > 0) {
222520f7dacSsinsanction        // dirty code for lui+addi(w) fusion
223520f7dacSsinsanction        val isLuiAddiFusion = s0_enqBits(i).isLUI32
224520f7dacSsinsanction        val luiImm = Cat(s0_enqBits(i).lsrc(1), s0_enqBits(i).lsrc(0), s0_enqBits(i).imm(ImmUnion.maxLen - 1, 0))
225520f7dacSsinsanction        enq.bits.imm.foreach(_ := Mux(isLuiAddiFusion, ImmUnion.LUI32.toImm32(luiImm), s0_enqBits(i).imm))
226520f7dacSsinsanction      }
227520f7dacSsinsanction      else if (params.inMemSchd && params.LduCnt > 0) {
228520f7dacSsinsanction        // dirty code for fused_lui_load
229520f7dacSsinsanction        val isLuiLoadFusion = SrcType.isNotReg(s0_enqBits(i).srcType(0)) && FuType.isLoad(s0_enqBits(i).fuType)
230520f7dacSsinsanction        enq.bits.imm.foreach(_ := Mux(isLuiLoadFusion, Imm_LUI_LOAD().getLuiImm(s0_enqBits(i)), s0_enqBits(i).imm))
231520f7dacSsinsanction      }
232520f7dacSsinsanction      else {
233520f7dacSsinsanction        enq.bits.imm.foreach(_ := s0_enqBits(i).imm)
234520f7dacSsinsanction      }
2355db4956bSzhanglyGit      enq.bits.payload := s0_enqBits(i)
236730cfbc0SXuan Hu    }
2375db4956bSzhanglyGit    entriesIO.deq.zipWithIndex.foreach { case (deq, i) =>
23840283787Ssinsanction      deq.enqEntryOldestSel := enqEntryOldestSel(i)
23940283787Ssinsanction      deq.othersEntryOldestSel := othersEntryOldestSel(i)
240cf4a131aSsinsanction      deq.subDeqRequest.foreach(_ := subDeqRequest.get)
241cf4a131aSsinsanction      deq.subDeqSelOH.foreach(_ := subDeqSelOHVec.get(i))
242fb445e8dSzhanglyGit      deq.deqReady := deqBeforeDly(i).ready
243f7f73727Ssinsanction      deq.deqSelOH.valid := deqSelValidVec(i)
244f7f73727Ssinsanction      deq.deqSelOH.bits := deqSelOHVec(i)
245730cfbc0SXuan Hu    }
2465db4956bSzhanglyGit    entriesIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
247730cfbc0SXuan Hu      og0Resp.valid := io.og0Resp(i).valid
2485db4956bSzhanglyGit      og0Resp.bits.robIdx := io.og0Resp(i).bits.robIdx
249887f9c3dSzhanglinjuan      og0Resp.bits.uopIdx := io.og0Resp(i).bits.uopIdx
250730cfbc0SXuan Hu      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
251730cfbc0SXuan Hu      og0Resp.bits.respType := io.og0Resp(i).bits.respType
2528d29ec32Sczw      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
2538d29ec32Sczw      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
254730cfbc0SXuan Hu    }
2555db4956bSzhanglyGit    entriesIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
256730cfbc0SXuan Hu      og1Resp.valid := io.og1Resp(i).valid
2575db4956bSzhanglyGit      og1Resp.bits.robIdx := io.og1Resp(i).bits.robIdx
258887f9c3dSzhanglinjuan      og1Resp.bits.uopIdx := io.og1Resp(i).bits.uopIdx
259730cfbc0SXuan Hu      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
260730cfbc0SXuan Hu      og1Resp.bits.respType := io.og1Resp(i).bits.respType
2618d29ec32Sczw      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
2628d29ec32Sczw      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
263730cfbc0SXuan Hu    }
2640f55a0d3SHaojin Tang    entriesIO.finalIssueResp.foreach(_.zipWithIndex.foreach { case (finalIssueResp, i) =>
2650f55a0d3SHaojin Tang      finalIssueResp := io.finalIssueResp.get(i)
2660f55a0d3SHaojin Tang    })
267e8800897SXuan Hu    entriesIO.memAddrIssueResp.foreach(_.zipWithIndex.foreach { case (memAddrIssueResp, i) =>
268e8800897SXuan Hu      memAddrIssueResp := io.memAddrIssueResp.get(i)
269e8800897SXuan Hu    })
2705db4956bSzhanglyGit    transEntryDeqVec := entriesIO.transEntryDeqVec
27140283787Ssinsanction    deqEntryVec := entriesIO.deq.map(_.deqEntry)
2725db4956bSzhanglyGit    fuTypeVec := entriesIO.fuType
273af4bd265SzhanglyGit    cancelDeqVec := entriesIO.cancelDeqVec
2745db4956bSzhanglyGit    transSelVec := entriesIO.transSelVec
275730cfbc0SXuan Hu  }
276730cfbc0SXuan Hu
277730cfbc0SXuan Hu
2785db4956bSzhanglyGit  s0_enqSelValidVec := s0_enqValidVec.zip(io.enq).map{ case (enqValid, enq) => enqValid && enq.ready}
279730cfbc0SXuan Hu
2805db4956bSzhanglyGit  protected val commonAccept: UInt = Cat(fuTypeVec.map(fuType =>
28166e57d91Ssinsanction    FuType.FuTypeOrR(fuType, commonFuCfgs.map(_.fuType))
282730cfbc0SXuan Hu  ).reverse)
283730cfbc0SXuan Hu
284730cfbc0SXuan Hu  // if deq port can accept the uop
285730cfbc0SXuan Hu  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
28666e57d91Ssinsanction    Cat(fuTypeVec.map(fuType =>
28766e57d91Ssinsanction      FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType))
28866e57d91Ssinsanction    ).reverse)
289730cfbc0SXuan Hu  }
290730cfbc0SXuan Hu
291730cfbc0SXuan Hu  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
2925db4956bSzhanglyGit    fuTypeVec.map(fuType =>
293cf4a131aSsinsanction      FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType)))
294730cfbc0SXuan Hu  }
295730cfbc0SXuan Hu
29640283787Ssinsanction  canIssueMergeAllBusy.zipWithIndex.foreach { case (merge, i) =>
29740283787Ssinsanction    val mergeFuBusy = {
29840283787Ssinsanction      if (fuBusyTableWrite(i).nonEmpty) canIssueVec.asUInt & (~fuBusyTableMask(i))
29940283787Ssinsanction      else canIssueVec.asUInt
30040283787Ssinsanction    }
30140283787Ssinsanction    val mergeIntWbBusy = {
30240283787Ssinsanction      if (intWbBusyTableRead(i).nonEmpty) mergeFuBusy & (~intWbBusyTableMask(i))
30340283787Ssinsanction      else mergeFuBusy
30440283787Ssinsanction    }
30540283787Ssinsanction    val mergeVfWbBusy = {
30640283787Ssinsanction      if (vfWbBusyTableRead(i).nonEmpty) mergeIntWbBusy & (~vfWbBusyTableMask(i))
30740283787Ssinsanction      else mergeIntWbBusy
30840283787Ssinsanction    }
30940283787Ssinsanction    merge := mergeVfWbBusy
31040283787Ssinsanction  }
31140283787Ssinsanction
312cf4a131aSsinsanction  deqCanIssue.zipWithIndex.foreach { case (req, i) =>
313cf4a131aSsinsanction    req := canIssueMergeAllBusy(i) & VecInit(deqCanAcceptVec(i)).asUInt
314730cfbc0SXuan Hu  }
315730cfbc0SXuan Hu
316f7f73727Ssinsanction  if (params.numDeq == 2) {
317f7f73727Ssinsanction    require(params.deqFuSame || params.deqFuDiff, "The 2 deq ports need to be identical or completely different")
318f7f73727Ssinsanction  }
319f7f73727Ssinsanction
320f7f73727Ssinsanction  if (params.numDeq == 2 && params.deqFuSame) {
321cf4a131aSsinsanction    enqEntryOldestSel := DontCare
322f7f73727Ssinsanction
323f7f73727Ssinsanction    othersEntryOldestSel(0) := AgeDetector(numEntries = params.numEntries - params.numEnq,
324f7f73727Ssinsanction      enq = VecInit(transEntryDeqVec.zip(transSelVec).map{ case (transEntry, transSel) => Fill(params.numEntries-params.numEnq, transEntry.valid) & transSel }),
325f7f73727Ssinsanction      canIssue = canIssueVec.asUInt(params.numEntries-1, params.numEnq)
326f7f73727Ssinsanction    )
327f7f73727Ssinsanction    othersEntryOldestSel(1) := DontCare
328f7f73727Ssinsanction
329cf4a131aSsinsanction    subDeqRequest.get := canIssueVec.asUInt & ~Cat(othersEntryOldestSel(0).bits, 0.U((params.numEnq).W))
330f7f73727Ssinsanction
331cf4a131aSsinsanction    val subDeqPolicy = Module(new DeqPolicy())
332cf4a131aSsinsanction    subDeqPolicy.io.request := subDeqRequest.get
333cf4a131aSsinsanction    subDeqSelValidVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.valid)
334cf4a131aSsinsanction    subDeqSelOHVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.bits)
335f7f73727Ssinsanction
3365a6da888Ssinsanction    deqSelValidVec(0) := othersEntryOldestSel(0).valid || subDeqSelValidVec.get(1)
3375a6da888Ssinsanction    deqSelValidVec(1) := subDeqSelValidVec.get(0)
338cf4a131aSsinsanction    deqSelOHVec(0) := Mux(othersEntryOldestSel(0).valid,
339cf4a131aSsinsanction                          Cat(othersEntryOldestSel(0).bits, 0.U((params.numEnq).W)),
3405a6da888Ssinsanction                          subDeqSelOHVec.get(1)) & canIssueMergeAllBusy(0)
3415a6da888Ssinsanction    deqSelOHVec(1) := subDeqSelOHVec.get(0) & canIssueMergeAllBusy(1)
342f7f73727Ssinsanction
343f7f73727Ssinsanction    finalDeqSelValidVec.zip(finalDeqSelOHVec).zip(deqSelValidVec).zip(deqSelOHVec).zipWithIndex.foreach { case ((((selValid, selOH), deqValid), deqOH), i) =>
344fb445e8dSzhanglyGit      selValid := deqValid && deqOH.orR && deqBeforeDly(i).ready
345f7f73727Ssinsanction      selOH := deqOH
346f7f73727Ssinsanction    }
347f7f73727Ssinsanction  }
348f7f73727Ssinsanction  else {
349527eefbdSsinsanction    enqEntryOldestSel := NewAgeDetector(numEntries = params.numEnq,
350527eefbdSsinsanction      enq = VecInit(s0_doEnqSelValidVec),
351527eefbdSsinsanction      canIssue = VecInit(deqCanIssue.map(_(params.numEnq-1, 0)))
3525db4956bSzhanglyGit    )
3538db72c71Sfdy
354527eefbdSsinsanction    othersEntryOldestSel := AgeDetector(numEntries = params.numEntries - params.numEnq,
355527eefbdSsinsanction      enq = VecInit(transEntryDeqVec.zip(transSelVec).map{ case (transEntry, transSel) => Fill(params.numEntries-params.numEnq, transEntry.valid) & transSel }),
356527eefbdSsinsanction      canIssue = VecInit(deqCanIssue.map(_(params.numEntries-1, params.numEnq)))
3575db4956bSzhanglyGit    )
3585db4956bSzhanglyGit
359ea159d42Ssinsanction    deqSelValidVec.zip(deqSelOHVec).zipWithIndex.foreach { case ((selValid, selOH), i) =>
360f7f73727Ssinsanction      if (params.exuBlockParams(i).fuConfigs.contains(FuConfig.FakeHystaCfg)) {
361f7f73727Ssinsanction        selValid := false.B
362f7f73727Ssinsanction        selOH := 0.U.asTypeOf(selOH)
363f7f73727Ssinsanction      } else {
364cf4a131aSsinsanction        selValid := othersEntryOldestSel(i).valid || enqEntryOldestSel(i).valid
365cf4a131aSsinsanction        selOH := Cat(othersEntryOldestSel(i).bits, Fill(params.numEnq, enqEntryOldestSel(i).valid && !othersEntryOldestSel(i).valid) & enqEntryOldestSel(i).bits)
366f7f73727Ssinsanction      }
367730cfbc0SXuan Hu    }
368ea159d42Ssinsanction
369ea159d42Ssinsanction    finalDeqSelValidVec.zip(finalDeqSelOHVec).zip(deqSelValidVec).zip(deqSelOHVec).zipWithIndex.foreach { case ((((selValid, selOH), deqValid), deqOH), i) =>
370fb445e8dSzhanglyGit      selValid := deqValid && deqBeforeDly(i).ready
371ea159d42Ssinsanction      selOH := deqOH
372ea159d42Ssinsanction    }
373ea159d42Ssinsanction  }
374ea159d42Ssinsanction
375ea159d42Ssinsanction  val toBusyTableDeqResp = Wire(Vec(params.numDeq, ValidIO(new IssueQueueDeqRespBundle)))
376ea159d42Ssinsanction
377ea159d42Ssinsanction  toBusyTableDeqResp.zipWithIndex.foreach { case (deqResp, i) =>
378ea159d42Ssinsanction    deqResp.valid := finalDeqSelValidVec(i)
379ea159d42Ssinsanction    deqResp.bits.respType := RSFeedbackType.issueSuccess
380ea159d42Ssinsanction    deqResp.bits.robIdx := DontCare
381ea159d42Ssinsanction    deqResp.bits.dataInvalidSqIdx := DontCare
382ea159d42Ssinsanction    deqResp.bits.rfWen := DontCare
383fb445e8dSzhanglyGit    deqResp.bits.fuType := deqBeforeDly(i).bits.common.fuType
384ea159d42Ssinsanction    deqResp.bits.uopIdx := DontCare
385d1bb5687SHaojin Tang  }
386730cfbc0SXuan Hu
387de93b508SzhanglyGit  //fuBusyTable
3885db4956bSzhanglyGit  fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.foreach { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) =>
389de93b508SzhanglyGit    if(busyTableWrite.nonEmpty) {
390de93b508SzhanglyGit      val btwr = busyTableWrite.get
391de93b508SzhanglyGit      val btrd = busyTableRead.get
392ea159d42Ssinsanction      btwr.io.in.deqResp := toBusyTableDeqResp(i)
393dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
394dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
395de93b508SzhanglyGit      btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable
3965db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
397de93b508SzhanglyGit      fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask
398ea0f92d8Sczw    }
399de93b508SzhanglyGit    else {
4008d29ec32Sczw      fuBusyTableMask(i) := 0.U(params.numEntries.W)
401ea0f92d8Sczw    }
4022e0a7dc5Sfdy  }
4032e0a7dc5Sfdy
404dd970561SzhanglyGit  //wbfuBusyTable write
4055db4956bSzhanglyGit  intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
406dd970561SzhanglyGit    if(busyTableWrite.nonEmpty) {
407dd970561SzhanglyGit      val btwr = busyTableWrite.get
408dd970561SzhanglyGit      val bt = busyTable.get
409dd970561SzhanglyGit      val dq = deqResp.get
410ea159d42Ssinsanction      btwr.io.in.deqResp := toBusyTableDeqResp(i)
411dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
412dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
413dd970561SzhanglyGit      bt := btwr.io.out.fuBusyTable
414dd970561SzhanglyGit      dq := btwr.io.out.deqRespSet
415dd970561SzhanglyGit    }
416dd970561SzhanglyGit  }
417dd970561SzhanglyGit
4185db4956bSzhanglyGit  vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
419dd970561SzhanglyGit    if (busyTableWrite.nonEmpty) {
420dd970561SzhanglyGit      val btwr = busyTableWrite.get
421dd970561SzhanglyGit      val bt = busyTable.get
422dd970561SzhanglyGit      val dq = deqResp.get
423ea159d42Ssinsanction      btwr.io.in.deqResp := toBusyTableDeqResp(i)
424dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
425dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
426dd970561SzhanglyGit      bt := btwr.io.out.fuBusyTable
427dd970561SzhanglyGit      dq := btwr.io.out.deqRespSet
428dd970561SzhanglyGit    }
429dd970561SzhanglyGit  }
430dd970561SzhanglyGit
431de93b508SzhanglyGit  //wbfuBusyTable read
4325db4956bSzhanglyGit  intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
433de93b508SzhanglyGit    if(busyTableRead.nonEmpty) {
434de93b508SzhanglyGit      val btrd = busyTableRead.get
435de93b508SzhanglyGit      val bt = busyTable.get
436de93b508SzhanglyGit      btrd.io.in.fuBusyTable := bt
4375db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
438de93b508SzhanglyGit      intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
439de93b508SzhanglyGit    }
440de93b508SzhanglyGit    else {
441de93b508SzhanglyGit      intWbBusyTableMask(i) := 0.U(params.numEntries.W)
442de93b508SzhanglyGit    }
443de93b508SzhanglyGit  }
4445db4956bSzhanglyGit  vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
445de93b508SzhanglyGit    if (busyTableRead.nonEmpty) {
446de93b508SzhanglyGit      val btrd = busyTableRead.get
447de93b508SzhanglyGit      val bt = busyTable.get
448de93b508SzhanglyGit      btrd.io.in.fuBusyTable := bt
4495db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
450de93b508SzhanglyGit      vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
451de93b508SzhanglyGit    }
452de93b508SzhanglyGit    else {
453de93b508SzhanglyGit      vfWbBusyTableMask(i) := 0.U(params.numEntries.W)
454de93b508SzhanglyGit    }
455ea0f92d8Sczw  }
456ea0f92d8Sczw
457bf35baadSXuan Hu  wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) =>
458bc7d6943SzhanglyGit    val og0RespEach = io.og0Resp(i)
459bc7d6943SzhanglyGit    val og1RespEach = io.og1Resp(i)
460bf35baadSXuan Hu    wakeUpQueueOption.foreach {
461bf35baadSXuan Hu      wakeUpQueue =>
462493a9370SHaojin Tang        val flush = Wire(new WakeupQueueFlush)
463493a9370SHaojin Tang        flush.redirect := io.flush
4640f55a0d3SHaojin Tang        flush.ldCancel := io.ldCancel
465493a9370SHaojin Tang        flush.og0Fail := io.og0Resp(i).valid && RSFeedbackType.isBlocked(io.og0Resp(i).bits.respType)
466493a9370SHaojin Tang        flush.og1Fail := io.og1Resp(i).valid && RSFeedbackType.isBlocked(io.og1Resp(i).bits.respType)
4674fa00a44SzhanglyGit        flush.finalFail := io.finalBlock(i)
468493a9370SHaojin Tang        wakeUpQueue.io.flush := flush
469fb445e8dSzhanglyGit        wakeUpQueue.io.enq.valid := deqBeforeDly(i).fire && {
470fb445e8dSzhanglyGit          deqBeforeDly(i).bits.common.rfWen.getOrElse(false.B) && deqBeforeDly(i).bits.common.pdest =/= 0.U ||
471fb445e8dSzhanglyGit          deqBeforeDly(i).bits.common.fpWen.getOrElse(false.B) ||
472fb445e8dSzhanglyGit          deqBeforeDly(i).bits.common.vecWen.getOrElse(false.B)
4731526754bSXuan Hu        }
474fb445e8dSzhanglyGit        wakeUpQueue.io.enq.bits.uop := deqBeforeDly(i).bits.common
475fb445e8dSzhanglyGit        wakeUpQueue.io.enq.bits.lat := getDeqLat(i, deqBeforeDly(i).bits.common.fuType)
476493a9370SHaojin Tang        wakeUpQueue.io.og0IssueFail := flush.og0Fail
477493a9370SHaojin Tang        wakeUpQueue.io.og1IssueFail := flush.og1Fail
478bf35baadSXuan Hu    }
479bf35baadSXuan Hu  }
480bf35baadSXuan Hu
481fb445e8dSzhanglyGit  deqBeforeDly.zipWithIndex.foreach { case (deq, i) =>
482af4bd265SzhanglyGit    deq.valid                := finalDeqSelValidVec(i) && !cancelDeqVec(i)
483730cfbc0SXuan Hu    deq.bits.addrOH          := finalDeqSelOHVec(i)
484730cfbc0SXuan Hu    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
485730cfbc0SXuan Hu    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
48651de4363Ssinsanction    deq.bits.common.fuType   := deqEntryVec(i).bits.status.fuType
4875db4956bSzhanglyGit    deq.bits.common.fuOpType := deqEntryVec(i).bits.payload.fuOpType
4885db4956bSzhanglyGit    deq.bits.common.rfWen.foreach(_ := deqEntryVec(i).bits.payload.rfWen)
4895db4956bSzhanglyGit    deq.bits.common.fpWen.foreach(_ := deqEntryVec(i).bits.payload.fpWen)
4905db4956bSzhanglyGit    deq.bits.common.vecWen.foreach(_ := deqEntryVec(i).bits.payload.vecWen)
4915db4956bSzhanglyGit    deq.bits.common.flushPipe.foreach(_ := deqEntryVec(i).bits.payload.flushPipe)
4925db4956bSzhanglyGit    deq.bits.common.pdest := deqEntryVec(i).bits.payload.pdest
49351de4363Ssinsanction    deq.bits.common.robIdx := deqEntryVec(i).bits.status.robIdx
494c0be7f33SXuan Hu    deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach {
495c0be7f33SXuan Hu      case ((sink, source), srcIdx) =>
496c0be7f33SXuan Hu        sink.value := Mux(
49751de4363Ssinsanction          SrcType.isXp(deqEntryVec(i).bits.status.srcType(srcIdx)) && deqEntryVec(i).bits.status.psrc(srcIdx) === 0.U,
498c0be7f33SXuan Hu          DataSource.none,
499c0be7f33SXuan Hu          source.value
500c0be7f33SXuan Hu        )
5015d2b9cadSXuan Hu    }
5020030d978SzhanglyGit    deq.bits.common.l1ExuOH.foreach(_ := finalWakeUpL1ExuOH.get(i))
503ea46c302SXuan Hu    deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i))
5040f55a0d3SHaojin Tang    deq.bits.common.loadDependency.foreach(_ := deqEntryVec(i).bits.status.mergedLoadDependency.get)
50504c99ecaSXuan Hu    deq.bits.common.deqLdExuIdx.foreach(_ := params.backendParam.getLdExuIdx(deq.bits.exuParams).U)
5062fb6a709SHaojin Tang    deq.bits.common.src := DontCare
5079d8d7860SXuan Hu    deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo)
5085d2b9cadSXuan Hu
50951de4363Ssinsanction    deq.bits.rf.zip(deqEntryVec(i).bits.status.psrc).zip(deqEntryVec(i).bits.status.srcType).foreach { case ((rf, psrc), srcType) =>
51051de4363Ssinsanction      // psrc in status array can be pregIdx of IntRegFile or VfRegFile
51151de4363Ssinsanction      rf.foreach(_.addr := psrc)
51251de4363Ssinsanction      rf.foreach(_.srcType := srcType)
513730cfbc0SXuan Hu    }
51451de4363Ssinsanction    deq.bits.srcType.zip(deqEntryVec(i).bits.status.srcType).foreach { case (sink, source) =>
515730cfbc0SXuan Hu      sink := source
516730cfbc0SXuan Hu    }
5175db4956bSzhanglyGit    deq.bits.immType := deqEntryVec(i).bits.payload.selImm
518520f7dacSsinsanction    deq.bits.common.imm := deqEntryVec(i).bits.imm.getOrElse(0.U)
51996e858baSXuan Hu
52096e858baSXuan Hu    deq.bits.common.perfDebugInfo := deqEntryVec(i).bits.payload.debugInfo
52196e858baSXuan Hu    deq.bits.common.perfDebugInfo.selectTime := GTimer()
52296e858baSXuan Hu    deq.bits.common.perfDebugInfo.issueTime := GTimer() + 1.U
523730cfbc0SXuan Hu  }
5240f55a0d3SHaojin Tang
525fb445e8dSzhanglyGit  private val deqShift = WireDefault(deqBeforeDly)
526fb445e8dSzhanglyGit  deqShift.zip(deqBeforeDly).foreach {
5270f55a0d3SHaojin Tang    case (shifted, original) =>
5280f55a0d3SHaojin Tang      original.ready := shifted.ready // this will not cause combinational loop
5290f55a0d3SHaojin Tang      shifted.bits.common.loadDependency.foreach(
5300f55a0d3SHaojin Tang        _ := original.bits.common.loadDependency.get.map(_ << 1)
5310f55a0d3SHaojin Tang      )
5320f55a0d3SHaojin Tang  }
53359f958d4SzhanglyGit  io.deqDelay.zip(deqShift).foreach { case (deqDly, deq) =>
53459ef6009Sxiaofeibao-xjtu    NewPipelineConnect(
53559ef6009Sxiaofeibao-xjtu      deq, deqDly, deqDly.valid,
53659f958d4SzhanglyGit      false.B,
53759ef6009Sxiaofeibao-xjtu      Option("Scheduler2DataPathPipe")
53859ef6009Sxiaofeibao-xjtu    )
53959ef6009Sxiaofeibao-xjtu  }
5408d081717Sszw_kaixin  if(backendParams.debugEn) {
54159ef6009Sxiaofeibao-xjtu    dontTouch(io.deqDelay)
5428d081717Sszw_kaixin  }
543bf35baadSXuan Hu  io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) =>
544e63b0a03SXuan Hu    if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) {
545bf35baadSXuan Hu      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
546c0be7f33SXuan Hu      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i))
5470f55a0d3SHaojin Tang      wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency))
548e63b0a03SXuan Hu    } else if (wakeUpQueues(i).nonEmpty) {
549e63b0a03SXuan Hu      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
550e63b0a03SXuan Hu      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits)
5510f55a0d3SHaojin Tang      wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency))
552bf35baadSXuan Hu    } else {
553bf35baadSXuan Hu      wakeup.valid := false.B
5540f55a0d3SHaojin Tang      wakeup.bits := 0.U.asTypeOf(wakeup.bits)
555bf35baadSXuan Hu    }
556bf35baadSXuan Hu  }
557bf35baadSXuan Hu
558730cfbc0SXuan Hu  // Todo: better counter implementation
5595db4956bSzhanglyGit  private val enqHasValid = validVec.take(params.numEnq).reduce(_ | _)
560e986c5deSXuan Hu  private val enqEntryValidCnt = PopCount(validVec.take(params.numEnq))
5615db4956bSzhanglyGit  private val othersValidCnt = PopCount(validVec.drop(params.numEnq))
5625db4956bSzhanglyGit  io.status.leftVec(0) := validVec.drop(params.numEnq).reduce(_ & _)
563730cfbc0SXuan Hu  for (i <- 0 until params.numEnq) {
5645db4956bSzhanglyGit    io.status.leftVec(i + 1) := othersValidCnt === (params.numEntries - params.numEnq - (i + 1)).U
565730cfbc0SXuan Hu  }
5665778f950Ssinsanction  private val othersLeftOneCaseVec = Wire(Vec(params.numEntries - params.numEnq, UInt((params.numEntries - params.numEnq).W)))
5675778f950Ssinsanction  othersLeftOneCaseVec.zipWithIndex.foreach { case (leftone, i) =>
5685778f950Ssinsanction    leftone := ~(1.U((params.numEntries - params.numEnq).W) << i)
5695778f950Ssinsanction  }
5705778f950Ssinsanction  private val othersLeftOne = othersLeftOneCaseVec.map(_ === VecInit(validVec.drop(params.numEnq)).asUInt).reduce(_ | _)
5715778f950Ssinsanction  private val othersCanotIn = othersLeftOne || validVec.drop(params.numEnq).reduce(_ & _)
5725778f950Ssinsanction
5735778f950Ssinsanction  io.enq.foreach(_.ready := !othersCanotIn || !enqHasValid)
574f4d8f008SHaojin Tang  io.status.empty := !Cat(validVec).orR
5755778f950Ssinsanction  io.status.full := othersCanotIn
57656bcaed7SHaojin Tang  io.status.validCnt := PopCount(validVec)
577bf35baadSXuan Hu
578bf35baadSXuan Hu  protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = {
57966e57d91Ssinsanction    Mux1H(fuLatencyMaps(deqPortIdx) map { case (k, v) => (fuType(k.id), v.U) })
580bf35baadSXuan Hu  }
58189740385Ssinsanction
582de7754bfSsinsanction  // issue perf counter
583e986c5deSXuan Hu  // enq count
584e986c5deSXuan Hu  XSPerfAccumulate("enq_valid_cnt", PopCount(io.enq.map(_.fire)))
585e986c5deSXuan Hu  XSPerfAccumulate("enq_fire_cnt", PopCount(io.enq.map(_.fire)))
586e986c5deSXuan Hu  // valid count
587e986c5deSXuan Hu  XSPerfHistogram("enq_entry_valid_cnt", enqEntryValidCnt, true.B, 0, params.numEnq + 1)
58862a2cb19SXuan Hu  XSPerfHistogram("other_entry_valid_cnt", othersValidCnt, true.B, 0, params.numEntries - params.numEnq + 1)
589e986c5deSXuan Hu  XSPerfHistogram("valid_cnt", PopCount(validVec), true.B, 0, params.numEntries + 1)
59056bcaed7SHaojin Tang  // only split when more than 1 func type
59156bcaed7SHaojin Tang  if (params.getFuCfgs.size > 0) {
59256bcaed7SHaojin Tang    for (t <- FuType.functionNameMap.keys) {
59356bcaed7SHaojin Tang      val fuName = FuType.functionNameMap(t)
59456bcaed7SHaojin Tang      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
59556bcaed7SHaojin Tang        XSPerfHistogram(s"valid_cnt_hist_futype_${fuName}", PopCount(validVec.zip(fuTypeVec).map { case (v, fu) => v && fu === t.U }), true.B, 0, params.numEntries, 1)
59656bcaed7SHaojin Tang      }
59756bcaed7SHaojin Tang    }
59856bcaed7SHaojin Tang  }
599de7754bfSsinsanction  // ready instr count
600e986c5deSXuan Hu  private val readyEntriesCnt = PopCount(validVec.zip(canIssueVec).map(x => x._1 && x._2))
601e986c5deSXuan Hu  XSPerfHistogram("ready_cnt", readyEntriesCnt, true.B, 0, params.numEntries + 1)
602e986c5deSXuan Hu  // only split when more than 1 func type
603e986c5deSXuan Hu  if (params.getFuCfgs.size > 0) {
60489740385Ssinsanction    for (t <- FuType.functionNameMap.keys) {
60589740385Ssinsanction      val fuName = FuType.functionNameMap(t)
60689740385Ssinsanction      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
607e986c5deSXuan Hu        XSPerfHistogram(s"ready_cnt_hist_futype_${fuName}", PopCount(validVec.zip(canIssueVec).zip(fuTypeVec).map { case ((v, c), fu) => v && c && fu === t.U }), true.B, 0, params.numEntries, 1)
608e986c5deSXuan Hu      }
60989740385Ssinsanction    }
61089740385Ssinsanction  }
61189740385Ssinsanction
612de7754bfSsinsanction  // deq instr count
613fb445e8dSzhanglyGit  XSPerfAccumulate("issue_instr_pre_count", PopCount(deqBeforeDly.map(_.valid)))
614fb445e8dSzhanglyGit  XSPerfHistogram("issue_instr_pre_count_hist", PopCount(deqBeforeDly.map(_.valid)), true.B, 0, params.numDeq + 1, 1)
615e986c5deSXuan Hu  XSPerfAccumulate("issue_instr_count", PopCount(io.deqDelay.map(_.valid)))
616e986c5deSXuan Hu  XSPerfHistogram("issue_instr_count_hist", PopCount(io.deqDelay.map(_.valid)), true.B, 0, params.numDeq + 1, 1)
617de7754bfSsinsanction
618de7754bfSsinsanction  // deq instr data source count
619fb445e8dSzhanglyGit  XSPerfAccumulate("issue_datasource_reg", deqBeforeDly.map{ deq =>
62089740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) })
62189740385Ssinsanction  }.reduce(_ +& _))
622fb445e8dSzhanglyGit  XSPerfAccumulate("issue_datasource_bypass", deqBeforeDly.map{ deq =>
62389740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) })
62489740385Ssinsanction  }.reduce(_ +& _))
625fb445e8dSzhanglyGit  XSPerfAccumulate("issue_datasource_forward", deqBeforeDly.map{ deq =>
62689740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) })
62789740385Ssinsanction  }.reduce(_ +& _))
628fb445e8dSzhanglyGit  XSPerfAccumulate("issue_datasource_noreg", deqBeforeDly.map{ deq =>
629de7754bfSsinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) })
630de7754bfSsinsanction  }.reduce(_ +& _))
63189740385Ssinsanction
632fb445e8dSzhanglyGit  XSPerfHistogram("issue_datasource_reg_hist", deqBeforeDly.map{ deq =>
63389740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) })
634e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
635fb445e8dSzhanglyGit  XSPerfHistogram("issue_datasource_bypass_hist", deqBeforeDly.map{ deq =>
63689740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) })
637e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
638fb445e8dSzhanglyGit  XSPerfHistogram("issue_datasource_forward_hist", deqBeforeDly.map{ deq =>
63989740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) })
640e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
641fb445e8dSzhanglyGit  XSPerfHistogram("issue_datasource_noreg_hist", deqBeforeDly.map{ deq =>
642de7754bfSsinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) })
643e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
64489740385Ssinsanction
645de7754bfSsinsanction  // deq instr data source count for each futype
64689740385Ssinsanction  for (t <- FuType.functionNameMap.keys) {
64789740385Ssinsanction    val fuName = FuType.functionNameMap(t)
64889740385Ssinsanction    if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
649fb445e8dSzhanglyGit      XSPerfAccumulate(s"issue_datasource_reg_futype_${fuName}", deqBeforeDly.map{ deq =>
65089740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
65189740385Ssinsanction      }.reduce(_ +& _))
652fb445e8dSzhanglyGit      XSPerfAccumulate(s"issue_datasource_bypass_futype_${fuName}", deqBeforeDly.map{ deq =>
65389740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
65489740385Ssinsanction      }.reduce(_ +& _))
655fb445e8dSzhanglyGit      XSPerfAccumulate(s"issue_datasource_forward_futype_${fuName}", deqBeforeDly.map{ deq =>
65689740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
65789740385Ssinsanction      }.reduce(_ +& _))
658fb445e8dSzhanglyGit      XSPerfAccumulate(s"issue_datasource_noreg_futype_${fuName}", deqBeforeDly.map{ deq =>
659de7754bfSsinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
660de7754bfSsinsanction      }.reduce(_ +& _))
66189740385Ssinsanction
662fb445e8dSzhanglyGit      XSPerfHistogram(s"issue_datasource_reg_hist_futype_${fuName}", deqBeforeDly.map{ deq =>
66389740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
664e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
665fb445e8dSzhanglyGit      XSPerfHistogram(s"issue_datasource_bypass_hist_futype_${fuName}", deqBeforeDly.map{ deq =>
66689740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
667e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
668fb445e8dSzhanglyGit      XSPerfHistogram(s"issue_datasource_forward_hist_futype_${fuName}", deqBeforeDly.map{ deq =>
66989740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
670e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
671fb445e8dSzhanglyGit      XSPerfHistogram(s"issue_datasource_noreg_hist_futype_${fuName}", deqBeforeDly.map{ deq =>
672de7754bfSsinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
673e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
67489740385Ssinsanction    }
67589740385Ssinsanction  }
67689740385Ssinsanction
677de7754bfSsinsanction  // cancel instr count
67889740385Ssinsanction  if (params.hasIQWakeUp) {
67989740385Ssinsanction    val cancelVec: Vec[Bool] = entries.io.cancel.get
68089740385Ssinsanction    XSPerfAccumulate("cancel_instr_count", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)))
68189740385Ssinsanction    XSPerfHistogram("cancel_instr_hist", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)), true.B, 0, params.numEntries, 1)
68289740385Ssinsanction    for (t <- FuType.functionNameMap.keys) {
68389740385Ssinsanction      val fuName = FuType.functionNameMap(t)
68489740385Ssinsanction      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
68589740385Ssinsanction        XSPerfAccumulate(s"cancel_instr_count_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }))
68689740385Ssinsanction        XSPerfHistogram(s"cancel_instr_hist_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }), true.B, 0, params.numEntries, 1)
68789740385Ssinsanction      }
68889740385Ssinsanction    }
68989740385Ssinsanction  }
690730cfbc0SXuan Hu}
691730cfbc0SXuan Hu
692730cfbc0SXuan Huclass IssueQueueJumpBundle extends Bundle {
693730cfbc0SXuan Hu  val pc = UInt(VAddrData().dataWidth.W)
694730cfbc0SXuan Hu}
695730cfbc0SXuan Hu
696730cfbc0SXuan Huclass IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
697730cfbc0SXuan Hu  val fastMatch = UInt(backendParams.LduCnt.W)
698730cfbc0SXuan Hu  val fastImm = UInt(12.W)
699730cfbc0SXuan Hu}
700730cfbc0SXuan Hu
701d456387eSHaojin Tangclass IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO
702730cfbc0SXuan Hu
703730cfbc0SXuan Huclass IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
704730cfbc0SXuan Hu  extends IssueQueueImp(wrapper)
705730cfbc0SXuan Hu{
706730cfbc0SXuan Hu  io.suggestName("none")
707730cfbc0SXuan Hu  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
708730cfbc0SXuan Hu
709fb445e8dSzhanglyGit  deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => {
71051de4363Ssinsanction    deq.bits.common.pc.foreach(_ := deqEntryVec(i).bits.payload.pc)
7115db4956bSzhanglyGit    deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo)
7125db4956bSzhanglyGit    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
7135db4956bSzhanglyGit    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
714730cfbc0SXuan Hu    deq.bits.common.predictInfo.foreach(x => {
715d8a24b06SzhanglyGit      x.target := DontCare
7165db4956bSzhanglyGit      x.taken := deqEntryVec(i).bits.payload.pred_taken
717730cfbc0SXuan Hu    })
718730cfbc0SXuan Hu    // for std
7195db4956bSzhanglyGit    deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx)
720730cfbc0SXuan Hu    // for i2f
7215db4956bSzhanglyGit    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
722730cfbc0SXuan Hu  }}
723730cfbc0SXuan Hu}
724730cfbc0SXuan Hu
725730cfbc0SXuan Huclass IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
726730cfbc0SXuan Hu  extends IssueQueueImp(wrapper)
727730cfbc0SXuan Hu{
728bdda74fdSxiaofeibao-xjtu  s0_enqBits.foreach{ x =>
729bdda74fdSxiaofeibao-xjtu    x.srcType(3) := SrcType.vp // v0: mask src
730bdda74fdSxiaofeibao-xjtu    x.srcType(4) := SrcType.vp // vl&vtype
731730cfbc0SXuan Hu  }
732fb445e8dSzhanglyGit  deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => {
7335db4956bSzhanglyGit    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
7345db4956bSzhanglyGit    deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
7355db4956bSzhanglyGit    deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
7362d270511Ssinsanction    deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop)
737730cfbc0SXuan Hu  }}
738730cfbc0SXuan Hu}
739730cfbc0SXuan Hu
740730cfbc0SXuan Huclass IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
741730cfbc0SXuan Hu  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
742730cfbc0SXuan Hu  val checkWait = new Bundle {
743730cfbc0SXuan Hu    val stIssuePtr = Input(new SqPtr)
744730cfbc0SXuan Hu    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
745730cfbc0SXuan Hu  }
746730cfbc0SXuan Hu  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
7472d270511Ssinsanction
7482d270511Ssinsanction  // vector
7492d270511Ssinsanction  val sqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new SqPtr))
7502d270511Ssinsanction  val lqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new LqPtr))
751730cfbc0SXuan Hu}
752730cfbc0SXuan Hu
753730cfbc0SXuan Huclass IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
754730cfbc0SXuan Hu  val memIO = Some(new IssueQueueMemBundle)
755730cfbc0SXuan Hu}
756730cfbc0SXuan Hu
757730cfbc0SXuan Huclass IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
758730cfbc0SXuan Hu  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
759730cfbc0SXuan Hu
760b133b458SXuan Hu  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.HyuCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ, " +
761b133b458SXuan Hu    s"StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}")
7628a66c02cSXuan Hu  println(s"[IssueQueueMemAddrImp] StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}")
763730cfbc0SXuan Hu
764730cfbc0SXuan Hu  io.suggestName("none")
765730cfbc0SXuan Hu  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
766730cfbc0SXuan Hu  private val memIO = io.memIO.get
767730cfbc0SXuan Hu
768853cd2d8SHaojin Tang  memIO.loadFastMatch := 0.U.asTypeOf(memIO.loadFastMatch) // TODO: is still needed?
769853cd2d8SHaojin Tang
770730cfbc0SXuan Hu  for (i <- io.enq.indices) {
7711548ca99SHaojin Tang    val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr)
7721548ca99SHaojin Tang    val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => {
7731548ca99SHaojin Tang      memIO.checkWait.memWaitUpdateReq.robIdx(i).valid &&
7741548ca99SHaojin Tang        memIO.checkWait.memWaitUpdateReq.robIdx(i).bits.value === io.enq(i).bits.waitForRobIdx.value
7751548ca99SHaojin Tang    })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready
7761548ca99SHaojin Tang    s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased
777c379dcbeSZiyue-Zhang    // when have vpu
778c379dcbeSZiyue-Zhang    if (params.VlduCnt > 0 || params.VstuCnt > 0) {
779c379dcbeSZiyue-Zhang      s0_enqBits(i).srcType(3) := SrcType.vp // v0: mask src
780c379dcbeSZiyue-Zhang      s0_enqBits(i).srcType(4) := SrcType.vp // vl&vtype
781c379dcbeSZiyue-Zhang    }
782730cfbc0SXuan Hu  }
783730cfbc0SXuan Hu
7845db4956bSzhanglyGit  for (i <- entries.io.enq.indices) {
7855db4956bSzhanglyGit    entries.io.enq(i).bits.status match { case enqData =>
786de784418SXuan Hu      enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
787730cfbc0SXuan Hu      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
788730cfbc0SXuan Hu      enqData.mem.get.waitForStd := false.B
789730cfbc0SXuan Hu      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
790730cfbc0SXuan Hu      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
791730cfbc0SXuan Hu      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
792730cfbc0SXuan Hu    }
793730cfbc0SXuan Hu
7945db4956bSzhanglyGit    entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
795730cfbc0SXuan Hu      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
7965db4956bSzhanglyGit      slowResp.bits.robIdx           := memIO.feedbackIO(i).feedbackSlow.bits.robIdx
797887f9c3dSzhanglinjuan      slowResp.bits.uopIdx           := DontCare
798d54d930bSfdy      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
799730cfbc0SXuan Hu      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
8008d29ec32Sczw      slowResp.bits.rfWen := DontCare
8018d29ec32Sczw      slowResp.bits.fuType := DontCare
802730cfbc0SXuan Hu    }
803730cfbc0SXuan Hu
8045db4956bSzhanglyGit    entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
805730cfbc0SXuan Hu      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
8065db4956bSzhanglyGit      fastResp.bits.robIdx           := memIO.feedbackIO(i).feedbackFast.bits.robIdx
807887f9c3dSzhanglinjuan      fastResp.bits.uopIdx           := DontCare
80843965d02SHaojin Tang      fastResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackFast.bits.hit, RSFeedbackType.fuIdle, memIO.feedbackIO(i).feedbackFast.bits.sourceType)
809730cfbc0SXuan Hu      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
8108d29ec32Sczw      fastResp.bits.rfWen := DontCare
8118d29ec32Sczw      fastResp.bits.fuType := DontCare
812730cfbc0SXuan Hu    }
813730cfbc0SXuan Hu
8145db4956bSzhanglyGit    entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
8155db4956bSzhanglyGit    entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
816730cfbc0SXuan Hu  }
817730cfbc0SXuan Hu
818fb445e8dSzhanglyGit  deqBeforeDly.zipWithIndex.foreach { case (deq, i) =>
8191548ca99SHaojin Tang    deq.bits.common.loadWaitBit.foreach(_ := deqEntryVec(i).bits.payload.loadWaitBit)
8201548ca99SHaojin Tang    deq.bits.common.waitForRobIdx.foreach(_ := deqEntryVec(i).bits.payload.waitForRobIdx)
82159a1db8aSHaojin Tang    deq.bits.common.storeSetHit.foreach(_ := deqEntryVec(i).bits.payload.storeSetHit)
82259a1db8aSHaojin Tang    deq.bits.common.loadWaitStrict.foreach(_ := deqEntryVec(i).bits.payload.loadWaitStrict)
82359a1db8aSHaojin Tang    deq.bits.common.ssid.foreach(_ := deqEntryVec(i).bits.payload.ssid)
8245db4956bSzhanglyGit    deq.bits.common.sqIdx.get := deqEntryVec(i).bits.payload.sqIdx
8255db4956bSzhanglyGit    deq.bits.common.lqIdx.get := deqEntryVec(i).bits.payload.lqIdx
826542ae917SHaojin Tang    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
827542ae917SHaojin Tang    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
828c379dcbeSZiyue-Zhang    // when have vpu
829c379dcbeSZiyue-Zhang    if (params.VlduCnt > 0 || params.VstuCnt > 0) {
830c379dcbeSZiyue-Zhang      deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
831c379dcbeSZiyue-Zhang      deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
832c379dcbeSZiyue-Zhang    }
833730cfbc0SXuan Hu  }
834730cfbc0SXuan Hu}
8352d270511Ssinsanction
8362d270511Ssinsanctionclass IssueQueueVecMemImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
8372d270511Ssinsanction  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
8382d270511Ssinsanction
8392d270511Ssinsanction  require((params.VstdCnt + params.VlduCnt + params.VstaCnt) > 0, "IssueQueueVecMemImp can only be instance of VecMem IQ")
8402d270511Ssinsanction
8412d270511Ssinsanction  io.suggestName("none")
8422d270511Ssinsanction  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
8432d270511Ssinsanction  private val memIO = io.memIO.get
8442d270511Ssinsanction
8452d270511Ssinsanction  def selectOldUop(robIdx: Seq[RobPtr], uopIdx: Seq[UInt], valid: Seq[Bool]): Vec[Bool] = {
8462d270511Ssinsanction    val compareVec = (0 until robIdx.length).map(i => (0 until i).map(j => isAfter(robIdx(j), robIdx(i)) || (robIdx(j).value === robIdx(i).value && uopIdx(i) < uopIdx(j))))
8472d270511Ssinsanction    val resultOnehot = VecInit((0 until robIdx.length).map(i => Cat((0 until robIdx.length).map(j =>
8482d270511Ssinsanction      (if (j < i) !valid(j) || compareVec(i)(j)
8492d270511Ssinsanction      else if (j == i) valid(i)
8502d270511Ssinsanction      else !valid(j) || !compareVec(j)(i))
8512d270511Ssinsanction    )).andR))
8522d270511Ssinsanction    resultOnehot
8532d270511Ssinsanction  }
8542d270511Ssinsanction
8552d270511Ssinsanction  val robIdxVec = entries.io.robIdx.get
8562d270511Ssinsanction  val uopIdxVec = entries.io.uopIdx.get
8572d270511Ssinsanction  val allEntryOldestOH = selectOldUop(robIdxVec, uopIdxVec, validVec)
8582d270511Ssinsanction
8592d270511Ssinsanction  finalDeqSelValidVec.head := (allEntryOldestOH.asUInt & canIssueVec.asUInt).orR
8602d270511Ssinsanction  finalDeqSelOHVec.head := allEntryOldestOH.asUInt & canIssueVec.asUInt
8612d270511Ssinsanction
8622d270511Ssinsanction  if (params.isVecMemAddrIQ) {
8632d270511Ssinsanction    s0_enqBits.foreach{ x =>
8642d270511Ssinsanction      x.srcType(3) := SrcType.vp // v0: mask src
8652d270511Ssinsanction      x.srcType(4) := SrcType.vp // vl&vtype
8662d270511Ssinsanction    }
8672d270511Ssinsanction
8682d270511Ssinsanction    for (i <- io.enq.indices) {
8691f3d1b4dSXuan Hu      s0_enqBits(i).loadWaitBit := false.B
8702d270511Ssinsanction    }
8712d270511Ssinsanction
8722d270511Ssinsanction    for (i <- entries.io.enq.indices) {
8732d270511Ssinsanction      entries.io.enq(i).bits.status match { case enqData =>
8742d270511Ssinsanction        enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
8752d270511Ssinsanction        enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
8762d270511Ssinsanction        enqData.mem.get.waitForStd := false.B
8772d270511Ssinsanction        enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
8782d270511Ssinsanction        enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
8792d270511Ssinsanction        enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
8802d270511Ssinsanction      }
8812d270511Ssinsanction
8822d270511Ssinsanction      entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
8832d270511Ssinsanction        slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
8842d270511Ssinsanction        slowResp.bits.robIdx           := memIO.feedbackIO(i).feedbackSlow.bits.robIdx
885887f9c3dSzhanglinjuan        slowResp.bits.uopIdx           := DontCare
8862d270511Ssinsanction        slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
8872d270511Ssinsanction        slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
8882d270511Ssinsanction        slowResp.bits.rfWen := DontCare
8892d270511Ssinsanction        slowResp.bits.fuType := DontCare
8902d270511Ssinsanction      }
8912d270511Ssinsanction
8922d270511Ssinsanction      entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
8932d270511Ssinsanction        fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
8942d270511Ssinsanction        fastResp.bits.robIdx           := memIO.feedbackIO(i).feedbackFast.bits.robIdx
895887f9c3dSzhanglinjuan        fastResp.bits.uopIdx           := DontCare
8962d270511Ssinsanction        fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
8972d270511Ssinsanction        fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
8982d270511Ssinsanction        fastResp.bits.rfWen := DontCare
8992d270511Ssinsanction        fastResp.bits.fuType := DontCare
9002d270511Ssinsanction      }
9012d270511Ssinsanction
9022d270511Ssinsanction      entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
9032d270511Ssinsanction      entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
9042d270511Ssinsanction    }
9052d270511Ssinsanction  }
9062d270511Ssinsanction
9072d270511Ssinsanction  for (i <- entries.io.enq.indices) {
9082d270511Ssinsanction    entries.io.enq(i).bits.status match { case enqData =>
9092d270511Ssinsanction      enqData.vecMem.get.sqIdx := s0_enqBits(i).sqIdx
9102d270511Ssinsanction      enqData.vecMem.get.lqIdx := s0_enqBits(i).lqIdx
9112d270511Ssinsanction    }
9122d270511Ssinsanction  }
9132d270511Ssinsanction
9142d270511Ssinsanction  entries.io.fromLsq.get.sqDeqPtr := memIO.sqDeqPtr.get
9152d270511Ssinsanction  entries.io.fromLsq.get.lqDeqPtr := memIO.lqDeqPtr.get
9162d270511Ssinsanction
917fb445e8dSzhanglyGit  deqBeforeDly.zipWithIndex.foreach { case (deq, i) =>
9182d270511Ssinsanction    deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx)
9192d270511Ssinsanction    deq.bits.common.lqIdx.foreach(_ := deqEntryVec(i).bits.payload.lqIdx)
9202d270511Ssinsanction    if (params.isVecLdAddrIQ) {
9212d270511Ssinsanction      deq.bits.common.ftqIdx.get := deqEntryVec(i).bits.payload.ftqPtr
9222d270511Ssinsanction      deq.bits.common.ftqOffset.get := deqEntryVec(i).bits.payload.ftqOffset
9232d270511Ssinsanction    }
9242d270511Ssinsanction    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
9252d270511Ssinsanction    deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
9262d270511Ssinsanction    deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
9272d270511Ssinsanction    deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop)
9282d270511Ssinsanction  }
9292d270511Ssinsanction}
930