xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision 56bcaed72ac010ded9bfe27f9d4f23681656d04c)
1730cfbc0SXuan Hupackage xiangshan.backend.issue
2730cfbc0SXuan Hu
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4730cfbc0SXuan Huimport chisel3._
5730cfbc0SXuan Huimport chisel3.util._
6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
796e858baSXuan Huimport utility.{GTimer, HasCircularQueuePtrHelper}
8765e58c6Ssinsanctionimport utils._
9730cfbc0SXuan Huimport xiangshan._
10c0be7f33SXuan Huimport xiangshan.backend.Bundles._
11f4dcd9fcSsinsanctionimport xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD}
12730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._
13c0be7f33SXuan Huimport xiangshan.backend.datapath.DataSource
148e208fb5SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType}
152d270511Ssinsanctionimport xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr}
162d270511Ssinsanctionimport xiangshan.backend.rob.RobPtr
1759ef6009Sxiaofeibao-xjtuimport xiangshan.backend.datapath.NewPipelineConnect
18730cfbc0SXuan Hu
19730cfbc0SXuan Huclass IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
201ca4a39dSXuan Hu  override def shouldBeInlined: Boolean = false
211ca4a39dSXuan Hu
22730cfbc0SXuan Hu  implicit val iqParams = params
2383ba63b3SXuan Hu  lazy val module: IssueQueueImp = iqParams.schdType match {
24730cfbc0SXuan Hu    case IntScheduler() => new IssueQueueIntImp(this)
25730cfbc0SXuan Hu    case VfScheduler() => new IssueQueueVfImp(this)
262d270511Ssinsanction    case MemScheduler() =>
272d270511Ssinsanction      if (iqParams.StdCnt == 0 && !iqParams.isVecMemIQ) new IssueQueueMemAddrImp(this)
282d270511Ssinsanction      else if (iqParams.isVecMemIQ) new IssueQueueVecMemImp(this)
29730cfbc0SXuan Hu      else new IssueQueueIntImp(this)
30730cfbc0SXuan Hu    case _ => null
31730cfbc0SXuan Hu  }
32730cfbc0SXuan Hu}
33730cfbc0SXuan Hu
34*56bcaed7SHaojin Tangclass IssueQueueStatusBundle(numEnq: Int, numEntries: Int) extends Bundle {
35730cfbc0SXuan Hu  val empty = Output(Bool())
36730cfbc0SXuan Hu  val full = Output(Bool())
37*56bcaed7SHaojin Tang  val validCnt = Output(UInt(log2Ceil(numEntries).W))
38730cfbc0SXuan Hu  val leftVec = Output(Vec(numEnq + 1, Bool()))
39730cfbc0SXuan Hu}
40730cfbc0SXuan Hu
415db4956bSzhanglyGitclass IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends EntryDeqRespBundle
42730cfbc0SXuan Hu
43730cfbc0SXuan Huclass IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
44bf35baadSXuan Hu  // Inputs
45730cfbc0SXuan Hu  val flush = Flipped(ValidIO(new Redirect))
46730cfbc0SXuan Hu  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
47730cfbc0SXuan Hu
48730cfbc0SXuan Hu  val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
49730cfbc0SXuan Hu  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
50730cfbc0SXuan Hu  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
518a66c02cSXuan Hu  val finalIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle))))
528a66c02cSXuan Hu  val memAddrIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle))))
532e0a7dc5Sfdy  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
54dd970561SzhanglyGit  val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle())
55c0be7f33SXuan Hu  val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle)
56c0be7f33SXuan Hu  val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle)
577a96cc7fSHaojin Tang  val og0Cancel = Input(ExuOH(backendParams.numExu))
587a96cc7fSHaojin Tang  val og1Cancel = Input(ExuOH(backendParams.numExu))
596810d1e8Ssfencevma  val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO))
60bf35baadSXuan Hu
61bf35baadSXuan Hu  // Outputs
62bf35baadSXuan Hu  val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle
63c0be7f33SXuan Hu  val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle
64*56bcaed7SHaojin Tang  val status = Output(new IssueQueueStatusBundle(params.numEnq, params.numEntries))
6514b3c65cSHaojin Tang  // val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
66bf35baadSXuan Hu
6759ef6009Sxiaofeibao-xjtu  val fromCancelNetwork = Flipped(params.genIssueDecoupledBundle)
6859ef6009Sxiaofeibao-xjtu  val deqDelay: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle// = deq.cloneType
69bf35baadSXuan Hu  def allWakeUp = wakeupFromWB ++ wakeupFromIQ
70730cfbc0SXuan Hu}
71730cfbc0SXuan Hu
72730cfbc0SXuan Huclass IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
73730cfbc0SXuan Hu  extends LazyModuleImp(wrapper)
74730cfbc0SXuan Hu  with HasXSParameter {
75730cfbc0SXuan Hu
76c0be7f33SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " +
77e63b0a03SXuan Hu    s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " +
78e63b0a03SXuan Hu    s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " +
79730cfbc0SXuan Hu    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
80730cfbc0SXuan Hu
81730cfbc0SXuan Hu  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
82730cfbc0SXuan Hu  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
83730cfbc0SXuan Hu  val allDeqFuCfgs  : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
84730cfbc0SXuan Hu  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
85730cfbc0SXuan Hu  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
86239413e5SXuan Hu  val fuLatencyMaps : Seq[Map[FuType.OHType, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap)
878e208fb5SXuan Hu
888e208fb5SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}")
89730cfbc0SXuan Hu  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
90730cfbc0SXuan Hu  lazy val io = IO(new IssueQueueIO())
91730cfbc0SXuan Hu  dontTouch(io.deq)
92730cfbc0SXuan Hu  dontTouch(io.deqResp)
93730cfbc0SXuan Hu  // Modules
945db4956bSzhanglyGit
955db4956bSzhanglyGit  val entries = Module(new Entries)
96730cfbc0SXuan Hu  val subDeqPolicies  = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None)
97dd970561SzhanglyGit  val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) }
98dd970561SzhanglyGit  val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) }
99dd970561SzhanglyGit  val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) }
100dd970561SzhanglyGit  val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) }
101dd970561SzhanglyGit  val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) }
102dd970561SzhanglyGit  val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) }
103730cfbc0SXuan Hu
104493a9370SHaojin Tang  class WakeupQueueFlush extends Bundle {
105493a9370SHaojin Tang    val redirect = ValidIO(new Redirect)
1066810d1e8Ssfencevma    val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, new LoadCancelIO)
107493a9370SHaojin Tang    val og0Fail = Output(Bool())
108493a9370SHaojin Tang    val og1Fail = Output(Bool())
109493a9370SHaojin Tang  }
110493a9370SHaojin Tang
111493a9370SHaojin Tang  private def flushFunc(exuInput: ExuInput, flush: WakeupQueueFlush, stage: Int): Bool = {
112493a9370SHaojin Tang    val redirectFlush = exuInput.robIdx.needFlush(flush.redirect)
1130f55a0d3SHaojin Tang    val loadDependencyFlush = LoadShouldCancel(exuInput.loadDependency, flush.ldCancel)
114493a9370SHaojin Tang    val ogFailFlush = stage match {
115493a9370SHaojin Tang      case 1 => flush.og0Fail
116493a9370SHaojin Tang      case 2 => flush.og1Fail
117493a9370SHaojin Tang      case _ => false.B
118493a9370SHaojin Tang    }
1190f55a0d3SHaojin Tang    redirectFlush || loadDependencyFlush || ogFailFlush
1200f55a0d3SHaojin Tang  }
1210f55a0d3SHaojin Tang
1220f55a0d3SHaojin Tang  private def modificationFunc(exuInput: ExuInput): ExuInput = {
1230f55a0d3SHaojin Tang    val newExuInput = WireDefault(exuInput)
1240f55a0d3SHaojin Tang    newExuInput.loadDependency match {
1250f55a0d3SHaojin Tang      case Some(deps) => deps.zip(exuInput.loadDependency.get).foreach(x => x._1 := x._2 << 1)
1260f55a0d3SHaojin Tang      case None =>
1270f55a0d3SHaojin Tang    }
1280f55a0d3SHaojin Tang    newExuInput
129493a9370SHaojin Tang  }
130493a9370SHaojin Tang
131493a9370SHaojin Tang  val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, WakeupQueueFlush]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module(
1320f55a0d3SHaojin Tang    new MultiWakeupQueue(new ExuInput(x), new WakeupQueueFlush, x.fuLatancySet, flushFunc, modificationFunc)
133bf35baadSXuan Hu  ))}
134bf35baadSXuan Hu
135dd970561SzhanglyGit  val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable)
136dd970561SzhanglyGit  val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable)
137dd970561SzhanglyGit  val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable)
138dd970561SzhanglyGit  val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable)
139dd970561SzhanglyGit  val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet)
140dd970561SzhanglyGit  val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet)
141ea0f92d8Sczw  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
142de93b508SzhanglyGit  val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
143de93b508SzhanglyGit  val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
144730cfbc0SXuan Hu  val s0_enqValidVec = io.enq.map(_.valid)
145730cfbc0SXuan Hu  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
146730cfbc0SXuan Hu  val s0_enqNotFlush = !io.flush.valid
147730cfbc0SXuan Hu  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
1485db4956bSzhanglyGit  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) //enqValid && notFlush && enqReady
149730cfbc0SXuan Hu
150730cfbc0SXuan Hu
151730cfbc0SXuan Hu  // One deq port only need one special deq policy
152730cfbc0SXuan Hu  val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool()))))
153730cfbc0SXuan Hu  val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W)))))
154730cfbc0SXuan Hu
155730cfbc0SXuan Hu  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
156730cfbc0SXuan Hu  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
157730cfbc0SXuan Hu  val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) =>
158730cfbc0SXuan Hu    Mux(valid, oh, 0.U)
159730cfbc0SXuan Hu  }
160730cfbc0SXuan Hu  val finalDeqMask: UInt = finalDeqOH.reduce(_ | _)
161730cfbc0SXuan Hu
162730cfbc0SXuan Hu  val deqRespVec = io.deqResp
163730cfbc0SXuan Hu
1645db4956bSzhanglyGit  val validVec = VecInit(entries.io.valid.asBools)
1655db4956bSzhanglyGit  val canIssueVec = VecInit(entries.io.canIssue.asBools)
1665db4956bSzhanglyGit  val clearVec = VecInit(entries.io.clear.asBools)
1675db4956bSzhanglyGit  val deqFirstIssueVec = VecInit(entries.io.deq.map(_.isFirstIssue))
168730cfbc0SXuan Hu
1695db4956bSzhanglyGit  val dataSources: Vec[Vec[DataSource]] = entries.io.dataSources
170c0be7f33SXuan Hu  val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqOH.map(oh => Mux1H(oh, dataSources)))
171c0be7f33SXuan Hu  // (entryIdx)(srcIdx)(exuIdx)
1727a96cc7fSHaojin Tang  val wakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = entries.io.srcWakeUpL1ExuOH
1735db4956bSzhanglyGit  val srcTimer: Option[Vec[Vec[UInt]]] = entries.io.srcTimer
174c0be7f33SXuan Hu
175c0be7f33SXuan Hu  // (deqIdx)(srcIdx)(exuIdx)
1767a96cc7fSHaojin Tang  val finalWakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
177ea46c302SXuan Hu  val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
178cdac04a3SXuan Hu
1795db4956bSzhanglyGit  val wakeupEnqSrcStateBypassFromWB: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
1800f55a0d3SHaojin Tang  val wakeupEnqSrcStateBypassFromIQ: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
1810f55a0d3SHaojin Tang  val srcWakeUpEnqByIQMatrix = Wire(Vec(params.numEnq, Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool()))))
1820f55a0d3SHaojin Tang
1830f55a0d3SHaojin Tang  val shiftedWakeupLoadDependencyByIQVec = Wire(Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))))
1840f55a0d3SHaojin Tang  shiftedWakeupLoadDependencyByIQVec
1850f55a0d3SHaojin Tang    .zip(io.wakeupFromIQ.map(_.bits.loadDependency))
1860f55a0d3SHaojin Tang    .zip(params.wakeUpInExuSources.map(_.name)).foreach {
1870f55a0d3SHaojin Tang    case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach {
1880f55a0d3SHaojin Tang      case ((dep, originalDep), deqPortIdx) =>
189a9ffe60aSHaojin Tang        if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx)
19083ba63b3SXuan Hu          dep := (originalDep << 1).asUInt | 1.U
1910f55a0d3SHaojin Tang        else
1920f55a0d3SHaojin Tang          dep := originalDep << 1
1930f55a0d3SHaojin Tang    }
1940f55a0d3SHaojin Tang  }
1950f55a0d3SHaojin Tang
196730cfbc0SXuan Hu  for (i <- io.enq.indices) {
197730cfbc0SXuan Hu    for (j <- s0_enqBits(i).srcType.indices) {
19859ef6009Sxiaofeibao-xjtu      wakeupEnqSrcStateBypassFromWB(i)(j) := Cat(
19983ba63b3SXuan Hu        io.wakeupFromWB.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head).toSeq
200730cfbc0SXuan Hu      ).orR
201730cfbc0SXuan Hu    }
202730cfbc0SXuan Hu  }
2035db4956bSzhanglyGit
20459ef6009Sxiaofeibao-xjtu  for (i <- io.enq.indices) {
2050f55a0d3SHaojin Tang    val numLsrc = s0_enqBits(i).srcType.size.min(entries.io.enq(i).bits.status.srcType.size)
20659ef6009Sxiaofeibao-xjtu    for (j <- s0_enqBits(i).srcType.indices) {
2070f55a0d3SHaojin Tang      val ldTransCancel = if (params.numWakeupFromIQ > 0 && j < numLsrc) Mux(
2080f55a0d3SHaojin Tang        srcWakeUpEnqByIQMatrix(i)(j).asUInt.orR,
20983ba63b3SXuan Hu        Mux1H(srcWakeUpEnqByIQMatrix(i)(j), io.wakeupFromIQ.map(_.bits.loadDependency).map(dep => LoadShouldCancel(Some(dep), io.ldCancel)).toSeq),
2100f55a0d3SHaojin Tang        false.B
2110f55a0d3SHaojin Tang      ) else false.B
21259ef6009Sxiaofeibao-xjtu      wakeupEnqSrcStateBypassFromIQ(i)(j) := Cat(
21383ba63b3SXuan Hu        io.wakeupFromIQ.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head).toSeq
2140f55a0d3SHaojin Tang      ).orR && !ldTransCancel
21559ef6009Sxiaofeibao-xjtu    }
21659ef6009Sxiaofeibao-xjtu  }
2170f55a0d3SHaojin Tang
21859ef6009Sxiaofeibao-xjtu  srcWakeUpEnqByIQMatrix.zipWithIndex.foreach { case (wakeups: Vec[Vec[Bool]], i) =>
21959ef6009Sxiaofeibao-xjtu    if (io.wakeupFromIQ.isEmpty) {
22059ef6009Sxiaofeibao-xjtu      wakeups := 0.U.asTypeOf(wakeups)
22159ef6009Sxiaofeibao-xjtu    } else {
22259ef6009Sxiaofeibao-xjtu      val wakeupVec: IndexedSeq[IndexedSeq[Bool]] = io.wakeupFromIQ.map((bundle: ValidIO[IssueQueueIQWakeUpBundle]) =>
22359ef6009Sxiaofeibao-xjtu        bundle.bits.wakeUp(s0_enqBits(i).psrc.take(params.numRegSrc) zip s0_enqBits(i).srcType.take(params.numRegSrc), bundle.valid)
22483ba63b3SXuan Hu      ).toIndexedSeq.transpose
22559ef6009Sxiaofeibao-xjtu      wakeups := wakeupVec.map(x => VecInit(x))
22659ef6009Sxiaofeibao-xjtu    }
22759ef6009Sxiaofeibao-xjtu  }
228730cfbc0SXuan Hu
2295db4956bSzhanglyGit  val fuTypeVec = Wire(Vec(params.numEntries, FuType()))
2305db4956bSzhanglyGit  val transEntryDeqVec = Wire(Vec(params.numEnq, ValidIO(new EntryBundle)))
2315db4956bSzhanglyGit  val deqEntryVec = Wire(Vec(params.numDeq, ValidIO(new EntryBundle)))
2325db4956bSzhanglyGit  val transSelVec = Wire(Vec(params.numEnq, UInt((params.numEntries-params.numEnq).W)))
2335db4956bSzhanglyGit
234bf35baadSXuan Hu  /**
2355db4956bSzhanglyGit    * Connection of [[entries]]
236bf35baadSXuan Hu    */
2375db4956bSzhanglyGit  entries.io match { case entriesIO: EntriesIO =>
2385db4956bSzhanglyGit    entriesIO.flush <> io.flush
2395db4956bSzhanglyGit    entriesIO.wakeUpFromWB := io.wakeupFromWB
2405db4956bSzhanglyGit    entriesIO.wakeUpFromIQ := io.wakeupFromIQ
2415db4956bSzhanglyGit    entriesIO.og0Cancel := io.og0Cancel
2425db4956bSzhanglyGit    entriesIO.og1Cancel := io.og1Cancel
2430f55a0d3SHaojin Tang    entriesIO.ldCancel := io.ldCancel
2445db4956bSzhanglyGit    entriesIO.enq.zipWithIndex.foreach { case (enq: ValidIO[EntryBundle], i) =>
245730cfbc0SXuan Hu      enq.valid := s0_doEnqSelValidVec(i)
2465db4956bSzhanglyGit      val numLsrc = s0_enqBits(i).srcType.size.min(enq.bits.status.srcType.size)
2475db4956bSzhanglyGit      for(j <- 0 until numLsrc) {
2485db4956bSzhanglyGit        enq.bits.status.srcState(j) := s0_enqBits(i).srcState(j) |
2495db4956bSzhanglyGit                                       wakeupEnqSrcStateBypassFromWB(i)(j) |
2505db4956bSzhanglyGit                                       wakeupEnqSrcStateBypassFromIQ(i)(j)
2515db4956bSzhanglyGit        enq.bits.status.psrc(j) := s0_enqBits(i).psrc(j)
2525db4956bSzhanglyGit        enq.bits.status.srcType(j) := s0_enqBits(i).srcType(j)
253bc7d6943SzhanglyGit        enq.bits.status.dataSources(j).value := Mux(wakeupEnqSrcStateBypassFromIQ(i)(j).asBool, DataSource.forward, s0_enqBits(i).dataSource(j).value)
25496e858baSXuan Hu        enq.bits.payload.debugInfo.enqRsTime := GTimer()
255730cfbc0SXuan Hu      }
2565db4956bSzhanglyGit      enq.bits.status.fuType := s0_enqBits(i).fuType
2575db4956bSzhanglyGit      enq.bits.status.robIdx := s0_enqBits(i).robIdx
2582d270511Ssinsanction      enq.bits.status.uopIdx.foreach(_ := s0_enqBits(i).uopIdx)
2595db4956bSzhanglyGit      enq.bits.status.issueTimer := "b11".U
2605db4956bSzhanglyGit      enq.bits.status.deqPortIdx := 0.U
2615db4956bSzhanglyGit      enq.bits.status.issued := false.B
2625db4956bSzhanglyGit      enq.bits.status.firstIssue := false.B
2635db4956bSzhanglyGit      enq.bits.status.blocked := false.B
2645db4956bSzhanglyGit      enq.bits.status.srcWakeUpL1ExuOH match {
2655db4956bSzhanglyGit        case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
26659ef6009Sxiaofeibao-xjtu          case ((exuOH, wakeUpByIQOH), srcIdx) =>
26759ef6009Sxiaofeibao-xjtu            when(wakeUpByIQOH.asUInt.orR) {
2687a96cc7fSHaojin Tang              exuOH := Mux1H(wakeUpByIQOH, io.wakeupFromIQ.toSeq.map(x => MathUtils.IntToOH(x.bits.exuIdx).U(backendParams.numExu.W)))
26959ef6009Sxiaofeibao-xjtu            }.otherwise {
270bc7d6943SzhanglyGit              exuOH := s0_enqBits(i).l1ExuOH(srcIdx)
27159ef6009Sxiaofeibao-xjtu            }
27259ef6009Sxiaofeibao-xjtu        }
273c0be7f33SXuan Hu        case None =>
274c0be7f33SXuan Hu      }
2755db4956bSzhanglyGit      enq.bits.status.srcTimer match {
2765db4956bSzhanglyGit        case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
27759ef6009Sxiaofeibao-xjtu          case ((timer, wakeUpByIQOH), srcIdx) =>
27859ef6009Sxiaofeibao-xjtu            when(wakeUpByIQOH.asUInt.orR) {
27959ef6009Sxiaofeibao-xjtu              timer := 1.U.asTypeOf(timer)
28059ef6009Sxiaofeibao-xjtu            }.otherwise {
281bc7d6943SzhanglyGit              timer := Mux(s0_enqBits(i).dataSource(srcIdx).value === DataSource.bypass, 2.U.asTypeOf(timer), 0.U.asTypeOf(timer))
28259ef6009Sxiaofeibao-xjtu            }
28359ef6009Sxiaofeibao-xjtu        }
284cdac04a3SXuan Hu        case None =>
285cdac04a3SXuan Hu      }
2860f55a0d3SHaojin Tang      enq.bits.status.srcLoadDependency.foreach(_.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
2870f55a0d3SHaojin Tang        case ((dep, wakeUpByIQOH), srcIdx) =>
2880f55a0d3SHaojin Tang          dep := Mux(wakeUpByIQOH.asUInt.orR, Mux1H(wakeUpByIQOH, shiftedWakeupLoadDependencyByIQVec), 0.U.asTypeOf(dep))
2890f55a0d3SHaojin Tang      })
2905db4956bSzhanglyGit      enq.bits.imm := s0_enqBits(i).imm
2915db4956bSzhanglyGit      enq.bits.payload := s0_enqBits(i)
292730cfbc0SXuan Hu    }
2935db4956bSzhanglyGit    entriesIO.deq.zipWithIndex.foreach { case (deq, i) =>
294730cfbc0SXuan Hu      deq.deqSelOH.valid := finalDeqSelValidVec(i)
295730cfbc0SXuan Hu      deq.deqSelOH.bits := finalDeqSelOHVec(i)
296730cfbc0SXuan Hu    }
2975db4956bSzhanglyGit    entriesIO.deqResp.zipWithIndex.foreach { case (deqResp, i) =>
298730cfbc0SXuan Hu      deqResp.valid := io.deqResp(i).valid
2995db4956bSzhanglyGit      deqResp.bits.robIdx := io.deqResp(i).bits.robIdx
300887f9c3dSzhanglinjuan      deqResp.bits.uopIdx := io.deqResp(i).bits.uopIdx
301730cfbc0SXuan Hu      deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx
302730cfbc0SXuan Hu      deqResp.bits.respType := io.deqResp(i).bits.respType
3038d29ec32Sczw      deqResp.bits.rfWen := io.deqResp(i).bits.rfWen
3048d29ec32Sczw      deqResp.bits.fuType := io.deqResp(i).bits.fuType
305730cfbc0SXuan Hu    }
3065db4956bSzhanglyGit    entriesIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
307730cfbc0SXuan Hu      og0Resp.valid := io.og0Resp(i).valid
3085db4956bSzhanglyGit      og0Resp.bits.robIdx := io.og0Resp(i).bits.robIdx
309887f9c3dSzhanglinjuan      og0Resp.bits.uopIdx := io.og0Resp(i).bits.uopIdx
310730cfbc0SXuan Hu      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
311730cfbc0SXuan Hu      og0Resp.bits.respType := io.og0Resp(i).bits.respType
3128d29ec32Sczw      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
3138d29ec32Sczw      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
314730cfbc0SXuan Hu    }
3155db4956bSzhanglyGit    entriesIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
316730cfbc0SXuan Hu      og1Resp.valid := io.og1Resp(i).valid
3175db4956bSzhanglyGit      og1Resp.bits.robIdx := io.og1Resp(i).bits.robIdx
318887f9c3dSzhanglinjuan      og1Resp.bits.uopIdx := io.og1Resp(i).bits.uopIdx
319730cfbc0SXuan Hu      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
320730cfbc0SXuan Hu      og1Resp.bits.respType := io.og1Resp(i).bits.respType
3218d29ec32Sczw      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
3228d29ec32Sczw      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
323730cfbc0SXuan Hu    }
3240f55a0d3SHaojin Tang    entriesIO.finalIssueResp.foreach(_.zipWithIndex.foreach { case (finalIssueResp, i) =>
3250f55a0d3SHaojin Tang      finalIssueResp := io.finalIssueResp.get(i)
3260f55a0d3SHaojin Tang    })
327e8800897SXuan Hu    entriesIO.memAddrIssueResp.foreach(_.zipWithIndex.foreach { case (memAddrIssueResp, i) =>
328e8800897SXuan Hu      memAddrIssueResp := io.memAddrIssueResp.get(i)
329e8800897SXuan Hu    })
3305db4956bSzhanglyGit    transEntryDeqVec := entriesIO.transEntryDeqVec
3315db4956bSzhanglyGit    deqEntryVec := entriesIO.deqEntry
3325db4956bSzhanglyGit    fuTypeVec := entriesIO.fuType
3335db4956bSzhanglyGit    transSelVec := entriesIO.transSelVec
334730cfbc0SXuan Hu  }
335730cfbc0SXuan Hu
336730cfbc0SXuan Hu
3375db4956bSzhanglyGit  s0_enqSelValidVec := s0_enqValidVec.zip(io.enq).map{ case (enqValid, enq) => enqValid && enq.ready}
338730cfbc0SXuan Hu
3395db4956bSzhanglyGit  protected val commonAccept: UInt = Cat(fuTypeVec.map(fuType =>
340730cfbc0SXuan Hu    Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR
341730cfbc0SXuan Hu  ).reverse)
342730cfbc0SXuan Hu
343730cfbc0SXuan Hu  // if deq port can accept the uop
344730cfbc0SXuan Hu  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
3455db4956bSzhanglyGit    Cat(fuTypeVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt
346730cfbc0SXuan Hu  }
347730cfbc0SXuan Hu
348730cfbc0SXuan Hu  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
3495db4956bSzhanglyGit    fuTypeVec.map(fuType =>
350730cfbc0SXuan Hu      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
351730cfbc0SXuan Hu  }
352730cfbc0SXuan Hu
3535db4956bSzhanglyGit  subDeqPolicies.zipWithIndex.foreach { case (dpOption: Option[DeqPolicy], i) =>
354730cfbc0SXuan Hu    if (dpOption.nonEmpty) {
355730cfbc0SXuan Hu      val dp = dpOption.get
356de93b508SzhanglyGit      dp.io.request             := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt
357730cfbc0SXuan Hu      subDeqSelValidVec(i).get  := dp.io.deqSelOHVec.map(oh => oh.valid)
358730cfbc0SXuan Hu      subDeqSelOHVec(i).get     := dp.io.deqSelOHVec.map(oh => oh.bits)
359730cfbc0SXuan Hu    }
360730cfbc0SXuan Hu  }
361730cfbc0SXuan Hu
3628db72c71Sfdy  protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
3638db72c71Sfdy    io.enq.map(_.bits.fuType).map(fuType =>
3648db72c71Sfdy      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
3658db72c71Sfdy  }
3668db72c71Sfdy
3675db4956bSzhanglyGit  protected val transCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
3685db4956bSzhanglyGit    transEntryDeqVec.map(_.bits.status.fuType).zip(transEntryDeqVec.map(_.valid)).map{ case (fuType, valid) =>
3695db4956bSzhanglyGit      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR && valid }
3708db72c71Sfdy  }
3718db72c71Sfdy
3725db4956bSzhanglyGit  val enqEntryOldest = (0 until params.numDeq).map {
3738db72c71Sfdy    case deqIdx =>
3745db4956bSzhanglyGit      NewAgeDetector(numEntries = params.numEnq,
3755db4956bSzhanglyGit        enq = VecInit(enqCanAcceptVec(deqIdx).zip(s0_doEnqSelValidVec).map{ case (doCanAccept, valid) => doCanAccept && valid }),
3765db4956bSzhanglyGit        clear = VecInit(clearVec.take(params.numEnq)),
3775db4956bSzhanglyGit        canIssue = VecInit(canIssueVec.take(params.numEnq)).asUInt & ((~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)(params.numEnq-1, 0)
3785db4956bSzhanglyGit      )
3798db72c71Sfdy  }
3808db72c71Sfdy
3815db4956bSzhanglyGit  val othersEntryOldest = (0 until params.numDeq).map {
3825db4956bSzhanglyGit    case deqIdx =>
3835db4956bSzhanglyGit      AgeDetector(numEntries = params.numEntries - params.numEnq,
3845db4956bSzhanglyGit        enq = VecInit(transCanAcceptVec(deqIdx).zip(transSelVec).map{ case(doCanAccept, transSel) => Mux(doCanAccept, transSel, 0.U)}),
3855db4956bSzhanglyGit        deq = VecInit(clearVec.drop(params.numEnq)).asUInt,
3865db4956bSzhanglyGit        canIssue = VecInit(canIssueVec.drop(params.numEnq)).asUInt & ((~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)(params.numEntries-1, params.numEnq)
3875db4956bSzhanglyGit      )
3885db4956bSzhanglyGit  }
3895db4956bSzhanglyGit
3905db4956bSzhanglyGit  finalDeqSelValidVec.head := othersEntryOldest.head.valid || enqEntryOldest.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head
3915db4956bSzhanglyGit  finalDeqSelOHVec.head := Mux(othersEntryOldest.head.valid, Cat(othersEntryOldest.head.bits, 0.U((params.numEnq).W)),
3925db4956bSzhanglyGit                            Mux(enqEntryOldest.head.valid, Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest.head.bits),
3935db4956bSzhanglyGit                              subDeqSelOHVec.head.getOrElse(Seq(0.U)).head))
3948db72c71Sfdy
395730cfbc0SXuan Hu  if (params.numDeq == 2) {
396d1bb5687SHaojin Tang    params.getFuCfgs.contains(FuConfig.FakeHystaCfg) match {
397d1bb5687SHaojin Tang      case true =>
398d1bb5687SHaojin Tang        finalDeqSelValidVec(1) := false.B
399d1bb5687SHaojin Tang        finalDeqSelOHVec(1) := 0.U.asTypeOf(finalDeqSelOHVec(1))
400d1bb5687SHaojin Tang      case false =>
4015db4956bSzhanglyGit        val chooseOthersOldest = othersEntryOldest(1).valid && Cat(othersEntryOldest(1).bits, 0.U((params.numEnq).W)) =/= finalDeqSelOHVec.head
4025db4956bSzhanglyGit        val chooseEnqOldest = enqEntryOldest(1).valid && Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest(1).bits) =/= finalDeqSelOHVec.head
4038db72c71Sfdy        val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head
4048db72c71Sfdy
4058db72c71Sfdy        finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq(
4065db4956bSzhanglyGit          (chooseOthersOldest) -> othersEntryOldest(1).valid,
4075db4956bSzhanglyGit          (chooseEnqOldest) -> enqEntryOldest(1).valid,
4088db72c71Sfdy          (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head)
4098db72c71Sfdy        )
4108db72c71Sfdy        finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq(
4115db4956bSzhanglyGit          (chooseOthersOldest) -> Cat(othersEntryOldest(1).bits, 0.U((params.numEnq).W)),
4125db4956bSzhanglyGit          (chooseEnqOldest) -> Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest(1).bits),
4138db72c71Sfdy          (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head)
4148db72c71Sfdy        )
415730cfbc0SXuan Hu    }
416d1bb5687SHaojin Tang  }
417730cfbc0SXuan Hu
418de93b508SzhanglyGit  //fuBusyTable
4195db4956bSzhanglyGit  fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.foreach { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) =>
420de93b508SzhanglyGit    if(busyTableWrite.nonEmpty) {
421de93b508SzhanglyGit      val btwr = busyTableWrite.get
422de93b508SzhanglyGit      val btrd = busyTableRead.get
423dd970561SzhanglyGit      btwr.io.in.deqResp := io.deqResp(i)
424dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
425dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
426de93b508SzhanglyGit      btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable
4275db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
428de93b508SzhanglyGit      fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask
429ea0f92d8Sczw    }
430de93b508SzhanglyGit    else {
4318d29ec32Sczw      fuBusyTableMask(i) := 0.U(params.numEntries.W)
432ea0f92d8Sczw    }
4332e0a7dc5Sfdy  }
4342e0a7dc5Sfdy
435dd970561SzhanglyGit  //wbfuBusyTable write
4365db4956bSzhanglyGit  intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
437dd970561SzhanglyGit    if(busyTableWrite.nonEmpty) {
438dd970561SzhanglyGit      val btwr = busyTableWrite.get
439dd970561SzhanglyGit      val bt = busyTable.get
440dd970561SzhanglyGit      val dq = deqResp.get
441dd970561SzhanglyGit      btwr.io.in.deqResp := io.deqResp(i)
442dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
443dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
444dd970561SzhanglyGit      bt := btwr.io.out.fuBusyTable
445dd970561SzhanglyGit      dq := btwr.io.out.deqRespSet
446dd970561SzhanglyGit    }
447dd970561SzhanglyGit  }
448dd970561SzhanglyGit
4495db4956bSzhanglyGit  vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
450dd970561SzhanglyGit    if (busyTableWrite.nonEmpty) {
451dd970561SzhanglyGit      val btwr = busyTableWrite.get
452dd970561SzhanglyGit      val bt = busyTable.get
453dd970561SzhanglyGit      val dq = deqResp.get
454dd970561SzhanglyGit      btwr.io.in.deqResp := io.deqResp(i)
455dd970561SzhanglyGit      btwr.io.in.og0Resp := io.og0Resp(i)
456dd970561SzhanglyGit      btwr.io.in.og1Resp := io.og1Resp(i)
457dd970561SzhanglyGit      bt := btwr.io.out.fuBusyTable
458dd970561SzhanglyGit      dq := btwr.io.out.deqRespSet
459dd970561SzhanglyGit    }
460dd970561SzhanglyGit  }
461dd970561SzhanglyGit
462de93b508SzhanglyGit  //wbfuBusyTable read
4635db4956bSzhanglyGit  intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
464de93b508SzhanglyGit    if(busyTableRead.nonEmpty) {
465de93b508SzhanglyGit      val btrd = busyTableRead.get
466de93b508SzhanglyGit      val bt = busyTable.get
467de93b508SzhanglyGit      btrd.io.in.fuBusyTable := bt
4685db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
469de93b508SzhanglyGit      intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
470de93b508SzhanglyGit    }
471de93b508SzhanglyGit    else {
472de93b508SzhanglyGit      intWbBusyTableMask(i) := 0.U(params.numEntries.W)
473de93b508SzhanglyGit    }
474de93b508SzhanglyGit  }
4755db4956bSzhanglyGit  vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
476de93b508SzhanglyGit    if (busyTableRead.nonEmpty) {
477de93b508SzhanglyGit      val btrd = busyTableRead.get
478de93b508SzhanglyGit      val bt = busyTable.get
479de93b508SzhanglyGit      btrd.io.in.fuBusyTable := bt
4805db4956bSzhanglyGit      btrd.io.in.fuTypeRegVec := fuTypeVec
481de93b508SzhanglyGit      vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
482de93b508SzhanglyGit    }
483de93b508SzhanglyGit    else {
484de93b508SzhanglyGit      vfWbBusyTableMask(i) := 0.U(params.numEntries.W)
485de93b508SzhanglyGit    }
486ea0f92d8Sczw  }
487ea0f92d8Sczw
488bf35baadSXuan Hu  wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) =>
489bc7d6943SzhanglyGit    val og0RespEach = io.og0Resp(i)
490bc7d6943SzhanglyGit    val og1RespEach = io.og1Resp(i)
491bf35baadSXuan Hu    wakeUpQueueOption.foreach {
492bf35baadSXuan Hu      wakeUpQueue =>
493493a9370SHaojin Tang        val flush = Wire(new WakeupQueueFlush)
494493a9370SHaojin Tang        flush.redirect := io.flush
4950f55a0d3SHaojin Tang        flush.ldCancel := io.ldCancel
496493a9370SHaojin Tang        flush.og0Fail := io.og0Resp(i).valid && RSFeedbackType.isBlocked(io.og0Resp(i).bits.respType)
497493a9370SHaojin Tang        flush.og1Fail := io.og1Resp(i).valid && RSFeedbackType.isBlocked(io.og1Resp(i).bits.respType)
498493a9370SHaojin Tang        wakeUpQueue.io.flush := flush
4990e502183SHaojin Tang        wakeUpQueue.io.enq.valid := io.deq(i).fire && !io.deq(i).bits.common.needCancel(io.og0Cancel, io.og1Cancel) && {
50027f42defSHaojin Tang          io.deq(i).bits.common.rfWen.getOrElse(false.B) && io.deq(i).bits.common.pdest =/= 0.U ||
50127f42defSHaojin Tang          io.deq(i).bits.common.fpWen.getOrElse(false.B) ||
50227f42defSHaojin Tang          io.deq(i).bits.common.vecWen.getOrElse(false.B)
5031526754bSXuan Hu        }
504bf35baadSXuan Hu        wakeUpQueue.io.enq.bits.uop := io.deq(i).bits.common
505bf35baadSXuan Hu        wakeUpQueue.io.enq.bits.lat := getDeqLat(i, io.deq(i).bits.common.fuType)
506493a9370SHaojin Tang        wakeUpQueue.io.og0IssueFail := flush.og0Fail
507493a9370SHaojin Tang        wakeUpQueue.io.og1IssueFail := flush.og1Fail
508bf35baadSXuan Hu    }
509bf35baadSXuan Hu  }
510bf35baadSXuan Hu
511730cfbc0SXuan Hu  io.deq.zipWithIndex.foreach { case (deq, i) =>
512730cfbc0SXuan Hu    deq.valid                := finalDeqSelValidVec(i)
513730cfbc0SXuan Hu    deq.bits.addrOH          := finalDeqSelOHVec(i)
514730cfbc0SXuan Hu    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
515730cfbc0SXuan Hu    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
5165db4956bSzhanglyGit    deq.bits.common.fuType   := deqEntryVec(i).bits.payload.fuType
5175db4956bSzhanglyGit    deq.bits.common.fuOpType := deqEntryVec(i).bits.payload.fuOpType
5185db4956bSzhanglyGit    deq.bits.common.rfWen.foreach(_ := deqEntryVec(i).bits.payload.rfWen)
5195db4956bSzhanglyGit    deq.bits.common.fpWen.foreach(_ := deqEntryVec(i).bits.payload.fpWen)
5205db4956bSzhanglyGit    deq.bits.common.vecWen.foreach(_ := deqEntryVec(i).bits.payload.vecWen)
5215db4956bSzhanglyGit    deq.bits.common.flushPipe.foreach(_ := deqEntryVec(i).bits.payload.flushPipe)
5225db4956bSzhanglyGit    deq.bits.common.pdest := deqEntryVec(i).bits.payload.pdest
5235db4956bSzhanglyGit    deq.bits.common.robIdx := deqEntryVec(i).bits.payload.robIdx
5245db4956bSzhanglyGit    deq.bits.common.imm := deqEntryVec(i).bits.imm
525c0be7f33SXuan Hu    deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach {
526c0be7f33SXuan Hu      case ((sink, source), srcIdx) =>
527c0be7f33SXuan Hu        sink.value := Mux(
5285db4956bSzhanglyGit          SrcType.isXp(deqEntryVec(i).bits.payload.srcType(srcIdx)) && deqEntryVec(i).bits.payload.psrc(srcIdx) === 0.U,
529c0be7f33SXuan Hu          DataSource.none,
530c0be7f33SXuan Hu          source.value
531c0be7f33SXuan Hu        )
5325d2b9cadSXuan Hu    }
533670870b3SXuan Hu    if (deq.bits.common.l1ExuOH.size > 0) {
534bc7d6943SzhanglyGit      if (params.hasIQWakeUp) {
5357a96cc7fSHaojin Tang        deq.bits.common.l1ExuOH := finalWakeUpL1ExuOH.get(i)
536bc7d6943SzhanglyGit      } else {
5377a96cc7fSHaojin Tang        deq.bits.common.l1ExuOH := deqEntryVec(i).bits.payload.l1ExuOH.take(deq.bits.common.l1ExuOH.length)
538bc7d6943SzhanglyGit      }
539670870b3SXuan Hu    }
540ea46c302SXuan Hu    deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i))
5410f55a0d3SHaojin Tang    deq.bits.common.loadDependency.foreach(_ := deqEntryVec(i).bits.status.mergedLoadDependency.get)
54204c99ecaSXuan Hu    deq.bits.common.deqLdExuIdx.foreach(_ := params.backendParam.getLdExuIdx(deq.bits.exuParams).U)
5432fb6a709SHaojin Tang    deq.bits.common.src := DontCare
5449d8d7860SXuan Hu    deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo)
5455d2b9cadSXuan Hu
5465db4956bSzhanglyGit    deq.bits.rf.zip(deqEntryVec(i).bits.payload.psrc).foreach { case (rf, psrc) =>
547730cfbc0SXuan Hu      rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
548730cfbc0SXuan Hu    }
5495db4956bSzhanglyGit    deq.bits.rf.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (rf, srcType) =>
550730cfbc0SXuan Hu      rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
551730cfbc0SXuan Hu    }
5525db4956bSzhanglyGit    deq.bits.srcType.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (sink, source) =>
553730cfbc0SXuan Hu      sink := source
554730cfbc0SXuan Hu    }
5555db4956bSzhanglyGit    deq.bits.immType := deqEntryVec(i).bits.payload.selImm
556765e58c6Ssinsanction
557765e58c6Ssinsanction    // dirty code for lui+addi(w) fusion
558765e58c6Ssinsanction    when (deqEntryVec(i).bits.payload.isLUI32) {
559765e58c6Ssinsanction      val lui_imm = Cat(deqEntryVec(i).bits.payload.lsrc(1), deqEntryVec(i).bits.payload.lsrc(0), deqEntryVec(i).bits.imm(ImmUnion.maxLen - 1, 0))
560765e58c6Ssinsanction      deq.bits.common.imm := ImmUnion.LUI32.toImm32(lui_imm)
561765e58c6Ssinsanction    }
562f4dcd9fcSsinsanction
563f4dcd9fcSsinsanction    // dirty code for fused_lui_load
564f4dcd9fcSsinsanction    when (SrcType.isImm(deqEntryVec(i).bits.payload.srcType(0)) && deqEntryVec(i).bits.payload.fuType === FuType.ldu.U) {
565f4dcd9fcSsinsanction      deq.bits.common.imm := Imm_LUI_LOAD().getLuiImm(deqEntryVec(i).bits.payload)
566f4dcd9fcSsinsanction    }
56796e858baSXuan Hu
56896e858baSXuan Hu    deq.bits.common.perfDebugInfo := deqEntryVec(i).bits.payload.debugInfo
56996e858baSXuan Hu    deq.bits.common.perfDebugInfo.selectTime := GTimer()
57096e858baSXuan Hu    deq.bits.common.perfDebugInfo.issueTime := GTimer() + 1.U
571730cfbc0SXuan Hu  }
5720f55a0d3SHaojin Tang
5730f55a0d3SHaojin Tang  private val ldCancels = io.fromCancelNetwork.map(in =>
5740f55a0d3SHaojin Tang    LoadShouldCancel(in.bits.common.loadDependency, io.ldCancel)
5750f55a0d3SHaojin Tang  )
5760f55a0d3SHaojin Tang  private val fromCancelNetworkShift = WireDefault(io.fromCancelNetwork)
5770f55a0d3SHaojin Tang  fromCancelNetworkShift.zip(io.fromCancelNetwork).foreach {
5780f55a0d3SHaojin Tang    case (shifted, original) =>
5790f55a0d3SHaojin Tang      original.ready := shifted.ready // this will not cause combinational loop
5800f55a0d3SHaojin Tang      shifted.bits.common.loadDependency.foreach(
5810f55a0d3SHaojin Tang        _ := original.bits.common.loadDependency.get.map(_ << 1)
5820f55a0d3SHaojin Tang      )
5830f55a0d3SHaojin Tang  }
5840f55a0d3SHaojin Tang  io.deqDelay.zip(fromCancelNetworkShift).zip(ldCancels).foreach { case ((deqDly, deq), ldCancel) =>
58559ef6009Sxiaofeibao-xjtu    NewPipelineConnect(
58659ef6009Sxiaofeibao-xjtu      deq, deqDly, deqDly.valid,
5870f55a0d3SHaojin Tang      deq.bits.common.robIdx.needFlush(io.flush) || ldCancel,
58859ef6009Sxiaofeibao-xjtu      Option("Scheduler2DataPathPipe")
58959ef6009Sxiaofeibao-xjtu    )
59059ef6009Sxiaofeibao-xjtu  }
59159ef6009Sxiaofeibao-xjtu  dontTouch(io.deqDelay)
592bf35baadSXuan Hu  io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) =>
593e63b0a03SXuan Hu    if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) {
594bf35baadSXuan Hu      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
595c0be7f33SXuan Hu      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i))
5960f55a0d3SHaojin Tang      wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency))
597e63b0a03SXuan Hu    } else if (wakeUpQueues(i).nonEmpty) {
598e63b0a03SXuan Hu      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
599e63b0a03SXuan Hu      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits)
6000f55a0d3SHaojin Tang      wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency))
601bf35baadSXuan Hu    } else {
602bf35baadSXuan Hu      wakeup.valid := false.B
6030f55a0d3SHaojin Tang      wakeup.bits := 0.U.asTypeOf(wakeup.bits)
604bf35baadSXuan Hu    }
605bf35baadSXuan Hu  }
606bf35baadSXuan Hu
607730cfbc0SXuan Hu  // Todo: better counter implementation
6085db4956bSzhanglyGit  private val enqHasValid = validVec.take(params.numEnq).reduce(_ | _)
609e986c5deSXuan Hu  private val enqEntryValidCnt = PopCount(validVec.take(params.numEnq))
6105db4956bSzhanglyGit  private val othersValidCnt = PopCount(validVec.drop(params.numEnq))
6115db4956bSzhanglyGit  io.status.leftVec(0) := validVec.drop(params.numEnq).reduce(_ & _)
612730cfbc0SXuan Hu  for (i <- 0 until params.numEnq) {
6135db4956bSzhanglyGit    io.status.leftVec(i + 1) := othersValidCnt === (params.numEntries - params.numEnq - (i + 1)).U
614730cfbc0SXuan Hu  }
6155db4956bSzhanglyGit  io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR || !enqHasValid) // Todo: more efficient implementation
616f4d8f008SHaojin Tang  io.status.empty := !Cat(validVec).orR
617f4d8f008SHaojin Tang  io.status.full := Cat(io.status.leftVec).orR
618*56bcaed7SHaojin Tang  io.status.validCnt := PopCount(validVec)
619bf35baadSXuan Hu
620bf35baadSXuan Hu  protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = {
621dcd21474SHaojin Tang    Mux1H(fuLatencyMaps(deqPortIdx) map { case (k, v) => (k.U === fuType, v.U) })
622bf35baadSXuan Hu  }
62389740385Ssinsanction
624de7754bfSsinsanction  // issue perf counter
625e986c5deSXuan Hu  // enq count
626e986c5deSXuan Hu  XSPerfAccumulate("enq_valid_cnt", PopCount(io.enq.map(_.fire)))
627e986c5deSXuan Hu  XSPerfAccumulate("enq_fire_cnt", PopCount(io.enq.map(_.fire)))
628e986c5deSXuan Hu  // valid count
629e986c5deSXuan Hu  XSPerfHistogram("enq_entry_valid_cnt", enqEntryValidCnt, true.B, 0, params.numEnq + 1)
63062a2cb19SXuan Hu  XSPerfHistogram("other_entry_valid_cnt", othersValidCnt, true.B, 0, params.numEntries - params.numEnq + 1)
631e986c5deSXuan Hu  XSPerfHistogram("valid_cnt", PopCount(validVec), true.B, 0, params.numEntries + 1)
632*56bcaed7SHaojin Tang  // only split when more than 1 func type
633*56bcaed7SHaojin Tang  if (params.getFuCfgs.size > 0) {
634*56bcaed7SHaojin Tang    for (t <- FuType.functionNameMap.keys) {
635*56bcaed7SHaojin Tang      val fuName = FuType.functionNameMap(t)
636*56bcaed7SHaojin Tang      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
637*56bcaed7SHaojin Tang        XSPerfHistogram(s"valid_cnt_hist_futype_${fuName}", PopCount(validVec.zip(fuTypeVec).map { case (v, fu) => v && fu === t.U }), true.B, 0, params.numEntries, 1)
638*56bcaed7SHaojin Tang      }
639*56bcaed7SHaojin Tang    }
640*56bcaed7SHaojin Tang  }
641de7754bfSsinsanction  // ready instr count
642e986c5deSXuan Hu  private val readyEntriesCnt = PopCount(validVec.zip(canIssueVec).map(x => x._1 && x._2))
643e986c5deSXuan Hu  XSPerfHistogram("ready_cnt", readyEntriesCnt, true.B, 0, params.numEntries + 1)
644e986c5deSXuan Hu  // only split when more than 1 func type
645e986c5deSXuan Hu  if (params.getFuCfgs.size > 0) {
64689740385Ssinsanction    for (t <- FuType.functionNameMap.keys) {
64789740385Ssinsanction      val fuName = FuType.functionNameMap(t)
64889740385Ssinsanction      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
649e986c5deSXuan Hu        XSPerfHistogram(s"ready_cnt_hist_futype_${fuName}", PopCount(validVec.zip(canIssueVec).zip(fuTypeVec).map { case ((v, c), fu) => v && c && fu === t.U }), true.B, 0, params.numEntries, 1)
650e986c5deSXuan Hu      }
65189740385Ssinsanction    }
65289740385Ssinsanction  }
65389740385Ssinsanction
654de7754bfSsinsanction  // deq instr count
655e986c5deSXuan Hu  XSPerfAccumulate("issue_instr_pre_count", PopCount(io.deq.map(_.valid)))
656e986c5deSXuan Hu  XSPerfHistogram("issue_instr_pre_count_hist", PopCount(io.deq.map(_.valid)), true.B, 0, params.numDeq + 1, 1)
657e986c5deSXuan Hu  XSPerfAccumulate("issue_instr_count", PopCount(io.deqDelay.map(_.valid)))
658e986c5deSXuan Hu  XSPerfHistogram("issue_instr_count_hist", PopCount(io.deqDelay.map(_.valid)), true.B, 0, params.numDeq + 1, 1)
659de7754bfSsinsanction
660de7754bfSsinsanction  // deq instr data source count
66189740385Ssinsanction  XSPerfAccumulate("issue_datasource_reg", io.deq.map{ deq =>
66289740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) })
66389740385Ssinsanction  }.reduce(_ +& _))
66489740385Ssinsanction  XSPerfAccumulate("issue_datasource_bypass", io.deq.map{ deq =>
66589740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) })
66689740385Ssinsanction  }.reduce(_ +& _))
66789740385Ssinsanction  XSPerfAccumulate("issue_datasource_forward", io.deq.map{ deq =>
66889740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) })
66989740385Ssinsanction  }.reduce(_ +& _))
670de7754bfSsinsanction  XSPerfAccumulate("issue_datasource_noreg", io.deq.map{ deq =>
671de7754bfSsinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) })
672de7754bfSsinsanction  }.reduce(_ +& _))
67389740385Ssinsanction
67489740385Ssinsanction  XSPerfHistogram("issue_datasource_reg_hist", io.deq.map{ deq =>
67589740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) })
676e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
67789740385Ssinsanction  XSPerfHistogram("issue_datasource_bypass_hist", io.deq.map{ deq =>
67889740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) })
679e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
68089740385Ssinsanction  XSPerfHistogram("issue_datasource_forward_hist", io.deq.map{ deq =>
68189740385Ssinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) })
682e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
683de7754bfSsinsanction  XSPerfHistogram("issue_datasource_noreg_hist", io.deq.map{ deq =>
684de7754bfSsinsanction    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) })
685e986c5deSXuan Hu  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
68689740385Ssinsanction
687de7754bfSsinsanction  // deq instr data source count for each futype
68889740385Ssinsanction  for (t <- FuType.functionNameMap.keys) {
68989740385Ssinsanction    val fuName = FuType.functionNameMap(t)
69089740385Ssinsanction    if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
69189740385Ssinsanction      XSPerfAccumulate(s"issue_datasource_reg_futype_${fuName}", io.deq.map{ deq =>
69289740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
69389740385Ssinsanction      }.reduce(_ +& _))
69489740385Ssinsanction      XSPerfAccumulate(s"issue_datasource_bypass_futype_${fuName}", io.deq.map{ deq =>
69589740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
69689740385Ssinsanction      }.reduce(_ +& _))
69789740385Ssinsanction      XSPerfAccumulate(s"issue_datasource_forward_futype_${fuName}", io.deq.map{ deq =>
69889740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
69989740385Ssinsanction      }.reduce(_ +& _))
700de7754bfSsinsanction      XSPerfAccumulate(s"issue_datasource_noreg_futype_${fuName}", io.deq.map{ deq =>
701de7754bfSsinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
702de7754bfSsinsanction      }.reduce(_ +& _))
70389740385Ssinsanction
70489740385Ssinsanction      XSPerfHistogram(s"issue_datasource_reg_hist_futype_${fuName}", io.deq.map{ deq =>
70589740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
706e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
70789740385Ssinsanction      XSPerfHistogram(s"issue_datasource_bypass_hist_futype_${fuName}", io.deq.map{ deq =>
70889740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
709e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
71089740385Ssinsanction      XSPerfHistogram(s"issue_datasource_forward_hist_futype_${fuName}", io.deq.map{ deq =>
71189740385Ssinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
712e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
713de7754bfSsinsanction      XSPerfHistogram(s"issue_datasource_noreg_hist_futype_${fuName}", io.deq.map{ deq =>
714de7754bfSsinsanction        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
715e986c5deSXuan Hu      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
71689740385Ssinsanction    }
71789740385Ssinsanction  }
71889740385Ssinsanction
719de7754bfSsinsanction  // cancel instr count
72089740385Ssinsanction  if (params.hasIQWakeUp) {
72189740385Ssinsanction    val cancelVec: Vec[Bool] = entries.io.cancel.get
72289740385Ssinsanction    XSPerfAccumulate("cancel_instr_count", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)))
72389740385Ssinsanction    XSPerfHistogram("cancel_instr_hist", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)), true.B, 0, params.numEntries, 1)
72489740385Ssinsanction    for (t <- FuType.functionNameMap.keys) {
72589740385Ssinsanction      val fuName = FuType.functionNameMap(t)
72689740385Ssinsanction      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
72789740385Ssinsanction        XSPerfAccumulate(s"cancel_instr_count_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }))
72889740385Ssinsanction        XSPerfHistogram(s"cancel_instr_hist_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }), true.B, 0, params.numEntries, 1)
72989740385Ssinsanction      }
73089740385Ssinsanction    }
73189740385Ssinsanction  }
732730cfbc0SXuan Hu}
733730cfbc0SXuan Hu
734730cfbc0SXuan Huclass IssueQueueJumpBundle extends Bundle {
735730cfbc0SXuan Hu  val pc = UInt(VAddrData().dataWidth.W)
736730cfbc0SXuan Hu}
737730cfbc0SXuan Hu
738730cfbc0SXuan Huclass IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
739730cfbc0SXuan Hu  val fastMatch = UInt(backendParams.LduCnt.W)
740730cfbc0SXuan Hu  val fastImm = UInt(12.W)
741730cfbc0SXuan Hu}
742730cfbc0SXuan Hu
743d456387eSHaojin Tangclass IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO
744730cfbc0SXuan Hu
745730cfbc0SXuan Huclass IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
746730cfbc0SXuan Hu  extends IssueQueueImp(wrapper)
747730cfbc0SXuan Hu{
748730cfbc0SXuan Hu  io.suggestName("none")
749730cfbc0SXuan Hu  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
750730cfbc0SXuan Hu
7515db4956bSzhanglyGit  if(params.needPc) {
7525db4956bSzhanglyGit    entries.io.enq.zipWithIndex.foreach { case (entriesEnq, i) =>
7535db4956bSzhanglyGit      entriesEnq.bits.status.pc.foreach(_ := io.enq(i).bits.pc)
754730cfbc0SXuan Hu    }
755730cfbc0SXuan Hu  }
756730cfbc0SXuan Hu
757730cfbc0SXuan Hu  io.deq.zipWithIndex.foreach{ case (deq, i) => {
758427cfec3SHaojin Tang    deq.bits.common.pc.foreach(_ := deqEntryVec(i).bits.status.pc.get)
7595db4956bSzhanglyGit    deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo)
7605db4956bSzhanglyGit    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
7615db4956bSzhanglyGit    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
762730cfbc0SXuan Hu    deq.bits.common.predictInfo.foreach(x => {
763d8a24b06SzhanglyGit      x.target := DontCare
7645db4956bSzhanglyGit      x.taken := deqEntryVec(i).bits.payload.pred_taken
765730cfbc0SXuan Hu    })
766730cfbc0SXuan Hu    // for std
7675db4956bSzhanglyGit    deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx)
768730cfbc0SXuan Hu    // for i2f
7695db4956bSzhanglyGit    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
770730cfbc0SXuan Hu  }}
771730cfbc0SXuan Hu}
772730cfbc0SXuan Hu
773730cfbc0SXuan Huclass IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
774730cfbc0SXuan Hu  extends IssueQueueImp(wrapper)
775730cfbc0SXuan Hu{
776bdda74fdSxiaofeibao-xjtu  s0_enqBits.foreach{ x =>
777bdda74fdSxiaofeibao-xjtu    x.srcType(3) := SrcType.vp // v0: mask src
778bdda74fdSxiaofeibao-xjtu    x.srcType(4) := SrcType.vp // vl&vtype
779730cfbc0SXuan Hu  }
780730cfbc0SXuan Hu  io.deq.zipWithIndex.foreach{ case (deq, i) => {
7815db4956bSzhanglyGit    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
7825db4956bSzhanglyGit    deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
7835db4956bSzhanglyGit    deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
7842d270511Ssinsanction    deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop)
785730cfbc0SXuan Hu  }}
786730cfbc0SXuan Hu}
787730cfbc0SXuan Hu
788730cfbc0SXuan Huclass IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
789730cfbc0SXuan Hu  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
790730cfbc0SXuan Hu  val checkWait = new Bundle {
791730cfbc0SXuan Hu    val stIssuePtr = Input(new SqPtr)
792730cfbc0SXuan Hu    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
793730cfbc0SXuan Hu  }
794730cfbc0SXuan Hu  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
7952d270511Ssinsanction
7962d270511Ssinsanction  // vector
7972d270511Ssinsanction  val sqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new SqPtr))
7982d270511Ssinsanction  val lqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new LqPtr))
799730cfbc0SXuan Hu}
800730cfbc0SXuan Hu
801730cfbc0SXuan Huclass IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
802730cfbc0SXuan Hu  val memIO = Some(new IssueQueueMemBundle)
803730cfbc0SXuan Hu}
804730cfbc0SXuan Hu
805730cfbc0SXuan Huclass IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
806730cfbc0SXuan Hu  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
807730cfbc0SXuan Hu
808b133b458SXuan Hu  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.HyuCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ, " +
809b133b458SXuan Hu    s"StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}")
8108a66c02cSXuan Hu  println(s"[IssueQueueMemAddrImp] StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}")
811730cfbc0SXuan Hu
812730cfbc0SXuan Hu  io.suggestName("none")
813730cfbc0SXuan Hu  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
814730cfbc0SXuan Hu  private val memIO = io.memIO.get
815730cfbc0SXuan Hu
816853cd2d8SHaojin Tang  memIO.loadFastMatch := 0.U.asTypeOf(memIO.loadFastMatch) // TODO: is still needed?
817853cd2d8SHaojin Tang
818730cfbc0SXuan Hu  for (i <- io.enq.indices) {
8191548ca99SHaojin Tang    val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr)
8201548ca99SHaojin Tang    val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => {
8211548ca99SHaojin Tang      memIO.checkWait.memWaitUpdateReq.robIdx(i).valid &&
8221548ca99SHaojin Tang        memIO.checkWait.memWaitUpdateReq.robIdx(i).bits.value === io.enq(i).bits.waitForRobIdx.value
8231548ca99SHaojin Tang    })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready
8241548ca99SHaojin Tang    s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased
825c379dcbeSZiyue-Zhang    // when have vpu
826c379dcbeSZiyue-Zhang    if (params.VlduCnt > 0 || params.VstuCnt > 0) {
827c379dcbeSZiyue-Zhang      s0_enqBits(i).srcType(3) := SrcType.vp // v0: mask src
828c379dcbeSZiyue-Zhang      s0_enqBits(i).srcType(4) := SrcType.vp // vl&vtype
829c379dcbeSZiyue-Zhang    }
830730cfbc0SXuan Hu  }
831730cfbc0SXuan Hu
8325db4956bSzhanglyGit  for (i <- entries.io.enq.indices) {
8335db4956bSzhanglyGit    entries.io.enq(i).bits.status match { case enqData =>
834de784418SXuan Hu      enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
835730cfbc0SXuan Hu      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
836730cfbc0SXuan Hu      enqData.mem.get.waitForStd := false.B
837730cfbc0SXuan Hu      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
838730cfbc0SXuan Hu      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
839730cfbc0SXuan Hu      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
840730cfbc0SXuan Hu    }
841730cfbc0SXuan Hu
8425db4956bSzhanglyGit    entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
843730cfbc0SXuan Hu      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
8445db4956bSzhanglyGit      slowResp.bits.robIdx           := memIO.feedbackIO(i).feedbackSlow.bits.robIdx
845887f9c3dSzhanglinjuan      slowResp.bits.uopIdx           := DontCare
846d54d930bSfdy      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
847730cfbc0SXuan Hu      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
8488d29ec32Sczw      slowResp.bits.rfWen := DontCare
8498d29ec32Sczw      slowResp.bits.fuType := DontCare
850730cfbc0SXuan Hu    }
851730cfbc0SXuan Hu
8525db4956bSzhanglyGit    entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
853730cfbc0SXuan Hu      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
8545db4956bSzhanglyGit      fastResp.bits.robIdx           := memIO.feedbackIO(i).feedbackFast.bits.robIdx
855887f9c3dSzhanglinjuan      fastResp.bits.uopIdx           := DontCare
85643965d02SHaojin Tang      fastResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackFast.bits.hit, RSFeedbackType.fuIdle, memIO.feedbackIO(i).feedbackFast.bits.sourceType)
857730cfbc0SXuan Hu      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
8588d29ec32Sczw      fastResp.bits.rfWen := DontCare
8598d29ec32Sczw      fastResp.bits.fuType := DontCare
860730cfbc0SXuan Hu    }
861730cfbc0SXuan Hu
8625db4956bSzhanglyGit    entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
8635db4956bSzhanglyGit    entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
864730cfbc0SXuan Hu  }
865730cfbc0SXuan Hu
866730cfbc0SXuan Hu  io.deq.zipWithIndex.foreach { case (deq, i) =>
8671548ca99SHaojin Tang    deq.bits.common.loadWaitBit.foreach(_ := deqEntryVec(i).bits.payload.loadWaitBit)
8681548ca99SHaojin Tang    deq.bits.common.waitForRobIdx.foreach(_ := deqEntryVec(i).bits.payload.waitForRobIdx)
86959a1db8aSHaojin Tang    deq.bits.common.storeSetHit.foreach(_ := deqEntryVec(i).bits.payload.storeSetHit)
87059a1db8aSHaojin Tang    deq.bits.common.loadWaitStrict.foreach(_ := deqEntryVec(i).bits.payload.loadWaitStrict)
87159a1db8aSHaojin Tang    deq.bits.common.ssid.foreach(_ := deqEntryVec(i).bits.payload.ssid)
8725db4956bSzhanglyGit    deq.bits.common.sqIdx.get := deqEntryVec(i).bits.payload.sqIdx
8735db4956bSzhanglyGit    deq.bits.common.lqIdx.get := deqEntryVec(i).bits.payload.lqIdx
874542ae917SHaojin Tang    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
875542ae917SHaojin Tang    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
876c379dcbeSZiyue-Zhang    // when have vpu
877c379dcbeSZiyue-Zhang    if (params.VlduCnt > 0 || params.VstuCnt > 0) {
878c379dcbeSZiyue-Zhang      deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
879c379dcbeSZiyue-Zhang      deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
880c379dcbeSZiyue-Zhang    }
881730cfbc0SXuan Hu  }
882730cfbc0SXuan Hu}
8832d270511Ssinsanction
8842d270511Ssinsanctionclass IssueQueueVecMemImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
8852d270511Ssinsanction  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
8862d270511Ssinsanction
8872d270511Ssinsanction  require((params.VstdCnt + params.VlduCnt + params.VstaCnt) > 0, "IssueQueueVecMemImp can only be instance of VecMem IQ")
8882d270511Ssinsanction
8892d270511Ssinsanction  io.suggestName("none")
8902d270511Ssinsanction  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
8912d270511Ssinsanction  private val memIO = io.memIO.get
8922d270511Ssinsanction
8932d270511Ssinsanction  def selectOldUop(robIdx: Seq[RobPtr], uopIdx: Seq[UInt], valid: Seq[Bool]): Vec[Bool] = {
8942d270511Ssinsanction    val compareVec = (0 until robIdx.length).map(i => (0 until i).map(j => isAfter(robIdx(j), robIdx(i)) || (robIdx(j).value === robIdx(i).value && uopIdx(i) < uopIdx(j))))
8952d270511Ssinsanction    val resultOnehot = VecInit((0 until robIdx.length).map(i => Cat((0 until robIdx.length).map(j =>
8962d270511Ssinsanction      (if (j < i) !valid(j) || compareVec(i)(j)
8972d270511Ssinsanction      else if (j == i) valid(i)
8982d270511Ssinsanction      else !valid(j) || !compareVec(j)(i))
8992d270511Ssinsanction    )).andR))
9002d270511Ssinsanction    resultOnehot
9012d270511Ssinsanction  }
9022d270511Ssinsanction
9032d270511Ssinsanction  val robIdxVec = entries.io.robIdx.get
9042d270511Ssinsanction  val uopIdxVec = entries.io.uopIdx.get
9052d270511Ssinsanction  val allEntryOldestOH = selectOldUop(robIdxVec, uopIdxVec, validVec)
9062d270511Ssinsanction
9072d270511Ssinsanction  finalDeqSelValidVec.head := (allEntryOldestOH.asUInt & canIssueVec.asUInt).orR
9082d270511Ssinsanction  finalDeqSelOHVec.head := allEntryOldestOH.asUInt & canIssueVec.asUInt
9092d270511Ssinsanction
9102d270511Ssinsanction  if (params.isVecMemAddrIQ) {
9112d270511Ssinsanction    s0_enqBits.foreach{ x =>
9122d270511Ssinsanction      x.srcType(3) := SrcType.vp // v0: mask src
9132d270511Ssinsanction      x.srcType(4) := SrcType.vp // vl&vtype
9142d270511Ssinsanction    }
9152d270511Ssinsanction
9162d270511Ssinsanction    for (i <- io.enq.indices) {
9171f3d1b4dSXuan Hu      s0_enqBits(i).loadWaitBit := false.B
9182d270511Ssinsanction    }
9192d270511Ssinsanction
9202d270511Ssinsanction    for (i <- entries.io.enq.indices) {
9212d270511Ssinsanction      entries.io.enq(i).bits.status match { case enqData =>
9222d270511Ssinsanction        enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
9232d270511Ssinsanction        enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
9242d270511Ssinsanction        enqData.mem.get.waitForStd := false.B
9252d270511Ssinsanction        enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
9262d270511Ssinsanction        enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
9272d270511Ssinsanction        enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
9282d270511Ssinsanction      }
9292d270511Ssinsanction
9302d270511Ssinsanction      entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
9312d270511Ssinsanction        slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
9322d270511Ssinsanction        slowResp.bits.robIdx           := memIO.feedbackIO(i).feedbackSlow.bits.robIdx
933887f9c3dSzhanglinjuan        slowResp.bits.uopIdx           := DontCare
9342d270511Ssinsanction        slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
9352d270511Ssinsanction        slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
9362d270511Ssinsanction        slowResp.bits.rfWen := DontCare
9372d270511Ssinsanction        slowResp.bits.fuType := DontCare
9382d270511Ssinsanction      }
9392d270511Ssinsanction
9402d270511Ssinsanction      entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
9412d270511Ssinsanction        fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
9422d270511Ssinsanction        fastResp.bits.robIdx           := memIO.feedbackIO(i).feedbackFast.bits.robIdx
943887f9c3dSzhanglinjuan        fastResp.bits.uopIdx           := DontCare
9442d270511Ssinsanction        fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
9452d270511Ssinsanction        fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
9462d270511Ssinsanction        fastResp.bits.rfWen := DontCare
9472d270511Ssinsanction        fastResp.bits.fuType := DontCare
9482d270511Ssinsanction      }
9492d270511Ssinsanction
9502d270511Ssinsanction      entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
9512d270511Ssinsanction      entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
9522d270511Ssinsanction    }
9532d270511Ssinsanction  }
9542d270511Ssinsanction
9552d270511Ssinsanction  for (i <- entries.io.enq.indices) {
9562d270511Ssinsanction    entries.io.enq(i).bits.status match { case enqData =>
9572d270511Ssinsanction      enqData.vecMem.get.sqIdx := s0_enqBits(i).sqIdx
9582d270511Ssinsanction      enqData.vecMem.get.lqIdx := s0_enqBits(i).lqIdx
9592d270511Ssinsanction    }
9602d270511Ssinsanction  }
9612d270511Ssinsanction
9622d270511Ssinsanction  entries.io.fromLsq.get.sqDeqPtr := memIO.sqDeqPtr.get
9632d270511Ssinsanction  entries.io.fromLsq.get.lqDeqPtr := memIO.lqDeqPtr.get
9642d270511Ssinsanction
9652d270511Ssinsanction  io.deq.zipWithIndex.foreach { case (deq, i) =>
9662d270511Ssinsanction    deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx)
9672d270511Ssinsanction    deq.bits.common.lqIdx.foreach(_ := deqEntryVec(i).bits.payload.lqIdx)
9682d270511Ssinsanction    if (params.isVecLdAddrIQ) {
9692d270511Ssinsanction      deq.bits.common.ftqIdx.get := deqEntryVec(i).bits.payload.ftqPtr
9702d270511Ssinsanction      deq.bits.common.ftqOffset.get := deqEntryVec(i).bits.payload.ftqOffset
9712d270511Ssinsanction    }
9722d270511Ssinsanction    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
9732d270511Ssinsanction    deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
9742d270511Ssinsanction    deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
9752d270511Ssinsanction    deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop)
9762d270511Ssinsanction  }
9772d270511Ssinsanction}
978