1730cfbc0SXuan Hupackage xiangshan.backend.issue 2730cfbc0SXuan Hu 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4730cfbc0SXuan Huimport chisel3._ 5730cfbc0SXuan Huimport chisel3.util._ 6730cfbc0SXuan Huimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7bb2f3f51STang Haojinimport utility.{GTimer, GatedValidRegNext, HasCircularQueuePtrHelper, SelectOne, XSPerfAccumulate, XSPerfHistogram} 8730cfbc0SXuan Huimport xiangshan._ 9c0be7f33SXuan Huimport xiangshan.backend.Bundles._ 10aa2bcc31SzhanglyGitimport xiangshan.backend.issue.EntryBundles._ 11f4dcd9fcSsinsanctionimport xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD} 12730cfbc0SXuan Huimport xiangshan.backend.datapath.DataConfig._ 13c0be7f33SXuan Huimport xiangshan.backend.datapath.DataSource 148e208fb5SXuan Huimport xiangshan.backend.fu.{FuConfig, FuType} 156dbb4e08SXuan Huimport xiangshan.mem.{LqPtr, MemWaitUpdateReq, SqPtr} 162d270511Ssinsanctionimport xiangshan.backend.rob.RobPtr 1759ef6009Sxiaofeibao-xjtuimport xiangshan.backend.datapath.NewPipelineConnect 186dbb4e08SXuan Huimport xiangshan.backend.fu.vector.Bundles.VSew 19730cfbc0SXuan Hu 20730cfbc0SXuan Huclass IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 211ca4a39dSXuan Hu override def shouldBeInlined: Boolean = false 221ca4a39dSXuan Hu 23195ef4a5STang Haojin implicit val iqParams: IssueBlockParams = params 2483ba63b3SXuan Hu lazy val module: IssueQueueImp = iqParams.schdType match { 25730cfbc0SXuan Hu case IntScheduler() => new IssueQueueIntImp(this) 2660f0c5aeSxiaofeibao case FpScheduler() => new IssueQueueFpImp(this) 27730cfbc0SXuan Hu case VfScheduler() => new IssueQueueVfImp(this) 282d270511Ssinsanction case MemScheduler() => 292d270511Ssinsanction if (iqParams.StdCnt == 0 && !iqParams.isVecMemIQ) new IssueQueueMemAddrImp(this) 302d270511Ssinsanction else if (iqParams.isVecMemIQ) new IssueQueueVecMemImp(this) 31730cfbc0SXuan Hu else new IssueQueueIntImp(this) 32730cfbc0SXuan Hu case _ => null 33730cfbc0SXuan Hu } 34730cfbc0SXuan Hu} 35730cfbc0SXuan Hu 3656bcaed7SHaojin Tangclass IssueQueueStatusBundle(numEnq: Int, numEntries: Int) extends Bundle { 37730cfbc0SXuan Hu val empty = Output(Bool()) 38730cfbc0SXuan Hu val full = Output(Bool()) 3956bcaed7SHaojin Tang val validCnt = Output(UInt(log2Ceil(numEntries).W)) 40730cfbc0SXuan Hu val leftVec = Output(Vec(numEnq + 1, Bool())) 41730cfbc0SXuan Hu} 42730cfbc0SXuan Hu 435db4956bSzhanglyGitclass IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends EntryDeqRespBundle 44730cfbc0SXuan Hu 45730cfbc0SXuan Huclass IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 46bf35baadSXuan Hu // Inputs 47730cfbc0SXuan Hu val flush = Flipped(ValidIO(new Redirect)) 48730cfbc0SXuan Hu val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst))) 49730cfbc0SXuan Hu 50730cfbc0SXuan Hu val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 51730cfbc0SXuan Hu val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 52bb2f3f51STang Haojin val og2Resp = Option.when(params.inVfSchd)(Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))) 53bb2f3f51STang Haojin val finalIssueResp = Option.when(params.LdExuCnt > 0)(Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))) 54bb2f3f51STang Haojin val memAddrIssueResp = Option.when(params.LdExuCnt > 0)(Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))) 55bb2f3f51STang Haojin val vecLoadIssueResp = Option.when(params.VlduCnt > 0)(Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))) 56e3da8badSTang Haojin val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle) 57e3da8badSTang Haojin val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle) 58c0be7f33SXuan Hu val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle) 59c0be7f33SXuan Hu val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle) 60b6279fc6SZiyue Zhang val vlIsZero = Input(Bool()) 61b6279fc6SZiyue Zhang val vlIsVlmax = Input(Bool()) 62be9ff987Ssinsanction val og0Cancel = Input(ExuVec()) 63be9ff987Ssinsanction val og1Cancel = Input(ExuVec()) 646810d1e8Ssfencevma val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO)) 65f8b278aaSsinsanction val replaceRCIdx = OptionWrapper(params.needWriteRegCache, Vec(params.numDeq, Input(UInt(RegCacheIdxWidth.W)))) 66bf35baadSXuan Hu 67bf35baadSXuan Hu // Outputs 68c0be7f33SXuan Hu val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle 6956bcaed7SHaojin Tang val status = Output(new IssueQueueStatusBundle(params.numEnq, params.numEntries)) 70ff3fcdf1Sxiaofeibao-xjtu val validCntDeqVec = Output(Vec(params.numDeq,UInt(params.numEntries.U.getWidth.W))) 7114b3c65cSHaojin Tang // val statusNext = Output(new IssueQueueStatusBundle(params.numEnq)) 72bf35baadSXuan Hu 7359ef6009Sxiaofeibao-xjtu val deqDelay: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle// = deq.cloneType 74bf35baadSXuan Hu def allWakeUp = wakeupFromWB ++ wakeupFromIQ 75730cfbc0SXuan Hu} 76730cfbc0SXuan Hu 77730cfbc0SXuan Huclass IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams) 78730cfbc0SXuan Hu extends LazyModuleImp(wrapper) 79730cfbc0SXuan Hu with HasXSParameter { 80730cfbc0SXuan Hu 810721d1aaSXuan Hu override def desiredName: String = s"${params.getIQName}" 820721d1aaSXuan Hu 83c0be7f33SXuan Hu println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " + 84e63b0a03SXuan Hu s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " + 85e63b0a03SXuan Hu s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " + 8628607074Ssinsanction s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}, " + 8728607074Ssinsanction s"numEnq: ${params.numEnq}, numSimp: ${params.numSimp}, numComp: ${params.numComp}, numDeq: ${params.numDeq}, " + 8828607074Ssinsanction s"isAllSimp: ${params.isAllSimp}, isAllComp: ${params.isAllComp}") 89730cfbc0SXuan Hu 90730cfbc0SXuan Hu require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports") 9128607074Ssinsanction require(params.numEnq <= 2, "IssueQueue has not supported more than 2 enq ports") 9228607074Ssinsanction require(params.numSimp == 0 || params.numSimp >= params.numEnq, "numSimp should be 0 or at least not less than numEnq") 9328607074Ssinsanction require(params.numComp == 0 || params.numComp >= params.numEnq, "numComp should be 0 or at least not less than numEnq") 9428607074Ssinsanction 95730cfbc0SXuan Hu val deqFuCfgs : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs) 96730cfbc0SXuan Hu val allDeqFuCfgs : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs) 97730cfbc0SXuan Hu val fuCfgsCnt : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) } 98730cfbc0SXuan Hu val commonFuCfgs : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq 99c38df446SzhanglyGit val wakeupFuLatencyMaps : Seq[Map[FuType.OHType, Int]] = params.exuBlockParams.map(x => x.wakeUpFuLatencyMap) 1008e208fb5SXuan Hu 101c38df446SzhanglyGit println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${wakeupFuLatencyMaps}") 102730cfbc0SXuan Hu println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}") 103730cfbc0SXuan Hu lazy val io = IO(new IssueQueueIO()) 1045db4956bSzhanglyGit 10528607074Ssinsanction // Modules 1065db4956bSzhanglyGit val entries = Module(new Entries) 107bb2f3f51STang Haojin val fuBusyTableWrite = params.exuBlockParams.map { case x => Option.when(x.latencyValMax > 0)(Module(new FuBusyTableWrite(x.fuLatencyMap))) } 108bb2f3f51STang Haojin val fuBusyTableRead = params.exuBlockParams.map { case x => Option.when(x.latencyValMax > 0)(Module(new FuBusyTableRead(x.fuLatencyMap))) } 109bb2f3f51STang Haojin val intWbBusyTableWrite = params.exuBlockParams.map { case x => Option.when(x.intLatencyCertain)(Module(new FuBusyTableWrite(x.intFuLatencyMap))) } 110bb2f3f51STang Haojin val intWbBusyTableRead = params.exuBlockParams.map { case x => Option.when(x.intLatencyCertain)(Module(new FuBusyTableRead(x.intFuLatencyMap))) } 111bb2f3f51STang Haojin val fpWbBusyTableWrite = params.exuBlockParams.map { case x => Option.when(x.fpLatencyCertain)(Module(new FuBusyTableWrite(x.fpFuLatencyMap))) } 112bb2f3f51STang Haojin val fpWbBusyTableRead = params.exuBlockParams.map { case x => Option.when(x.fpLatencyCertain)(Module(new FuBusyTableRead(x.fpFuLatencyMap))) } 113bb2f3f51STang Haojin val vfWbBusyTableWrite = params.exuBlockParams.map { case x => Option.when(x.vfLatencyCertain)(Module(new FuBusyTableWrite(x.vfFuLatencyMap))) } 114bb2f3f51STang Haojin val vfWbBusyTableRead = params.exuBlockParams.map { case x => Option.when(x.vfLatencyCertain)(Module(new FuBusyTableRead(x.vfFuLatencyMap))) } 115bb2f3f51STang Haojin val v0WbBusyTableWrite = params.exuBlockParams.map { case x => Option.when(x.v0LatencyCertain)(Module(new FuBusyTableWrite(x.v0FuLatencyMap))) } 116bb2f3f51STang Haojin val v0WbBusyTableRead = params.exuBlockParams.map { case x => Option.when(x.v0LatencyCertain)(Module(new FuBusyTableRead(x.v0FuLatencyMap))) } 117bb2f3f51STang Haojin val vlWbBusyTableWrite = params.exuBlockParams.map { case x => Option.when(x.vlLatencyCertain)(Module(new FuBusyTableWrite(x.vlFuLatencyMap))) } 118bb2f3f51STang Haojin val vlWbBusyTableRead = params.exuBlockParams.map { case x => Option.when(x.vlLatencyCertain)(Module(new FuBusyTableRead(x.vlFuLatencyMap))) } 119730cfbc0SXuan Hu 120493a9370SHaojin Tang class WakeupQueueFlush extends Bundle { 121493a9370SHaojin Tang val redirect = ValidIO(new Redirect) 1226810d1e8Ssfencevma val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, new LoadCancelIO) 123493a9370SHaojin Tang val og0Fail = Output(Bool()) 124493a9370SHaojin Tang val og1Fail = Output(Bool()) 125493a9370SHaojin Tang } 126493a9370SHaojin Tang 127493a9370SHaojin Tang private def flushFunc(exuInput: ExuInput, flush: WakeupQueueFlush, stage: Int): Bool = { 128493a9370SHaojin Tang val redirectFlush = exuInput.robIdx.needFlush(flush.redirect) 1290f55a0d3SHaojin Tang val loadDependencyFlush = LoadShouldCancel(exuInput.loadDependency, flush.ldCancel) 130493a9370SHaojin Tang val ogFailFlush = stage match { 131493a9370SHaojin Tang case 1 => flush.og0Fail 132493a9370SHaojin Tang case 2 => flush.og1Fail 133493a9370SHaojin Tang case _ => false.B 134493a9370SHaojin Tang } 1350f55a0d3SHaojin Tang redirectFlush || loadDependencyFlush || ogFailFlush 1360f55a0d3SHaojin Tang } 1370f55a0d3SHaojin Tang 138ec1fea84SzhanglyGit private def modificationFunc(exuInput: ExuInput): ExuInput = { 139ec1fea84SzhanglyGit val newExuInput = WireDefault(exuInput) 140ec1fea84SzhanglyGit newExuInput.loadDependency match { 141ec1fea84SzhanglyGit case Some(deps) => deps.zip(exuInput.loadDependency.get).foreach(x => x._1 := x._2 << 1) 142ec1fea84SzhanglyGit case None => 143ec1fea84SzhanglyGit } 144ec1fea84SzhanglyGit newExuInput 145ec1fea84SzhanglyGit } 146ec1fea84SzhanglyGit 147ec1fea84SzhanglyGit private def lastConnectFunc(exuInput: ExuInput, newInput: ExuInput): ExuInput = { 1480c7ebb58Sxiaofeibao-xjtu val lastExuInput = WireDefault(exuInput) 1490c7ebb58Sxiaofeibao-xjtu val newExuInput = WireDefault(newInput) 1500c7ebb58Sxiaofeibao-xjtu newExuInput.elements.foreach { case (name, data) => 1510c7ebb58Sxiaofeibao-xjtu if (lastExuInput.elements.contains(name)) { 1520c7ebb58Sxiaofeibao-xjtu data := lastExuInput.elements(name) 1530c7ebb58Sxiaofeibao-xjtu } 1540c7ebb58Sxiaofeibao-xjtu } 1550c7ebb58Sxiaofeibao-xjtu if (newExuInput.pdestCopy.nonEmpty && !lastExuInput.pdestCopy.nonEmpty) { 1560c7ebb58Sxiaofeibao-xjtu newExuInput.pdestCopy.get.foreach(_ := lastExuInput.pdest) 1570c7ebb58Sxiaofeibao-xjtu } 1584c5a0d77Sxiaofeibao-xjtu if (newExuInput.rfWenCopy.nonEmpty && !lastExuInput.rfWenCopy.nonEmpty) { 1594c5a0d77Sxiaofeibao-xjtu newExuInput.rfWenCopy.get.foreach(_ := lastExuInput.rfWen.get) 1604c5a0d77Sxiaofeibao-xjtu } 1614c5a0d77Sxiaofeibao-xjtu if (newExuInput.fpWenCopy.nonEmpty && !lastExuInput.fpWenCopy.nonEmpty) { 1624c5a0d77Sxiaofeibao-xjtu newExuInput.fpWenCopy.get.foreach(_ := lastExuInput.fpWen.get) 1634c5a0d77Sxiaofeibao-xjtu } 1644c5a0d77Sxiaofeibao-xjtu if (newExuInput.vecWenCopy.nonEmpty && !lastExuInput.vecWenCopy.nonEmpty) { 1658dd32220Ssinsanction newExuInput.vecWenCopy.get.foreach(_ := lastExuInput.vecWen.get) 1668dd32220Ssinsanction } 1678dd32220Ssinsanction if (newExuInput.v0WenCopy.nonEmpty && !lastExuInput.v0WenCopy.nonEmpty) { 1688dd32220Ssinsanction newExuInput.v0WenCopy.get.foreach(_ := lastExuInput.v0Wen.get) 1698dd32220Ssinsanction } 1708dd32220Ssinsanction if (newExuInput.vlWenCopy.nonEmpty && !lastExuInput.vlWenCopy.nonEmpty) { 1718dd32220Ssinsanction newExuInput.vlWenCopy.get.foreach(_ := lastExuInput.vlWen.get) 1724c5a0d77Sxiaofeibao-xjtu } 1734c5a0d77Sxiaofeibao-xjtu if (newExuInput.loadDependencyCopy.nonEmpty && !lastExuInput.loadDependencyCopy.nonEmpty) { 1744c5a0d77Sxiaofeibao-xjtu newExuInput.loadDependencyCopy.get.foreach(_ := lastExuInput.loadDependency.get) 1754c5a0d77Sxiaofeibao-xjtu } 1760f55a0d3SHaojin Tang newExuInput 177493a9370SHaojin Tang } 178493a9370SHaojin Tang 179bb2f3f51STang Haojin val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, WakeupQueueFlush]]] = params.exuBlockParams.map { x => Option.when(x.isIQWakeUpSource && !x.hasLoadExu)(Module( 1806fa1007bSxiaofeibao-xjtu new MultiWakeupQueue(new ExuInput(x), new ExuInput(x, x.copyWakeupOut, x.copyNum), new WakeupQueueFlush, x.wakeUpFuLatancySet, flushFunc, modificationFunc, lastConnectFunc) 181a01a12bbSHaojin Tang ))} 182fb445e8dSzhanglyGit val deqBeforeDly = Wire(params.genIssueDecoupledBundle) 183bf35baadSXuan Hu 184dd970561SzhanglyGit val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable) 18560f0c5aeSxiaofeibao val fpWbBusyTableIn = io.wbBusyTableRead.map(_.fpWbBusyTable) 186dd970561SzhanglyGit val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable) 1878dd32220Ssinsanction val v0WbBusyTableIn = io.wbBusyTableRead.map(_.v0WbBusyTable) 1888dd32220Ssinsanction val vlWbBusyTableIn = io.wbBusyTableRead.map(_.vlWbBusyTable) 1898dd32220Ssinsanction 190dd970561SzhanglyGit val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable) 19160f0c5aeSxiaofeibao val fpWbBusyTableOut = io.wbBusyTableWrite.map(_.fpWbBusyTable) 192dd970561SzhanglyGit val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable) 1938dd32220Ssinsanction val v0WbBusyTableOut = io.wbBusyTableWrite.map(_.v0WbBusyTable) 1948dd32220Ssinsanction val vlWbBusyTableOut = io.wbBusyTableWrite.map(_.vlWbBusyTable) 1958dd32220Ssinsanction 196dd970561SzhanglyGit val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet) 19760f0c5aeSxiaofeibao val fpDeqRespSetOut = io.wbBusyTableWrite.map(_.fpDeqRespSet) 198dd970561SzhanglyGit val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet) 1998dd32220Ssinsanction val v0DeqRespSetOut = io.wbBusyTableWrite.map(_.v0DeqRespSet) 2008dd32220Ssinsanction val vlDeqRespSetOut = io.wbBusyTableWrite.map(_.vlDeqRespSet) 2018dd32220Ssinsanction 202ea0f92d8Sczw val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 203de93b508SzhanglyGit val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 20460f0c5aeSxiaofeibao val fpWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 205de93b508SzhanglyGit val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 2068dd32220Ssinsanction val v0WbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 2078dd32220Ssinsanction val vlWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 2088dd32220Ssinsanction 209730cfbc0SXuan Hu val s0_enqValidVec = io.enq.map(_.valid) 210730cfbc0SXuan Hu val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool())) 211730cfbc0SXuan Hu val s0_enqNotFlush = !io.flush.valid 212730cfbc0SXuan Hu val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits))) 2135db4956bSzhanglyGit val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) //enqValid && notFlush && enqReady 214730cfbc0SXuan Hu 215730cfbc0SXuan Hu 216730cfbc0SXuan Hu val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool())) 217730cfbc0SXuan Hu val finalDeqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 218730cfbc0SXuan Hu 2195db4956bSzhanglyGit val validVec = VecInit(entries.io.valid.asBools) 2205db4956bSzhanglyGit val canIssueVec = VecInit(entries.io.canIssue.asBools) 221aa2bcc31SzhanglyGit dontTouch(canIssueVec) 222aa2bcc31SzhanglyGit val deqFirstIssueVec = entries.io.isFirstIssue 223730cfbc0SXuan Hu 2245db4956bSzhanglyGit val dataSources: Vec[Vec[DataSource]] = entries.io.dataSources 225cf4a131aSsinsanction val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, dataSources))) 226eea4a3caSzhanglyGit val loadDependency: Vec[Vec[UInt]] = entries.io.loadDependency 227eea4a3caSzhanglyGit val finalLoadDependency: IndexedSeq[Vec[UInt]] = VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, loadDependency))) 228c0be7f33SXuan Hu // (entryIdx)(srcIdx)(exuIdx) 229864480f4Sxiaofeibao-xjtu val wakeUpL1ExuOH: Option[Vec[Vec[Vec[Bool]]]] = entries.io.srcWakeUpL1ExuOH 230c0be7f33SXuan Hu // (deqIdx)(srcIdx)(exuIdx) 231864480f4Sxiaofeibao-xjtu val finalWakeUpL1ExuOH: Option[Vec[Vec[Vec[Bool]]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqSelOHVec.map(oh => Mux1H(oh, x)))) 232cdac04a3SXuan Hu 2335db4956bSzhanglyGit val fuTypeVec = Wire(Vec(params.numEntries, FuType())) 2345db4956bSzhanglyGit val deqEntryVec = Wire(Vec(params.numDeq, ValidIO(new EntryBundle))) 235cf4a131aSsinsanction val canIssueMergeAllBusy = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 236cf4a131aSsinsanction val deqCanIssue = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 2375db4956bSzhanglyGit 23828607074Ssinsanction //deq 23940283787Ssinsanction val enqEntryOldestSel = Wire(Vec(params.numDeq, ValidIO(UInt(params.numEnq.W)))) 240bb2f3f51STang Haojin val simpEntryOldestSel = Option.when(params.hasCompAndSimp)(Wire(Vec(params.numDeq + params.numEnq, ValidIO(UInt(params.numSimp.W))))) 241bb2f3f51STang Haojin val compEntryOldestSel = Option.when(params.hasCompAndSimp)(Wire(Vec(params.numDeq, ValidIO(UInt(params.numComp.W))))) 24240283787Ssinsanction val othersEntryOldestSel = Wire(Vec(params.numDeq, ValidIO(UInt((params.numEntries - params.numEnq).W)))) 243f7f73727Ssinsanction val deqSelValidVec = Wire(Vec(params.numDeq, Bool())) 244f7f73727Ssinsanction val deqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 245af4bd265SzhanglyGit val cancelDeqVec = Wire(Vec(params.numDeq, Bool())) 246f7f73727Ssinsanction 247bb2f3f51STang Haojin val subDeqSelValidVec = Option.when(params.deqFuSame)(Wire(Vec(params.numDeq, Bool()))) 248bb2f3f51STang Haojin val subDeqSelOHVec = Option.when(params.deqFuSame)(Wire(Vec(params.numDeq, UInt(params.numEntries.W)))) 249bb2f3f51STang Haojin val subDeqRequest = Option.when(params.deqFuSame)(Wire(UInt(params.numEntries.W))) 250cf4a131aSsinsanction 25128607074Ssinsanction //trans 252bb2f3f51STang Haojin val simpEntryEnqSelVec = Option.when(params.hasCompAndSimp)(Wire(Vec(params.numEnq, UInt(params.numSimp.W)))) 253bb2f3f51STang Haojin val compEntryEnqSelVec = Option.when(params.hasCompAndSimp)(Wire(Vec(params.numEnq, UInt(params.numComp.W)))) 254bb2f3f51STang Haojin val othersEntryEnqSelVec = Option.when(params.isAllComp || params.isAllSimp)(Wire(Vec(params.numEnq, UInt((params.numEntries - params.numEnq).W)))) 255bb2f3f51STang Haojin val simpAgeDetectRequest = Option.when(params.hasCompAndSimp)(Wire(Vec(params.numDeq + params.numEnq, UInt(params.numSimp.W)))) 25628607074Ssinsanction simpAgeDetectRequest.foreach(_ := 0.U.asTypeOf(simpAgeDetectRequest.get)) 25728607074Ssinsanction 258de111a36Ssinsanction // when vf exu (with og2) wake up int/mem iq (without og2), the wakeup signals should delay 1 cycle 259de111a36Ssinsanction // as vf exu's min latency is 1, we do not need consider og0cancel 260de111a36Ssinsanction val wakeupFromIQ = Wire(chiselTypeOf(io.wakeupFromIQ)) 261de111a36Ssinsanction wakeupFromIQ.zip(io.wakeupFromIQ).foreach { case (w, w_src) => 262de111a36Ssinsanction if (!params.inVfSchd && params.readVfRf && params.hasWakeupFromVf && w_src.bits.params.isVfExeUnit) { 263de111a36Ssinsanction val noCancel = !LoadShouldCancel(Some(w_src.bits.loadDependency), io.ldCancel) 264de111a36Ssinsanction w := RegNext(Mux(noCancel, w_src, 0.U.asTypeOf(w))) 265de111a36Ssinsanction w.bits.loadDependency.zip(w_src.bits.loadDependency).foreach{ case (ld, ld_src) => ld := RegNext(Mux(noCancel, ld_src << 1, 0.U.asTypeOf(ld))) } 266de111a36Ssinsanction } else { 267de111a36Ssinsanction w := w_src 268de111a36Ssinsanction } 269de111a36Ssinsanction } 270de111a36Ssinsanction 271bf35baadSXuan Hu /** 2725db4956bSzhanglyGit * Connection of [[entries]] 273bf35baadSXuan Hu */ 2745db4956bSzhanglyGit entries.io match { case entriesIO: EntriesIO => 275aa2bcc31SzhanglyGit entriesIO.flush := io.flush 276aa2bcc31SzhanglyGit entriesIO.enq.zipWithIndex.foreach { case (enq, enqIdx) => 277aa2bcc31SzhanglyGit enq.valid := s0_doEnqSelValidVec(enqIdx) 278aa2bcc31SzhanglyGit enq.bits.status.robIdx := s0_enqBits(enqIdx).robIdx 279aa2bcc31SzhanglyGit enq.bits.status.fuType := IQFuType.readFuType(VecInit(s0_enqBits(enqIdx).fuType.asBools), params.getFuCfgs.map(_.fuType)) 280aa2bcc31SzhanglyGit val numLsrc = s0_enqBits(enqIdx).srcType.size.min(enq.bits.status.srcStatus.map(_.srcType).size) 2815db4956bSzhanglyGit for(j <- 0 until numLsrc) { 282aa2bcc31SzhanglyGit enq.bits.status.srcStatus(j).psrc := s0_enqBits(enqIdx).psrc(j) 283aa2bcc31SzhanglyGit enq.bits.status.srcStatus(j).srcType := s0_enqBits(enqIdx).srcType(j) 284b38000bfSsinsanction enq.bits.status.srcStatus(j).srcState := (if (j < 3) { 285ee8d1f1bSsinsanction Mux(SrcType.isVp(s0_enqBits(enqIdx).srcType(j)) && (s0_enqBits(enqIdx).psrc(j) === 0.U), 286b38000bfSsinsanction SrcState.rdy, 28791f31488Sxiaofeibao-xjtu s0_enqBits(enqIdx).srcState(j)) 288b38000bfSsinsanction } else { 28991f31488Sxiaofeibao-xjtu s0_enqBits(enqIdx).srcState(j) 290b38000bfSsinsanction }) 291b38000bfSsinsanction enq.bits.status.srcStatus(j).dataSources.value := (if (j < 3) { 292b38000bfSsinsanction MuxCase(DataSource.reg, Seq( 293b38000bfSsinsanction (SrcType.isXp(s0_enqBits(enqIdx).srcType(j)) && (s0_enqBits(enqIdx).psrc(j) === 0.U)) -> DataSource.zero, 294b38000bfSsinsanction SrcType.isNotReg(s0_enqBits(enqIdx).srcType(j)) -> DataSource.imm, 295ee8d1f1bSsinsanction (SrcType.isVp(s0_enqBits(enqIdx).srcType(j)) && (s0_enqBits(enqIdx).psrc(j) === 0.U)) -> DataSource.v0, 296b38000bfSsinsanction )) 297b38000bfSsinsanction } else { 298b38000bfSsinsanction MuxCase(DataSource.reg, Seq( 299b38000bfSsinsanction SrcType.isNotReg(s0_enqBits(enqIdx).srcType(j)) -> DataSource.imm, 300b38000bfSsinsanction )) 301b38000bfSsinsanction }) 302ec49b127Ssinsanction enq.bits.status.srcStatus(j).srcLoadDependency := VecInit(s0_enqBits(enqIdx).srcLoadDependency(j).map(x => x << 1)) 303aa2bcc31SzhanglyGit if(params.hasIQWakeUp) { 304aa2bcc31SzhanglyGit enq.bits.status.srcStatus(j).srcWakeUpL1ExuOH.get := 0.U.asTypeOf(ExuVec()) 305730cfbc0SXuan Hu } 306*955b4beaSsinsanction enq.bits.status.srcStatus(j).useRegCache.foreach(_ := s0_enqBits(enqIdx).useRegCache(j)) 307*955b4beaSsinsanction enq.bits.status.srcStatus(j).regCacheIdx.foreach(_ := s0_enqBits(enqIdx).regCacheIdx(j)) 308aa2bcc31SzhanglyGit } 309aa2bcc31SzhanglyGit enq.bits.status.blocked := false.B 3105db4956bSzhanglyGit enq.bits.status.issued := false.B 3115db4956bSzhanglyGit enq.bits.status.firstIssue := false.B 312c38df446SzhanglyGit enq.bits.status.issueTimer := "b11".U 313aa2bcc31SzhanglyGit enq.bits.status.deqPortIdx := 0.U 314aa2bcc31SzhanglyGit enq.bits.imm.foreach(_ := s0_enqBits(enqIdx).imm) 315aa2bcc31SzhanglyGit enq.bits.payload := s0_enqBits(enqIdx) 316730cfbc0SXuan Hu } 3175db4956bSzhanglyGit entriesIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 318f08a822fSzhanglyGit og0Resp := io.og0Resp(i) 319730cfbc0SXuan Hu } 3205db4956bSzhanglyGit entriesIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 321f08a822fSzhanglyGit og1Resp := io.og1Resp(i) 322730cfbc0SXuan Hu } 323c38df446SzhanglyGit if (params.inVfSchd) { 324c38df446SzhanglyGit entriesIO.og2Resp.get.zipWithIndex.foreach { case (og2Resp, i) => 325c38df446SzhanglyGit og2Resp := io.og2Resp.get(i) 326c38df446SzhanglyGit } 327c38df446SzhanglyGit } 328e07131b2Ssinsanction if (params.isLdAddrIQ || params.isHyAddrIQ) { 329e07131b2Ssinsanction entriesIO.fromLoad.get.finalIssueResp.zipWithIndex.foreach { case (finalIssueResp, i) => 3300f55a0d3SHaojin Tang finalIssueResp := io.finalIssueResp.get(i) 331e07131b2Ssinsanction } 332e07131b2Ssinsanction entriesIO.fromLoad.get.memAddrIssueResp.zipWithIndex.foreach { case (memAddrIssueResp, i) => 3336462eb1cSzhanglyGit memAddrIssueResp := io.memAddrIssueResp.get(i) 334e07131b2Ssinsanction } 335e07131b2Ssinsanction } 3367e471bf8SXuan Hu if (params.isVecLduIQ) { 3377e471bf8SXuan Hu entriesIO.vecLdIn.get.resp.zipWithIndex.foreach { case (resp, i) => 3387e471bf8SXuan Hu resp := io.vecLoadIssueResp.get(i) 3397e471bf8SXuan Hu } 3407e471bf8SXuan Hu } 341aa2bcc31SzhanglyGit for(deqIdx <- 0 until params.numDeq) { 342aa2bcc31SzhanglyGit entriesIO.deqReady(deqIdx) := deqBeforeDly(deqIdx).ready 343aa2bcc31SzhanglyGit entriesIO.deqSelOH(deqIdx).valid := deqSelValidVec(deqIdx) 344aa2bcc31SzhanglyGit entriesIO.deqSelOH(deqIdx).bits := deqSelOHVec(deqIdx) 345aa2bcc31SzhanglyGit entriesIO.enqEntryOldestSel(deqIdx) := enqEntryOldestSel(deqIdx) 34628607074Ssinsanction entriesIO.simpEntryOldestSel.foreach(_(deqIdx) := simpEntryOldestSel.get(deqIdx)) 34728607074Ssinsanction entriesIO.compEntryOldestSel.foreach(_(deqIdx) := compEntryOldestSel.get(deqIdx)) 34828607074Ssinsanction entriesIO.othersEntryOldestSel.foreach(_(deqIdx) := othersEntryOldestSel(deqIdx)) 349aa2bcc31SzhanglyGit entriesIO.subDeqRequest.foreach(_(deqIdx) := subDeqRequest.get) 350aa2bcc31SzhanglyGit entriesIO.subDeqSelOH.foreach(_(deqIdx) := subDeqSelOHVec.get(deqIdx)) 351aa2bcc31SzhanglyGit } 352aa2bcc31SzhanglyGit entriesIO.wakeUpFromWB := io.wakeupFromWB 353de111a36Ssinsanction entriesIO.wakeUpFromIQ := wakeupFromIQ 354b6279fc6SZiyue Zhang entriesIO.vlIsZero := io.vlIsZero 355b6279fc6SZiyue Zhang entriesIO.vlIsVlmax := io.vlIsVlmax 356aa2bcc31SzhanglyGit entriesIO.og0Cancel := io.og0Cancel 357aa2bcc31SzhanglyGit entriesIO.og1Cancel := io.og1Cancel 358aa2bcc31SzhanglyGit entriesIO.ldCancel := io.ldCancel 35928607074Ssinsanction entriesIO.simpEntryDeqSelVec.foreach(_ := VecInit(simpEntryOldestSel.get.takeRight(params.numEnq).map(_.bits))) 360aa2bcc31SzhanglyGit //output 361aa2bcc31SzhanglyGit fuTypeVec := entriesIO.fuType 362aa2bcc31SzhanglyGit deqEntryVec := entriesIO.deqEntry 363aa2bcc31SzhanglyGit cancelDeqVec := entriesIO.cancelDeqVec 36428607074Ssinsanction simpEntryEnqSelVec.foreach(_ := entriesIO.simpEntryEnqSelVec.get) 36528607074Ssinsanction compEntryEnqSelVec.foreach(_ := entriesIO.compEntryEnqSelVec.get) 36628607074Ssinsanction othersEntryEnqSelVec.foreach(_ := entriesIO.othersEntryEnqSelVec.get) 367730cfbc0SXuan Hu } 368730cfbc0SXuan Hu 369730cfbc0SXuan Hu 3705db4956bSzhanglyGit s0_enqSelValidVec := s0_enqValidVec.zip(io.enq).map{ case (enqValid, enq) => enqValid && enq.ready} 371730cfbc0SXuan Hu 3725db4956bSzhanglyGit protected val commonAccept: UInt = Cat(fuTypeVec.map(fuType => 37366e57d91Ssinsanction FuType.FuTypeOrR(fuType, commonFuCfgs.map(_.fuType)) 374730cfbc0SXuan Hu ).reverse) 375730cfbc0SXuan Hu 376730cfbc0SXuan Hu // if deq port can accept the uop 377730cfbc0SXuan Hu protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 37866e57d91Ssinsanction Cat(fuTypeVec.map(fuType => 37966e57d91Ssinsanction FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType)) 38066e57d91Ssinsanction ).reverse) 381730cfbc0SXuan Hu } 382730cfbc0SXuan Hu 383730cfbc0SXuan Hu protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 3845db4956bSzhanglyGit fuTypeVec.map(fuType => 385cf4a131aSsinsanction FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType))) 386730cfbc0SXuan Hu } 387730cfbc0SXuan Hu 38840283787Ssinsanction canIssueMergeAllBusy.zipWithIndex.foreach { case (merge, i) => 38940283787Ssinsanction val mergeFuBusy = { 39040283787Ssinsanction if (fuBusyTableWrite(i).nonEmpty) canIssueVec.asUInt & (~fuBusyTableMask(i)) 39140283787Ssinsanction else canIssueVec.asUInt 39240283787Ssinsanction } 39340283787Ssinsanction val mergeIntWbBusy = { 39440283787Ssinsanction if (intWbBusyTableRead(i).nonEmpty) mergeFuBusy & (~intWbBusyTableMask(i)) 39540283787Ssinsanction else mergeFuBusy 39640283787Ssinsanction } 39760f0c5aeSxiaofeibao val mergefpWbBusy = { 39860f0c5aeSxiaofeibao if (fpWbBusyTableRead(i).nonEmpty) mergeIntWbBusy & (~fpWbBusyTableMask(i)) 39940283787Ssinsanction else mergeIntWbBusy 40040283787Ssinsanction } 40160f0c5aeSxiaofeibao val mergeVfWbBusy = { 40260f0c5aeSxiaofeibao if (vfWbBusyTableRead(i).nonEmpty) mergefpWbBusy & (~vfWbBusyTableMask(i)) 40360f0c5aeSxiaofeibao else mergefpWbBusy 40460f0c5aeSxiaofeibao } 4058dd32220Ssinsanction val mergeV0WbBusy = { 4068dd32220Ssinsanction if (v0WbBusyTableRead(i).nonEmpty) mergeVfWbBusy & (~v0WbBusyTableMask(i)) 4078dd32220Ssinsanction else mergeVfWbBusy 4088dd32220Ssinsanction } 4098dd32220Ssinsanction val mergeVlWbBusy = { 4108dd32220Ssinsanction if (vlWbBusyTableRead(i).nonEmpty) mergeV0WbBusy & (~vlWbBusyTableMask(i)) 4118dd32220Ssinsanction else mergeV0WbBusy 4128dd32220Ssinsanction } 4138dd32220Ssinsanction merge := mergeVlWbBusy 41440283787Ssinsanction } 41540283787Ssinsanction 416cf4a131aSsinsanction deqCanIssue.zipWithIndex.foreach { case (req, i) => 417cf4a131aSsinsanction req := canIssueMergeAllBusy(i) & VecInit(deqCanAcceptVec(i)).asUInt 418730cfbc0SXuan Hu } 419aa2bcc31SzhanglyGit dontTouch(fuTypeVec) 420aa2bcc31SzhanglyGit dontTouch(canIssueMergeAllBusy) 421aa2bcc31SzhanglyGit dontTouch(deqCanIssue) 422730cfbc0SXuan Hu 423f7f73727Ssinsanction if (params.numDeq == 2) { 424f7f73727Ssinsanction require(params.deqFuSame || params.deqFuDiff, "The 2 deq ports need to be identical or completely different") 425f7f73727Ssinsanction } 426f7f73727Ssinsanction 427f7f73727Ssinsanction if (params.numDeq == 2 && params.deqFuSame) { 42828607074Ssinsanction val subDeqPolicy = Module(new DeqPolicy()) 42928607074Ssinsanction 430cf4a131aSsinsanction enqEntryOldestSel := DontCare 431f7f73727Ssinsanction 43228607074Ssinsanction if (params.isAllComp || params.isAllSimp) { 433f7f73727Ssinsanction othersEntryOldestSel(0) := AgeDetector(numEntries = params.numEntries - params.numEnq, 43428607074Ssinsanction enq = othersEntryEnqSelVec.get, 435f7f73727Ssinsanction canIssue = canIssueVec.asUInt(params.numEntries-1, params.numEnq) 436f7f73727Ssinsanction ) 437f7f73727Ssinsanction othersEntryOldestSel(1) := DontCare 438f7f73727Ssinsanction 439cf4a131aSsinsanction subDeqPolicy.io.request := subDeqRequest.get 440cf4a131aSsinsanction subDeqSelValidVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.valid) 441cf4a131aSsinsanction subDeqSelOHVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.bits) 44228607074Ssinsanction } 44328607074Ssinsanction else { 44428607074Ssinsanction simpAgeDetectRequest.get(0) := canIssueVec.asUInt(params.numEnq + params.numSimp - 1, params.numEnq) 44528607074Ssinsanction simpAgeDetectRequest.get(1) := DontCare 44628607074Ssinsanction simpAgeDetectRequest.get(params.numDeq) := VecInit(validVec.drop(params.numEnq).take(params.numSimp)).asUInt 44728607074Ssinsanction if (params.numEnq == 2) { 44828607074Ssinsanction simpAgeDetectRequest.get(params.numDeq + 1) := VecInit(validVec.drop(params.numEnq).take(params.numSimp)).asUInt & ~simpEntryOldestSel.get(params.numDeq).bits 44928607074Ssinsanction } 45028607074Ssinsanction 45128607074Ssinsanction simpEntryOldestSel.get := AgeDetector(numEntries = params.numSimp, 45228607074Ssinsanction enq = simpEntryEnqSelVec.get, 45328607074Ssinsanction canIssue = simpAgeDetectRequest.get 45428607074Ssinsanction ) 45528607074Ssinsanction 45628607074Ssinsanction compEntryOldestSel.get(0) := AgeDetector(numEntries = params.numComp, 45728607074Ssinsanction enq = compEntryEnqSelVec.get, 45828607074Ssinsanction canIssue = canIssueVec.asUInt(params.numEntries - 1, params.numEnq + params.numSimp) 45928607074Ssinsanction ) 46028607074Ssinsanction compEntryOldestSel.get(1) := DontCare 46128607074Ssinsanction 46228607074Ssinsanction othersEntryOldestSel(0).valid := compEntryOldestSel.get(0).valid || simpEntryOldestSel.get(0).valid 46328607074Ssinsanction othersEntryOldestSel(0).bits := Cat( 46428607074Ssinsanction compEntryOldestSel.get(0).bits, 46528607074Ssinsanction Fill(params.numSimp, !compEntryOldestSel.get(0).valid) & simpEntryOldestSel.get(0).bits, 46628607074Ssinsanction ) 46728607074Ssinsanction othersEntryOldestSel(1) := DontCare 46828607074Ssinsanction 46928607074Ssinsanction subDeqPolicy.io.request := Reverse(subDeqRequest.get) 47028607074Ssinsanction subDeqSelValidVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => oh.valid) 47128607074Ssinsanction subDeqSelOHVec.get := subDeqPolicy.io.deqSelOHVec.map(oh => Reverse(oh.bits)) 47228607074Ssinsanction } 47328607074Ssinsanction 47428607074Ssinsanction subDeqRequest.get := canIssueVec.asUInt & ~Cat(othersEntryOldestSel(0).bits, 0.U((params.numEnq).W)) 475f7f73727Ssinsanction 4765a6da888Ssinsanction deqSelValidVec(0) := othersEntryOldestSel(0).valid || subDeqSelValidVec.get(1) 4775a6da888Ssinsanction deqSelValidVec(1) := subDeqSelValidVec.get(0) 478cf4a131aSsinsanction deqSelOHVec(0) := Mux(othersEntryOldestSel(0).valid, 479cf4a131aSsinsanction Cat(othersEntryOldestSel(0).bits, 0.U((params.numEnq).W)), 4805a6da888Ssinsanction subDeqSelOHVec.get(1)) & canIssueMergeAllBusy(0) 4815a6da888Ssinsanction deqSelOHVec(1) := subDeqSelOHVec.get(0) & canIssueMergeAllBusy(1) 482f7f73727Ssinsanction 483f7f73727Ssinsanction finalDeqSelValidVec.zip(finalDeqSelOHVec).zip(deqSelValidVec).zip(deqSelOHVec).zipWithIndex.foreach { case ((((selValid, selOH), deqValid), deqOH), i) => 484fb445e8dSzhanglyGit selValid := deqValid && deqOH.orR && deqBeforeDly(i).ready 485f7f73727Ssinsanction selOH := deqOH 486f7f73727Ssinsanction } 487f7f73727Ssinsanction } 488f7f73727Ssinsanction else { 489527eefbdSsinsanction enqEntryOldestSel := NewAgeDetector(numEntries = params.numEnq, 490527eefbdSsinsanction enq = VecInit(s0_doEnqSelValidVec), 491527eefbdSsinsanction canIssue = VecInit(deqCanIssue.map(_(params.numEnq - 1, 0))) 4925db4956bSzhanglyGit ) 4938db72c71Sfdy 49428607074Ssinsanction if (params.isAllComp || params.isAllSimp) { 495527eefbdSsinsanction othersEntryOldestSel := AgeDetector(numEntries = params.numEntries - params.numEnq, 49628607074Ssinsanction enq = othersEntryEnqSelVec.get, 497527eefbdSsinsanction canIssue = VecInit(deqCanIssue.map(_(params.numEntries - 1, params.numEnq))) 4985db4956bSzhanglyGit ) 4995db4956bSzhanglyGit 500ea159d42Ssinsanction deqSelValidVec.zip(deqSelOHVec).zipWithIndex.foreach { case ((selValid, selOH), i) => 501f7f73727Ssinsanction if (params.exuBlockParams(i).fuConfigs.contains(FuConfig.FakeHystaCfg)) { 502f7f73727Ssinsanction selValid := false.B 503f7f73727Ssinsanction selOH := 0.U.asTypeOf(selOH) 504f7f73727Ssinsanction } else { 505cf4a131aSsinsanction selValid := othersEntryOldestSel(i).valid || enqEntryOldestSel(i).valid 50628607074Ssinsanction selOH := Cat(othersEntryOldestSel(i).bits, Fill(params.numEnq, !othersEntryOldestSel(i).valid) & enqEntryOldestSel(i).bits) 50728607074Ssinsanction } 50828607074Ssinsanction } 50928607074Ssinsanction } 51028607074Ssinsanction else { 51128607074Ssinsanction othersEntryOldestSel := DontCare 51228607074Ssinsanction 51328607074Ssinsanction deqCanIssue.zipWithIndex.foreach { case (req, i) => 51428607074Ssinsanction simpAgeDetectRequest.get(i) := req(params.numEnq + params.numSimp - 1, params.numEnq) 51528607074Ssinsanction } 51628607074Ssinsanction simpAgeDetectRequest.get(params.numDeq) := VecInit(validVec.drop(params.numEnq).take(params.numSimp)).asUInt 51728607074Ssinsanction if (params.numEnq == 2) { 51828607074Ssinsanction simpAgeDetectRequest.get(params.numDeq + 1) := VecInit(validVec.drop(params.numEnq).take(params.numSimp)).asUInt & ~simpEntryOldestSel.get(params.numDeq).bits 51928607074Ssinsanction } 52028607074Ssinsanction 52128607074Ssinsanction simpEntryOldestSel.get := AgeDetector(numEntries = params.numSimp, 52228607074Ssinsanction enq = simpEntryEnqSelVec.get, 52328607074Ssinsanction canIssue = simpAgeDetectRequest.get 52428607074Ssinsanction ) 52528607074Ssinsanction 52628607074Ssinsanction compEntryOldestSel.get := AgeDetector(numEntries = params.numComp, 52728607074Ssinsanction enq = compEntryEnqSelVec.get, 52828607074Ssinsanction canIssue = VecInit(deqCanIssue.map(_(params.numEntries - 1, params.numEnq + params.numSimp))) 52928607074Ssinsanction ) 53028607074Ssinsanction 53128607074Ssinsanction deqSelValidVec.zip(deqSelOHVec).zipWithIndex.foreach { case ((selValid, selOH), i) => 5325c1f97ccSsinsanction if (params.exuBlockParams(i).fuConfigs.contains(FuConfig.FakeHystaCfg)) { 5335c1f97ccSsinsanction selValid := false.B 5345c1f97ccSsinsanction selOH := 0.U.asTypeOf(selOH) 5355c1f97ccSsinsanction } else { 53628607074Ssinsanction selValid := compEntryOldestSel.get(i).valid || simpEntryOldestSel.get(i).valid || enqEntryOldestSel(i).valid 53728607074Ssinsanction selOH := Cat( 53828607074Ssinsanction compEntryOldestSel.get(i).bits, 53928607074Ssinsanction Fill(params.numSimp, !compEntryOldestSel.get(i).valid) & simpEntryOldestSel.get(i).bits, 54028607074Ssinsanction Fill(params.numEnq, !compEntryOldestSel.get(i).valid && !simpEntryOldestSel.get(i).valid) & enqEntryOldestSel(i).bits 54128607074Ssinsanction ) 542f7f73727Ssinsanction } 543730cfbc0SXuan Hu } 5445c1f97ccSsinsanction } 545ea159d42Ssinsanction 546ea159d42Ssinsanction finalDeqSelValidVec.zip(finalDeqSelOHVec).zip(deqSelValidVec).zip(deqSelOHVec).zipWithIndex.foreach { case ((((selValid, selOH), deqValid), deqOH), i) => 547fb445e8dSzhanglyGit selValid := deqValid && deqBeforeDly(i).ready 548ea159d42Ssinsanction selOH := deqOH 549ea159d42Ssinsanction } 550ea159d42Ssinsanction } 551ea159d42Ssinsanction 552ea159d42Ssinsanction val toBusyTableDeqResp = Wire(Vec(params.numDeq, ValidIO(new IssueQueueDeqRespBundle))) 553ea159d42Ssinsanction 554ea159d42Ssinsanction toBusyTableDeqResp.zipWithIndex.foreach { case (deqResp, i) => 555ea159d42Ssinsanction deqResp.valid := finalDeqSelValidVec(i) 556f08a822fSzhanglyGit deqResp.bits.resp := RespType.success 557ea159d42Ssinsanction deqResp.bits.robIdx := DontCare 55838f78b5dSxiaofeibao-xjtu deqResp.bits.sqIdx.foreach(_ := DontCare) 55928ac1c16Sxiaofeibao-xjtu deqResp.bits.lqIdx.foreach(_ := DontCare) 560fb445e8dSzhanglyGit deqResp.bits.fuType := deqBeforeDly(i).bits.common.fuType 561aa2bcc31SzhanglyGit deqResp.bits.uopIdx.foreach(_ := DontCare) 562d1bb5687SHaojin Tang } 563730cfbc0SXuan Hu 564de93b508SzhanglyGit //fuBusyTable 5655db4956bSzhanglyGit fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.foreach { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) => 566de93b508SzhanglyGit if(busyTableWrite.nonEmpty) { 567de93b508SzhanglyGit val btwr = busyTableWrite.get 568de93b508SzhanglyGit val btrd = busyTableRead.get 569ea159d42Ssinsanction btwr.io.in.deqResp := toBusyTableDeqResp(i) 570dd970561SzhanglyGit btwr.io.in.og0Resp := io.og0Resp(i) 571dd970561SzhanglyGit btwr.io.in.og1Resp := io.og1Resp(i) 572de93b508SzhanglyGit btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable 5735db4956bSzhanglyGit btrd.io.in.fuTypeRegVec := fuTypeVec 574de93b508SzhanglyGit fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask 575ea0f92d8Sczw } 576de93b508SzhanglyGit else { 5778d29ec32Sczw fuBusyTableMask(i) := 0.U(params.numEntries.W) 578ea0f92d8Sczw } 5792e0a7dc5Sfdy } 5802e0a7dc5Sfdy 581dd970561SzhanglyGit //wbfuBusyTable write 5825db4956bSzhanglyGit intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 583dd970561SzhanglyGit if(busyTableWrite.nonEmpty) { 584dd970561SzhanglyGit val btwr = busyTableWrite.get 585dd970561SzhanglyGit val bt = busyTable.get 586dd970561SzhanglyGit val dq = deqResp.get 587ea159d42Ssinsanction btwr.io.in.deqResp := toBusyTableDeqResp(i) 588dd970561SzhanglyGit btwr.io.in.og0Resp := io.og0Resp(i) 589dd970561SzhanglyGit btwr.io.in.og1Resp := io.og1Resp(i) 590dd970561SzhanglyGit bt := btwr.io.out.fuBusyTable 591dd970561SzhanglyGit dq := btwr.io.out.deqRespSet 592dd970561SzhanglyGit } 593dd970561SzhanglyGit } 594dd970561SzhanglyGit 59560f0c5aeSxiaofeibao fpWbBusyTableWrite.zip(fpWbBusyTableOut).zip(fpDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 59660f0c5aeSxiaofeibao if (busyTableWrite.nonEmpty) { 59760f0c5aeSxiaofeibao val btwr = busyTableWrite.get 59860f0c5aeSxiaofeibao val bt = busyTable.get 59960f0c5aeSxiaofeibao val dq = deqResp.get 60060f0c5aeSxiaofeibao btwr.io.in.deqResp := toBusyTableDeqResp(i) 60160f0c5aeSxiaofeibao btwr.io.in.og0Resp := io.og0Resp(i) 60260f0c5aeSxiaofeibao btwr.io.in.og1Resp := io.og1Resp(i) 60360f0c5aeSxiaofeibao bt := btwr.io.out.fuBusyTable 60460f0c5aeSxiaofeibao dq := btwr.io.out.deqRespSet 60560f0c5aeSxiaofeibao } 60660f0c5aeSxiaofeibao } 60760f0c5aeSxiaofeibao 6085db4956bSzhanglyGit vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 609dd970561SzhanglyGit if (busyTableWrite.nonEmpty) { 610dd970561SzhanglyGit val btwr = busyTableWrite.get 611dd970561SzhanglyGit val bt = busyTable.get 612dd970561SzhanglyGit val dq = deqResp.get 613ea159d42Ssinsanction btwr.io.in.deqResp := toBusyTableDeqResp(i) 614dd970561SzhanglyGit btwr.io.in.og0Resp := io.og0Resp(i) 615dd970561SzhanglyGit btwr.io.in.og1Resp := io.og1Resp(i) 616dd970561SzhanglyGit bt := btwr.io.out.fuBusyTable 617dd970561SzhanglyGit dq := btwr.io.out.deqRespSet 618dd970561SzhanglyGit } 619dd970561SzhanglyGit } 620dd970561SzhanglyGit 6218dd32220Ssinsanction v0WbBusyTableWrite.zip(v0WbBusyTableOut).zip(v0DeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 6228dd32220Ssinsanction if (busyTableWrite.nonEmpty) { 6238dd32220Ssinsanction val btwr = busyTableWrite.get 6248dd32220Ssinsanction val bt = busyTable.get 6258dd32220Ssinsanction val dq = deqResp.get 6268dd32220Ssinsanction btwr.io.in.deqResp := toBusyTableDeqResp(i) 6278dd32220Ssinsanction btwr.io.in.og0Resp := io.og0Resp(i) 6288dd32220Ssinsanction btwr.io.in.og1Resp := io.og1Resp(i) 6298dd32220Ssinsanction bt := btwr.io.out.fuBusyTable 6308dd32220Ssinsanction dq := btwr.io.out.deqRespSet 6318dd32220Ssinsanction } 6328dd32220Ssinsanction } 6338dd32220Ssinsanction 6348dd32220Ssinsanction vlWbBusyTableWrite.zip(vlWbBusyTableOut).zip(vlDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) => 6358dd32220Ssinsanction if (busyTableWrite.nonEmpty) { 6368dd32220Ssinsanction val btwr = busyTableWrite.get 6378dd32220Ssinsanction val bt = busyTable.get 6388dd32220Ssinsanction val dq = deqResp.get 6398dd32220Ssinsanction btwr.io.in.deqResp := toBusyTableDeqResp(i) 6408dd32220Ssinsanction btwr.io.in.og0Resp := io.og0Resp(i) 6418dd32220Ssinsanction btwr.io.in.og1Resp := io.og1Resp(i) 6428dd32220Ssinsanction bt := btwr.io.out.fuBusyTable 6438dd32220Ssinsanction dq := btwr.io.out.deqRespSet 6448dd32220Ssinsanction } 6458dd32220Ssinsanction } 6468dd32220Ssinsanction 647de93b508SzhanglyGit //wbfuBusyTable read 6485db4956bSzhanglyGit intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 649de93b508SzhanglyGit if(busyTableRead.nonEmpty) { 650de93b508SzhanglyGit val btrd = busyTableRead.get 651de93b508SzhanglyGit val bt = busyTable.get 652de93b508SzhanglyGit btrd.io.in.fuBusyTable := bt 6535db4956bSzhanglyGit btrd.io.in.fuTypeRegVec := fuTypeVec 654de93b508SzhanglyGit intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 655de93b508SzhanglyGit } 656de93b508SzhanglyGit else { 657de93b508SzhanglyGit intWbBusyTableMask(i) := 0.U(params.numEntries.W) 658de93b508SzhanglyGit } 659de93b508SzhanglyGit } 66060f0c5aeSxiaofeibao fpWbBusyTableRead.zip(fpWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 66160f0c5aeSxiaofeibao if (busyTableRead.nonEmpty) { 66260f0c5aeSxiaofeibao val btrd = busyTableRead.get 66360f0c5aeSxiaofeibao val bt = busyTable.get 66460f0c5aeSxiaofeibao btrd.io.in.fuBusyTable := bt 66560f0c5aeSxiaofeibao btrd.io.in.fuTypeRegVec := fuTypeVec 66660f0c5aeSxiaofeibao fpWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 66760f0c5aeSxiaofeibao } 66860f0c5aeSxiaofeibao else { 66960f0c5aeSxiaofeibao fpWbBusyTableMask(i) := 0.U(params.numEntries.W) 67060f0c5aeSxiaofeibao } 67160f0c5aeSxiaofeibao } 6725db4956bSzhanglyGit vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 673de93b508SzhanglyGit if (busyTableRead.nonEmpty) { 674de93b508SzhanglyGit val btrd = busyTableRead.get 675de93b508SzhanglyGit val bt = busyTable.get 676de93b508SzhanglyGit btrd.io.in.fuBusyTable := bt 6775db4956bSzhanglyGit btrd.io.in.fuTypeRegVec := fuTypeVec 678de93b508SzhanglyGit vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 679de93b508SzhanglyGit } 680de93b508SzhanglyGit else { 681de93b508SzhanglyGit vfWbBusyTableMask(i) := 0.U(params.numEntries.W) 682de93b508SzhanglyGit } 683ea0f92d8Sczw } 6848dd32220Ssinsanction v0WbBusyTableRead.zip(v0WbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 6858dd32220Ssinsanction if (busyTableRead.nonEmpty) { 6868dd32220Ssinsanction val btrd = busyTableRead.get 6878dd32220Ssinsanction val bt = busyTable.get 6888dd32220Ssinsanction btrd.io.in.fuBusyTable := bt 6898dd32220Ssinsanction btrd.io.in.fuTypeRegVec := fuTypeVec 6908dd32220Ssinsanction v0WbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 6918dd32220Ssinsanction } 6928dd32220Ssinsanction else { 6938dd32220Ssinsanction v0WbBusyTableMask(i) := 0.U(params.numEntries.W) 6948dd32220Ssinsanction } 6958dd32220Ssinsanction } 6968dd32220Ssinsanction vlWbBusyTableRead.zip(vlWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) => 6978dd32220Ssinsanction if (busyTableRead.nonEmpty) { 6988dd32220Ssinsanction val btrd = busyTableRead.get 6998dd32220Ssinsanction val bt = busyTable.get 7008dd32220Ssinsanction btrd.io.in.fuBusyTable := bt 7018dd32220Ssinsanction btrd.io.in.fuTypeRegVec := fuTypeVec 7028dd32220Ssinsanction vlWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask 7038dd32220Ssinsanction } 7048dd32220Ssinsanction else { 7058dd32220Ssinsanction vlWbBusyTableMask(i) := 0.U(params.numEntries.W) 7068dd32220Ssinsanction } 7078dd32220Ssinsanction } 708ea0f92d8Sczw 709bf35baadSXuan Hu wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) => 710bf35baadSXuan Hu wakeUpQueueOption.foreach { 711bf35baadSXuan Hu wakeUpQueue => 712493a9370SHaojin Tang val flush = Wire(new WakeupQueueFlush) 713493a9370SHaojin Tang flush.redirect := io.flush 7140f55a0d3SHaojin Tang flush.ldCancel := io.ldCancel 715f08a822fSzhanglyGit flush.og0Fail := io.og0Resp(i).valid && RespType.isBlocked(io.og0Resp(i).bits.resp) 716f08a822fSzhanglyGit flush.og1Fail := io.og1Resp(i).valid && RespType.isBlocked(io.og1Resp(i).bits.resp) 717493a9370SHaojin Tang wakeUpQueue.io.flush := flush 71828607074Ssinsanction wakeUpQueue.io.enq.valid := deqBeforeDly(i).valid 7190c7ebb58Sxiaofeibao-xjtu wakeUpQueue.io.enq.bits.uop :<= deqBeforeDly(i).bits.common 7200c7ebb58Sxiaofeibao-xjtu wakeUpQueue.io.enq.bits.uop.pdestCopy.foreach(_ := 0.U) 721fb445e8dSzhanglyGit wakeUpQueue.io.enq.bits.lat := getDeqLat(i, deqBeforeDly(i).bits.common.fuType) 722bf35baadSXuan Hu } 723bf35baadSXuan Hu } 724bf35baadSXuan Hu 725fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 726af4bd265SzhanglyGit deq.valid := finalDeqSelValidVec(i) && !cancelDeqVec(i) 727730cfbc0SXuan Hu deq.bits.addrOH := finalDeqSelOHVec(i) 728730cfbc0SXuan Hu deq.bits.common.isFirstIssue := deqFirstIssueVec(i) 729730cfbc0SXuan Hu deq.bits.common.iqIdx := OHToUInt(finalDeqSelOHVec(i)) 730543f3ac7Ssinsanction deq.bits.common.fuType := IQFuType.readFuType(deqEntryVec(i).bits.status.fuType, params.getFuCfgs.map(_.fuType)).asUInt 7315db4956bSzhanglyGit deq.bits.common.fuOpType := deqEntryVec(i).bits.payload.fuOpType 7325db4956bSzhanglyGit deq.bits.common.rfWen.foreach(_ := deqEntryVec(i).bits.payload.rfWen) 7335db4956bSzhanglyGit deq.bits.common.fpWen.foreach(_ := deqEntryVec(i).bits.payload.fpWen) 7345db4956bSzhanglyGit deq.bits.common.vecWen.foreach(_ := deqEntryVec(i).bits.payload.vecWen) 7358dd32220Ssinsanction deq.bits.common.v0Wen.foreach(_ := deqEntryVec(i).bits.payload.v0Wen) 7368dd32220Ssinsanction deq.bits.common.vlWen.foreach(_ := deqEntryVec(i).bits.payload.vlWen) 7375db4956bSzhanglyGit deq.bits.common.flushPipe.foreach(_ := deqEntryVec(i).bits.payload.flushPipe) 7385db4956bSzhanglyGit deq.bits.common.pdest := deqEntryVec(i).bits.payload.pdest 73951de4363Ssinsanction deq.bits.common.robIdx := deqEntryVec(i).bits.status.robIdx 74096aaae3fSsinsanction 74196aaae3fSsinsanction require(deq.bits.common.dataSources.size <= finalDataSources(i).size) 74296aaae3fSsinsanction deq.bits.common.dataSources.zip(finalDataSources(i)).foreach { case (sink, source) => sink := source} 7436c6bfa02Ssinsanction deq.bits.common.l1ExuOH.foreach(_.zip(finalWakeUpL1ExuOH.get(i)).foreach { case (sink, source) => sink := source}) 74455cbdb85Ssinsanction deq.bits.common.srcTimer.foreach(_ := DontCare) 7456c6bfa02Ssinsanction deq.bits.common.loadDependency.foreach(_.zip(finalLoadDependency(i)).foreach { case (sink, source) => sink := source}) 7462fb6a709SHaojin Tang deq.bits.common.src := DontCare 7479d8d7860SXuan Hu deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo) 7485d2b9cadSXuan Hu 749aa2bcc31SzhanglyGit deq.bits.rf.zip(deqEntryVec(i).bits.status.srcStatus.map(_.psrc)).zip(deqEntryVec(i).bits.status.srcStatus.map(_.srcType)).foreach { case ((rf, psrc), srcType) => 75051de4363Ssinsanction // psrc in status array can be pregIdx of IntRegFile or VfRegFile 75151de4363Ssinsanction rf.foreach(_.addr := psrc) 75251de4363Ssinsanction rf.foreach(_.srcType := srcType) 753730cfbc0SXuan Hu } 754aa2bcc31SzhanglyGit deq.bits.srcType.zip(deqEntryVec(i).bits.status.srcStatus.map(_.srcType)).foreach { case (sink, source) => 755730cfbc0SXuan Hu sink := source 756730cfbc0SXuan Hu } 7575db4956bSzhanglyGit deq.bits.immType := deqEntryVec(i).bits.payload.selImm 758520f7dacSsinsanction deq.bits.common.imm := deqEntryVec(i).bits.imm.getOrElse(0.U) 7594c2a845dSsinsanction deq.bits.rcIdx.foreach(_ := deqEntryVec(i).bits.status.srcStatus.map(_.regCacheIdx.get)) 76096e858baSXuan Hu 76196e858baSXuan Hu deq.bits.common.perfDebugInfo := deqEntryVec(i).bits.payload.debugInfo 76296e858baSXuan Hu deq.bits.common.perfDebugInfo.selectTime := GTimer() 76396e858baSXuan Hu deq.bits.common.perfDebugInfo.issueTime := GTimer() + 1.U 764730cfbc0SXuan Hu } 7650f55a0d3SHaojin Tang 766ec49b127Ssinsanction io.deqDelay.zip(deqBeforeDly).foreach { case (deqDly, deq) => 76759ef6009Sxiaofeibao-xjtu NewPipelineConnect( 76856db494fSxiaofeibao-xjtu deq, deqDly, true.B, 76959f958d4SzhanglyGit false.B, 77059ef6009Sxiaofeibao-xjtu Option("Scheduler2DataPathPipe") 77159ef6009Sxiaofeibao-xjtu ) 77259ef6009Sxiaofeibao-xjtu } 7738d081717Sszw_kaixin if(backendParams.debugEn) { 77459ef6009Sxiaofeibao-xjtu dontTouch(io.deqDelay) 7758d081717Sszw_kaixin } 776bf35baadSXuan Hu io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) => 777f8b278aaSsinsanction if (wakeUpQueues(i).nonEmpty) { 778e63b0a03SXuan Hu wakeup.valid := wakeUpQueues(i).get.io.deq.valid 779e63b0a03SXuan Hu wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits) 7800f55a0d3SHaojin Tang wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency)) 78179b2c95bSzhanglyGit wakeup.bits.is0Lat := getDeqLat(i, wakeUpQueues(i).get.io.deq.bits.fuType) === 0.U 782f8b278aaSsinsanction wakeup.bits.rcDest.foreach(_ := io.replaceRCIdx.get(i)) 783bf35baadSXuan Hu } else { 784bf35baadSXuan Hu wakeup.valid := false.B 7850f55a0d3SHaojin Tang wakeup.bits := 0.U.asTypeOf(wakeup.bits) 786bf35baadSXuan Hu } 7874c5a0d77Sxiaofeibao-xjtu if (wakeUpQueues(i).nonEmpty) { 7884c5a0d77Sxiaofeibao-xjtu wakeup.bits.rfWen := (if (wakeUpQueues(i).get.io.deq.bits.rfWen .nonEmpty) wakeUpQueues(i).get.io.deq.valid && wakeUpQueues(i).get.io.deq.bits.rfWen .get else false.B) 7894c5a0d77Sxiaofeibao-xjtu wakeup.bits.fpWen := (if (wakeUpQueues(i).get.io.deq.bits.fpWen .nonEmpty) wakeUpQueues(i).get.io.deq.valid && wakeUpQueues(i).get.io.deq.bits.fpWen .get else false.B) 7904c5a0d77Sxiaofeibao-xjtu wakeup.bits.vecWen := (if (wakeUpQueues(i).get.io.deq.bits.vecWen.nonEmpty) wakeUpQueues(i).get.io.deq.valid && wakeUpQueues(i).get.io.deq.bits.vecWen.get else false.B) 7918dd32220Ssinsanction wakeup.bits.v0Wen := (if (wakeUpQueues(i).get.io.deq.bits.v0Wen .nonEmpty) wakeUpQueues(i).get.io.deq.valid && wakeUpQueues(i).get.io.deq.bits.v0Wen.get else false.B) 7928dd32220Ssinsanction wakeup.bits.vlWen := (if (wakeUpQueues(i).get.io.deq.bits.vlWen .nonEmpty) wakeUpQueues(i).get.io.deq.valid && wakeUpQueues(i).get.io.deq.bits.vlWen.get else false.B) 7934c5a0d77Sxiaofeibao-xjtu } 7944c5a0d77Sxiaofeibao-xjtu 7954c5a0d77Sxiaofeibao-xjtu if(wakeUpQueues(i).nonEmpty && wakeup.bits.pdestCopy.nonEmpty){ 7960c7ebb58Sxiaofeibao-xjtu wakeup.bits.pdestCopy.get := wakeUpQueues(i).get.io.deq.bits.pdestCopy.get 7970c7ebb58Sxiaofeibao-xjtu } 7984c5a0d77Sxiaofeibao-xjtu if (wakeUpQueues(i).nonEmpty && wakeup.bits.rfWenCopy.nonEmpty) { 7994c5a0d77Sxiaofeibao-xjtu wakeup.bits.rfWenCopy.get := wakeUpQueues(i).get.io.deq.bits.rfWenCopy.get 8004c5a0d77Sxiaofeibao-xjtu } 8014c5a0d77Sxiaofeibao-xjtu if (wakeUpQueues(i).nonEmpty && wakeup.bits.fpWenCopy.nonEmpty) { 8024c5a0d77Sxiaofeibao-xjtu wakeup.bits.fpWenCopy.get := wakeUpQueues(i).get.io.deq.bits.fpWenCopy.get 8034c5a0d77Sxiaofeibao-xjtu } 8044c5a0d77Sxiaofeibao-xjtu if (wakeUpQueues(i).nonEmpty && wakeup.bits.vecWenCopy.nonEmpty) { 8054c5a0d77Sxiaofeibao-xjtu wakeup.bits.vecWenCopy.get := wakeUpQueues(i).get.io.deq.bits.vecWenCopy.get 8064c5a0d77Sxiaofeibao-xjtu } 8078dd32220Ssinsanction if (wakeUpQueues(i).nonEmpty && wakeup.bits.v0WenCopy.nonEmpty) { 8088dd32220Ssinsanction wakeup.bits.v0WenCopy.get := wakeUpQueues(i).get.io.deq.bits.v0WenCopy.get 8098dd32220Ssinsanction } 8108dd32220Ssinsanction if (wakeUpQueues(i).nonEmpty && wakeup.bits.vlWenCopy.nonEmpty) { 8118dd32220Ssinsanction wakeup.bits.vlWenCopy.get := wakeUpQueues(i).get.io.deq.bits.vlWenCopy.get 8128dd32220Ssinsanction } 8134c5a0d77Sxiaofeibao-xjtu if (wakeUpQueues(i).nonEmpty && wakeup.bits.loadDependencyCopy.nonEmpty) { 8144c5a0d77Sxiaofeibao-xjtu wakeup.bits.loadDependencyCopy.get := wakeUpQueues(i).get.io.deq.bits.loadDependencyCopy.get 8154c5a0d77Sxiaofeibao-xjtu } 816bf35baadSXuan Hu } 817bf35baadSXuan Hu 818730cfbc0SXuan Hu // Todo: better counter implementation 8195db4956bSzhanglyGit private val enqHasValid = validVec.take(params.numEnq).reduce(_ | _) 820e986c5deSXuan Hu private val enqEntryValidCnt = PopCount(validVec.take(params.numEnq)) 8215db4956bSzhanglyGit private val othersValidCnt = PopCount(validVec.drop(params.numEnq)) 822ff3fcdf1Sxiaofeibao-xjtu private val enqEntryValidCntDeq0 = PopCount( 823ff3fcdf1Sxiaofeibao-xjtu validVec.take(params.numEnq).zip(deqCanAcceptVec(0).take(params.numEnq)).map { case (a, b) => a && b } 824ff3fcdf1Sxiaofeibao-xjtu ) 825ff3fcdf1Sxiaofeibao-xjtu private val othersValidCntDeq0 = PopCount( 826ff3fcdf1Sxiaofeibao-xjtu validVec.drop(params.numEnq).zip(deqCanAcceptVec(0).drop(params.numEnq)).map { case (a, b) => a && b } 827ff3fcdf1Sxiaofeibao-xjtu ) 828ff3fcdf1Sxiaofeibao-xjtu private val enqEntryValidCntDeq1 = PopCount( 829ff3fcdf1Sxiaofeibao-xjtu validVec.take(params.numEnq).zip(deqCanAcceptVec.last.take(params.numEnq)).map { case (a, b) => a && b } 830ff3fcdf1Sxiaofeibao-xjtu ) 831ff3fcdf1Sxiaofeibao-xjtu private val othersValidCntDeq1 = PopCount( 832ff3fcdf1Sxiaofeibao-xjtu validVec.drop(params.numEnq).zip(deqCanAcceptVec.last.drop(params.numEnq)).map { case (a, b) => a && b } 833ff3fcdf1Sxiaofeibao-xjtu ) 834ff3fcdf1Sxiaofeibao-xjtu protected val deqCanAcceptVecEnq: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 835ff3fcdf1Sxiaofeibao-xjtu io.enq.map(_.bits.fuType).map(fuType => 836ff3fcdf1Sxiaofeibao-xjtu FuType.FuTypeOrR(fuType, fuCfgs.map(_.fuType))) 837ff3fcdf1Sxiaofeibao-xjtu } 838ff3fcdf1Sxiaofeibao-xjtu protected val enqValidCntDeq0 = PopCount(io.enq.map(_.fire).zip(deqCanAcceptVecEnq(0)).map { case (a, b) => a && b }) 839ff3fcdf1Sxiaofeibao-xjtu protected val enqValidCntDeq1 = PopCount(io.enq.map(_.fire).zip(deqCanAcceptVecEnq.last).map { case (a, b) => a && b }) 84044b4e5f5Sxiaofeibao-xjtu io.validCntDeqVec.head := RegNext(enqEntryValidCntDeq0 +& othersValidCntDeq0 - io.deqDelay.head.fire) // validCntDeqVec(0) 84144b4e5f5Sxiaofeibao-xjtu io.validCntDeqVec.last := RegNext(enqEntryValidCntDeq1 +& othersValidCntDeq1 - io.deqDelay.last.fire) // validCntDeqVec(1) 8425db4956bSzhanglyGit io.status.leftVec(0) := validVec.drop(params.numEnq).reduce(_ & _) 843730cfbc0SXuan Hu for (i <- 0 until params.numEnq) { 8445db4956bSzhanglyGit io.status.leftVec(i + 1) := othersValidCnt === (params.numEntries - params.numEnq - (i + 1)).U 845730cfbc0SXuan Hu } 8465778f950Ssinsanction private val othersLeftOneCaseVec = Wire(Vec(params.numEntries - params.numEnq, UInt((params.numEntries - params.numEnq).W))) 8475778f950Ssinsanction othersLeftOneCaseVec.zipWithIndex.foreach { case (leftone, i) => 8485778f950Ssinsanction leftone := ~(1.U((params.numEntries - params.numEnq).W) << i) 8495778f950Ssinsanction } 8505778f950Ssinsanction private val othersLeftOne = othersLeftOneCaseVec.map(_ === VecInit(validVec.drop(params.numEnq)).asUInt).reduce(_ | _) 8515778f950Ssinsanction private val othersCanotIn = othersLeftOne || validVec.drop(params.numEnq).reduce(_ & _) 8525778f950Ssinsanction 8535778f950Ssinsanction io.enq.foreach(_.ready := !othersCanotIn || !enqHasValid) 854f4d8f008SHaojin Tang io.status.empty := !Cat(validVec).orR 8555778f950Ssinsanction io.status.full := othersCanotIn 85656bcaed7SHaojin Tang io.status.validCnt := PopCount(validVec) 857bf35baadSXuan Hu 858bf35baadSXuan Hu protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = { 859c38df446SzhanglyGit Mux1H(wakeupFuLatencyMaps(deqPortIdx) map { case (k, v) => (fuType(k.id), v.U) }) 860bf35baadSXuan Hu } 86189740385Ssinsanction 862de7754bfSsinsanction // issue perf counter 863e986c5deSXuan Hu // enq count 864e986c5deSXuan Hu XSPerfAccumulate("enq_valid_cnt", PopCount(io.enq.map(_.fire))) 865e986c5deSXuan Hu XSPerfAccumulate("enq_fire_cnt", PopCount(io.enq.map(_.fire))) 866ff3fcdf1Sxiaofeibao-xjtu XSPerfAccumulate("enq_alu_fire_cnt", PopCount(io.enq.map { case enq => enq.fire && FuType.isAlu(enq.bits.fuType) })) 867ff3fcdf1Sxiaofeibao-xjtu XSPerfAccumulate("enq_brh_fire_cnt", PopCount(io.enq.map { case enq => enq.fire && FuType.isBrh(enq.bits.fuType) })) 868ff3fcdf1Sxiaofeibao-xjtu XSPerfAccumulate("deqDelay0_fire_cnt", PopCount(io.deqDelay.head.fire)) 869ff3fcdf1Sxiaofeibao-xjtu XSPerfAccumulate("deqDelay1_fire_cnt", PopCount(io.deqDelay.last.fire)) 870e986c5deSXuan Hu // valid count 871e986c5deSXuan Hu XSPerfHistogram("enq_entry_valid_cnt", enqEntryValidCnt, true.B, 0, params.numEnq + 1) 87262a2cb19SXuan Hu XSPerfHistogram("other_entry_valid_cnt", othersValidCnt, true.B, 0, params.numEntries - params.numEnq + 1) 873e986c5deSXuan Hu XSPerfHistogram("valid_cnt", PopCount(validVec), true.B, 0, params.numEntries + 1) 87456bcaed7SHaojin Tang // only split when more than 1 func type 87556bcaed7SHaojin Tang if (params.getFuCfgs.size > 0) { 87656bcaed7SHaojin Tang for (t <- FuType.functionNameMap.keys) { 87756bcaed7SHaojin Tang val fuName = FuType.functionNameMap(t) 87856bcaed7SHaojin Tang if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 87956bcaed7SHaojin Tang XSPerfHistogram(s"valid_cnt_hist_futype_${fuName}", PopCount(validVec.zip(fuTypeVec).map { case (v, fu) => v && fu === t.U }), true.B, 0, params.numEntries, 1) 88056bcaed7SHaojin Tang } 88156bcaed7SHaojin Tang } 88256bcaed7SHaojin Tang } 883de7754bfSsinsanction // ready instr count 884e986c5deSXuan Hu private val readyEntriesCnt = PopCount(validVec.zip(canIssueVec).map(x => x._1 && x._2)) 885e986c5deSXuan Hu XSPerfHistogram("ready_cnt", readyEntriesCnt, true.B, 0, params.numEntries + 1) 886e986c5deSXuan Hu // only split when more than 1 func type 887e986c5deSXuan Hu if (params.getFuCfgs.size > 0) { 88889740385Ssinsanction for (t <- FuType.functionNameMap.keys) { 88989740385Ssinsanction val fuName = FuType.functionNameMap(t) 89089740385Ssinsanction if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 891e986c5deSXuan Hu XSPerfHistogram(s"ready_cnt_hist_futype_${fuName}", PopCount(validVec.zip(canIssueVec).zip(fuTypeVec).map { case ((v, c), fu) => v && c && fu === t.U }), true.B, 0, params.numEntries, 1) 892e986c5deSXuan Hu } 89389740385Ssinsanction } 89489740385Ssinsanction } 89589740385Ssinsanction 896de7754bfSsinsanction // deq instr count 897fb445e8dSzhanglyGit XSPerfAccumulate("issue_instr_pre_count", PopCount(deqBeforeDly.map(_.valid))) 898fb445e8dSzhanglyGit XSPerfHistogram("issue_instr_pre_count_hist", PopCount(deqBeforeDly.map(_.valid)), true.B, 0, params.numDeq + 1, 1) 899e986c5deSXuan Hu XSPerfAccumulate("issue_instr_count", PopCount(io.deqDelay.map(_.valid))) 900e986c5deSXuan Hu XSPerfHistogram("issue_instr_count_hist", PopCount(io.deqDelay.map(_.valid)), true.B, 0, params.numDeq + 1, 1) 901de7754bfSsinsanction 902de7754bfSsinsanction // deq instr data source count 903fb445e8dSzhanglyGit XSPerfAccumulate("issue_datasource_reg", deqBeforeDly.map{ deq => 90489740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) }) 90589740385Ssinsanction }.reduce(_ +& _)) 906fb445e8dSzhanglyGit XSPerfAccumulate("issue_datasource_bypass", deqBeforeDly.map{ deq => 90789740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) }) 90889740385Ssinsanction }.reduce(_ +& _)) 909fb445e8dSzhanglyGit XSPerfAccumulate("issue_datasource_forward", deqBeforeDly.map{ deq => 91089740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) }) 91189740385Ssinsanction }.reduce(_ +& _)) 912fb445e8dSzhanglyGit XSPerfAccumulate("issue_datasource_noreg", deqBeforeDly.map{ deq => 913de7754bfSsinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) }) 914de7754bfSsinsanction }.reduce(_ +& _)) 91589740385Ssinsanction 916fb445e8dSzhanglyGit XSPerfHistogram("issue_datasource_reg_hist", deqBeforeDly.map{ deq => 91789740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) }) 918e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 919fb445e8dSzhanglyGit XSPerfHistogram("issue_datasource_bypass_hist", deqBeforeDly.map{ deq => 92089740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) }) 921e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 922fb445e8dSzhanglyGit XSPerfHistogram("issue_datasource_forward_hist", deqBeforeDly.map{ deq => 92389740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) }) 924e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 925fb445e8dSzhanglyGit XSPerfHistogram("issue_datasource_noreg_hist", deqBeforeDly.map{ deq => 926de7754bfSsinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) }) 927e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 92889740385Ssinsanction 929de7754bfSsinsanction // deq instr data source count for each futype 93089740385Ssinsanction for (t <- FuType.functionNameMap.keys) { 93189740385Ssinsanction val fuName = FuType.functionNameMap(t) 93289740385Ssinsanction if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) { 933fb445e8dSzhanglyGit XSPerfAccumulate(s"issue_datasource_reg_futype_${fuName}", deqBeforeDly.map{ deq => 93489740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 93589740385Ssinsanction }.reduce(_ +& _)) 936fb445e8dSzhanglyGit XSPerfAccumulate(s"issue_datasource_bypass_futype_${fuName}", deqBeforeDly.map{ deq => 93789740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 93889740385Ssinsanction }.reduce(_ +& _)) 939fb445e8dSzhanglyGit XSPerfAccumulate(s"issue_datasource_forward_futype_${fuName}", deqBeforeDly.map{ deq => 94089740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 94189740385Ssinsanction }.reduce(_ +& _)) 942fb445e8dSzhanglyGit XSPerfAccumulate(s"issue_datasource_noreg_futype_${fuName}", deqBeforeDly.map{ deq => 943de7754bfSsinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 944de7754bfSsinsanction }.reduce(_ +& _)) 94589740385Ssinsanction 946fb445e8dSzhanglyGit XSPerfHistogram(s"issue_datasource_reg_hist_futype_${fuName}", deqBeforeDly.map{ deq => 94789740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 948e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 949fb445e8dSzhanglyGit XSPerfHistogram(s"issue_datasource_bypass_hist_futype_${fuName}", deqBeforeDly.map{ deq => 95089740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 951e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 952fb445e8dSzhanglyGit XSPerfHistogram(s"issue_datasource_forward_hist_futype_${fuName}", deqBeforeDly.map{ deq => 95389740385Ssinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 954e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 955fb445e8dSzhanglyGit XSPerfHistogram(s"issue_datasource_noreg_hist_futype_${fuName}", deqBeforeDly.map{ deq => 956de7754bfSsinsanction PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U }) 957e986c5deSXuan Hu }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1) 95889740385Ssinsanction } 95989740385Ssinsanction } 960730cfbc0SXuan Hu} 961730cfbc0SXuan Hu 962730cfbc0SXuan Huclass IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle { 963730cfbc0SXuan Hu val fastMatch = UInt(backendParams.LduCnt.W) 964730cfbc0SXuan Hu val fastImm = UInt(12.W) 965730cfbc0SXuan Hu} 966730cfbc0SXuan Hu 967d456387eSHaojin Tangclass IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO 968730cfbc0SXuan Hu 969730cfbc0SXuan Huclass IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 970730cfbc0SXuan Hu extends IssueQueueImp(wrapper) 971730cfbc0SXuan Hu{ 972730cfbc0SXuan Hu io.suggestName("none") 973730cfbc0SXuan Hu override lazy val io = IO(new IssueQueueIntIO).suggestName("io") 974730cfbc0SXuan Hu 975fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => { 97629dbac5aSsinsanction deq.bits.common.pc.foreach(_ := DontCare) 9775db4956bSzhanglyGit deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo) 9785db4956bSzhanglyGit deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr) 9795db4956bSzhanglyGit deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset) 980730cfbc0SXuan Hu deq.bits.common.predictInfo.foreach(x => { 981d8a24b06SzhanglyGit x.target := DontCare 9825db4956bSzhanglyGit x.taken := deqEntryVec(i).bits.payload.pred_taken 983730cfbc0SXuan Hu }) 984730cfbc0SXuan Hu // for std 9855db4956bSzhanglyGit deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx) 986730cfbc0SXuan Hu // for i2f 9875db4956bSzhanglyGit deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 988730cfbc0SXuan Hu }} 989730cfbc0SXuan Hu} 990730cfbc0SXuan Hu 991730cfbc0SXuan Huclass IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 992730cfbc0SXuan Hu extends IssueQueueImp(wrapper) 993730cfbc0SXuan Hu{ 994fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => { 9955db4956bSzhanglyGit deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 9965db4956bSzhanglyGit deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 9975db4956bSzhanglyGit deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 9982d270511Ssinsanction deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop) 999730cfbc0SXuan Hu }} 1000730cfbc0SXuan Hu} 1001730cfbc0SXuan Hu 100260f0c5aeSxiaofeibaoclass IssueQueueFpImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 100360f0c5aeSxiaofeibao extends IssueQueueImp(wrapper) 100460f0c5aeSxiaofeibao{ 100560f0c5aeSxiaofeibao deqBeforeDly.zipWithIndex.foreach{ case (deq, i) => { 100660f0c5aeSxiaofeibao deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 100760f0c5aeSxiaofeibao deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 100860f0c5aeSxiaofeibao deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 100960f0c5aeSxiaofeibao deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop) 101060f0c5aeSxiaofeibao }} 101160f0c5aeSxiaofeibao} 101260f0c5aeSxiaofeibao 1013730cfbc0SXuan Huclass IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 1014fd490615Sweiding liu val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO(params.isVecMemIQ))) 1015e07131b2Ssinsanction 1016e07131b2Ssinsanction // TODO: is still needed? 1017730cfbc0SXuan Hu val checkWait = new Bundle { 1018730cfbc0SXuan Hu val stIssuePtr = Input(new SqPtr) 1019730cfbc0SXuan Hu val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 1020730cfbc0SXuan Hu } 1021596af5d2SHaojin Tang val loadFastMatch = Output(Vec(params.LdExuCnt, new IssueQueueLoadBundle)) 1022e07131b2Ssinsanction 1023e07131b2Ssinsanction // load wakeup 1024596af5d2SHaojin Tang val loadWakeUp = Input(Vec(params.LdExuCnt, ValidIO(new DynInst()))) 10252d270511Ssinsanction 10262d270511Ssinsanction // vector 1027bb2f3f51STang Haojin val sqDeqPtr = Option.when(params.isVecMemIQ)(Input(new SqPtr)) 1028bb2f3f51STang Haojin val lqDeqPtr = Option.when(params.isVecMemIQ)(Input(new LqPtr)) 1029730cfbc0SXuan Hu} 1030730cfbc0SXuan Hu 1031730cfbc0SXuan Huclass IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 1032730cfbc0SXuan Hu val memIO = Some(new IssueQueueMemBundle) 1033730cfbc0SXuan Hu} 1034730cfbc0SXuan Hu 1035730cfbc0SXuan Huclass IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 1036730cfbc0SXuan Hu extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 1037730cfbc0SXuan Hu 1038c758aa7fSsinsanction require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.HyuCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ, " + 1039b133b458SXuan Hu s"StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}") 10408a66c02cSXuan Hu println(s"[IssueQueueMemAddrImp] StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}") 1041730cfbc0SXuan Hu 1042730cfbc0SXuan Hu io.suggestName("none") 1043730cfbc0SXuan Hu override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 1044730cfbc0SXuan Hu private val memIO = io.memIO.get 1045730cfbc0SXuan Hu 1046853cd2d8SHaojin Tang memIO.loadFastMatch := 0.U.asTypeOf(memIO.loadFastMatch) // TODO: is still needed? 1047853cd2d8SHaojin Tang 10485db4956bSzhanglyGit entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 1049730cfbc0SXuan Hu slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 10505db4956bSzhanglyGit slowResp.bits.robIdx := memIO.feedbackIO(i).feedbackSlow.bits.robIdx 105138f78b5dSxiaofeibao-xjtu slowResp.bits.sqIdx.foreach( _ := memIO.feedbackIO(i).feedbackSlow.bits.sqIdx) 105228ac1c16Sxiaofeibao-xjtu slowResp.bits.lqIdx.foreach( _ := memIO.feedbackIO(i).feedbackSlow.bits.lqIdx) 1053f08a822fSzhanglyGit slowResp.bits.resp := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RespType.success, RespType.block) 10548d29ec32Sczw slowResp.bits.fuType := DontCare 1055730cfbc0SXuan Hu } 1056730cfbc0SXuan Hu 1057d3372210SzhanglyGit entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 1058d3372210SzhanglyGit fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 1059d3372210SzhanglyGit fastResp.bits.robIdx := memIO.feedbackIO(i).feedbackFast.bits.robIdx 106038f78b5dSxiaofeibao-xjtu fastResp.bits.sqIdx.foreach( _ := memIO.feedbackIO(i).feedbackFast.bits.sqIdx) 106128ac1c16Sxiaofeibao-xjtu fastResp.bits.lqIdx.foreach( _ := memIO.feedbackIO(i).feedbackFast.bits.lqIdx) 1062d3372210SzhanglyGit fastResp.bits.resp := Mux(memIO.feedbackIO(i).feedbackFast.bits.hit, RespType.success, RespType.block) 1063d3372210SzhanglyGit fastResp.bits.fuType := DontCare 1064d3372210SzhanglyGit } 1065d3372210SzhanglyGit 1066596af5d2SHaojin Tang // load wakeup 1067596af5d2SHaojin Tang val loadWakeUpIter = memIO.loadWakeUp.iterator 1068596af5d2SHaojin Tang io.wakeupToIQ.zip(params.exuBlockParams).zipWithIndex.foreach { case ((wakeup, param), i) => 1069596af5d2SHaojin Tang if (param.hasLoadExu) { 1070596af5d2SHaojin Tang require(wakeUpQueues(i).isEmpty) 1071a01a12bbSHaojin Tang val uop = loadWakeUpIter.next() 1072a01a12bbSHaojin Tang 10735f8b6c9eSsinceforYy wakeup.valid := GatedValidRegNext(uop.fire) 1074dd461822Ssinsanction wakeup.bits.rfWen := (if (params.writeIntRf) GatedValidRegNext(uop.bits.rfWen && uop.fire) else false.B) 1075dd461822Ssinsanction wakeup.bits.fpWen := (if (params.writeFpRf) GatedValidRegNext(uop.bits.fpWen && uop.fire) else false.B) 1076dd461822Ssinsanction wakeup.bits.vecWen := (if (params.writeVecRf) GatedValidRegNext(uop.bits.vecWen && uop.fire) else false.B) 1077dd461822Ssinsanction wakeup.bits.v0Wen := (if (params.writeV0Rf) GatedValidRegNext(uop.bits.v0Wen && uop.fire) else false.B) 1078dd461822Ssinsanction wakeup.bits.vlWen := (if (params.writeVlRf) GatedValidRegNext(uop.bits.vlWen && uop.fire) else false.B) 107956db494fSxiaofeibao-xjtu wakeup.bits.pdest := RegNext(uop.bits.pdest) 1080f8b278aaSsinsanction wakeup.bits.rcDest.foreach(_ := io.replaceRCIdx.get(i)) 1081596af5d2SHaojin Tang wakeup.bits.loadDependency.foreach(_ := 0.U) // this is correct for load only 1082a01a12bbSHaojin Tang 1083dd461822Ssinsanction wakeup.bits.rfWenCopy .foreach(_.foreach(_ := (if (params.writeIntRf) GatedValidRegNext(uop.bits.rfWen && uop.fire) else false.B))) 1084dd461822Ssinsanction wakeup.bits.fpWenCopy .foreach(_.foreach(_ := (if (params.writeFpRf) GatedValidRegNext(uop.bits.fpWen && uop.fire) else false.B))) 1085dd461822Ssinsanction wakeup.bits.vecWenCopy.foreach(_.foreach(_ := (if (params.writeVecRf) GatedValidRegNext(uop.bits.vecWen && uop.fire) else false.B))) 1086dd461822Ssinsanction wakeup.bits.v0WenCopy .foreach(_.foreach(_ := (if (params.writeV0Rf) GatedValidRegNext(uop.bits.v0Wen && uop.fire) else false.B))) 1087dd461822Ssinsanction wakeup.bits.vlWenCopy .foreach(_.foreach(_ := (if (params.writeVlRf) GatedValidRegNext(uop.bits.vlWen && uop.fire) else false.B))) 108856db494fSxiaofeibao-xjtu wakeup.bits.pdestCopy .foreach(_.foreach(_ := RegNext(uop.bits.pdest))) 1089a01a12bbSHaojin Tang wakeup.bits.loadDependencyCopy.foreach(x => x := 0.U.asTypeOf(x)) // this is correct for load only 1090a01a12bbSHaojin Tang 1091a01a12bbSHaojin Tang wakeup.bits.is0Lat := 0.U 1092596af5d2SHaojin Tang } 1093596af5d2SHaojin Tang } 1094596af5d2SHaojin Tang require(!loadWakeUpIter.hasNext) 1095596af5d2SHaojin Tang 1096fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 10971548ca99SHaojin Tang deq.bits.common.loadWaitBit.foreach(_ := deqEntryVec(i).bits.payload.loadWaitBit) 10981548ca99SHaojin Tang deq.bits.common.waitForRobIdx.foreach(_ := deqEntryVec(i).bits.payload.waitForRobIdx) 109959a1db8aSHaojin Tang deq.bits.common.storeSetHit.foreach(_ := deqEntryVec(i).bits.payload.storeSetHit) 110059a1db8aSHaojin Tang deq.bits.common.loadWaitStrict.foreach(_ := deqEntryVec(i).bits.payload.loadWaitStrict) 110159a1db8aSHaojin Tang deq.bits.common.ssid.foreach(_ := deqEntryVec(i).bits.payload.ssid) 11025db4956bSzhanglyGit deq.bits.common.sqIdx.get := deqEntryVec(i).bits.payload.sqIdx 11035db4956bSzhanglyGit deq.bits.common.lqIdx.get := deqEntryVec(i).bits.payload.lqIdx 1104542ae917SHaojin Tang deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr) 1105542ae917SHaojin Tang deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset) 1106730cfbc0SXuan Hu } 1107730cfbc0SXuan Hu} 11082d270511Ssinsanction 11092d270511Ssinsanctionclass IssueQueueVecMemImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 11102d270511Ssinsanction extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 11112d270511Ssinsanction 1112e07131b2Ssinsanction require((params.VlduCnt + params.VstuCnt) > 0, "IssueQueueVecMemImp can only be instance of VecMem IQ") 1113e07131b2Ssinsanction println(s"[IssueQueueVecMemImp] VlduCnt: ${params.VlduCnt}, VstuCnt: ${params.VstuCnt}") 11142d270511Ssinsanction 11152d270511Ssinsanction io.suggestName("none") 11162d270511Ssinsanction override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 11172d270511Ssinsanction private val memIO = io.memIO.get 11182d270511Ssinsanction 111999944b79Ssinsanction require(params.numExu == 1, "VecMem IssueQueue has not supported more than 1 deq ports") 112099944b79Ssinsanction 11212d270511Ssinsanction for (i <- entries.io.enq.indices) { 11222d270511Ssinsanction entries.io.enq(i).bits.status match { case enqData => 1123e07131b2Ssinsanction enqData.vecMem.get.sqIdx := s0_enqBits(i).sqIdx 1124e07131b2Ssinsanction enqData.vecMem.get.lqIdx := s0_enqBits(i).lqIdx 11256dbb4e08SXuan Hu // MemAddrIQ also handle vector insts 11266dbb4e08SXuan Hu enqData.vecMem.get.numLsElem := s0_enqBits(i).numLsElem 1127b0186a50Sweiding liu enqData.blocked := false.B 1128e07131b2Ssinsanction } 11292d270511Ssinsanction } 11302d270511Ssinsanction 11312d270511Ssinsanction entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 11322d270511Ssinsanction slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 11332d270511Ssinsanction slowResp.bits.robIdx := memIO.feedbackIO(i).feedbackSlow.bits.robIdx 113438f78b5dSxiaofeibao-xjtu slowResp.bits.sqIdx.get := memIO.feedbackIO(i).feedbackSlow.bits.sqIdx 113528ac1c16Sxiaofeibao-xjtu slowResp.bits.lqIdx.get := memIO.feedbackIO(i).feedbackSlow.bits.lqIdx 11366462eb1cSzhanglyGit slowResp.bits.resp := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RespType.success, RespType.block) 11372d270511Ssinsanction slowResp.bits.fuType := DontCare 113838f78b5dSxiaofeibao-xjtu slowResp.bits.uopIdx.get := DontCare 11392d270511Ssinsanction } 11402d270511Ssinsanction 1141d3372210SzhanglyGit entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 1142d3372210SzhanglyGit fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 1143d3372210SzhanglyGit fastResp.bits.robIdx := memIO.feedbackIO(i).feedbackFast.bits.robIdx 114438f78b5dSxiaofeibao-xjtu fastResp.bits.sqIdx.get := memIO.feedbackIO(i).feedbackFast.bits.sqIdx 114528ac1c16Sxiaofeibao-xjtu fastResp.bits.lqIdx.get := memIO.feedbackIO(i).feedbackFast.bits.lqIdx 1146d3372210SzhanglyGit fastResp.bits.resp := Mux(memIO.feedbackIO(i).feedbackFast.bits.hit, RespType.success, RespType.block) 1147d3372210SzhanglyGit fastResp.bits.fuType := DontCare 114838f78b5dSxiaofeibao-xjtu fastResp.bits.uopIdx.get := DontCare 11492d270511Ssinsanction } 11502d270511Ssinsanction 1151aa2bcc31SzhanglyGit entries.io.vecMemIn.get.sqDeqPtr := memIO.sqDeqPtr.get 1152aa2bcc31SzhanglyGit entries.io.vecMemIn.get.lqDeqPtr := memIO.lqDeqPtr.get 1153aa2bcc31SzhanglyGit 1154fb445e8dSzhanglyGit deqBeforeDly.zipWithIndex.foreach { case (deq, i) => 1155e07131b2Ssinsanction deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.status.vecMem.get.sqIdx) 1156e07131b2Ssinsanction deq.bits.common.lqIdx.foreach(_ := deqEntryVec(i).bits.status.vecMem.get.lqIdx) 11576dbb4e08SXuan Hu deq.bits.common.numLsElem.foreach(_ := deqEntryVec(i).bits.status.vecMem.get.numLsElem) 1158e07131b2Ssinsanction if (params.isVecLduIQ) { 11592d270511Ssinsanction deq.bits.common.ftqIdx.get := deqEntryVec(i).bits.payload.ftqPtr 11602d270511Ssinsanction deq.bits.common.ftqOffset.get := deqEntryVec(i).bits.payload.ftqOffset 11612d270511Ssinsanction } 11622d270511Ssinsanction deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu) 11632d270511Ssinsanction deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu) 11642d270511Ssinsanction deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx) 11652d270511Ssinsanction deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop) 11662d270511Ssinsanction } 11677e471bf8SXuan Hu 11687e471bf8SXuan Hu io.vecLoadIssueResp.foreach(dontTouch(_)) 11692d270511Ssinsanction} 1170