xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision 25bcff47f9bc19c872a1647b16fdfefdd4bae3f5)
1package xiangshan.backend.issue
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utility.HasCircularQueuePtrHelper
8import xiangshan._
9import xiangshan.backend.fu.{FuConfig, FuType}
10import xiangshan.mem.{MemWaitUpdateReq, SqPtr}
11import xiangshan.backend.Bundles.{DynInst, IssueQueueIssueBundle, IssueQueueWakeUpBundle}
12import xiangshan.backend.datapath.DataConfig._
13import xiangshan.backend.exu.ExeUnitParams
14
15class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
16  implicit val iqParams = params
17  lazy val module = iqParams.schdType match {
18    case IntScheduler() => new IssueQueueIntImp(this)
19    case VfScheduler() => new IssueQueueVfImp(this)
20    case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this)
21      else new IssueQueueIntImp(this)
22    case _ => null
23  }
24}
25
26class IssueQueueStatusBundle(numEnq: Int) extends Bundle {
27  val empty = Output(Bool())
28  val full = Output(Bool())
29  val leftVec = Output(Vec(numEnq + 1, Bool()))
30}
31
32class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends StatusArrayDeqRespBundle
33
34class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
35  val flush = Flipped(ValidIO(new Redirect))
36
37  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
38
39  val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle
40  val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
41  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
42  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
43  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
44  val wakeup = Vec(params.numWakeupFromWB, Flipped(ValidIO(new IssueQueueWakeUpBundle(params.pregBits))))
45  val status = Output(new IssueQueueStatusBundle(params.numEnq))
46  val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
47  // Todo: wake up bundle
48}
49
50class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
51  extends LazyModuleImp(wrapper)
52  with HasXSParameter {
53
54  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB: ${params.numWakeupFromWB}, " +
55    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
56
57  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
58  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
59  val allDeqFuCfgs: Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
60  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
61  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
62  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
63  lazy val io = IO(new IssueQueueIO())
64  dontTouch(io.deq)
65  dontTouch(io.deqResp)
66  // Modules
67  val statusArray   = Module(StatusArray(p, params))
68  val immArray      = Module(new DataArray(UInt(XLEN.W), params.numDeq, params.numEnq, params.numEntries))
69  val payloadArray  = Module(new DataArray(Output(new DynInst), params.numDeq, params.numEnq, params.numEntries))
70  val enqPolicy     = Module(new EnqPolicy)
71  val subDeqPolicies  = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None)
72  val fuBusyTableWrite = params.exuBlockParams.zipWithIndex.map { case (x, i) => if (x.latencyValMax.getOrElse(0)>0) Some(Module(new FuBusyTableWrite(i))) else None}
73  val fuBusyTableRead = params.exuBlockParams.zipWithIndex.map { case (x, i) => if (x.latencyValMax.getOrElse(0)>0) Some(Module(new FuBusyTableRead(i, false))) else None}
74  val intWbBusyTableRead = params.exuBlockParams.zipWithIndex.map { case (x, i) => if (x.intLatencyValMax.nonEmpty) Some(Module(new FuBusyTableRead(i, true, false))) else None}
75  val vfWbBusyTableRead = params.exuBlockParams.zipWithIndex.map { case (x, i) => if (x.vfLatencyValMax.nonEmpty) Some(Module(new FuBusyTableRead(i, true, true))) else None}
76
77  val intWbBusyTable = io.wbBusyTableRead.map(_.intWbBusyTable)
78  val vfWbBusyTable = io.wbBusyTableRead.map(_.vfWbBusyTable)
79  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
80  val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
81  val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
82  val s0_enqValidVec = io.enq.map(_.valid)
83  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
84  val s0_enqSelOHVec = Wire(Vec(params.numEnq, UInt(params.numEntries.W)))
85  val s0_enqNotFlush = !io.flush.valid
86  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
87  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush)
88  val s0_doEnqOH: Vec[UInt] = VecInit((s0_doEnqSelValidVec zip s0_enqSelOHVec).map { case (valid, oh) =>
89    Mux(valid, oh, 0.U)
90  })
91
92  val s0_enqImmValidVec = io.enq.map(enq => enq.valid)
93  val s0_enqImmVec = VecInit(io.enq.map(_.bits.imm))
94
95  // One deq port only need one special deq policy
96  val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool()))))
97  val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W)))))
98
99  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
100  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
101  val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) =>
102    Mux(valid, oh, 0.U)
103  }
104  val finalDeqMask: UInt = finalDeqOH.reduce(_ | _)
105
106  val deqRespVec = io.deqResp
107
108  val validVec = VecInit(statusArray.io.valid.asBools)
109  val canIssueVec = VecInit(statusArray.io.canIssue.asBools)
110  val clearVec = VecInit(statusArray.io.clear.asBools)
111  val deqFirstIssueVec = VecInit(statusArray.io.deq.map(_.isFirstIssue))
112
113  val wakeupEnqSrcStateBypass = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
114  for (i <- io.enq.indices) {
115    for (j <- s0_enqBits(i).srcType.indices) {
116      wakeupEnqSrcStateBypass(i)(j) := Cat(
117        io.wakeup.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head)
118      ).orR
119    }
120  }
121
122  statusArray.io match { case statusArrayIO: StatusArrayIO =>
123    statusArrayIO.flush  <> io.flush
124    statusArrayIO.wakeup <> io.wakeup
125    statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) =>
126      enq.valid                 := s0_doEnqSelValidVec(i)
127      enq.bits.addrOH           := s0_enqSelOHVec(i)
128      val numLSrc = s0_enqBits(i).srcType.size.min(enq.bits.data.srcType.size)
129      for (j <- 0 until numLSrc) {
130        enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j)
131        enq.bits.data.psrc(j)     := s0_enqBits(i).psrc(j)
132        enq.bits.data.srcType(j)  := s0_enqBits(i).srcType(j)
133      }
134      enq.bits.data.robIdx      := s0_enqBits(i).robIdx
135      enq.bits.data.ready       := false.B
136      enq.bits.data.issued      := false.B
137      enq.bits.data.firstIssue  := false.B
138      enq.bits.data.blocked     := false.B
139    }
140    statusArrayIO.deq.zipWithIndex.foreach { case (deq, i) =>
141      deq.deqSelOH.valid  := finalDeqSelValidVec(i)
142      deq.deqSelOH.bits   := finalDeqSelOHVec(i)
143    }
144    statusArrayIO.deqResp.zipWithIndex.foreach { case (deqResp, i) =>
145      deqResp.valid      := io.deqResp(i).valid
146      deqResp.bits.addrOH := io.deqResp(i).bits.addrOH
147      deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx
148      deqResp.bits.respType := io.deqResp(i).bits.respType
149      deqResp.bits.rfWen := io.deqResp(i).bits.rfWen
150      deqResp.bits.fuType := io.deqResp(i).bits.fuType
151    }
152    statusArrayIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
153      og0Resp.valid := io.og0Resp(i).valid
154      og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH
155      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
156      og0Resp.bits.respType := io.og0Resp(i).bits.respType
157      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
158      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
159    }
160    statusArrayIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
161      og1Resp.valid := io.og1Resp(i).valid
162      og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH
163      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
164      og1Resp.bits.respType := io.og1Resp(i).bits.respType
165      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
166      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
167    }
168  }
169
170  val immArrayRdataVec = immArray.io.read.map(_.data)
171  immArray.io match { case immArrayIO: DataArrayIO[UInt] =>
172    immArrayIO.write.zipWithIndex.foreach { case (w, i) =>
173      w.en := s0_doEnqSelValidVec(i) && s0_enqImmValidVec(i)
174      w.addr := s0_enqSelOHVec(i)
175      w.data := s0_enqImmVec(i)
176    }
177    immArrayIO.read.zipWithIndex.foreach { case (r, i) =>
178      r.addr := finalDeqOH(i)
179    }
180  }
181
182  val payloadArrayRdata = Wire(Vec(params.numDeq, Output(new DynInst)))
183  payloadArray.io match { case payloadArrayIO: DataArrayIO[DynInst] =>
184    payloadArrayIO.write.zipWithIndex.foreach { case (w, i) =>
185      w.en := s0_doEnqSelValidVec(i)
186      w.addr := s0_enqSelOHVec(i)
187      w.data := s0_enqBits(i)
188    }
189    payloadArrayIO.read.zipWithIndex.foreach { case (r, i) =>
190      r.addr := finalDeqOH(i)
191      payloadArrayRdata(i) := r.data
192    }
193  }
194
195  val fuTypeRegVec = Reg(Vec(params.numEntries, FuType()))
196  val fuTypeNextVec = WireInit(fuTypeRegVec)
197  fuTypeRegVec := fuTypeNextVec
198
199  s0_doEnqSelValidVec.zip(s0_enqSelOHVec).zipWithIndex.foreach { case ((valid, oh), i) =>
200    when (valid) {
201      fuTypeNextVec(OHToUInt(oh)) := s0_enqBits(i).fuType
202    }
203  }
204
205  enqPolicy match { case ep =>
206    ep.io.valid     := validVec.asUInt
207    s0_enqSelValidVec  := ep.io.enqSelOHVec.map(oh => oh.valid).zip(s0_enqValidVec).zip(io.enq).map { case((sel, enqValid), enq) => enqValid && sel && enq.ready}
208    s0_enqSelOHVec     := ep.io.enqSelOHVec.map(oh => oh.bits)
209  }
210
211  protected val commonAccept: UInt = Cat(fuTypeRegVec.map(fuType =>
212    Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR
213  ).reverse)
214
215  // if deq port can accept the uop
216  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
217    Cat(fuTypeRegVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt
218  }
219
220  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
221    fuTypeRegVec.map(fuType =>
222      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
223  }
224
225  subDeqPolicies.zipWithIndex.map { case (dpOption: Option[DeqPolicy], i) =>
226    if (dpOption.nonEmpty) {
227      val dp = dpOption.get
228      dp.io.request             := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt
229      subDeqSelValidVec(i).get  := dp.io.deqSelOHVec.map(oh => oh.valid)
230      subDeqSelOHVec(i).get     := dp.io.deqSelOHVec.map(oh => oh.bits)
231    }
232  }
233
234  protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
235    io.enq.map(_.bits.fuType).map(fuType =>
236      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
237  }
238
239  val ageDetectorEnqVec: Vec[Vec[UInt]] = WireInit(VecInit(Seq.fill(params.numDeq)(VecInit(Seq.fill(params.numEnq)(0.U(params.numEntries.W))))))
240
241  ageDetectorEnqVec.zip(enqCanAcceptVec) foreach {
242    case (ageDetectorEnq, enqCanAccept) =>
243      ageDetectorEnq := enqCanAccept.zip(s0_doEnqOH).map {
244        case (enqCanAccept, s0_doEnqOH) => Mux(enqCanAccept, s0_doEnqOH, 0.U)
245      }
246  }
247
248  val oldestSelVec = (0 until params.numDeq).map {
249    case deqIdx =>
250      AgeDetector(numEntries = params.numEntries,
251        enq = ageDetectorEnqVec(deqIdx),
252        deq = clearVec.asUInt,
253        canIssue = canIssueVec.asUInt & (~fuBusyTableMask(deqIdx)).asUInt)
254  }
255
256  finalDeqSelValidVec.head := oldestSelVec.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head
257  finalDeqSelOHVec.head := Mux(oldestSelVec.head.valid, oldestSelVec.head.bits, subDeqSelOHVec.head.getOrElse(Seq(0.U)).head)
258
259  if (params.numDeq == 2) {
260    val chooseOldest = oldestSelVec(1).valid && oldestSelVec(1).bits =/= finalDeqSelOHVec.head
261    val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head
262
263    finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq(
264      (chooseOldest) -> oldestSelVec(1).valid,
265      (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head)
266    )
267    finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq(
268      (chooseOldest) -> oldestSelVec(1).bits,
269      (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head)
270    )
271  }
272
273  //fuBusyTable
274  fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.map { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) =>
275    if(busyTableWrite.nonEmpty) {
276      val btwr = busyTableWrite.get
277      val btrd = busyTableRead.get
278      btwr.io.in.deqResp := io.deqResp
279      btwr.io.in.og0Resp := io.og0Resp
280      btwr.io.in.og1Resp := io.og1Resp
281      btwr.io.in.fuTypeRegVec := fuTypeRegVec
282      btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable
283      btrd.io.in.fuTypeRegVec := fuTypeRegVec
284      fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask
285    }
286    else {
287      fuBusyTableMask(i) := 0.U(params.numEntries.W)
288    }
289  }
290
291  //wbfuBusyTable read
292  intWbBusyTableRead.zip(intWbBusyTable).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
293    if(busyTableRead.nonEmpty) {
294      val btrd = busyTableRead.get
295      val bt = busyTable.get
296      btrd.io.in.fuBusyTable := bt
297      btrd.io.in.fuTypeRegVec := fuTypeRegVec
298      intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
299    }
300    else {
301      intWbBusyTableMask(i) := 0.U(params.numEntries.W)
302    }
303  }
304  vfWbBusyTableRead.zip(vfWbBusyTable).zipWithIndex.map { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
305    if (busyTableRead.nonEmpty) {
306      val btrd = busyTableRead.get
307      val bt = busyTable.get
308      btrd.io.in.fuBusyTable := bt
309      btrd.io.in.fuTypeRegVec := fuTypeRegVec
310      vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
311    }
312    else {
313      vfWbBusyTableMask(i) := 0.U(params.numEntries.W)
314    }
315  }
316
317  io.deq.zipWithIndex.foreach { case (deq, i) =>
318    deq.valid                := finalDeqSelValidVec(i)
319    deq.bits.addrOH          := finalDeqSelOHVec(i)
320    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
321    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
322    deq.bits.common.fuType   := payloadArrayRdata(i).fuType
323    deq.bits.common.fuOpType := payloadArrayRdata(i).fuOpType
324    deq.bits.common.rfWen.foreach(_ := payloadArrayRdata(i).rfWen)
325    deq.bits.common.fpWen.foreach(_ := payloadArrayRdata(i).fpWen)
326    deq.bits.common.vecWen.foreach(_ := payloadArrayRdata(i).vecWen)
327    deq.bits.common.flushPipe.foreach(_ := payloadArrayRdata(i).flushPipe)
328    deq.bits.common.pdest := payloadArrayRdata(i).pdest
329    deq.bits.common.robIdx := payloadArrayRdata(i).robIdx
330    deq.bits.common.imm := immArrayRdataVec(i)
331    deq.bits.rf.zip(payloadArrayRdata(i).psrc).foreach { case (rf, psrc) =>
332      rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
333    }
334    deq.bits.rf.zip(payloadArrayRdata(i).srcType).foreach { case (rf, srcType) =>
335      rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
336    }
337    deq.bits.srcType.zip(payloadArrayRdata(i).srcType).foreach { case (sink, source) =>
338      sink := source
339    }
340    deq.bits.immType := payloadArrayRdata(i).selImm
341  }
342
343  // Todo: better counter implementation
344  private val validCnt = PopCount(validVec)
345  private val enqSelCnt = PopCount(s0_doEnqSelValidVec)
346  private val validCntNext = validCnt + enqSelCnt
347  io.status.full := validVec.asUInt.andR
348  io.status.empty := !validVec.asUInt.orR
349  io.status.leftVec(0) := io.status.full
350  for (i <- 0 until params.numEnq) {
351    io.status.leftVec(i + 1) := validCnt === (params.numEntries - (i + 1)).U
352  }
353  io.statusNext.full := validCntNext === params.numEntries.U
354  io.statusNext.empty := validCntNext === 0.U // always false now
355  io.statusNext.leftVec(0) := io.statusNext.full
356  for (i <- 0 until params.numEnq) {
357    io.statusNext.leftVec(i + 1) := validCntNext === (params.numEntries - (i + 1)).U
358  }
359  io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR) // Todo: more efficient implementation
360}
361
362class IssueQueueJumpBundle extends Bundle {
363  val pc = UInt(VAddrData().dataWidth.W)
364  val target = UInt(VAddrData().dataWidth.W)
365}
366
367class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
368  val fastMatch = UInt(backendParams.LduCnt.W)
369  val fastImm = UInt(12.W)
370}
371
372class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
373  val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None
374}
375
376class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
377  extends IssueQueueImp(wrapper)
378{
379  io.suggestName("none")
380  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
381  val pcArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module(
382    new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries)
383  )) else None
384  val targetArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module(
385    new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries)
386  )) else None
387
388  if (pcArray.nonEmpty) {
389    val pcArrayIO = pcArray.get.io
390    pcArrayIO.read.zipWithIndex.foreach { case (r, i) =>
391      r.addr := finalDeqSelOHVec(i)
392    }
393    pcArrayIO.write.zipWithIndex.foreach { case (w, i) =>
394      w.en := s0_doEnqSelValidVec(i)
395      w.addr := s0_enqSelOHVec(i)
396//      w.data := io.enqJmp.get(i).pc
397      w.data := io.enq(i).bits.pc
398    }
399  }
400
401  if (targetArray.nonEmpty) {
402    val arrayIO = targetArray.get.io
403    arrayIO.read.zipWithIndex.foreach { case (r, i) =>
404      r.addr := finalDeqSelOHVec(i)
405    }
406    arrayIO.write.zipWithIndex.foreach { case (w, i) =>
407      w.en := s0_doEnqSelValidVec(i)
408      w.addr := s0_enqSelOHVec(i)
409      w.data := io.enqJmp.get(i).target
410    }
411  }
412
413  io.deq.zipWithIndex.foreach{ case (deq, i) => {
414    deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => {
415      deqJmp.pc := pcArray.get.io.read(i).data
416      deqJmp.target := targetArray.get.io.read(i).data
417    })
418    deq.bits.common.preDecode.foreach(_ := payloadArrayRdata(i).preDecodeInfo)
419    deq.bits.common.ftqIdx.foreach(_ := payloadArrayRdata(i).ftqPtr)
420    deq.bits.common.ftqOffset.foreach(_ := payloadArrayRdata(i).ftqOffset)
421    deq.bits.common.predictInfo.foreach(x => {
422      x.target := targetArray.get.io.read(i).data
423      x.taken := payloadArrayRdata(i).pred_taken
424    })
425    // for std
426    deq.bits.common.sqIdx.foreach(_ := payloadArrayRdata(i).sqIdx)
427    // for i2f
428    deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu)
429  }}
430}
431
432class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
433  extends IssueQueueImp(wrapper)
434{
435  statusArray.io match { case statusArrayIO: StatusArrayIO =>
436    statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) =>
437      val numLSrc = s0_enqBits(i).srcType.size min enq.bits.data.srcType.size
438      val numPSrc = s0_enqBits(i).srcState.size min enq.bits.data.srcState.size
439
440      for (j <- 0 until numPSrc) {
441        enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j)
442        enq.bits.data.psrc(j)     := s0_enqBits(i).psrc(j)
443      }
444
445      for (j <- 0 until numLSrc) {
446        enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j)
447      }
448      if (enq.bits.data.srcType.isDefinedAt(3)) enq.bits.data.srcType(3) := SrcType.vp // v0: mask src
449      if (enq.bits.data.srcType.isDefinedAt(4)) enq.bits.data.srcType(4) := SrcType.vp // vl&vtype
450    }
451  }
452  io.deq.zipWithIndex.foreach{ case (deq, i) => {
453    deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu)
454    deq.bits.common.vpu.foreach(_ := payloadArrayRdata(i).vpu)
455    deq.bits.common.vpu.foreach(_.vuopIdx := payloadArrayRdata(i).uopIdx)
456  }}
457}
458
459class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
460  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
461  val checkWait = new Bundle {
462    val stIssuePtr = Input(new SqPtr)
463    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
464  }
465  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
466}
467
468class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
469  val memIO = Some(new IssueQueueMemBundle)
470}
471
472class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
473  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
474
475  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ")
476
477  io.suggestName("none")
478  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
479  private val memIO = io.memIO.get
480
481  for (i <- io.enq.indices) {
482    val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr)
483    val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => {
484      memIO.checkWait.memWaitUpdateReq.staIssue(i).valid &&
485        memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value
486    })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready
487    s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased
488  }
489
490  for (i <- statusArray.io.enq.indices) {
491    statusArray.io.enq(i).bits.data match { case enqData =>
492      enqData.blocked := s0_enqBits(i).loadWaitBit
493      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
494      enqData.mem.get.waitForStd := false.B
495      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
496      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
497      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
498    }
499
500    statusArray.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
501      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
502      slowResp.bits.addrOH           := UIntToOH(memIO.feedbackIO(i).feedbackSlow.bits.rsIdx)
503      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
504      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
505      slowResp.bits.rfWen := DontCare
506      slowResp.bits.fuType := DontCare
507    }
508
509    statusArray.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
510      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
511      fastResp.bits.addrOH           := UIntToOH(memIO.feedbackIO(i).feedbackFast.bits.rsIdx)
512      fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
513      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
514      fastResp.bits.rfWen := DontCare
515      fastResp.bits.fuType := DontCare
516    }
517
518    statusArray.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
519    statusArray.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
520  }
521
522  io.deq.zipWithIndex.foreach { case (deq, i) =>
523    deq.bits.common.sqIdx.get := payloadArrayRdata(i).sqIdx
524    deq.bits.common.lqIdx.get := payloadArrayRdata(i).lqIdx
525    if (params.isLdAddrIQ) {
526      deq.bits.common.ftqIdx.get := payloadArrayRdata(i).ftqPtr
527      deq.bits.common.ftqOffset.get := payloadArrayRdata(i).ftqOffset
528    }
529  }
530}