1package xiangshan.backend.issue 2 3import chipsalliance.rocketchip.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 7import utility.HasCircularQueuePtrHelper 8import xiangshan._ 9import xiangshan.backend.fu.{FuConfig, FuType} 10import xiangshan.mem.{MemWaitUpdateReq, SqPtr} 11import xiangshan.backend.Bundles.{DynInst, IssueQueueIssueBundle, IssueQueueWakeUpBundle} 12import xiangshan.backend.datapath.DataConfig._ 13import xiangshan.backend.exu.ExeUnitParams 14 15class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter { 16 implicit val iqParams = params 17 lazy val module = iqParams.schdType match { 18 case IntScheduler() => new IssueQueueIntImp(this) 19 case VfScheduler() => new IssueQueueVfImp(this) 20 case MemScheduler() => if (iqParams.StdCnt == 0) new IssueQueueMemAddrImp(this) 21 else new IssueQueueIntImp(this) 22 case _ => null 23 } 24} 25 26class IssueQueueStatusBundle(numEnq: Int) extends Bundle { 27 val empty = Output(Bool()) 28 val full = Output(Bool()) 29 val leftVec = Output(Vec(numEnq + 1, Bool())) 30} 31 32class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends StatusArrayDeqRespBundle 33 34class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle { 35 val flush = Flipped(ValidIO(new Redirect)) 36 37 val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst))) 38 39 val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle 40 val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 41 val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 42 val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle))) 43 val wakeup = Vec(params.numWakeupFromWB, Flipped(ValidIO(new IssueQueueWakeUpBundle(params.pregBits)))) 44 val status = Output(new IssueQueueStatusBundle(params.numEnq)) 45 val statusNext = Output(new IssueQueueStatusBundle(params.numEnq)) 46 // Todo: wake up bundle 47} 48 49class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams) 50 extends LazyModuleImp(wrapper) 51 with HasXSParameter { 52 53 println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB: ${params.numWakeupFromWB}, " + 54 s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}") 55 56 require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports") 57 val deqFuCfgs : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs) 58 val allDeqFuCfgs : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs) 59 val fuCfgsCnt : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) } 60 val commonFuCfgs : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq 61 println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}") 62 lazy val io = IO(new IssueQueueIO()) 63 dontTouch(io.deq) 64 dontTouch(io.deqResp) 65 // Modules 66 val statusArray = Module(StatusArray(p, params)) 67 val immArray = Module(new DataArray(UInt(XLEN.W), params.numDeq, params.numEnq, params.numEntries)) 68 val payloadArray = Module(new DataArray(Output(new DynInst), params.numDeq, params.numEnq, params.numEntries)) 69 val enqPolicy = Module(new EnqPolicy) 70 val subDeqPolicies = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None) 71 72 // Wires 73 val s0_enqValidVec = io.enq.map(_.valid) 74 val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool())) 75 val s0_enqSelOHVec = Wire(Vec(params.numEnq, UInt(params.numEntries.W))) 76 val s0_enqNotFlush = !io.flush.valid 77 val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits))) 78 val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) 79 val s0_doEnqOH: IndexedSeq[UInt] = (s0_doEnqSelValidVec zip s0_enqSelOHVec).map { case (valid, oh) => 80 Mux(valid, oh, 0.U) 81 } 82 83 val s0_enqImmValidVec = io.enq.map(enq => enq.valid) 84 val s0_enqImmVec = VecInit(io.enq.map(_.bits.imm)) 85 86 // One deq port only need one special deq policy 87 val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool())))) 88 val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W))))) 89 90 val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool())) 91 val finalDeqSelOHVec = Wire(Vec(params.numDeq, UInt(params.numEntries.W))) 92 val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) => 93 Mux(valid, oh, 0.U) 94 } 95 val finalDeqMask: UInt = finalDeqOH.reduce(_ | _) 96 97 val deqRespVec = io.deqResp 98 99 val validVec = VecInit(statusArray.io.valid.asBools) 100 val canIssueVec = VecInit(statusArray.io.canIssue.asBools) 101 val clearVec = VecInit(statusArray.io.clear.asBools) 102 val deqFirstIssueVec = VecInit(statusArray.io.deq.map(_.isFirstIssue)) 103 104 val wakeupEnqSrcStateBypass = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState()))) 105 for (i <- io.enq.indices) { 106 for (j <- s0_enqBits(i).srcType.indices) { 107 wakeupEnqSrcStateBypass(i)(j) := Cat( 108 io.wakeup.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head) 109 ).orR 110 } 111 } 112 113 statusArray.io match { case statusArrayIO: StatusArrayIO => 114 statusArrayIO.flush <> io.flush 115 statusArrayIO.wakeup <> io.wakeup 116 statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) => 117 enq.valid := s0_doEnqSelValidVec(i) 118 enq.bits.addrOH := s0_enqSelOHVec(i) 119 val numLSrc = s0_enqBits(i).srcType.size.min(enq.bits.data.srcType.size) 120 for (j <- 0 until numLSrc) { 121 enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j) 122 enq.bits.data.psrc(j) := s0_enqBits(i).psrc(j) 123 enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j) 124 } 125 enq.bits.data.robIdx := s0_enqBits(i).robIdx 126 enq.bits.data.ready := false.B 127 enq.bits.data.issued := false.B 128 enq.bits.data.firstIssue := false.B 129 enq.bits.data.blocked := false.B 130 } 131 statusArrayIO.deq.zipWithIndex.foreach { case (deq, i) => 132 deq.deqSelOH.valid := finalDeqSelValidVec(i) 133 deq.deqSelOH.bits := finalDeqSelOHVec(i) 134 } 135 statusArrayIO.deqResp.zipWithIndex.foreach { case (deqResp, i) => 136 deqResp.valid := io.deqResp(i).valid 137 deqResp.bits.addrOH := io.deqResp(i).bits.addrOH 138 deqResp.bits.success := io.deqResp(i).bits.success 139 deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx 140 deqResp.bits.respType := io.deqResp(i).bits.respType 141 } 142 statusArrayIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 143 og0Resp.valid := io.og0Resp(i).valid 144 og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH 145 og0Resp.bits.success := io.og0Resp(i).bits.success 146 og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx 147 og0Resp.bits.respType := io.og0Resp(i).bits.respType 148 } 149 statusArrayIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 150 og1Resp.valid := io.og1Resp(i).valid 151 og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH 152 og1Resp.bits.success := io.og1Resp(i).bits.success 153 og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx 154 og1Resp.bits.respType := io.og1Resp(i).bits.respType 155 } 156 } 157 158 val immArrayRdataVec = immArray.io.read.map(_.data) 159 immArray.io match { case immArrayIO: DataArrayIO[UInt] => 160 immArrayIO.write.zipWithIndex.foreach { case (w, i) => 161 w.en := s0_doEnqSelValidVec(i) && s0_enqImmValidVec(i) 162 w.addr := s0_enqSelOHVec(i) 163 w.data := s0_enqImmVec(i) 164 } 165 immArrayIO.read.zipWithIndex.foreach { case (r, i) => 166 r.addr := finalDeqOH(i) 167 } 168 } 169 170 val payloadArrayRdata = Wire(Vec(params.numDeq, Output(new DynInst))) 171 payloadArray.io match { case payloadArrayIO: DataArrayIO[DynInst] => 172 payloadArrayIO.write.zipWithIndex.foreach { case (w, i) => 173 w.en := s0_doEnqSelValidVec(i) 174 w.addr := s0_enqSelOHVec(i) 175 w.data := s0_enqBits(i) 176 } 177 payloadArrayIO.read.zipWithIndex.foreach { case (r, i) => 178 r.addr := finalDeqOH(i) 179 payloadArrayRdata(i) := r.data 180 } 181 } 182 183 val fuTypeRegVec = Reg(Vec(params.numEntries, FuType())) 184 val fuTypeNextVec = WireInit(fuTypeRegVec) 185 fuTypeRegVec := fuTypeNextVec 186 187 s0_doEnqSelValidVec.zip(s0_enqSelOHVec).zipWithIndex.foreach { case ((valid, oh), i) => 188 when (valid) { 189 fuTypeNextVec(OHToUInt(oh)) := s0_enqBits(i).fuType 190 } 191 } 192 193 enqPolicy match { case ep => 194 ep.io.valid := validVec.asUInt 195 s0_enqSelValidVec := ep.io.enqSelOHVec.map(oh => oh.valid).zip(s0_enqValidVec).zip(io.enq).map { case((sel, enqValid), enq) => enqValid && sel && enq.ready} 196 s0_enqSelOHVec := ep.io.enqSelOHVec.map(oh => oh.bits) 197 } 198 199 protected val commonAccept: UInt = Cat(fuTypeRegVec.map(fuType => 200 Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR 201 ).reverse) 202 203 // if deq port can accept the uop 204 protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 205 Cat(fuTypeRegVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt 206 } 207 208 protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] => 209 fuTypeRegVec.map(fuType => 210 Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0 C+E1 211 } 212 213 subDeqPolicies.zipWithIndex.map { case (dpOption: Option[DeqPolicy], i) => 214 if (dpOption.nonEmpty) { 215 val dp = dpOption.get 216 dp.io.request := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt 217 subDeqSelValidVec(i).get := dp.io.deqSelOHVec.map(oh => oh.valid) 218 subDeqSelOHVec(i).get := dp.io.deqSelOHVec.map(oh => oh.bits) 219 } 220 } 221 222 finalDeqSelValidVec(0) := subDeqSelValidVec(0).getOrElse(Seq(0.U)).head 223 finalDeqSelOHVec(0) := subDeqSelOHVec(0).getOrElse(Seq(0.U)).head 224 if(params.numDeq == 2){ 225 val isSame = subDeqSelOHVec(0).getOrElse(Seq(0.U)).head === subDeqSelOHVec(1).getOrElse(Seq(0.U)).head 226 finalDeqSelValidVec(1) := Mux(isSame, 227 subDeqSelValidVec(1).getOrElse(Seq(0.U)).last, 228 subDeqSelValidVec(1).getOrElse(Seq(0.U)).head) 229 finalDeqSelOHVec(1) := Mux(isSame, 230 subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, 231 subDeqSelOHVec(1).getOrElse(Seq(0.U)).head) 232 } 233 234 io.deq.zipWithIndex.foreach { case (deq, i) => 235 deq.valid := finalDeqSelValidVec(i) 236 deq.bits.addrOH := finalDeqSelOHVec(i) 237 deq.bits.common.isFirstIssue := deqFirstIssueVec(i) 238 deq.bits.common.iqIdx := OHToUInt(finalDeqSelOHVec(i)) 239 deq.bits.common.fuType := payloadArrayRdata(i).fuType 240 deq.bits.common.fuOpType := payloadArrayRdata(i).fuOpType 241 deq.bits.common.rfWen.foreach(_ := payloadArrayRdata(i).rfWen) 242 deq.bits.common.fpWen.foreach(_ := payloadArrayRdata(i).fpWen) 243 deq.bits.common.vecWen.foreach(_ := payloadArrayRdata(i).vecWen) 244 deq.bits.common.flushPipe.foreach(_ := payloadArrayRdata(i).flushPipe) 245 deq.bits.common.pdest := payloadArrayRdata(i).pdest 246 deq.bits.common.robIdx := payloadArrayRdata(i).robIdx 247 deq.bits.common.imm := immArrayRdataVec(i) 248 deq.bits.rf.zip(payloadArrayRdata(i).psrc).foreach { case (rf, psrc) => 249 rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 250 } 251 deq.bits.rf.zip(payloadArrayRdata(i).srcType).foreach { case (rf, srcType) => 252 rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile 253 } 254 deq.bits.srcType.zip(payloadArrayRdata(i).srcType).foreach { case (sink, source) => 255 sink := source 256 } 257 deq.bits.immType := payloadArrayRdata(i).selImm 258 } 259 260 // Todo: better counter implementation 261 private val validCnt = PopCount(validVec) 262 private val enqSelCnt = PopCount(s0_doEnqSelValidVec) 263 private val validCntNext = validCnt + enqSelCnt 264 io.status.full := validVec.asUInt.andR 265 io.status.empty := !validVec.asUInt.orR 266 io.status.leftVec(0) := io.status.full 267 for (i <- 0 until params.numEnq) { 268 io.status.leftVec(i + 1) := validCnt === (params.numEntries - (i + 1)).U 269 } 270 io.statusNext.full := validCntNext === params.numEntries.U 271 io.statusNext.empty := validCntNext === 0.U // always false now 272 io.statusNext.leftVec(0) := io.statusNext.full 273 for (i <- 0 until params.numEnq) { 274 io.statusNext.leftVec(i + 1) := validCntNext === (params.numEntries - (i + 1)).U 275 } 276 io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR) // Todo: more efficient implementation 277} 278 279class IssueQueueJumpBundle extends Bundle { 280 val pc = UInt(VAddrData().dataWidth.W) 281 val target = UInt(VAddrData().dataWidth.W) 282} 283 284class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle { 285 val fastMatch = UInt(backendParams.LduCnt.W) 286 val fastImm = UInt(12.W) 287} 288 289class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 290 val enqJmp = if(params.numPcReadPort > 0) Some(Input(Vec(params.numPcReadPort, new IssueQueueJumpBundle))) else None 291} 292 293class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 294 extends IssueQueueImp(wrapper) 295{ 296 io.suggestName("none") 297 override lazy val io = IO(new IssueQueueIntIO).suggestName("io") 298 val pcArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module( 299 new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries) 300 )) else None 301 val targetArray: Option[DataArray[UInt]] = if(params.needPc) Some(Module( 302 new DataArray(UInt(VAddrData().dataWidth.W), params.numDeq, params.numEnq, params.numEntries) 303 )) else None 304 305 if (pcArray.nonEmpty) { 306 val pcArrayIO = pcArray.get.io 307 pcArrayIO.read.zipWithIndex.foreach { case (r, i) => 308 r.addr := finalDeqSelOHVec(i) 309 } 310 pcArrayIO.write.zipWithIndex.foreach { case (w, i) => 311 w.en := s0_doEnqSelValidVec(i) 312 w.addr := s0_enqSelOHVec(i) 313// w.data := io.enqJmp.get(i).pc 314 w.data := io.enq(i).bits.pc 315 } 316 } 317 318 if (targetArray.nonEmpty) { 319 val arrayIO = targetArray.get.io 320 arrayIO.read.zipWithIndex.foreach { case (r, i) => 321 r.addr := finalDeqSelOHVec(i) 322 } 323 arrayIO.write.zipWithIndex.foreach { case (w, i) => 324 w.en := s0_doEnqSelValidVec(i) 325 w.addr := s0_enqSelOHVec(i) 326 w.data := io.enqJmp.get(i).target 327 } 328 } 329 330 io.deq.zipWithIndex.foreach{ case (deq, i) => { 331 deq.bits.jmp.foreach((deqJmp: IssueQueueJumpBundle) => { 332 deqJmp.pc := pcArray.get.io.read(i).data 333 deqJmp.target := targetArray.get.io.read(i).data 334 }) 335 deq.bits.common.preDecode.foreach(_ := payloadArrayRdata(i).preDecodeInfo) 336 deq.bits.common.ftqIdx.foreach(_ := payloadArrayRdata(i).ftqPtr) 337 deq.bits.common.ftqOffset.foreach(_ := payloadArrayRdata(i).ftqOffset) 338 deq.bits.common.predictInfo.foreach(x => { 339 x.target := targetArray.get.io.read(i).data 340 x.taken := payloadArrayRdata(i).pred_taken 341 }) 342 // for std 343 deq.bits.common.sqIdx.foreach(_ := payloadArrayRdata(i).sqIdx) 344 // for i2f 345 deq.bits.common.fpu.foreach(_ := payloadArrayRdata(i).fpu) 346 }} 347} 348 349class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams) 350 extends IssueQueueImp(wrapper) 351{ 352 statusArray.io match { case statusArrayIO: StatusArrayIO => 353 statusArrayIO.enq.zipWithIndex.foreach { case (enq: ValidIO[StatusArrayEnqBundle], i) => 354 val numLSrc = s0_enqBits(i).srcType.size min enq.bits.data.srcType.size 355 for (j <- 0 until numLSrc) { 356 enq.bits.data.srcState(j) := s0_enqBits(i).srcState(j) | wakeupEnqSrcStateBypass(i)(j) 357 enq.bits.data.psrc(j) := s0_enqBits(i).psrc(j) 358 enq.bits.data.srcType(j) := s0_enqBits(i).srcType(j) 359 } 360 // enq.bits.data.srcType(3) := SrcType.vp // v0: mask src 361 // enq.bits.data.srcType(4) := SrcType.vp // vl&vtype 362 } 363 } 364 io.deq.zipWithIndex.foreach{ case (deq, i) => { 365 deq.bits.common.fpu.get := payloadArrayRdata(i).fpu 366 }} 367} 368 369class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle { 370 val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO)) 371 val checkWait = new Bundle { 372 val stIssuePtr = Input(new SqPtr) 373 val memWaitUpdateReq = Flipped(new MemWaitUpdateReq) 374 } 375 val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle)) 376} 377 378class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO { 379 val memIO = Some(new IssueQueueMemBundle) 380} 381 382class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams) 383 extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper { 384 385 require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ") 386 387 io.suggestName("none") 388 override lazy val io = IO(new IssueQueueMemIO).suggestName("io") 389 private val memIO = io.memIO.get 390 391 for (i <- io.enq.indices) { 392 val blockNotReleased = isAfter(io.enq(i).bits.sqIdx, memIO.checkWait.stIssuePtr) 393 val storeAddrWaitForIsIssuing = VecInit((0 until StorePipelineWidth).map(i => { 394 memIO.checkWait.memWaitUpdateReq.staIssue(i).valid && 395 memIO.checkWait.memWaitUpdateReq.staIssue(i).bits.uop.robIdx.value === io.enq(i).bits.waitForRobIdx.value 396 })).asUInt.orR && !io.enq(i).bits.loadWaitStrict // is waiting for store addr ready 397 s0_enqBits(i).loadWaitBit := io.enq(i).bits.loadWaitBit && !storeAddrWaitForIsIssuing && blockNotReleased 398 } 399 400 for (i <- statusArray.io.enq.indices) { 401 statusArray.io.enq(i).bits.data match { case enqData => 402 enqData.blocked := s0_enqBits(i).loadWaitBit 403 enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict 404 enqData.mem.get.waitForStd := false.B 405 enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx 406 enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later 407 enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx 408 } 409 410 statusArray.io.deqResp.zipWithIndex.foreach { case (deqResp, i) => 411 deqResp.valid := io.deqResp(i).valid 412 deqResp.bits.addrOH := io.deqResp(i).bits.addrOH 413 deqResp.bits.success := io.deqResp(i).bits.success 414 deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx 415 deqResp.bits.respType := io.deqResp(i).bits.respType 416 } 417 418 statusArray.io.og0Resp.zipWithIndex.foreach { case (og0Resp, i) => 419 og0Resp.valid := io.og0Resp(i).valid 420 og0Resp.bits.addrOH := io.og0Resp(i).bits.addrOH 421 og0Resp.bits.success := io.og0Resp(i).bits.success 422 og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx 423 og0Resp.bits.respType := io.og0Resp(i).bits.respType 424 } 425 statusArray.io.og1Resp.zipWithIndex.foreach { case (og1Resp, i) => 426 og1Resp.valid := io.og1Resp(i).valid 427 og1Resp.bits.addrOH := io.og1Resp(i).bits.addrOH 428 og1Resp.bits.success := io.og1Resp(i).bits.success 429 og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx 430 og1Resp.bits.respType := io.og1Resp(i).bits.respType 431 } 432 433 statusArray.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) => 434 slowResp.valid := memIO.feedbackIO(i).feedbackSlow.valid 435 slowResp.bits.addrOH := UIntToOH(memIO.feedbackIO(i).feedbackSlow.bits.rsIdx) 436 slowResp.bits.success := memIO.feedbackIO(i).feedbackSlow.bits.hit 437 slowResp.bits.respType := memIO.feedbackIO(i).feedbackSlow.bits.sourceType 438 slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx 439 } 440 441 statusArray.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) => 442 fastResp.valid := memIO.feedbackIO(i).feedbackFast.valid 443 fastResp.bits.addrOH := UIntToOH(memIO.feedbackIO(i).feedbackFast.bits.rsIdx) 444 fastResp.bits.success := false.B 445 fastResp.bits.respType := memIO.feedbackIO(i).feedbackFast.bits.sourceType 446 fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx) 447 } 448 449 statusArray.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq 450 statusArray.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr 451 } 452 453 io.deq.zipWithIndex.foreach { case (deq, i) => 454 deq.bits.common.sqIdx.get := payloadArrayRdata(i).sqIdx 455 deq.bits.common.lqIdx.get := payloadArrayRdata(i).lqIdx 456 if (params.isLdAddrIQ) { 457 deq.bits.common.ftqIdx.get := payloadArrayRdata(i).ftqPtr 458 deq.bits.common.ftqOffset.get := payloadArrayRdata(i).ftqOffset 459 } 460 } 461}