xref: /XiangShan/src/main/scala/xiangshan/backend/issue/IssueQueue.scala (revision 7531c765d87d92e3c772b0d55aa810c2041ba3e3)
1package xiangshan.backend.issue
2
3import org.chipsalliance.cde.config.Parameters
4import chisel3._
5import chisel3.util._
6import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
7import utility.{GTimer, HasCircularQueuePtrHelper}
8import utils._
9import xiangshan._
10import xiangshan.backend.Bundles._
11import xiangshan.backend.decode.{ImmUnion, Imm_LUI_LOAD}
12import xiangshan.backend.datapath.DataConfig._
13import xiangshan.backend.datapath.DataSource
14import xiangshan.backend.fu.{FuConfig, FuType}
15import xiangshan.mem.{MemWaitUpdateReq, SqPtr, LqPtr}
16import xiangshan.backend.rob.RobPtr
17import xiangshan.backend.datapath.NewPipelineConnect
18
19class IssueQueue(params: IssueBlockParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
20  override def shouldBeInlined: Boolean = false
21
22  implicit val iqParams = params
23  lazy val module: IssueQueueImp = iqParams.schdType match {
24    case IntScheduler() => new IssueQueueIntImp(this)
25    case VfScheduler() => new IssueQueueVfImp(this)
26    case MemScheduler() =>
27      if (iqParams.StdCnt == 0 && !iqParams.isVecMemIQ) new IssueQueueMemAddrImp(this)
28      else if (iqParams.isVecMemIQ) new IssueQueueVecMemImp(this)
29      else new IssueQueueIntImp(this)
30    case _ => null
31  }
32}
33
34class IssueQueueStatusBundle(numEnq: Int) extends Bundle {
35  val empty = Output(Bool())
36  val full = Output(Bool())
37  val leftVec = Output(Vec(numEnq + 1, Bool()))
38}
39
40class IssueQueueDeqRespBundle(implicit p:Parameters, params: IssueBlockParams) extends EntryDeqRespBundle
41
42class IssueQueueIO()(implicit p: Parameters, params: IssueBlockParams) extends XSBundle {
43  // Inputs
44  val flush = Flipped(ValidIO(new Redirect))
45  val enq = Vec(params.numEnq, Flipped(DecoupledIO(new DynInst)))
46
47  val deqResp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
48  val og0Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
49  val og1Resp = Vec(params.numDeq, Flipped(ValidIO(new IssueQueueDeqRespBundle)))
50  val finalIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle))))
51  val memAddrIssueResp = OptionWrapper(params.LdExuCnt > 0, Vec(params.LdExuCnt, Flipped(ValidIO(new IssueQueueDeqRespBundle))))
52  val wbBusyTableRead = Input(params.genWbFuBusyTableReadBundle())
53  val wbBusyTableWrite = Output(params.genWbFuBusyTableWriteBundle())
54  val wakeupFromWB: MixedVec[ValidIO[IssueQueueWBWakeUpBundle]] = Flipped(params.genWBWakeUpSinkValidBundle)
55  val wakeupFromIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = Flipped(params.genIQWakeUpSinkValidBundle)
56  val og0Cancel = Input(ExuOH(backendParams.numExu))
57  val og1Cancel = Input(ExuOH(backendParams.numExu))
58  val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, Flipped(new LoadCancelIO))
59
60  // Outputs
61  val deq: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle
62  val wakeupToIQ: MixedVec[ValidIO[IssueQueueIQWakeUpBundle]] = params.genIQWakeUpSourceValidBundle
63  val status = Output(new IssueQueueStatusBundle(params.numEnq))
64  // val statusNext = Output(new IssueQueueStatusBundle(params.numEnq))
65
66  val fromCancelNetwork = Flipped(params.genIssueDecoupledBundle)
67  val deqDelay: MixedVec[DecoupledIO[IssueQueueIssueBundle]] = params.genIssueDecoupledBundle// = deq.cloneType
68  def allWakeUp = wakeupFromWB ++ wakeupFromIQ
69}
70
71class IssueQueueImp(override val wrapper: IssueQueue)(implicit p: Parameters, val params: IssueBlockParams)
72  extends LazyModuleImp(wrapper)
73  with HasXSParameter {
74
75  println(s"[IssueQueueImp] ${params.getIQName} wakeupFromWB(${io.wakeupFromWB.size}), " +
76    s"wakeup exu in(${params.wakeUpInExuSources.size}): ${params.wakeUpInExuSources.map(_.name).mkString("{",",","}")}, " +
77    s"wakeup exu out(${params.wakeUpOutExuSources.size}): ${params.wakeUpOutExuSources.map(_.name).mkString("{",",","}")}, " +
78    s"numEntries: ${params.numEntries}, numRegSrc: ${params.numRegSrc}")
79
80  require(params.numExu <= 2, "IssueQueue has not supported more than 2 deq ports")
81  val deqFuCfgs     : Seq[Seq[FuConfig]] = params.exuBlockParams.map(_.fuConfigs)
82  val allDeqFuCfgs  : Seq[FuConfig] = params.exuBlockParams.flatMap(_.fuConfigs)
83  val fuCfgsCnt     : Map[FuConfig, Int] = allDeqFuCfgs.groupBy(x => x).map { case (cfg, cfgSeq) => (cfg, cfgSeq.length) }
84  val commonFuCfgs  : Seq[FuConfig] = fuCfgsCnt.filter(_._2 > 1).keys.toSeq
85  val fuLatencyMaps : Seq[Map[FuType.OHType, Int]] = params.exuBlockParams.map(x => x.fuLatencyMap)
86
87  println(s"[IssueQueueImp] ${params.getIQName} fuLatencyMaps: ${fuLatencyMaps}")
88  println(s"[IssueQueueImp] ${params.getIQName} commonFuCfgs: ${commonFuCfgs.map(_.name)}")
89  lazy val io = IO(new IssueQueueIO())
90  dontTouch(io.deq)
91  dontTouch(io.deqResp)
92  // Modules
93
94  val entries = Module(new Entries)
95  val subDeqPolicies  = deqFuCfgs.map(x => if (x.nonEmpty) Some(Module(new DeqPolicy())) else None)
96  val fuBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableWrite(x.fuLatencyMap))) }
97  val fuBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.latencyValMax > 0, Module(new FuBusyTableRead(x.fuLatencyMap))) }
98  val intWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableWrite(x.intFuLatencyMap))) }
99  val intWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.intLatencyCertain, Module(new FuBusyTableRead(x.intFuLatencyMap))) }
100  val vfWbBusyTableWrite = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableWrite(x.vfFuLatencyMap))) }
101  val vfWbBusyTableRead = params.exuBlockParams.map { case x => OptionWrapper(x.vfLatencyCertain, Module(new FuBusyTableRead(x.vfFuLatencyMap))) }
102
103  class WakeupQueueFlush extends Bundle {
104    val redirect = ValidIO(new Redirect)
105    val ldCancel = Vec(backendParams.LduCnt + backendParams.HyuCnt, new LoadCancelIO)
106    val og0Fail = Output(Bool())
107    val og1Fail = Output(Bool())
108  }
109
110  private def flushFunc(exuInput: ExuInput, flush: WakeupQueueFlush, stage: Int): Bool = {
111    val redirectFlush = exuInput.robIdx.needFlush(flush.redirect)
112    val loadDependencyFlush = LoadShouldCancel(exuInput.loadDependency, flush.ldCancel)
113    val ogFailFlush = stage match {
114      case 1 => flush.og0Fail
115      case 2 => flush.og1Fail
116      case _ => false.B
117    }
118    redirectFlush || loadDependencyFlush || ogFailFlush
119  }
120
121  private def modificationFunc(exuInput: ExuInput): ExuInput = {
122    val newExuInput = WireDefault(exuInput)
123    newExuInput.loadDependency match {
124      case Some(deps) => deps.zip(exuInput.loadDependency.get).foreach(x => x._1 := x._2 << 1)
125      case None =>
126    }
127    newExuInput
128  }
129
130  val wakeUpQueues: Seq[Option[MultiWakeupQueue[ExuInput, WakeupQueueFlush]]] = params.exuBlockParams.map { x => OptionWrapper(x.isIQWakeUpSource, Module(
131    new MultiWakeupQueue(new ExuInput(x), new WakeupQueueFlush, x.fuLatancySet, flushFunc, modificationFunc)
132  ))}
133
134  val intWbBusyTableIn = io.wbBusyTableRead.map(_.intWbBusyTable)
135  val vfWbBusyTableIn = io.wbBusyTableRead.map(_.vfWbBusyTable)
136  val intWbBusyTableOut = io.wbBusyTableWrite.map(_.intWbBusyTable)
137  val vfWbBusyTableOut = io.wbBusyTableWrite.map(_.vfWbBusyTable)
138  val intDeqRespSetOut = io.wbBusyTableWrite.map(_.intDeqRespSet)
139  val vfDeqRespSetOut = io.wbBusyTableWrite.map(_.vfDeqRespSet)
140  val fuBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
141  val intWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
142  val vfWbBusyTableMask = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
143  val s0_enqValidVec = io.enq.map(_.valid)
144  val s0_enqSelValidVec = Wire(Vec(params.numEnq, Bool()))
145  val s0_enqNotFlush = !io.flush.valid
146  val s0_enqBits = WireInit(VecInit(io.enq.map(_.bits)))
147  val s0_doEnqSelValidVec = s0_enqSelValidVec.map(_ && s0_enqNotFlush) //enqValid && notFlush && enqReady
148
149
150  // One deq port only need one special deq policy
151  val subDeqSelValidVec: Seq[Option[Vec[Bool]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, Bool()))))
152  val subDeqSelOHVec: Seq[Option[Vec[UInt]]] = subDeqPolicies.map(_.map(_ => Wire(Vec(params.numDeq, UInt(params.numEntries.W)))))
153
154  val finalDeqSelValidVec = Wire(Vec(params.numDeq, Bool()))
155  val finalDeqSelOHVec    = Wire(Vec(params.numDeq, UInt(params.numEntries.W)))
156  val finalDeqOH: IndexedSeq[UInt] = (finalDeqSelValidVec zip finalDeqSelOHVec).map { case (valid, oh) =>
157    Mux(valid, oh, 0.U)
158  }
159  val finalDeqMask: UInt = finalDeqOH.reduce(_ | _)
160
161  val deqRespVec = io.deqResp
162
163  val validVec = VecInit(entries.io.valid.asBools)
164  val canIssueVec = VecInit(entries.io.canIssue.asBools)
165  val clearVec = VecInit(entries.io.clear.asBools)
166  val deqFirstIssueVec = VecInit(entries.io.deq.map(_.isFirstIssue))
167
168  val dataSources: Vec[Vec[DataSource]] = entries.io.dataSources
169  val finalDataSources: Vec[Vec[DataSource]] = VecInit(finalDeqOH.map(oh => Mux1H(oh, dataSources)))
170  // (entryIdx)(srcIdx)(exuIdx)
171  val wakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = entries.io.srcWakeUpL1ExuOH
172  val srcTimer: Option[Vec[Vec[UInt]]] = entries.io.srcTimer
173
174  // (deqIdx)(srcIdx)(exuIdx)
175  val finalWakeUpL1ExuOH: Option[Vec[Vec[UInt]]] = wakeUpL1ExuOH.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
176  val finalSrcTimer = srcTimer.map(x => VecInit(finalDeqOH.map(oh => Mux1H(oh, x))))
177
178  val wakeupEnqSrcStateBypassFromWB: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
179  val wakeupEnqSrcStateBypassFromIQ: Vec[Vec[UInt]] = Wire(Vec(io.enq.size, Vec(io.enq.head.bits.srcType.size, SrcState())))
180  val srcWakeUpEnqByIQMatrix = Wire(Vec(params.numEnq, Vec(params.numRegSrc, Vec(params.numWakeupFromIQ, Bool()))))
181
182  val shiftedWakeupLoadDependencyByIQVec = Wire(Vec(params.numWakeupFromIQ, Vec(LoadPipelineWidth, UInt(3.W))))
183  shiftedWakeupLoadDependencyByIQVec
184    .zip(io.wakeupFromIQ.map(_.bits.loadDependency))
185    .zip(params.wakeUpInExuSources.map(_.name)).foreach {
186    case ((deps, originalDeps), name) => deps.zip(originalDeps).zipWithIndex.foreach {
187      case ((dep, originalDep), deqPortIdx) =>
188        if (params.backendParam.getLdExuIdx(params.backendParam.allExuParams.find(_.name == name).get) == deqPortIdx)
189          dep := (originalDep << 1).asUInt | 1.U
190        else
191          dep := originalDep << 1
192    }
193  }
194
195  for (i <- io.enq.indices) {
196    for (j <- s0_enqBits(i).srcType.indices) {
197      wakeupEnqSrcStateBypassFromWB(i)(j) := Cat(
198        io.wakeupFromWB.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head).toSeq
199      ).orR
200    }
201  }
202
203  for (i <- io.enq.indices) {
204    val numLsrc = s0_enqBits(i).srcType.size.min(entries.io.enq(i).bits.status.srcType.size)
205    for (j <- s0_enqBits(i).srcType.indices) {
206      val ldTransCancel = if (params.numWakeupFromIQ > 0 && j < numLsrc) Mux(
207        srcWakeUpEnqByIQMatrix(i)(j).asUInt.orR,
208        Mux1H(srcWakeUpEnqByIQMatrix(i)(j), io.wakeupFromIQ.map(_.bits.loadDependency).map(dep => LoadShouldCancel(Some(dep), io.ldCancel)).toSeq),
209        false.B
210      ) else false.B
211      wakeupEnqSrcStateBypassFromIQ(i)(j) := Cat(
212        io.wakeupFromIQ.map(x => x.bits.wakeUp(Seq((s0_enqBits(i).psrc(j), s0_enqBits(i).srcType(j))), x.valid).head).toSeq
213      ).orR && !ldTransCancel
214    }
215  }
216
217  srcWakeUpEnqByIQMatrix.zipWithIndex.foreach { case (wakeups: Vec[Vec[Bool]], i) =>
218    if (io.wakeupFromIQ.isEmpty) {
219      wakeups := 0.U.asTypeOf(wakeups)
220    } else {
221      val wakeupVec: IndexedSeq[IndexedSeq[Bool]] = io.wakeupFromIQ.map((bundle: ValidIO[IssueQueueIQWakeUpBundle]) =>
222        bundle.bits.wakeUp(s0_enqBits(i).psrc.take(params.numRegSrc) zip s0_enqBits(i).srcType.take(params.numRegSrc), bundle.valid)
223      ).toIndexedSeq.transpose
224      wakeups := wakeupVec.map(x => VecInit(x))
225    }
226  }
227
228  val fuTypeVec = Wire(Vec(params.numEntries, FuType()))
229  val transEntryDeqVec = Wire(Vec(params.numEnq, ValidIO(new EntryBundle)))
230  val deqEntryVec = Wire(Vec(params.numDeq, ValidIO(new EntryBundle)))
231  val transSelVec = Wire(Vec(params.numEnq, UInt((params.numEntries-params.numEnq).W)))
232
233  /**
234    * Connection of [[entries]]
235    */
236  entries.io match { case entriesIO: EntriesIO =>
237    entriesIO.flush <> io.flush
238    entriesIO.wakeUpFromWB := io.wakeupFromWB
239    entriesIO.wakeUpFromIQ := io.wakeupFromIQ
240    entriesIO.og0Cancel := io.og0Cancel
241    entriesIO.og1Cancel := io.og1Cancel
242    entriesIO.ldCancel := io.ldCancel
243    entriesIO.enq.zipWithIndex.foreach { case (enq: ValidIO[EntryBundle], i) =>
244      enq.valid := s0_doEnqSelValidVec(i)
245      val numLsrc = s0_enqBits(i).srcType.size.min(enq.bits.status.srcType.size)
246      for(j <- 0 until numLsrc) {
247        enq.bits.status.srcState(j) := s0_enqBits(i).srcState(j) |
248                                       wakeupEnqSrcStateBypassFromWB(i)(j) |
249                                       wakeupEnqSrcStateBypassFromIQ(i)(j)
250        enq.bits.status.psrc(j) := s0_enqBits(i).psrc(j)
251        enq.bits.status.srcType(j) := s0_enqBits(i).srcType(j)
252        enq.bits.status.dataSources(j).value := Mux(wakeupEnqSrcStateBypassFromIQ(i)(j).asBool, DataSource.forward, s0_enqBits(i).dataSource(j).value)
253        enq.bits.payload.debugInfo.enqRsTime := GTimer()
254      }
255      enq.bits.status.fuType := s0_enqBits(i).fuType
256      enq.bits.status.robIdx := s0_enqBits(i).robIdx
257      enq.bits.status.uopIdx.foreach(_ := s0_enqBits(i).uopIdx)
258      enq.bits.status.issueTimer := "b11".U
259      enq.bits.status.deqPortIdx := 0.U
260      enq.bits.status.issued := false.B
261      enq.bits.status.firstIssue := false.B
262      enq.bits.status.blocked := false.B
263      enq.bits.status.srcWakeUpL1ExuOH match {
264        case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
265          case ((exuOH, wakeUpByIQOH), srcIdx) =>
266            when(wakeUpByIQOH.asUInt.orR) {
267              exuOH := Mux1H(wakeUpByIQOH, io.wakeupFromIQ.toSeq.map(x => MathUtils.IntToOH(x.bits.exuIdx).U(backendParams.numExu.W)))
268            }.otherwise {
269              exuOH := s0_enqBits(i).l1ExuOH(srcIdx)
270            }
271        }
272        case None =>
273      }
274      enq.bits.status.srcTimer match {
275        case Some(value) => value.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
276          case ((timer, wakeUpByIQOH), srcIdx) =>
277            when(wakeUpByIQOH.asUInt.orR) {
278              timer := 1.U.asTypeOf(timer)
279            }.otherwise {
280              timer := Mux(s0_enqBits(i).dataSource(srcIdx).value === DataSource.bypass, 2.U.asTypeOf(timer), 0.U.asTypeOf(timer))
281            }
282        }
283        case None =>
284      }
285      enq.bits.status.srcLoadDependency.foreach(_.zip(srcWakeUpEnqByIQMatrix(i)).zipWithIndex.foreach {
286        case ((dep, wakeUpByIQOH), srcIdx) =>
287          dep := Mux(wakeUpByIQOH.asUInt.orR, Mux1H(wakeUpByIQOH, shiftedWakeupLoadDependencyByIQVec), 0.U.asTypeOf(dep))
288      })
289      enq.bits.imm := s0_enqBits(i).imm
290      enq.bits.payload := s0_enqBits(i)
291    }
292    entriesIO.deq.zipWithIndex.foreach { case (deq, i) =>
293      deq.deqSelOH.valid := finalDeqSelValidVec(i)
294      deq.deqSelOH.bits := finalDeqSelOHVec(i)
295    }
296    entriesIO.deqResp.zipWithIndex.foreach { case (deqResp, i) =>
297      deqResp.valid := io.deqResp(i).valid
298      deqResp.bits.robIdx := io.deqResp(i).bits.robIdx
299      deqResp.bits.dataInvalidSqIdx := io.deqResp(i).bits.dataInvalidSqIdx
300      deqResp.bits.respType := io.deqResp(i).bits.respType
301      deqResp.bits.rfWen := io.deqResp(i).bits.rfWen
302      deqResp.bits.fuType := io.deqResp(i).bits.fuType
303    }
304    entriesIO.og0Resp.zipWithIndex.foreach { case (og0Resp, i) =>
305      og0Resp.valid := io.og0Resp(i).valid
306      og0Resp.bits.robIdx := io.og0Resp(i).bits.robIdx
307      og0Resp.bits.dataInvalidSqIdx := io.og0Resp(i).bits.dataInvalidSqIdx
308      og0Resp.bits.respType := io.og0Resp(i).bits.respType
309      og0Resp.bits.rfWen := io.og0Resp(i).bits.rfWen
310      og0Resp.bits.fuType := io.og0Resp(i).bits.fuType
311    }
312    entriesIO.og1Resp.zipWithIndex.foreach { case (og1Resp, i) =>
313      og1Resp.valid := io.og1Resp(i).valid
314      og1Resp.bits.robIdx := io.og1Resp(i).bits.robIdx
315      og1Resp.bits.dataInvalidSqIdx := io.og1Resp(i).bits.dataInvalidSqIdx
316      og1Resp.bits.respType := io.og1Resp(i).bits.respType
317      og1Resp.bits.rfWen := io.og1Resp(i).bits.rfWen
318      og1Resp.bits.fuType := io.og1Resp(i).bits.fuType
319    }
320    entriesIO.finalIssueResp.foreach(_.zipWithIndex.foreach { case (finalIssueResp, i) =>
321      finalIssueResp := io.finalIssueResp.get(i)
322    })
323    entriesIO.memAddrIssueResp.foreach(_.zipWithIndex.foreach { case (memAddrIssueResp, i) =>
324      memAddrIssueResp := io.memAddrIssueResp.get(i)
325    })
326    transEntryDeqVec := entriesIO.transEntryDeqVec
327    deqEntryVec := entriesIO.deqEntry
328    fuTypeVec := entriesIO.fuType
329    transSelVec := entriesIO.transSelVec
330  }
331
332
333  s0_enqSelValidVec := s0_enqValidVec.zip(io.enq).map{ case (enqValid, enq) => enqValid && enq.ready}
334
335  protected val commonAccept: UInt = Cat(fuTypeVec.map(fuType =>
336    Cat(commonFuCfgs.map(_.fuType.U === fuType)).orR
337  ).reverse)
338
339  // if deq port can accept the uop
340  protected val canAcceptVec: Seq[UInt] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
341    Cat(fuTypeVec.map(fuType => Cat(fuCfgs.map(_.fuType.U === fuType)).orR).reverse).asUInt
342  }
343
344  protected val deqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
345    fuTypeVec.map(fuType =>
346      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
347  }
348
349  subDeqPolicies.zipWithIndex.foreach { case (dpOption: Option[DeqPolicy], i) =>
350    if (dpOption.nonEmpty) {
351      val dp = dpOption.get
352      dp.io.request             := canIssueVec.asUInt & VecInit(deqCanAcceptVec(i)).asUInt & (~fuBusyTableMask(i)).asUInt & (~intWbBusyTableMask(i)).asUInt & (~vfWbBusyTableMask(i)).asUInt
353      subDeqSelValidVec(i).get  := dp.io.deqSelOHVec.map(oh => oh.valid)
354      subDeqSelOHVec(i).get     := dp.io.deqSelOHVec.map(oh => oh.bits)
355    }
356  }
357
358  protected val enqCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
359    io.enq.map(_.bits.fuType).map(fuType =>
360      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR) // C+E0    C+E1
361  }
362
363  protected val transCanAcceptVec: Seq[IndexedSeq[Bool]] = deqFuCfgs.map { fuCfgs: Seq[FuConfig] =>
364    transEntryDeqVec.map(_.bits.status.fuType).zip(transEntryDeqVec.map(_.valid)).map{ case (fuType, valid) =>
365      Cat(fuCfgs.map(_.fuType.U === fuType)).asUInt.orR && valid }
366  }
367
368  val enqEntryOldest = (0 until params.numDeq).map {
369    case deqIdx =>
370      NewAgeDetector(numEntries = params.numEnq,
371        enq = VecInit(enqCanAcceptVec(deqIdx).zip(s0_doEnqSelValidVec).map{ case (doCanAccept, valid) => doCanAccept && valid }),
372        clear = VecInit(clearVec.take(params.numEnq)),
373        canIssue = VecInit(canIssueVec.take(params.numEnq)).asUInt & ((~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)(params.numEnq-1, 0)
374      )
375  }
376
377  val othersEntryOldest = (0 until params.numDeq).map {
378    case deqIdx =>
379      AgeDetector(numEntries = params.numEntries - params.numEnq,
380        enq = VecInit(transCanAcceptVec(deqIdx).zip(transSelVec).map{ case(doCanAccept, transSel) => Mux(doCanAccept, transSel, 0.U)}),
381        deq = VecInit(clearVec.drop(params.numEnq)).asUInt,
382        canIssue = VecInit(canIssueVec.drop(params.numEnq)).asUInt & ((~fuBusyTableMask(deqIdx)).asUInt & (~intWbBusyTableMask(deqIdx)).asUInt & (~vfWbBusyTableMask(deqIdx)).asUInt)(params.numEntries-1, params.numEnq)
383      )
384  }
385
386  finalDeqSelValidVec.head := othersEntryOldest.head.valid || enqEntryOldest.head.valid || subDeqSelValidVec.head.getOrElse(Seq(false.B)).head
387  finalDeqSelOHVec.head := Mux(othersEntryOldest.head.valid, Cat(othersEntryOldest.head.bits, 0.U((params.numEnq).W)),
388                            Mux(enqEntryOldest.head.valid, Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest.head.bits),
389                              subDeqSelOHVec.head.getOrElse(Seq(0.U)).head))
390
391  if (params.numDeq == 2) {
392    params.getFuCfgs.contains(FuConfig.FakeHystaCfg) match {
393      case true =>
394        finalDeqSelValidVec(1) := false.B
395        finalDeqSelOHVec(1) := 0.U.asTypeOf(finalDeqSelOHVec(1))
396      case false =>
397        val chooseOthersOldest = othersEntryOldest(1).valid && Cat(othersEntryOldest(1).bits, 0.U((params.numEnq).W)) =/= finalDeqSelOHVec.head
398        val chooseEnqOldest = enqEntryOldest(1).valid && Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest(1).bits) =/= finalDeqSelOHVec.head
399        val choose1stSub = subDeqSelOHVec(1).getOrElse(Seq(0.U)).head =/= finalDeqSelOHVec.head
400
401        finalDeqSelValidVec(1) := MuxCase(subDeqSelValidVec(1).getOrElse(Seq(false.B)).last, Seq(
402          (chooseOthersOldest) -> othersEntryOldest(1).valid,
403          (chooseEnqOldest) -> enqEntryOldest(1).valid,
404          (choose1stSub) -> subDeqSelValidVec(1).getOrElse(Seq(false.B)).head)
405        )
406        finalDeqSelOHVec(1) := MuxCase(subDeqSelOHVec(1).getOrElse(Seq(0.U)).last, Seq(
407          (chooseOthersOldest) -> Cat(othersEntryOldest(1).bits, 0.U((params.numEnq).W)),
408          (chooseEnqOldest) -> Cat(0.U((params.numEntries-params.numEnq).W), enqEntryOldest(1).bits),
409          (choose1stSub) -> subDeqSelOHVec(1).getOrElse(Seq(0.U)).head)
410        )
411    }
412  }
413
414  //fuBusyTable
415  fuBusyTableWrite.zip(fuBusyTableRead).zipWithIndex.foreach { case ((busyTableWrite: Option[FuBusyTableWrite], busyTableRead: Option[FuBusyTableRead]), i) =>
416    if(busyTableWrite.nonEmpty) {
417      val btwr = busyTableWrite.get
418      val btrd = busyTableRead.get
419      btwr.io.in.deqResp := io.deqResp(i)
420      btwr.io.in.og0Resp := io.og0Resp(i)
421      btwr.io.in.og1Resp := io.og1Resp(i)
422      btrd.io.in.fuBusyTable := btwr.io.out.fuBusyTable
423      btrd.io.in.fuTypeRegVec := fuTypeVec
424      fuBusyTableMask(i) := btrd.io.out.fuBusyTableMask
425    }
426    else {
427      fuBusyTableMask(i) := 0.U(params.numEntries.W)
428    }
429  }
430
431  //wbfuBusyTable write
432  intWbBusyTableWrite.zip(intWbBusyTableOut).zip(intDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
433    if(busyTableWrite.nonEmpty) {
434      val btwr = busyTableWrite.get
435      val bt = busyTable.get
436      val dq = deqResp.get
437      btwr.io.in.deqResp := io.deqResp(i)
438      btwr.io.in.og0Resp := io.og0Resp(i)
439      btwr.io.in.og1Resp := io.og1Resp(i)
440      bt := btwr.io.out.fuBusyTable
441      dq := btwr.io.out.deqRespSet
442    }
443  }
444
445  vfWbBusyTableWrite.zip(vfWbBusyTableOut).zip(vfDeqRespSetOut).zipWithIndex.foreach { case (((busyTableWrite: Option[FuBusyTableWrite], busyTable: Option[UInt]), deqResp), i) =>
446    if (busyTableWrite.nonEmpty) {
447      val btwr = busyTableWrite.get
448      val bt = busyTable.get
449      val dq = deqResp.get
450      btwr.io.in.deqResp := io.deqResp(i)
451      btwr.io.in.og0Resp := io.og0Resp(i)
452      btwr.io.in.og1Resp := io.og1Resp(i)
453      bt := btwr.io.out.fuBusyTable
454      dq := btwr.io.out.deqRespSet
455    }
456  }
457
458  //wbfuBusyTable read
459  intWbBusyTableRead.zip(intWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
460    if(busyTableRead.nonEmpty) {
461      val btrd = busyTableRead.get
462      val bt = busyTable.get
463      btrd.io.in.fuBusyTable := bt
464      btrd.io.in.fuTypeRegVec := fuTypeVec
465      intWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
466    }
467    else {
468      intWbBusyTableMask(i) := 0.U(params.numEntries.W)
469    }
470  }
471  vfWbBusyTableRead.zip(vfWbBusyTableIn).zipWithIndex.foreach { case ((busyTableRead: Option[FuBusyTableRead], busyTable: Option[UInt]), i) =>
472    if (busyTableRead.nonEmpty) {
473      val btrd = busyTableRead.get
474      val bt = busyTable.get
475      btrd.io.in.fuBusyTable := bt
476      btrd.io.in.fuTypeRegVec := fuTypeVec
477      vfWbBusyTableMask(i) := btrd.io.out.fuBusyTableMask
478    }
479    else {
480      vfWbBusyTableMask(i) := 0.U(params.numEntries.W)
481    }
482  }
483
484  wakeUpQueues.zipWithIndex.foreach { case (wakeUpQueueOption, i) =>
485    val og0RespEach = io.og0Resp(i)
486    val og1RespEach = io.og1Resp(i)
487    wakeUpQueueOption.foreach {
488      wakeUpQueue =>
489        val flush = Wire(new WakeupQueueFlush)
490        flush.redirect := io.flush
491        flush.ldCancel := io.ldCancel
492        flush.og0Fail := io.og0Resp(i).valid && RSFeedbackType.isBlocked(io.og0Resp(i).bits.respType)
493        flush.og1Fail := io.og1Resp(i).valid && RSFeedbackType.isBlocked(io.og1Resp(i).bits.respType)
494        wakeUpQueue.io.flush := flush
495        wakeUpQueue.io.enq.valid := io.deq(i).fire && !io.deq(i).bits.common.needCancel(io.og0Cancel, io.og1Cancel) && {
496          io.deq(i).bits.common.rfWen.getOrElse(false.B) && io.deq(i).bits.common.pdest =/= 0.U ||
497          io.deq(i).bits.common.fpWen.getOrElse(false.B) ||
498          io.deq(i).bits.common.vecWen.getOrElse(false.B)
499        }
500        wakeUpQueue.io.enq.bits.uop := io.deq(i).bits.common
501        wakeUpQueue.io.enq.bits.lat := getDeqLat(i, io.deq(i).bits.common.fuType)
502        wakeUpQueue.io.og0IssueFail := flush.og0Fail
503        wakeUpQueue.io.og1IssueFail := flush.og1Fail
504    }
505  }
506
507  io.deq.zipWithIndex.foreach { case (deq, i) =>
508    deq.valid                := finalDeqSelValidVec(i)
509    deq.bits.addrOH          := finalDeqSelOHVec(i)
510    deq.bits.common.isFirstIssue := deqFirstIssueVec(i)
511    deq.bits.common.iqIdx    := OHToUInt(finalDeqSelOHVec(i))
512    deq.bits.common.fuType   := deqEntryVec(i).bits.payload.fuType
513    deq.bits.common.fuOpType := deqEntryVec(i).bits.payload.fuOpType
514    deq.bits.common.rfWen.foreach(_ := deqEntryVec(i).bits.payload.rfWen)
515    deq.bits.common.fpWen.foreach(_ := deqEntryVec(i).bits.payload.fpWen)
516    deq.bits.common.vecWen.foreach(_ := deqEntryVec(i).bits.payload.vecWen)
517    deq.bits.common.flushPipe.foreach(_ := deqEntryVec(i).bits.payload.flushPipe)
518    deq.bits.common.pdest := deqEntryVec(i).bits.payload.pdest
519    deq.bits.common.robIdx := deqEntryVec(i).bits.payload.robIdx
520    deq.bits.common.imm := deqEntryVec(i).bits.imm
521    deq.bits.common.dataSources.zip(finalDataSources(i)).zipWithIndex.foreach {
522      case ((sink, source), srcIdx) =>
523        sink.value := Mux(
524          SrcType.isXp(deqEntryVec(i).bits.payload.srcType(srcIdx)) && deqEntryVec(i).bits.payload.psrc(srcIdx) === 0.U,
525          DataSource.none,
526          source.value
527        )
528    }
529    if (deq.bits.common.l1ExuOH.size > 0) {
530      if (params.hasIQWakeUp) {
531        deq.bits.common.l1ExuOH := finalWakeUpL1ExuOH.get(i)
532      } else {
533        deq.bits.common.l1ExuOH := deqEntryVec(i).bits.payload.l1ExuOH.take(deq.bits.common.l1ExuOH.length)
534      }
535    }
536    deq.bits.common.srcTimer.foreach(_ := finalSrcTimer.get(i))
537    deq.bits.common.loadDependency.foreach(_ := deqEntryVec(i).bits.status.mergedLoadDependency.get)
538    deq.bits.common.deqLdExuIdx.foreach(_ := params.backendParam.getLdExuIdx(deq.bits.exuParams).U)
539    deq.bits.common.src := DontCare
540
541    deq.bits.rf.zip(deqEntryVec(i).bits.payload.psrc).foreach { case (rf, psrc) =>
542      rf.foreach(_.addr := psrc) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
543    }
544    deq.bits.rf.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (rf, srcType) =>
545      rf.foreach(_.srcType := srcType) // psrc in payload array can be pregIdx of IntRegFile or VfRegFile
546    }
547    deq.bits.srcType.zip(deqEntryVec(i).bits.payload.srcType).foreach { case (sink, source) =>
548      sink := source
549    }
550    deq.bits.immType := deqEntryVec(i).bits.payload.selImm
551
552    // dirty code for lui+addi(w) fusion
553    when (deqEntryVec(i).bits.payload.isLUI32) {
554      val lui_imm = Cat(deqEntryVec(i).bits.payload.lsrc(1), deqEntryVec(i).bits.payload.lsrc(0), deqEntryVec(i).bits.imm(ImmUnion.maxLen - 1, 0))
555      deq.bits.common.imm := ImmUnion.LUI32.toImm32(lui_imm)
556    }
557
558    // dirty code for fused_lui_load
559    when (SrcType.isImm(deqEntryVec(i).bits.payload.srcType(0)) && deqEntryVec(i).bits.payload.fuType === FuType.ldu.U) {
560      deq.bits.common.imm := Imm_LUI_LOAD().getLuiImm(deqEntryVec(i).bits.payload)
561    }
562
563    deq.bits.common.perfDebugInfo := deqEntryVec(i).bits.payload.debugInfo
564    deq.bits.common.perfDebugInfo.selectTime := GTimer()
565    deq.bits.common.perfDebugInfo.issueTime := GTimer() + 1.U
566  }
567
568  private val ldCancels = io.fromCancelNetwork.map(in =>
569    LoadShouldCancel(in.bits.common.loadDependency, io.ldCancel)
570  )
571  private val fromCancelNetworkShift = WireDefault(io.fromCancelNetwork)
572  fromCancelNetworkShift.zip(io.fromCancelNetwork).foreach {
573    case (shifted, original) =>
574      original.ready := shifted.ready // this will not cause combinational loop
575      shifted.bits.common.loadDependency.foreach(
576        _ := original.bits.common.loadDependency.get.map(_ << 1)
577      )
578  }
579  io.deqDelay.zip(fromCancelNetworkShift).zip(ldCancels).foreach { case ((deqDly, deq), ldCancel) =>
580    NewPipelineConnect(
581      deq, deqDly, deqDly.valid,
582      deq.bits.common.robIdx.needFlush(io.flush) || ldCancel,
583      Option("Scheduler2DataPathPipe")
584    )
585  }
586  dontTouch(io.deqDelay)
587  io.wakeupToIQ.zipWithIndex.foreach { case (wakeup, i) =>
588    if (wakeUpQueues(i).nonEmpty && finalWakeUpL1ExuOH.nonEmpty) {
589      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
590      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits, finalWakeUpL1ExuOH.get(i))
591      wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency))
592    } else if (wakeUpQueues(i).nonEmpty) {
593      wakeup.valid := wakeUpQueues(i).get.io.deq.valid
594      wakeup.bits.fromExuInput(wakeUpQueues(i).get.io.deq.bits)
595      wakeup.bits.loadDependency := wakeUpQueues(i).get.io.deq.bits.loadDependency.getOrElse(0.U.asTypeOf(wakeup.bits.loadDependency))
596    } else {
597      wakeup.valid := false.B
598      wakeup.bits := 0.U.asTypeOf(wakeup.bits)
599    }
600  }
601
602  // Todo: better counter implementation
603  private val enqHasValid = validVec.take(params.numEnq).reduce(_ | _)
604  private val enqEntryValidCnt = PopCount(validVec.take(params.numEnq))
605  private val othersValidCnt = PopCount(validVec.drop(params.numEnq))
606  io.status.leftVec(0) := validVec.drop(params.numEnq).reduce(_ & _)
607  for (i <- 0 until params.numEnq) {
608    io.status.leftVec(i + 1) := othersValidCnt === (params.numEntries - params.numEnq - (i + 1)).U
609  }
610  io.enq.foreach(_.ready := !Cat(io.status.leftVec).orR || !enqHasValid) // Todo: more efficient implementation
611  io.status.empty := !Cat(validVec).orR
612  io.status.full := Cat(io.status.leftVec).orR
613
614  protected def getDeqLat(deqPortIdx: Int, fuType: UInt) : UInt = {
615    Mux1H(fuLatencyMaps(deqPortIdx) map { case (k, v) => (k.U === fuType, v.U) })
616  }
617
618  // issue perf counter
619  // enq count
620  XSPerfAccumulate("enq_valid_cnt", PopCount(io.enq.map(_.fire)))
621  XSPerfAccumulate("enq_fire_cnt", PopCount(io.enq.map(_.fire)))
622  // valid count
623  XSPerfHistogram("enq_entry_valid_cnt", enqEntryValidCnt, true.B, 0, params.numEnq + 1)
624  XSPerfHistogram("other_entry_valid_cnt", othersValidCnt, true.B, 0, params.numEntries - params.numEnq + 1)
625  XSPerfHistogram("valid_cnt", PopCount(validVec), true.B, 0, params.numEntries + 1)
626  // ready instr count
627  private val readyEntriesCnt = PopCount(validVec.zip(canIssueVec).map(x => x._1 && x._2))
628  XSPerfHistogram("ready_cnt", readyEntriesCnt, true.B, 0, params.numEntries + 1)
629  // only split when more than 1 func type
630  if (params.getFuCfgs.size > 0) {
631    for (t <- FuType.functionNameMap.keys) {
632      val fuName = FuType.functionNameMap(t)
633      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
634        XSPerfHistogram(s"ready_cnt_hist_futype_${fuName}", PopCount(validVec.zip(canIssueVec).zip(fuTypeVec).map { case ((v, c), fu) => v && c && fu === t.U }), true.B, 0, params.numEntries, 1)
635      }
636    }
637  }
638
639  // deq instr count
640  XSPerfAccumulate("issue_instr_pre_count", PopCount(io.deq.map(_.valid)))
641  XSPerfHistogram("issue_instr_pre_count_hist", PopCount(io.deq.map(_.valid)), true.B, 0, params.numDeq + 1, 1)
642  XSPerfAccumulate("issue_instr_count", PopCount(io.deqDelay.map(_.valid)))
643  XSPerfHistogram("issue_instr_count_hist", PopCount(io.deqDelay.map(_.valid)), true.B, 0, params.numDeq + 1, 1)
644
645  // deq instr data source count
646  XSPerfAccumulate("issue_datasource_reg", io.deq.map{ deq =>
647    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) })
648  }.reduce(_ +& _))
649  XSPerfAccumulate("issue_datasource_bypass", io.deq.map{ deq =>
650    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) })
651  }.reduce(_ +& _))
652  XSPerfAccumulate("issue_datasource_forward", io.deq.map{ deq =>
653    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) })
654  }.reduce(_ +& _))
655  XSPerfAccumulate("issue_datasource_noreg", io.deq.map{ deq =>
656    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) })
657  }.reduce(_ +& _))
658
659  XSPerfHistogram("issue_datasource_reg_hist", io.deq.map{ deq =>
660    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) })
661  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
662  XSPerfHistogram("issue_datasource_bypass_hist", io.deq.map{ deq =>
663    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) })
664  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
665  XSPerfHistogram("issue_datasource_forward_hist", io.deq.map{ deq =>
666    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) })
667  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
668  XSPerfHistogram("issue_datasource_noreg_hist", io.deq.map{ deq =>
669    PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) })
670  }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
671
672  // deq instr data source count for each futype
673  for (t <- FuType.functionNameMap.keys) {
674    val fuName = FuType.functionNameMap(t)
675    if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
676      XSPerfAccumulate(s"issue_datasource_reg_futype_${fuName}", io.deq.map{ deq =>
677        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
678      }.reduce(_ +& _))
679      XSPerfAccumulate(s"issue_datasource_bypass_futype_${fuName}", io.deq.map{ deq =>
680        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
681      }.reduce(_ +& _))
682      XSPerfAccumulate(s"issue_datasource_forward_futype_${fuName}", io.deq.map{ deq =>
683        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
684      }.reduce(_ +& _))
685      XSPerfAccumulate(s"issue_datasource_noreg_futype_${fuName}", io.deq.map{ deq =>
686        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
687      }.reduce(_ +& _))
688
689      XSPerfHistogram(s"issue_datasource_reg_hist_futype_${fuName}", io.deq.map{ deq =>
690        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.reg && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
691      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
692      XSPerfHistogram(s"issue_datasource_bypass_hist_futype_${fuName}", io.deq.map{ deq =>
693        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.bypass && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
694      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
695      XSPerfHistogram(s"issue_datasource_forward_hist_futype_${fuName}", io.deq.map{ deq =>
696        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && ds.value === DataSource.forward && !SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
697      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
698      XSPerfHistogram(s"issue_datasource_noreg_hist_futype_${fuName}", io.deq.map{ deq =>
699        PopCount(deq.bits.common.dataSources.zipWithIndex.map{ case (ds, j) => deq.valid && SrcType.isNotReg(deq.bits.srcType(j)) && deq.bits.common.fuType === t.U })
700      }.reduce(_ +& _), true.B, 0, params.numDeq * params.numRegSrc + 1, 1)
701    }
702  }
703
704  // cancel instr count
705  if (params.hasIQWakeUp) {
706    val cancelVec: Vec[Bool] = entries.io.cancel.get
707    XSPerfAccumulate("cancel_instr_count", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)))
708    XSPerfHistogram("cancel_instr_hist", PopCount(validVec.zip(cancelVec).map(x => x._1 & x._2)), true.B, 0, params.numEntries, 1)
709    for (t <- FuType.functionNameMap.keys) {
710      val fuName = FuType.functionNameMap(t)
711      if (params.getFuCfgs.map(_.fuType == t).reduce(_ | _)) {
712        XSPerfAccumulate(s"cancel_instr_count_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }))
713        XSPerfHistogram(s"cancel_instr_hist_futype_${fuName}", PopCount(validVec.zip(cancelVec).zip(fuTypeVec).map{ case ((x, y), fu) => x & y & fu === t.U }), true.B, 0, params.numEntries, 1)
714      }
715    }
716  }
717}
718
719class IssueQueueJumpBundle extends Bundle {
720  val pc = UInt(VAddrData().dataWidth.W)
721}
722
723class IssueQueueLoadBundle(implicit p: Parameters) extends XSBundle {
724  val fastMatch = UInt(backendParams.LduCnt.W)
725  val fastImm = UInt(12.W)
726}
727
728class IssueQueueIntIO()(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO
729
730class IssueQueueIntImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
731  extends IssueQueueImp(wrapper)
732{
733  io.suggestName("none")
734  override lazy val io = IO(new IssueQueueIntIO).suggestName("io")
735
736  if(params.needPc) {
737    entries.io.enq.zipWithIndex.foreach { case (entriesEnq, i) =>
738      entriesEnq.bits.status.pc.foreach(_ := io.enq(i).bits.pc)
739    }
740  }
741
742  io.deq.zipWithIndex.foreach{ case (deq, i) => {
743    deq.bits.common.pc.foreach(_ := deqEntryVec(i).bits.status.pc.get)
744    deq.bits.common.preDecode.foreach(_ := deqEntryVec(i).bits.payload.preDecodeInfo)
745    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
746    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
747    deq.bits.common.predictInfo.foreach(x => {
748      x.target := DontCare
749      x.taken := deqEntryVec(i).bits.payload.pred_taken
750    })
751    // for std
752    deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx)
753    // for i2f
754    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
755  }}
756}
757
758class IssueQueueVfImp(override val wrapper: IssueQueue)(implicit p: Parameters, iqParams: IssueBlockParams)
759  extends IssueQueueImp(wrapper)
760{
761  s0_enqBits.foreach{ x =>
762    x.srcType(3) := SrcType.vp // v0: mask src
763    x.srcType(4) := SrcType.vp // vl&vtype
764  }
765  io.deq.zipWithIndex.foreach{ case (deq, i) => {
766    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
767    deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
768    deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
769    deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop)
770  }}
771}
772
773class IssueQueueMemBundle(implicit p: Parameters, params: IssueBlockParams) extends Bundle {
774  val feedbackIO = Flipped(Vec(params.numDeq, new MemRSFeedbackIO))
775  val checkWait = new Bundle {
776    val stIssuePtr = Input(new SqPtr)
777    val memWaitUpdateReq = Flipped(new MemWaitUpdateReq)
778  }
779  val loadFastMatch = Output(Vec(params.LduCnt, new IssueQueueLoadBundle))
780
781  // vector
782  val sqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new SqPtr))
783  val lqDeqPtr = OptionWrapper(params.isVecMemIQ, Input(new LqPtr))
784}
785
786class IssueQueueMemIO(implicit p: Parameters, params: IssueBlockParams) extends IssueQueueIO {
787  val memIO = Some(new IssueQueueMemBundle)
788}
789
790class IssueQueueMemAddrImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
791  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
792
793  require(params.StdCnt == 0 && (params.LduCnt + params.StaCnt + params.HyuCnt + params.VlduCnt) > 0, "IssueQueueMemAddrImp can only be instance of MemAddr IQ, " +
794    s"StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}")
795  println(s"[IssueQueueMemAddrImp] StdCnt: ${params.StdCnt}, LduCnt: ${params.LduCnt}, StaCnt: ${params.StaCnt}, HyuCnt: ${params.HyuCnt}")
796
797  io.suggestName("none")
798  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
799  private val memIO = io.memIO.get
800
801  memIO.loadFastMatch := 0.U.asTypeOf(memIO.loadFastMatch) // TODO: is still needed?
802
803  for (i <- io.enq.indices) {
804    s0_enqBits(i).loadWaitBit := false.B
805    // when have vpu
806    if (params.VlduCnt > 0 || params.VstuCnt > 0) {
807      s0_enqBits(i).srcType(3) := SrcType.vp // v0: mask src
808      s0_enqBits(i).srcType(4) := SrcType.vp // vl&vtype
809    }
810  }
811
812  for (i <- entries.io.enq.indices) {
813    entries.io.enq(i).bits.status match { case enqData =>
814      enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
815      enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
816      enqData.mem.get.waitForStd := false.B
817      enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
818      enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
819      enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
820    }
821
822    entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
823      slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
824      slowResp.bits.robIdx           := memIO.feedbackIO(i).feedbackSlow.bits.robIdx
825      slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
826      slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
827      slowResp.bits.rfWen := DontCare
828      slowResp.bits.fuType := DontCare
829    }
830
831    entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
832      fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
833      fastResp.bits.robIdx           := memIO.feedbackIO(i).feedbackFast.bits.robIdx
834      fastResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackFast.bits.hit, RSFeedbackType.fuIdle, memIO.feedbackIO(i).feedbackFast.bits.sourceType)
835      fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
836      fastResp.bits.rfWen := DontCare
837      fastResp.bits.fuType := DontCare
838    }
839
840    entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
841    entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
842  }
843
844  io.deq.zipWithIndex.foreach { case (deq, i) =>
845    deq.bits.common.sqIdx.get := deqEntryVec(i).bits.payload.sqIdx
846    deq.bits.common.lqIdx.get := deqEntryVec(i).bits.payload.lqIdx
847    deq.bits.common.ftqIdx.foreach(_ := deqEntryVec(i).bits.payload.ftqPtr)
848    deq.bits.common.ftqOffset.foreach(_ := deqEntryVec(i).bits.payload.ftqOffset)
849    // when have vpu
850    if (params.VlduCnt > 0 || params.VstuCnt > 0) {
851      deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
852      deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
853    }
854  }
855}
856
857class IssueQueueVecMemImp(override val wrapper: IssueQueue)(implicit p: Parameters, params: IssueBlockParams)
858  extends IssueQueueImp(wrapper) with HasCircularQueuePtrHelper {
859
860  require((params.VstdCnt + params.VlduCnt + params.VstaCnt) > 0, "IssueQueueVecMemImp can only be instance of VecMem IQ")
861
862  io.suggestName("none")
863  override lazy val io = IO(new IssueQueueMemIO).suggestName("io")
864  private val memIO = io.memIO.get
865
866  def selectOldUop(robIdx: Seq[RobPtr], uopIdx: Seq[UInt], valid: Seq[Bool]): Vec[Bool] = {
867    val compareVec = (0 until robIdx.length).map(i => (0 until i).map(j => isAfter(robIdx(j), robIdx(i)) || (robIdx(j).value === robIdx(i).value && uopIdx(i) < uopIdx(j))))
868    val resultOnehot = VecInit((0 until robIdx.length).map(i => Cat((0 until robIdx.length).map(j =>
869      (if (j < i) !valid(j) || compareVec(i)(j)
870      else if (j == i) valid(i)
871      else !valid(j) || !compareVec(j)(i))
872    )).andR))
873    resultOnehot
874  }
875
876  val robIdxVec = entries.io.robIdx.get
877  val uopIdxVec = entries.io.uopIdx.get
878  val allEntryOldestOH = selectOldUop(robIdxVec, uopIdxVec, validVec)
879
880  finalDeqSelValidVec.head := (allEntryOldestOH.asUInt & canIssueVec.asUInt).orR
881  finalDeqSelOHVec.head := allEntryOldestOH.asUInt & canIssueVec.asUInt
882
883  if (params.isVecMemAddrIQ) {
884    s0_enqBits.foreach{ x =>
885      x.srcType(3) := SrcType.vp // v0: mask src
886      x.srcType(4) := SrcType.vp // vl&vtype
887    }
888
889    for (i <- io.enq.indices) {
890      s0_enqBits(i).loadWaitBit := false.B
891    }
892
893    for (i <- entries.io.enq.indices) {
894      entries.io.enq(i).bits.status match { case enqData =>
895        enqData.blocked := false.B // s0_enqBits(i).loadWaitBit
896        enqData.mem.get.strictWait := s0_enqBits(i).loadWaitStrict
897        enqData.mem.get.waitForStd := false.B
898        enqData.mem.get.waitForRobIdx := s0_enqBits(i).waitForRobIdx
899        enqData.mem.get.waitForSqIdx := 0.U.asTypeOf(enqData.mem.get.waitForSqIdx) // generated by sq, will be updated later
900        enqData.mem.get.sqIdx := s0_enqBits(i).sqIdx
901      }
902
903      entries.io.fromMem.get.slowResp.zipWithIndex.foreach { case (slowResp, i) =>
904        slowResp.valid                 := memIO.feedbackIO(i).feedbackSlow.valid
905        slowResp.bits.robIdx           := memIO.feedbackIO(i).feedbackSlow.bits.robIdx
906        slowResp.bits.respType         := Mux(memIO.feedbackIO(i).feedbackSlow.bits.hit, RSFeedbackType.fuIdle, RSFeedbackType.feedbackInvalid)
907        slowResp.bits.dataInvalidSqIdx := memIO.feedbackIO(i).feedbackSlow.bits.dataInvalidSqIdx
908        slowResp.bits.rfWen := DontCare
909        slowResp.bits.fuType := DontCare
910      }
911
912      entries.io.fromMem.get.fastResp.zipWithIndex.foreach { case (fastResp, i) =>
913        fastResp.valid                 := memIO.feedbackIO(i).feedbackFast.valid
914        fastResp.bits.robIdx           := memIO.feedbackIO(i).feedbackFast.bits.robIdx
915        fastResp.bits.respType         := memIO.feedbackIO(i).feedbackFast.bits.sourceType
916        fastResp.bits.dataInvalidSqIdx := 0.U.asTypeOf(fastResp.bits.dataInvalidSqIdx)
917        fastResp.bits.rfWen := DontCare
918        fastResp.bits.fuType := DontCare
919      }
920
921      entries.io.fromMem.get.memWaitUpdateReq := memIO.checkWait.memWaitUpdateReq
922      entries.io.fromMem.get.stIssuePtr := memIO.checkWait.stIssuePtr
923    }
924  }
925
926  for (i <- entries.io.enq.indices) {
927    entries.io.enq(i).bits.status match { case enqData =>
928      enqData.vecMem.get.sqIdx := s0_enqBits(i).sqIdx
929      enqData.vecMem.get.lqIdx := s0_enqBits(i).lqIdx
930    }
931  }
932
933  entries.io.fromLsq.get.sqDeqPtr := memIO.sqDeqPtr.get
934  entries.io.fromLsq.get.lqDeqPtr := memIO.lqDeqPtr.get
935
936  io.deq.zipWithIndex.foreach { case (deq, i) =>
937    deq.bits.common.sqIdx.foreach(_ := deqEntryVec(i).bits.payload.sqIdx)
938    deq.bits.common.lqIdx.foreach(_ := deqEntryVec(i).bits.payload.lqIdx)
939    if (params.isVecLdAddrIQ) {
940      deq.bits.common.ftqIdx.get := deqEntryVec(i).bits.payload.ftqPtr
941      deq.bits.common.ftqOffset.get := deqEntryVec(i).bits.payload.ftqOffset
942    }
943    deq.bits.common.fpu.foreach(_ := deqEntryVec(i).bits.payload.fpu)
944    deq.bits.common.vpu.foreach(_ := deqEntryVec(i).bits.payload.vpu)
945    deq.bits.common.vpu.foreach(_.vuopIdx := deqEntryVec(i).bits.payload.uopIdx)
946    deq.bits.common.vpu.foreach(_.lastUop := deqEntryVec(i).bits.payload.lastUop)
947  }
948}