xref: /XiangShan/src/main/scala/xiangshan/backend/rename/Rename.scala (revision 99b8dc2c6b96e882df4a4e3816e96177ff4ebf3c)
15844fcf0SLinJiaweipackage xiangshan.backend.rename
25844fcf0SLinJiawei
35844fcf0SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
55844fcf0SLinJiaweiimport xiangshan._
6c926d4c4SLinJiaweiimport utils.XSInfo
75844fcf0SLinJiawei
8*99b8dc2cSYinan Xuclass RenameBypassInfo extends XSBundle {
9*99b8dc2cSYinan Xu  val lsrc1_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))
10*99b8dc2cSYinan Xu  val lsrc2_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))
11*99b8dc2cSYinan Xu  val lsrc3_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))
12*99b8dc2cSYinan Xu  val ldest_bypass = MixedVec(List.tabulate(RenameWidth-1)(i => UInt((i+1).W)))
13*99b8dc2cSYinan Xu}
14*99b8dc2cSYinan Xu
15b034d3b9SLinJiaweiclass Rename extends XSModule {
165844fcf0SLinJiawei  val io = IO(new Bundle() {
175844fcf0SLinJiawei    val redirect = Flipped(ValidIO(new Redirect))
185844fcf0SLinJiawei    val roqCommits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit)))
1957c4f8d6SLinJiawei    // from decode buffer
209a2e6b8aSLinJiawei    val in = Vec(RenameWidth, Flipped(DecoupledIO(new CfCtrl)))
2157c4f8d6SLinJiawei    // to dispatch1
229a2e6b8aSLinJiawei    val out = Vec(RenameWidth, DecoupledIO(new MicroOp))
23*99b8dc2cSYinan Xu    val renameBypass = Output(new RenameBypassInfo)
245844fcf0SLinJiawei  })
25b034d3b9SLinJiawei
262e9d39e0SLinJiawei  def printRenameInfo(in: DecoupledIO[CfCtrl], out: DecoupledIO[MicroOp]) = {
272e9d39e0SLinJiawei    XSInfo(
28567096a6Slinjiawei      in.valid && in.ready,
2958e06390SLinJiawei      p"pc:${Hexadecimal(in.bits.cf.pc)} in v:${in.valid} in rdy:${in.ready} " +
302e9d39e0SLinJiawei        p"lsrc1:${in.bits.ctrl.lsrc1} -> psrc1:${out.bits.psrc1} " +
312e9d39e0SLinJiawei        p"lsrc2:${in.bits.ctrl.lsrc2} -> psrc2:${out.bits.psrc2} " +
322e9d39e0SLinJiawei        p"lsrc3:${in.bits.ctrl.lsrc3} -> psrc3:${out.bits.psrc3} " +
332e9d39e0SLinJiawei        p"ldest:${in.bits.ctrl.ldest} -> pdest:${out.bits.pdest} " +
34c7054babSLinJiawei        p"old_pdest:${out.bits.old_pdest} " +
3558e06390SLinJiawei        p"out v:${out.valid} r:${out.ready}\n"
362e9d39e0SLinJiawei    )
372e9d39e0SLinJiawei  }
382e9d39e0SLinJiawei
392e9d39e0SLinJiawei  for((x,y) <- io.in.zip(io.out)){
402e9d39e0SLinJiawei    printRenameInfo(x, y)
412e9d39e0SLinJiawei  }
422e9d39e0SLinJiawei
43b034d3b9SLinJiawei  val fpFreeList, intFreeList = Module(new FreeList).io
44b034d3b9SLinJiawei  val fpRat = Module(new RenameTable(float = true)).io
45b034d3b9SLinJiawei  val intRat = Module(new RenameTable(float = false)).io
46b034d3b9SLinJiawei
473449c769SLinJiawei  fpFreeList.redirect := io.redirect
48b034d3b9SLinJiawei  intFreeList.redirect := io.redirect
49b034d3b9SLinJiawei
5045a56a29SZhangZifei  val flush = io.redirect.valid && (io.redirect.bits.isException || io.redirect.bits.isFlushPipe) // TODO: need check by JiaWei
51b034d3b9SLinJiawei  fpRat.flush := flush
52b034d3b9SLinJiawei  intRat.flush := flush
53b034d3b9SLinJiawei
54b034d3b9SLinJiawei  def needDestReg[T <: CfCtrl](fp: Boolean, x: T): Bool = {
55b034d3b9SLinJiawei    {if(fp) x.ctrl.fpWen else x.ctrl.rfWen && (x.ctrl.ldest =/= 0.U)}
56b034d3b9SLinJiawei  }
57b034d3b9SLinJiawei
58b034d3b9SLinJiawei  val uops = Wire(Vec(RenameWidth, new MicroOp))
59b034d3b9SLinJiawei
60b034d3b9SLinJiawei  uops.foreach( uop => {
610e9eef65SYinan Xu//    uop.brMask := DontCare
620e9eef65SYinan Xu//    uop.brTag := DontCare
63b034d3b9SLinJiawei    uop.src1State := DontCare
64b034d3b9SLinJiawei    uop.src2State := DontCare
65b034d3b9SLinJiawei    uop.src3State := DontCare
66b034d3b9SLinJiawei    uop.roqIdx := DontCare
676ae7ac7cSAllen    uop.diffTestDebugLrScValid := DontCare
68bc86598fSWilliam Wang    uop.lqIdx := DontCare
69bc86598fSWilliam Wang    uop.sqIdx := DontCare
70b034d3b9SLinJiawei  })
71b034d3b9SLinJiawei
72*99b8dc2cSYinan Xu  val needFpDest = Wire(Vec(RenameWidth, Bool()))
73*99b8dc2cSYinan Xu  val needIntDest = Wire(Vec(RenameWidth, Bool()))
7421032341Slinjiawei  var lastReady = WireInit(io.out(0).ready)
7521032341Slinjiawei  // debug assert
7621032341Slinjiawei  val outRdy = Cat(io.out.map(_.ready))
7721032341Slinjiawei  assert(outRdy===0.U || outRdy.andR())
78b034d3b9SLinJiawei  for(i <- 0 until RenameWidth) {
79b034d3b9SLinJiawei    uops(i).cf := io.in(i).bits.cf
80b034d3b9SLinJiawei    uops(i).ctrl := io.in(i).bits.ctrl
810e9eef65SYinan Xu    uops(i).brTag := io.in(i).bits.brTag
82b034d3b9SLinJiawei
83567096a6Slinjiawei    val inValid = io.in(i).valid
842dcb2daaSLinJiawei
85b034d3b9SLinJiawei    // alloc a new phy reg
86*99b8dc2cSYinan Xu    needFpDest(i) := inValid && needDestReg(fp = true, io.in(i).bits)
87*99b8dc2cSYinan Xu    needIntDest(i) := inValid && needDestReg(fp = false, io.in(i).bits)
88*99b8dc2cSYinan Xu    fpFreeList.allocReqs(i) := needFpDest(i) && lastReady
89*99b8dc2cSYinan Xu    intFreeList.allocReqs(i) := needIntDest(i) && lastReady
90b034d3b9SLinJiawei    val fpCanAlloc = fpFreeList.canAlloc(i)
91b034d3b9SLinJiawei    val intCanAlloc = intFreeList.canAlloc(i)
923449c769SLinJiawei    val this_can_alloc = Mux(
93*99b8dc2cSYinan Xu      needIntDest(i),
943449c769SLinJiawei      intCanAlloc,
953449c769SLinJiawei      Mux(
96*99b8dc2cSYinan Xu        needFpDest(i),
973449c769SLinJiawei        fpCanAlloc,
983449c769SLinJiawei        true.B
993449c769SLinJiawei      )
1003449c769SLinJiawei    )
10121032341Slinjiawei    io.in(i).ready := lastReady && this_can_alloc
10258e06390SLinJiawei
103c7054babSLinJiawei    // do checkpoints when a branch inst come
104c7054babSLinJiawei    for(fl <- Seq(fpFreeList, intFreeList)){
105c7054babSLinJiawei      fl.cpReqs(i).valid := inValid
106c7054babSLinJiawei      fl.cpReqs(i).bits := io.in(i).bits.brTag
107c7054babSLinJiawei    }
108c7054babSLinJiawei
10958e06390SLinJiawei    lastReady = io.in(i).ready
11058e06390SLinJiawei
111*99b8dc2cSYinan Xu    uops(i).pdest := Mux(needIntDest(i),
112c7054babSLinJiawei      intFreeList.pdests(i),
113c7054babSLinJiawei      Mux(
114c7054babSLinJiawei        uops(i).ctrl.ldest===0.U && uops(i).ctrl.rfWen,
115c7054babSLinJiawei        0.U, fpFreeList.pdests(i)
116c7054babSLinJiawei      )
117c7054babSLinJiawei    )
118b034d3b9SLinJiawei
119b034d3b9SLinJiawei    io.out(i).valid := io.in(i).fire()
120b034d3b9SLinJiawei    io.out(i).bits := uops(i)
121b034d3b9SLinJiawei
122b034d3b9SLinJiawei    // write rename table
123b034d3b9SLinJiawei    def writeRat(fp: Boolean) = {
124b034d3b9SLinJiawei      val rat = if(fp) fpRat else intRat
125b034d3b9SLinJiawei      val freeList = if(fp) fpFreeList else intFreeList
126b034d3b9SLinJiawei      // speculative inst write
127b034d3b9SLinJiawei      val specWen = freeList.allocReqs(i) && freeList.canAlloc(i)
128b034d3b9SLinJiawei      // walk back write
129b034d3b9SLinJiawei      val commitDestValid = io.roqCommits(i).valid && needDestReg(fp, io.roqCommits(i).bits.uop)
130b034d3b9SLinJiawei      val walkWen = commitDestValid && io.roqCommits(i).bits.isWalk
131b034d3b9SLinJiawei
132b034d3b9SLinJiawei      rat.specWritePorts(i).wen := specWen || walkWen
133b034d3b9SLinJiawei      rat.specWritePorts(i).addr := Mux(specWen, uops(i).ctrl.ldest, io.roqCommits(i).bits.uop.ctrl.ldest)
134b034d3b9SLinJiawei      rat.specWritePorts(i).wdata := Mux(specWen, freeList.pdests(i), io.roqCommits(i).bits.uop.old_pdest)
135b034d3b9SLinJiawei
1362e9d39e0SLinJiawei      XSInfo(walkWen,
1374fba05b0Slinjiawei        {if(fp) p"fp" else p"int "} + p"walk: pc:${Hexadecimal(io.roqCommits(i).bits.uop.cf.pc)}" +
13844fc192dSYinan Xu          p" ldest:${rat.specWritePorts(i).addr} old_pdest:${rat.specWritePorts(i).wdata}\n"
1392e9d39e0SLinJiawei      )
1402e9d39e0SLinJiawei
141b034d3b9SLinJiawei      rat.archWritePorts(i).wen := commitDestValid && !io.roqCommits(i).bits.isWalk
142b034d3b9SLinJiawei      rat.archWritePorts(i).addr := io.roqCommits(i).bits.uop.ctrl.ldest
143b034d3b9SLinJiawei      rat.archWritePorts(i).wdata := io.roqCommits(i).bits.uop.pdest
144b034d3b9SLinJiawei
1452e9d39e0SLinJiawei      XSInfo(rat.archWritePorts(i).wen,
1462dcb2daaSLinJiawei        {if(fp) p"fp" else p"int "} + p" rat arch: ldest:${rat.archWritePorts(i).addr}" +
1472e9d39e0SLinJiawei          p" pdest:${rat.archWritePorts(i).wdata}\n"
1482e9d39e0SLinJiawei      )
1492e9d39e0SLinJiawei
150b034d3b9SLinJiawei      freeList.deallocReqs(i) := rat.archWritePorts(i).wen
151b034d3b9SLinJiawei      freeList.deallocPregs(i) := io.roqCommits(i).bits.uop.old_pdest
152b034d3b9SLinJiawei
153b034d3b9SLinJiawei    }
154b034d3b9SLinJiawei
155b034d3b9SLinJiawei    writeRat(fp = false)
156b034d3b9SLinJiawei    writeRat(fp = true)
157b034d3b9SLinJiawei
158b034d3b9SLinJiawei    // read rename table
159b034d3b9SLinJiawei    def readRat(lsrcList: List[UInt], ldest: UInt, fp: Boolean) = {
160b034d3b9SLinJiawei      val rat = if(fp) fpRat else intRat
161b034d3b9SLinJiawei      val srcCnt = lsrcList.size
162b034d3b9SLinJiawei      val psrcVec = Wire(Vec(srcCnt, UInt(PhyRegIdxWidth.W)))
163b034d3b9SLinJiawei      val old_pdest = Wire(UInt(PhyRegIdxWidth.W))
164b034d3b9SLinJiawei      for(k <- 0 until srcCnt+1){
165b034d3b9SLinJiawei        val rportIdx = i * (srcCnt+1) + k
166b034d3b9SLinJiawei        if(k != srcCnt){
167b034d3b9SLinJiawei          rat.readPorts(rportIdx).addr := lsrcList(k)
168b034d3b9SLinJiawei          psrcVec(k) := rat.readPorts(rportIdx).rdata
169b034d3b9SLinJiawei        } else {
170b034d3b9SLinJiawei          rat.readPorts(rportIdx).addr := ldest
171b034d3b9SLinJiawei          old_pdest := rat.readPorts(rportIdx).rdata
172b034d3b9SLinJiawei        }
173b034d3b9SLinJiawei      }
174b034d3b9SLinJiawei      (psrcVec, old_pdest)
175b034d3b9SLinJiawei    }
176b034d3b9SLinJiawei    val lsrcList = List(uops(i).ctrl.lsrc1, uops(i).ctrl.lsrc2, uops(i).ctrl.lsrc3)
177b034d3b9SLinJiawei    val ldest = uops(i).ctrl.ldest
178b034d3b9SLinJiawei    val (intPhySrcVec, intOldPdest) = readRat(lsrcList.take(2), ldest, fp = false)
179b034d3b9SLinJiawei    val (fpPhySrcVec, fpOldPdest) = readRat(lsrcList, ldest, fp = true)
180b034d3b9SLinJiawei    uops(i).psrc1 := Mux(uops(i).ctrl.src1Type === SrcType.reg, intPhySrcVec(0), fpPhySrcVec(0))
1813449c769SLinJiawei    uops(i).psrc2 := Mux(uops(i).ctrl.src2Type === SrcType.reg, intPhySrcVec(1), fpPhySrcVec(1))
182b034d3b9SLinJiawei    uops(i).psrc3 := fpPhySrcVec(2)
183b034d3b9SLinJiawei    uops(i).old_pdest := Mux(uops(i).ctrl.rfWen, intOldPdest, fpOldPdest)
184b034d3b9SLinJiawei  }
185b034d3b9SLinJiawei
186*99b8dc2cSYinan Xu  // We don't bypass the old_pdest from valid instructions with the same ldest currently in rename stage.
187*99b8dc2cSYinan Xu  // Instead, we determine whether there're some dependences between the valid instructions.
188*99b8dc2cSYinan Xu  for (i <- 1 until RenameWidth) {
189*99b8dc2cSYinan Xu    io.renameBypass.lsrc1_bypass(i-1) := Cat((0 until i).map(j => {
190*99b8dc2cSYinan Xu      val fpMatch  = needFpDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.fp
191*99b8dc2cSYinan Xu      val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src1Type === SrcType.reg
192*99b8dc2cSYinan Xu      (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc1
193*99b8dc2cSYinan Xu    }).reverse)
194*99b8dc2cSYinan Xu    io.renameBypass.lsrc2_bypass(i-1) := Cat((0 until i).map(j => {
195*99b8dc2cSYinan Xu      val fpMatch  = needFpDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.fp
196*99b8dc2cSYinan Xu      val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src2Type === SrcType.reg
197*99b8dc2cSYinan Xu      (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc2
198*99b8dc2cSYinan Xu    }).reverse)
199*99b8dc2cSYinan Xu    io.renameBypass.lsrc3_bypass(i-1) := Cat((0 until i).map(j => {
200*99b8dc2cSYinan Xu      val fpMatch  = needFpDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.fp
201*99b8dc2cSYinan Xu      val intMatch = needIntDest(j) && io.in(i).bits.ctrl.src3Type === SrcType.reg
202*99b8dc2cSYinan Xu      (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.lsrc3
203*99b8dc2cSYinan Xu    }).reverse)
204*99b8dc2cSYinan Xu    io.renameBypass.ldest_bypass(i-1) := Cat((0 until i).map(j => {
205*99b8dc2cSYinan Xu      val fpMatch  = needFpDest(j) && needFpDest(i)
206*99b8dc2cSYinan Xu      val intMatch = needIntDest(j) && needIntDest(i)
207*99b8dc2cSYinan Xu      (fpMatch || intMatch) && io.in(j).bits.ctrl.ldest === io.in(i).bits.ctrl.ldest
208*99b8dc2cSYinan Xu    }).reverse)
209*99b8dc2cSYinan Xu  }
2105844fcf0SLinJiawei}
211