1package xiangshan.backend.rob 2 3import org.chipsalliance.cde.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import xiangshan._ 7import utils._ 8import utility._ 9import xiangshan.backend.Bundles.DynInst 10import xiangshan.backend.decode.VectorConstants 11import xiangshan.backend.rename.SnapshotGenerator 12 13class RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) { 14 def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize) 15} 16 17object RenameBufferPtr { 18 def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = { 19 val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize)) 20 ptr.flag := flag.B 21 ptr.value := v.U 22 ptr 23 } 24} 25 26class RenameBufferEntry(implicit p: Parameters) extends RobCommitInfo { 27 val robIdx = new RobPtr 28} 29 30class RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 31 val io = IO(new Bundle { 32 val redirect = Input(ValidIO(new Bundle { 33 })) 34 35 val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst))) 36 val fromRob = new Bundle { 37 val walkSize = Input(UInt(log2Up(size).W)) 38 val walkEnd = Input(Bool()) 39 val commitSize = Input(UInt(log2Up(size).W)) 40 } 41 42 val snpt = Input(new SnapshotPort) 43 44 val canEnq = Output(Bool()) 45 val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr)) 46 val vconfigPdest = Output(UInt(PhyRegIdxWidth.W)) 47 val commits = Output(new RobCommitIO) 48 val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None 49 50 val status = Output(new Bundle { 51 val walkEnd = Bool() 52 }) 53 }) 54 55 // alias 56 private val snptSelect = io.snpt.snptSelect 57 58 // pointer 59 private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx))) 60 private val enqPtr = enqPtrVec.head 61 private val enqPtrOH = RegInit(1.U(size.W)) 62 private val enqPtrOHShift = CircularShift(enqPtrOH) 63 // may shift [0, RenameWidth] steps 64 private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left) 65 private val enqPtrVecNext = Wire(enqPtrVec.cloneType) 66 67 private val deqPtrVec = RegInit(VecInit.tabulate(CommitWidth)(idx => RenameBufferPtr(flag = false, idx))) 68 private val deqPtr = deqPtrVec.head 69 private val deqPtrOH = RegInit(1.U(size.W)) 70 private val deqPtrOHShift = CircularShift(deqPtrOH) 71 private val deqPtrOHVec = VecInit.tabulate(CommitWidth + 1)(deqPtrOHShift.left) 72 private val deqPtrVecNext = Wire(deqPtrVec.cloneType) 73 XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH") 74 75 private val walkPtr = Reg(new RenameBufferPtr) 76 private val walkPtrOH = walkPtr.toOH 77 private val walkPtrOHVec = VecInit.tabulate(CommitWidth + 1)(CircularShift(walkPtrOH).left) 78 private val walkPtrNext = Wire(new RenameBufferPtr) 79 80 private val walkPtrSnapshots = SnapshotGenerator(enqPtr, io.snpt.snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 81 82 val vcfgPtrOH = RegInit(1.U(size.W)) 83 val vcfgPtrOHShift = CircularShift(vcfgPtrOH) 84 // may shift [0, 2) steps 85 val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left) 86 87 val diffPtr = RegInit(0.U.asTypeOf(new RenameBufferPtr)) 88 val diffPtrNext = Wire(new RenameBufferPtr) 89 // Regs 90 val renameBuffer = Mem(size, new RenameBufferEntry) 91 val renameBufferEntries = VecInit((0 until size) map (i => renameBuffer(i))) 92 93 val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3) 94 val state = RegInit(s_idle) 95 val stateNext = WireInit(state) // otherwise keep state value 96 97 private val robWalkEndReg = RegInit(false.B) 98 private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg 99 100 when(io.redirect.valid) { 101 robWalkEndReg := false.B 102 }.elsewhen(io.fromRob.walkEnd) { 103 robWalkEndReg := true.B 104 } 105 106 val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf) 107 val enqCount = PopCount(realNeedAlloc) 108 val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, PopCount(io.commits.commitValid), 0.U) 109 val walkCount = Mux(io.commits.isWalk && !io.commits.isCommit, PopCount(io.commits.walkValid), 0.U) 110 val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, PopCount(io.commits.walkValid), 0.U) 111 112 // number of pair(ldest, pdest) ready to commit to arch_rat 113 val commitSize = RegInit(0.U(log2Up(size).W)) 114 val walkSize = RegInit(0.U(log2Up(size).W)) 115 val specialWalkSize = RegInit(0.U(log2Up(size).W)) 116 117 val newCommitSize = io.fromRob.commitSize 118 val newWalkSize = io.fromRob.walkSize 119 120 val commitSizeNxt = commitSize + newCommitSize - commitCount 121 val walkSizeNxt = walkSize + newWalkSize - walkCount 122 123 val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U) 124 val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount 125 126 commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt) 127 specialWalkSize := specialWalkSizeNext 128 walkSize := Mux(io.redirect.valid, 0.U, walkSizeNxt) 129 130 walkPtrNext := MuxCase(walkPtr, Seq( 131 (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(snptSelect), 132 (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head, 133 (state === s_walk && io.snpt.useSnpt && io.redirect.valid) -> walkPtrSnapshots(snptSelect), 134 (state === s_walk) -> (walkPtr + walkCount), 135 )) 136 137 walkPtr := walkPtrNext 138 139 val walkCandidates = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 140 val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 141 val vcfgCandidates = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 142 143 // update diff pointer 144 diffPtrNext := Mux(state === s_idle, diffPtr + newCommitSize, diffPtr) 145 diffPtr := diffPtrNext 146 147 // update vcfg pointer 148 // TODO: do not use diffPtrNext here 149 vcfgPtrOH := diffPtrNext.toOH 150 151 // update enq pointer 152 val enqPtrNext = Mux( 153 state === s_walk && stateNext === s_idle, 154 walkPtrNext, 155 enqPtr + enqCount 156 ) 157 val enqPtrOHNext = Mux( 158 state === s_walk && stateNext === s_idle, 159 walkPtrNext.toOH, 160 enqPtrOHVec(enqCount) 161 ) 162 enqPtr := enqPtrNext 163 enqPtrOH := enqPtrOHNext 164 enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U } 165 enqPtrVec := enqPtrVecNext 166 167 val deqPtrSteps = Mux1H(Seq( 168 (state === s_idle) -> commitCount, 169 (state === s_special_walk) -> specialWalkCount, 170 )) 171 172 // update deq pointer 173 val deqPtrNext = deqPtr + deqPtrSteps 174 val deqPtrOHNext = deqPtrOHVec(deqPtrSteps) 175 deqPtr := deqPtrNext 176 deqPtrOH := deqPtrOHNext 177 deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U } 178 deqPtrVec := deqPtrVecNext 179 180 val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value)) 181 allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) => 182 when(realNeedAlloc){ 183 renameBuffer(allocatePtr).ldest := req.bits.ldest 184 renameBuffer(allocatePtr).pdest := req.bits.pdest 185 renameBuffer(allocatePtr).rfWen := req.bits.rfWen 186 renameBuffer(allocatePtr).fpWen := req.bits.fpWen 187 renameBuffer(allocatePtr).vecWen := req.bits.vecWen 188 renameBuffer(allocatePtr).isMove := req.bits.eliminatedMove 189 renameBuffer(allocatePtr).robIdx := req.bits.robIdx 190 } 191 } 192 193 io.commits.isCommit := state === s_idle || state === s_special_walk 194 io.commits.isWalk := state === s_walk || state === s_special_walk 195 196 for(i <- 0 until CommitWidth) { 197 io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize 198 io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize 199 // special walk use commitPtr 200 io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i), walkCandidates(i)) 201 // Todo: remove this 202 io.commits.robIdx(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx, walkCandidates(i).robIdx) 203 } 204 205 private val walkEndNext = walkSizeNxt === 0.U 206 private val specialWalkEndNext = specialWalkSizeNext === 0.U 207 208 // change state 209 state := stateNext 210 when(io.redirect.valid) { 211 when(io.snpt.useSnpt) { 212 stateNext := s_walk 213 }.otherwise { 214 stateNext := s_special_walk 215 } 216 }.otherwise { 217 // change stateNext 218 switch(state) { 219 // this transaction is not used actually, just list all states 220 is(s_idle) { 221 stateNext := s_idle 222 } 223 is(s_special_walk) { 224 when(specialWalkEndNext) { 225 stateNext := s_walk 226 } 227 } 228 is(s_walk) { 229 when(robWalkEnd && walkEndNext) { 230 stateNext := s_idle 231 } 232 } 233 } 234 } 235 236 val numValidEntries = distanceBetween(enqPtr, deqPtr) 237 val allowEnqueue = RegNext(numValidEntries + enqCount <= (size - RenameWidth).U, true.B) 238 239 io.canEnq := allowEnqueue && state === s_idle 240 io.enqPtrVec := enqPtrVec 241 242 io.status.walkEnd := walkEndNext 243 244 io.vconfigPdest := 0.U 245 246 // for difftest 247 io.diffCommits.foreach(_ := 0.U.asTypeOf(new DiffCommitIO)) 248 io.diffCommits.foreach(_.isCommit := state === s_idle || state === s_special_walk) 249 for(i <- 0 until CommitWidth * MaxUopSize) { 250 io.diffCommits.foreach(_.commitValid(i) := (state === s_idle || state === s_special_walk) && i.U < newCommitSize) 251 io.diffCommits.foreach(_.info(i) := renameBufferEntries((diffPtr + i.U).value)) 252 } 253 254 XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 255 256 QueuePerf(RabSize, numValidEntries, numValidEntries === size.U) 257 258 dontTouch(deqPtrVec) 259 260 XSPerfAccumulate("s_idle_to_idle", state === s_idle && stateNext === s_idle) 261 XSPerfAccumulate("s_idle_to_swlk", state === s_idle && stateNext === s_special_walk) 262 XSPerfAccumulate("s_idle_to_walk", state === s_idle && stateNext === s_walk) 263 XSPerfAccumulate("s_swlk_to_idle", state === s_special_walk && stateNext === s_idle) 264 XSPerfAccumulate("s_swlk_to_swlk", state === s_special_walk && stateNext === s_special_walk) 265 XSPerfAccumulate("s_swlk_to_walk", state === s_special_walk && stateNext === s_walk) 266 XSPerfAccumulate("s_walk_to_idle", state === s_walk && stateNext === s_idle) 267 XSPerfAccumulate("s_walk_to_swlk", state === s_walk && stateNext === s_special_walk) 268 XSPerfAccumulate("s_walk_to_walk", state === s_walk && stateNext === s_walk) 269 270 XSPerfAccumulate("disallow_enq_cycle", !allowEnqueue) 271 XSPerfAccumulate("disallow_enq_full_cycle", numValidEntries + enqCount > (size - RenameWidth).U) 272 XSPerfAccumulate("disallow_enq_not_idle_cycle", state =/= s_idle) 273} 274