1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.frontend 18import chipsalliance.rocketchip.config.Parameters 19import chisel3._ 20import chisel3.util._ 21import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 22import utils._ 23import utility._ 24import xiangshan._ 25import xiangshan.backend.fu.{PFEvent, PMP, PMPChecker,PMPReqBundle} 26import xiangshan.cache.mmu._ 27import xiangshan.frontend.icache._ 28 29 30class Frontend()(implicit p: Parameters) extends LazyModule with HasXSParameter{ 31 32 val instrUncache = LazyModule(new InstrUncache()) 33 val icache = LazyModule(new ICache()) 34 35 lazy val module = new FrontendImp(this) 36} 37 38 39class FrontendImp (outer: Frontend) extends LazyModuleImp(outer) 40 with HasXSParameter 41 with HasPerfEvents 42{ 43 val io = IO(new Bundle() { 44 val hartId = Input(UInt(8.W)) 45 val reset_vector = Input(UInt(PAddrBits.W)) 46 val fencei = Input(Bool()) 47 val ptw = new TlbPtwIO() 48 val backend = new FrontendToCtrlIO 49 val sfence = Input(new SfenceBundle) 50 val tlbCsr = Input(new TlbCsrBundle) 51 val csrCtrl = Input(new CustomCSRCtrlIO) 52 val csrUpdate = new DistributedCSRUpdateReq 53 val error = new L1CacheErrorInfo 54 val frontendInfo = new Bundle { 55 val ibufFull = Output(Bool()) 56 val bpuInfo = new Bundle { 57 val bpRight = Output(UInt(XLEN.W)) 58 val bpWrong = Output(UInt(XLEN.W)) 59 } 60 } 61 val debugTopDown = new Bundle { 62 val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 63 } 64 }) 65 66 //decouped-frontend modules 67 val instrUncache = outer.instrUncache.module 68 val icache = outer.icache.module 69 val bpu = Module(new Predictor) 70 val ifu = Module(new NewIFU) 71 val ibuffer = Module(new Ibuffer) 72 val ftq = Module(new Ftq) 73 74 val needFlush = RegNext(io.backend.toFtq.redirect.valid) 75 val FlushControlRedirect = RegNext(io.backend.toFtq.redirect.bits.debugIsCtrl) 76 val FlushMemVioRedirect = RegNext(io.backend.toFtq.redirect.bits.debugIsMemVio) 77 val FlushControlBTBMiss = Wire(Bool()) 78 val FlushTAGEMiss = Wire(Bool()) 79 val FlushSCMiss = Wire(Bool()) 80 val FlushITTAGEMiss = Wire(Bool()) 81 val FlushRASMiss = Wire(Bool()) 82 83 val tlbCsr = DelayN(io.tlbCsr, 2) 84 val csrCtrl = DelayN(io.csrCtrl, 2) 85 val sfence = RegNext(RegNext(io.sfence)) 86 87 // trigger 88 ifu.io.frontendTrigger := csrCtrl.frontend_trigger 89 val triggerEn = csrCtrl.trigger_enable 90 ifu.io.csrTriggerEnable := VecInit(triggerEn(0), triggerEn(1), triggerEn(6), triggerEn(8)) 91 92 // bpu ctrl 93 bpu.io.ctrl := csrCtrl.bp_ctrl 94 bpu.io.reset_vector := io.reset_vector 95 96// pmp 97 val prefetchPipeNum = ICacheParameters().prefetchPipeNum 98 val pmp = Module(new PMP()) 99 val pmp_check = VecInit(Seq.fill(coreParams.ipmpPortNum)(Module(new PMPChecker(3, sameCycle = true)).io)) 100 pmp.io.distribute_csr := csrCtrl.distribute_csr 101 val pmp_req_vec = Wire(Vec(coreParams.ipmpPortNum, Valid(new PMPReqBundle()))) 102 (0 until 2 + prefetchPipeNum).foreach(i => pmp_req_vec(i) <> icache.io.pmp(i).req) 103 pmp_req_vec.last <> ifu.io.pmp.req 104 105 for (i <- pmp_check.indices) { 106 pmp_check(i).apply(tlbCsr.priv.imode, pmp.io.pmp, pmp.io.pma, pmp_req_vec(i)) 107 } 108 (0 until 2 + prefetchPipeNum).foreach(i => icache.io.pmp(i).resp <> pmp_check(i).resp) 109 ifu.io.pmp.resp <> pmp_check.last.resp 110 111 val itlb = Module(new TLB(coreParams.itlbPortNum, nRespDups = 1, 112 Seq(false, false) ++ Seq.fill(prefetchPipeNum)(false) ++ Seq(true), itlbParams)) 113 itlb.io.requestor.take(2 + prefetchPipeNum) zip icache.io.itlb foreach {case (a,b) => a <> b} 114 itlb.io.requestor.last <> ifu.io.iTLBInter // mmio may need re-tlb, blocked 115 itlb.io.base_connect(sfence, tlbCsr) 116 itlb.io.flushPipe.map(_ := needFlush) 117 118 val itlb_ptw = Wire(new VectorTlbPtwIO(coreParams.itlbPortNum)) 119 itlb_ptw.connect(itlb.io.ptw) 120 val itlbRepeater1 = PTWFilter(itlbParams.fenceDelay, itlb_ptw, sfence, tlbCsr, l2tlbParams.ifilterSize) 121 io.ptw <> itlbRepeater1.io.ptw 122 123 icache.io.prefetch <> ftq.io.toPrefetch 124 125 126 //IFU-Ftq 127 ifu.io.ftqInter.fromFtq <> ftq.io.toIfu 128 ftq.io.toIfu.req.ready := ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready 129 130 ftq.io.fromIfu <> ifu.io.ftqInter.toFtq 131 bpu.io.ftq_to_bpu <> ftq.io.toBpu 132 ftq.io.fromBpu <> bpu.io.bpu_to_ftq 133 134 ftq.io.mmioCommitRead <> ifu.io.mmioCommitRead 135 //IFU-ICache 136 137 icache.io.fetch.req <> ftq.io.toICache.req 138 ftq.io.toICache.req.ready := ifu.io.ftqInter.fromFtq.req.ready && icache.io.fetch.req.ready 139 140 ifu.io.icacheInter.resp <> icache.io.fetch.resp 141 ifu.io.icacheInter.icacheReady := icache.io.toIFU 142 ifu.io.icacheInter.topdownIcacheMiss := icache.io.fetch.topdownIcacheMiss 143 ifu.io.icacheInter.topdownItlbMiss := icache.io.fetch.topdownItlbMiss 144 icache.io.stop := ifu.io.icacheStop 145 146 ifu.io.icachePerfInfo := icache.io.perfInfo 147 148 icache.io.csr.distribute_csr <> DontCare 149 io.csrUpdate := DontCare 150 151 icache.io.csr_pf_enable := RegNext(csrCtrl.l1I_pf_enable) 152 icache.io.csr_parity_enable := RegNext(csrCtrl.icache_parity_enable) 153 154 icache.io.fencei := io.fencei 155 156 //IFU-Ibuffer 157 ifu.io.toIbuffer <> ibuffer.io.in 158 159 ftq.io.fromBackend <> io.backend.toFtq 160 io.backend.fromFtq <> ftq.io.toBackend 161 io.frontendInfo.bpuInfo <> ftq.io.bpuInfo 162 163 val checkPcMem = Reg(Vec(FtqSize, new Ftq_RF_Components)) 164 when (ftq.io.toBackend.pc_mem_wen) { 165 checkPcMem(ftq.io.toBackend.pc_mem_waddr) := ftq.io.toBackend.pc_mem_wdata 166 } 167 168 val checkTargetIdx = Wire(Vec(DecodeWidth, UInt(log2Up(FtqSize).W))) 169 val checkTarget = Wire(Vec(DecodeWidth, UInt(VAddrBits.W))) 170 171 for (i <- 0 until DecodeWidth) { 172 checkTargetIdx(i) := ibuffer.io.out(i).bits.ftqPtr.value 173 checkTarget(i) := Mux(ftq.io.toBackend.newest_entry_ptr.value === checkTargetIdx(i), 174 ftq.io.toBackend.newest_entry_target, 175 checkPcMem(checkTargetIdx(i) + 1.U).startAddr) 176 } 177 178 // commented out for this br could be the last instruction in the fetch block 179 def checkNotTakenConsecutive = { 180 val prevNotTakenValid = RegInit(0.B) 181 val prevNotTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 182 for (i <- 0 until DecodeWidth - 1) { 183 // for instrs that is not the last, if a not-taken br, the next instr should have the same ftqPtr 184 // for instrs that is the last, record and check next request 185 when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr) { 186 when (ibuffer.io.out(i+1).fire) { 187 // not last br, check now 188 XSError(checkTargetIdx(i) =/= checkTargetIdx(i+1), "not-taken br should have same ftqPtr\n") 189 } .otherwise { 190 // last br, record its info 191 prevNotTakenValid := true.B 192 prevNotTakenFtqIdx := checkTargetIdx(i) 193 } 194 } 195 } 196 when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr) { 197 // last instr is a br, record its info 198 prevNotTakenValid := true.B 199 prevNotTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 200 } 201 when (prevNotTakenValid && ibuffer.io.out(0).fire) { 202 XSError(prevNotTakenFtqIdx =/= checkTargetIdx(0), "not-taken br should have same ftqPtr\n") 203 prevNotTakenValid := false.B 204 } 205 when (needFlush) { 206 prevNotTakenValid := false.B 207 } 208 } 209 210 def checkTakenNotConsecutive = { 211 val prevTakenValid = RegInit(0.B) 212 val prevTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 213 for (i <- 0 until DecodeWidth - 1) { 214 // for instrs that is not the last, if a taken br, the next instr should not have the same ftqPtr 215 // for instrs that is the last, record and check next request 216 when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && ibuffer.io.out(i).bits.pred_taken) { 217 when (ibuffer.io.out(i+1).fire) { 218 // not last br, check now 219 XSError(checkTargetIdx(i) + 1.U =/= checkTargetIdx(i+1), "taken br should have consecutive ftqPtr\n") 220 } .otherwise { 221 // last br, record its info 222 prevTakenValid := true.B 223 prevTakenFtqIdx := checkTargetIdx(i) 224 } 225 } 226 } 227 when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr && ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 228 // last instr is a br, record its info 229 prevTakenValid := true.B 230 prevTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 231 } 232 when (prevTakenValid && ibuffer.io.out(0).fire) { 233 XSError(prevTakenFtqIdx + 1.U =/= checkTargetIdx(0), "taken br should have consecutive ftqPtr\n") 234 prevTakenValid := false.B 235 } 236 when (needFlush) { 237 prevTakenValid := false.B 238 } 239 } 240 241 def checkNotTakenPC = { 242 val prevNotTakenPC = Reg(UInt(VAddrBits.W)) 243 val prevIsRVC = Reg(Bool()) 244 val prevNotTakenValid = RegInit(0.B) 245 246 for (i <- 0 until DecodeWidth - 1) { 247 when (ibuffer.io.out(i).fire && ibuffer.io.out(i).bits.pd.isBr && !ibuffer.io.out(i).bits.pred_taken) { 248 when (ibuffer.io.out(i+1).fire) { 249 XSError(ibuffer.io.out(i).bits.pc + Mux(ibuffer.io.out(i).bits.pd.isRVC, 2.U, 4.U) =/= ibuffer.io.out(i+1).bits.pc, "not-taken br should have consecutive pc\n") 250 } .otherwise { 251 prevNotTakenValid := true.B 252 prevIsRVC := ibuffer.io.out(i).bits.pd.isRVC 253 prevNotTakenPC := ibuffer.io.out(i).bits.pc 254 } 255 } 256 } 257 when (ibuffer.io.out(DecodeWidth - 1).fire && ibuffer.io.out(DecodeWidth - 1).bits.pd.isBr && !ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 258 prevNotTakenValid := true.B 259 prevIsRVC := ibuffer.io.out(DecodeWidth - 1).bits.pd.isRVC 260 prevNotTakenPC := ibuffer.io.out(DecodeWidth - 1).bits.pc 261 } 262 when (prevNotTakenValid && ibuffer.io.out(0).fire) { 263 XSError(prevNotTakenPC + Mux(prevIsRVC, 2.U, 4.U) =/= ibuffer.io.out(0).bits.pc, "not-taken br should have same pc\n") 264 prevNotTakenValid := false.B 265 } 266 when (needFlush) { 267 prevNotTakenValid := false.B 268 } 269 } 270 271 def checkTakenPC = { 272 val prevTakenFtqIdx = Reg(UInt(log2Up(FtqSize).W)) 273 val prevTakenValid = RegInit(0.B) 274 val prevTakenTarget = Wire(UInt(VAddrBits.W)) 275 prevTakenTarget := checkPcMem(prevTakenFtqIdx + 1.U).startAddr 276 277 for (i <- 0 until DecodeWidth - 1) { 278 when (ibuffer.io.out(i).fire && !ibuffer.io.out(i).bits.pd.notCFI && ibuffer.io.out(i).bits.pred_taken) { 279 when (ibuffer.io.out(i+1).fire) { 280 XSError(checkTarget(i) =/= ibuffer.io.out(i+1).bits.pc, "taken instr should follow target pc\n") 281 } .otherwise { 282 prevTakenValid := true.B 283 prevTakenFtqIdx := checkTargetIdx(i) 284 } 285 } 286 } 287 when (ibuffer.io.out(DecodeWidth - 1).fire && !ibuffer.io.out(DecodeWidth - 1).bits.pd.notCFI && ibuffer.io.out(DecodeWidth - 1).bits.pred_taken) { 288 prevTakenValid := true.B 289 prevTakenFtqIdx := checkTargetIdx(DecodeWidth - 1) 290 } 291 when (prevTakenValid && ibuffer.io.out(0).fire) { 292 XSError(prevTakenTarget =/= ibuffer.io.out(0).bits.pc, "taken instr should follow target pc\n") 293 prevTakenValid := false.B 294 } 295 when (needFlush) { 296 prevTakenValid := false.B 297 } 298 } 299 300 //checkNotTakenConsecutive 301 checkTakenNotConsecutive 302 checkTakenPC 303 checkNotTakenPC 304 305 ifu.io.rob_commits <> io.backend.toFtq.rob_commits 306 307 ibuffer.io.flush := needFlush 308 ibuffer.io.ControlRedirect := FlushControlRedirect 309 ibuffer.io.MemVioRedirect := FlushMemVioRedirect 310 ibuffer.io.ControlBTBMissBubble := FlushControlBTBMiss 311 ibuffer.io.TAGEMissBubble := FlushTAGEMiss 312 ibuffer.io.SCMissBubble := FlushSCMiss 313 ibuffer.io.ITTAGEMissBubble := FlushITTAGEMiss 314 ibuffer.io.RASMissBubble := FlushRASMiss 315 316 FlushControlBTBMiss := ftq.io.ControlBTBMissBubble 317 FlushTAGEMiss := ftq.io.TAGEMissBubble 318 FlushSCMiss := ftq.io.SCMissBubble 319 FlushITTAGEMiss := ftq.io.ITTAGEMissBubble 320 FlushRASMiss := ftq.io.RASMissBubble 321 322 io.backend.cfVec <> ibuffer.io.out 323 io.backend.stallReason <> ibuffer.io.stallReason 324 dontTouch(io.backend.stallReason) 325 326 instrUncache.io.req <> ifu.io.uncacheInter.toUncache 327 ifu.io.uncacheInter.fromUncache <> instrUncache.io.resp 328 instrUncache.io.flush := false.B 329 io.error <> RegNext(RegNext(icache.io.error)) 330 331 icache.io.hartId := io.hartId 332 333 itlbRepeater1.io.debugTopDown.robHeadVaddr := io.debugTopDown.robHeadVaddr 334 335 val frontendBubble = PopCount((0 until DecodeWidth).map(i => io.backend.cfVec(i).ready && !ibuffer.io.out(i).valid)) 336 XSPerfAccumulate("FrontendBubble", frontendBubble) 337 io.frontendInfo.ibufFull := RegNext(ibuffer.io.full) 338 339 // PFEvent 340 val pfevent = Module(new PFEvent) 341 pfevent.io.distribute_csr := io.csrCtrl.distribute_csr 342 val csrevents = pfevent.io.hpmevent.take(8) 343 344 val allPerfEvents = Seq(ifu, ibuffer, icache, ftq, bpu).flatMap(_.getPerf) 345 override val perfEvents = HPerfMonitor(csrevents, allPerfEvents).getPerfEvents 346 generatePerfEvent() 347} 348