1package xiangshan.frontend 2 3import chisel3._ 4import chisel3.util._ 5import device.RAMHelper 6import xiangshan._ 7import utils._ 8import xiangshan.cache._ 9 10trait HasIFUConst { this: XSModule => 11 val resetVector = 0x80000000L//TODO: set reset vec 12 val groupAlign = log2Up(FetchWidth * 4 * 2) 13 def groupPC(pc: UInt): UInt = Cat(pc(VAddrBits-1, groupAlign), 0.U(groupAlign.W)) 14 // each 1 bit in mask stands for 2 Bytes 15 def mask(pc: UInt): UInt = (Fill(PredictWidth * 2, 1.U(1.W)) >> pc(groupAlign - 1, 1))(PredictWidth - 1, 0) 16 def snpc(pc: UInt): UInt = pc + (PopCount(mask(pc)) << 1) 17 18 val IFUDebug = true 19} 20 21class GlobalHistoryInfo() extends XSBundle { 22 val sawNTBr = Bool() 23 val takenOnBr = Bool() 24 val saveHalfRVI = Bool() 25 def shifted = takenOnBr || sawNTBr 26 def newPtr(ptr: UInt) = Mux(shifted, ptr - 1.U, ptr) 27 implicit val name = "IFU" 28 def debug = XSDebug("[GHInfo] sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d\n", sawNTBr, takenOnBr, saveHalfRVI) 29 // override def toString(): String = "histPtr=%d, sawNTBr=%d, takenOnBr=%d, saveHalfRVI=%d".format(histPtr, sawNTBr, takenOnBr, saveHalfRVI) 30} 31 32class IFUIO extends XSBundle 33{ 34 val fetchPacket = DecoupledIO(new FetchPacket) 35 val redirect = Flipped(ValidIO(new Redirect)) 36 val outOfOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 37 val inOrderBrInfo = Flipped(ValidIO(new BranchUpdateInfo)) 38 val icacheReq = DecoupledIO(new ICacheReq) 39 val icacheResp = Flipped(DecoupledIO(new ICacheResp)) 40 val icacheFlush = Output(UInt(2.W)) 41} 42 43 44class IFU extends XSModule with HasIFUConst 45{ 46 val io = IO(new IFUIO) 47 val bpu = BPU(EnableBPU) 48 val pd = Module(new PreDecode) 49 50 val if2_redirect, if3_redirect, if4_redirect = WireInit(false.B) 51 val if1_flush, if2_flush, if3_flush, if4_flush = WireInit(false.B) 52 53 if4_flush := io.redirect.valid 54 if3_flush := if4_flush || if4_redirect 55 if2_flush := if3_flush || if3_redirect 56 if1_flush := if2_flush || if2_redirect 57 58 //********************** IF1 ****************************// 59 val if1_valid = !reset.asBool && GTimer() > 500.U 60 val if1_npc = WireInit(0.U(VAddrBits.W)) 61 val if2_ready = WireInit(false.B) 62 val if1_fire = if1_valid && (if2_ready || if1_flush) && io.icacheReq.ready 63 64 65 val if1_histPtr, if2_histPtr, if3_histPtr, if4_histPtr = Wire(UInt(log2Up(ExtHistoryLength).W)) 66 val if2_newPtr, if3_newPtr, if4_newPtr = Wire(UInt(log2Up(ExtHistoryLength).W)) 67 68 val extHist = RegInit(VecInit(Seq.fill(ExtHistoryLength)(0.U(1.W)))) 69 val shiftPtr = WireInit(false.B) 70 val newPtr = Wire(UInt(log2Up(ExtHistoryLength).W)) 71 val ptr = Mux(shiftPtr, newPtr, if1_histPtr) 72 val hist = Wire(Vec(HistoryLength, UInt(1.W))) 73 for (i <- 0 until HistoryLength) { 74 hist(i) := extHist(ptr + i.U) 75 } 76 77 shiftPtr := false.B 78 newPtr := if1_histPtr 79 80 81 82 val if1_GHInfo = Wire(new GlobalHistoryInfo()) 83 if1_GHInfo := 0.U.asTypeOf(new GlobalHistoryInfo) 84 85 //********************** IF2 ****************************// 86 val if2_valid = RegEnable(next = if1_valid, init = false.B, enable = if1_fire) 87 val if3_ready = WireInit(false.B) 88 val if2_fire = if2_valid && if3_ready && !if2_flush 89 val if2_pc = RegEnable(next = if1_npc, init = resetVector.U, enable = if1_fire) 90 val if2_snpc = snpc(if2_pc) 91 val if2_GHInfo = RegEnable(if1_GHInfo, if1_fire) 92 val if2_predHistPtr = RegEnable(ptr, enable=if1_fire) 93 if2_ready := if2_fire || !if2_valid || if2_flush 94 when (if2_flush) { if2_valid := if1_fire } 95 .elsewhen (if1_fire) { if2_valid := if1_valid } 96 .elsewhen (if2_fire) { if2_valid := false.B } 97 98 when (RegNext(reset.asBool) && !reset.asBool) { 99 if1_npc := resetVector.U(VAddrBits.W) 100 }.elsewhen (if2_fire) { 101 if1_npc := if2_snpc 102 }.otherwise { 103 if1_npc := RegNext(if1_npc) 104 } 105 106 val if2_bp = bpu.io.out(0).bits 107 // if taken, bp_redirect should be true 108 // when taken on half RVI, we suppress this redirect signal 109 if2_redirect := if2_fire && bpu.io.out(0).valid && if2_bp.redirect && !if2_bp.saveHalfRVI 110 when (if2_redirect) { 111 if1_npc := if2_bp.target 112 } 113 114 val if2_realGHInfo = Wire(new GlobalHistoryInfo()) 115 if2_realGHInfo.sawNTBr := if2_bp.hasNotTakenBrs 116 if2_realGHInfo.takenOnBr := if2_bp.takenOnBr 117 if2_realGHInfo.saveHalfRVI := if2_bp.saveHalfRVI 118 119 when (if2_fire && if2_realGHInfo.shifted) { 120 shiftPtr := true.B 121 newPtr := if2_newPtr 122 } 123 when (if2_realGHInfo.shifted && if2_newPtr >= ptr) { 124 hist(if2_newPtr-ptr) := if2_realGHInfo.takenOnBr.asUInt 125 } 126 127 128 129 //********************** IF3 ****************************// 130 val if3_valid = RegEnable(next = if2_valid, init = false.B, enable = if2_fire) 131 val if4_ready = WireInit(false.B) 132 val if3_fire = if3_valid && if4_ready && io.icacheResp.valid && !if3_flush 133 val if3_pc = RegEnable(if2_pc, if2_fire) 134 val if3_GHInfo = RegEnable(if2_realGHInfo, if2_fire) 135 val if3_predHistPtr = RegEnable(if2_predHistPtr, enable=if2_fire) 136 if3_ready := if3_fire || !if3_valid || if3_flush 137 when (if3_flush) { if3_valid := false.B } 138 .elsewhen (if2_fire) { if3_valid := if2_valid } 139 .elsewhen (if3_fire) { if3_valid := false.B } 140 141 val if3_bp = bpu.io.out(1).bits 142 143 val if3_realGHInfo = Wire(new GlobalHistoryInfo()) 144 if3_realGHInfo.sawNTBr := if3_bp.hasNotTakenBrs 145 if3_realGHInfo.takenOnBr := if3_bp.takenOnBr 146 if3_realGHInfo.saveHalfRVI := if3_bp.saveHalfRVI 147 148 class PrevHalfInstr extends Bundle { 149 val valid = Bool() 150 val taken = Bool() 151 val ghInfo = new GlobalHistoryInfo() 152 val fetchpc = UInt(VAddrBits.W) // only for debug 153 val idx = UInt(VAddrBits.W) // only for debug 154 val pc = UInt(VAddrBits.W) 155 val target = UInt(VAddrBits.W) 156 val instr = UInt(16.W) 157 val ipf = Bool() 158 val newPtr = UInt(log2Up(ExtHistoryLength).W) 159 } 160 161 val if3_prevHalfInstr = RegInit(0.U.asTypeOf(new PrevHalfInstr)) 162 val if4_prevHalfInstr = Wire(new PrevHalfInstr) 163 // 32-bit instr crosses 2 pages, and the higher 16-bit triggers page fault 164 val crossPageIPF = WireInit(false.B) 165 when (if4_prevHalfInstr.valid) { 166 if3_prevHalfInstr := if4_prevHalfInstr 167 } 168 val prevHalfInstr = Mux(if4_prevHalfInstr.valid, if4_prevHalfInstr, if3_prevHalfInstr) 169 170 // the previous half of RVI instruction waits until it meets its last half 171 val if3_hasPrevHalfInstr = prevHalfInstr.valid && (prevHalfInstr.pc + 2.U) === if3_pc 172 // set to invalid once consumed or redirect from backend 173 val prevHalfConsumed = if3_hasPrevHalfInstr && if3_fire || if4_flush 174 when (prevHalfConsumed) { 175 if3_prevHalfInstr.valid := false.B 176 } 177 178 // when bp signal a redirect, we distinguish between taken and not taken 179 // if taken and saveHalfRVI is true, we do not redirect to the target 180 if3_redirect := if3_fire && bpu.io.out(1).valid && (if3_hasPrevHalfInstr && prevHalfInstr.taken || if3_bp.redirect && (if3_bp.taken && !if3_bp.saveHalfRVI || !if3_bp.taken) ) 181 182 when (if3_redirect) { 183 when (!(if3_hasPrevHalfInstr && prevHalfInstr.taken)) { 184 if1_npc := if3_bp.target 185 when (if3_realGHInfo.shifted){ 186 shiftPtr := true.B 187 newPtr := if3_newPtr 188 } 189 } 190 } 191 192 // when it does not redirect, we still need to modify hist(wire) 193 when(if3_realGHInfo.shifted && if3_newPtr >= ptr) { 194 hist(if3_newPtr-ptr) := if3_realGHInfo.takenOnBr 195 } 196 when (if3_hasPrevHalfInstr && prevHalfInstr.ghInfo.shifted && prevHalfInstr.newPtr >= ptr) { 197 hist(prevHalfInstr.newPtr-ptr) := prevHalfInstr.ghInfo.takenOnBr 198 } 199 200 //********************** IF4 ****************************// 201 val if4_pd = RegEnable(pd.io.out, if3_fire) 202 val if4_ipf = RegEnable(io.icacheResp.bits.ipf || if3_hasPrevHalfInstr && prevHalfInstr.ipf, if3_fire) 203 val if4_crossPageIPF = RegEnable(crossPageIPF, if3_fire) 204 val if4_valid = RegInit(false.B) 205 val if4_fire = if4_valid && io.fetchPacket.ready 206 val if4_pc = RegEnable(if3_pc, if3_fire) 207 208 val if4_GHInfo = RegEnable(if3_realGHInfo, if3_fire) 209 val if4_predHistPtr = RegEnable(if3_predHistPtr, enable=if3_fire) 210 if4_ready := (if4_fire || !if4_valid || if4_flush) && GTimer() > 500.U 211 when (if4_flush) { if4_valid := false.B } 212 .elsewhen (if3_fire) { if4_valid := if3_valid } 213 .elsewhen(if4_fire) { if4_valid := false.B } 214 215 val if4_bp = Wire(new BranchPrediction) 216 if4_bp := bpu.io.out(2).bits 217 218 val if4_realGHInfo = Wire(new GlobalHistoryInfo()) 219 if4_realGHInfo.sawNTBr := if4_bp.hasNotTakenBrs 220 if4_realGHInfo.takenOnBr := if4_bp.takenOnBr 221 if4_realGHInfo.saveHalfRVI := if4_bp.saveHalfRVI 222 223 224 val if4_cfi_jal = if4_pd.instrs(if4_bp.jmpIdx) 225 val if4_cfi_jal_tgt = if4_pd.pc(if4_bp.jmpIdx) + Mux(if4_pd.pd(if4_bp.jmpIdx).isRVC, 226 SignExt(Cat(if4_cfi_jal(12), if4_cfi_jal(8), if4_cfi_jal(10, 9), if4_cfi_jal(6), if4_cfi_jal(7), if4_cfi_jal(2), if4_cfi_jal(11), if4_cfi_jal(5, 3), 0.U(1.W)), XLEN), 227 SignExt(Cat(if4_cfi_jal(31), if4_cfi_jal(19, 12), if4_cfi_jal(20), if4_cfi_jal(30, 21), 0.U(1.W)), XLEN)) 228 if4_bp.target := Mux(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, if4_cfi_jal_tgt, bpu.io.out(2).bits.target) 229 if4_bp.redirect := bpu.io.out(2).bits.redirect || if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken && if4_cfi_jal_tgt =/= bpu.io.out(2).bits.target 230 231 if4_prevHalfInstr := 0.U.asTypeOf(new PrevHalfInstr) 232 when (bpu.io.out(2).valid && if4_fire && if4_bp.saveHalfRVI) { 233 if4_prevHalfInstr.valid := true.B 234 if4_prevHalfInstr.taken := if4_bp.taken 235 if4_prevHalfInstr.ghInfo := if4_realGHInfo 236 // Make sure shifted can work 237 if4_prevHalfInstr.ghInfo.saveHalfRVI := false.B 238 if4_prevHalfInstr.newPtr := if4_newPtr 239 if4_prevHalfInstr.fetchpc := if4_pc 240 if4_prevHalfInstr.idx := PopCount(mask(if4_pc)) - 1.U 241 if4_prevHalfInstr.pc := if4_pd.pc(if4_prevHalfInstr.idx) 242 if4_prevHalfInstr.target := if4_bp.target 243 if4_prevHalfInstr.instr := if4_pd.instrs(if4_prevHalfInstr.idx)(15, 0) 244 if4_prevHalfInstr.ipf := if4_ipf 245 } 246 247 // Redirect and npc logic for if4 248 when (bpu.io.out(2).valid && if4_fire && if4_bp.redirect) { 249 if4_redirect := true.B 250 when (if4_bp.saveHalfRVI) { 251 if1_npc := snpc(if4_pc) 252 }.otherwise { 253 if1_npc := if4_bp.target 254 } 255 } 256 // }.elsewhen (bpu.io.out(2).valid && if4_fire/* && !if4_bp.redirect*/) { 257 // // We redirect the pipeline to the next fetch packet, 258 // // which contains the last half of the RVI instruction 259 // when (if4_bp.saveHalfRVI && if4_bp.taken) { 260 // if4_redirect := true.B 261 // if1_npc := snpc(if4_pc) 262 // } 263 // } 264 265 // This should cover the if4 redirect to snpc when saveHalfRVI 266 when (if3_redirect) { 267 when (if3_hasPrevHalfInstr && prevHalfInstr.taken) { 268 if1_npc := prevHalfInstr.target 269 } 270 } 271 272 // history logic for if4 273 when (bpu.io.out(2).valid && if4_fire && if4_bp.redirect) { 274 shiftPtr := true.B 275 newPtr := if4_newPtr 276 // }.elsewhen (bpu.io.out(2).valid && if4_fire/* && !if4_bp.redirect*/) { 277 // // only if we hasn't seen not taken branches and 278 // // see a not taken branch in if4 should we tell 279 // // if3 and if4 to update histptr 280 // // We do not shift global history pointer unless we have the full 281 // // RVI instruction 282 // when (if4_newSawNTBrs && !if4_bp.takenOnBr) { 283 // shiftPtr := true.B 284 // // newPtr := if4_realGHInfo.newPtr 285 // } 286 } 287 288 when (if4_realGHInfo.shifted && if4_newPtr >= ptr) { 289 hist(if4_newPtr-ptr) := if4_realGHInfo.takenOnBr 290 } 291 292 when (if3_redirect) { 293 // when redirect and if3_hasPrevHalfInstr, this prevHalfInstr should only be taken 294 when (if3_hasPrevHalfInstr && prevHalfInstr.ghInfo.shifted) { 295 shiftPtr := true.B 296 newPtr := prevHalfInstr.newPtr 297 extHist(prevHalfInstr.newPtr) := prevHalfInstr.ghInfo.takenOnBr 298 } 299 } 300 301 // modify GHR at the end of a prediction lifetime 302 when (if4_fire && if4_realGHInfo.shifted) { 303 extHist(if4_newPtr) := if4_realGHInfo.takenOnBr 304 } 305 306 // This is a histPtr which is only modified when a prediction 307 // is sent, so that it can get the final prediction info 308 val finalPredHistPtr = RegInit(0.U(log2Up(ExtHistoryLength).W)) 309 if4_histPtr := finalPredHistPtr 310 if4_newPtr := if3_histPtr 311 when (if4_fire && if4_realGHInfo.shifted) { 312 finalPredHistPtr := if4_newPtr 313 } 314 315 if3_histPtr := Mux(if4_realGHInfo.shifted && if4_valid && !if4_flush, if4_histPtr - 1.U, if4_histPtr) 316 if3_newPtr := if2_histPtr 317 318 if2_histPtr := Mux(if3_realGHInfo.shifted && if3_valid && !if3_flush, if3_histPtr - 1.U, if3_histPtr) 319 if2_newPtr := if1_histPtr 320 321 if1_histPtr := Mux(if2_realGHInfo.shifted && if2_valid && !if2_flush, if2_histPtr - 1.U, if2_histPtr) 322 323 324 325 326 when (io.outOfOrderBrInfo.valid && io.outOfOrderBrInfo.bits.isMisPred) { 327 val b = io.outOfOrderBrInfo.bits 328 val oldPtr = b.brInfo.histPtr 329 shiftPtr := true.B 330 when (!b.pd.isBr && !b.brInfo.sawNotTakenBranch) { 331 // If mispredicted cfi is not a branch, 332 // and there wasn't any not taken branch before it, 333 // we should only recover the pointer to an unshifted state 334 newPtr := oldPtr 335 finalPredHistPtr := oldPtr 336 }.otherwise { 337 newPtr := oldPtr - 1.U 338 finalPredHistPtr := oldPtr - 1.U 339 hist(0) := Mux(b.pd.isBr, b.taken, 0.U) 340 extHist(newPtr) := Mux(b.pd.isBr, b.taken, 0.U) 341 } 342 } 343 344 when (io.redirect.valid) { 345 if1_npc := io.redirect.bits.target 346 } 347 348 io.icacheReq.valid := if1_valid && if2_ready 349 io.icacheReq.bits.addr := if1_npc 350 io.icacheReq.bits.mask := mask(if1_npc) 351 io.icacheResp.ready := if4_ready 352 //io.icacheResp.ready := if3_valid 353 io.icacheFlush := Cat(if3_flush, if2_flush) 354 355 val inOrderBrHist = Wire(Vec(HistoryLength, UInt(1.W))) 356 (0 until HistoryLength).foreach(i => inOrderBrHist(i) := extHist(i.U + io.inOrderBrInfo.bits.brInfo.predHistPtr)) 357 bpu.io.inOrderBrInfo.valid := io.inOrderBrInfo.valid 358 bpu.io.inOrderBrInfo.bits := BranchUpdateInfoWithHist(io.inOrderBrInfo.bits, inOrderBrHist.asUInt) 359 bpu.io.outOfOrderBrInfo.valid := io.outOfOrderBrInfo.valid 360 bpu.io.outOfOrderBrInfo.bits := BranchUpdateInfoWithHist(io.outOfOrderBrInfo.bits, inOrderBrHist.asUInt) // Dont care about hist 361 362 // bpu.io.flush := Cat(if4_flush, if3_flush, if2_flush) 363 bpu.io.flush := VecInit(if2_flush, if3_flush, if4_flush) 364 bpu.io.cacheValid := io.icacheResp.valid 365 bpu.io.in.valid := if1_fire 366 bpu.io.in.bits.pc := if1_npc 367 bpu.io.in.bits.hist := hist.asUInt 368 bpu.io.in.bits.histPtr := ptr 369 bpu.io.in.bits.inMask := mask(if1_npc) 370 bpu.io.out(0).ready := if2_fire 371 bpu.io.out(1).ready := if3_fire 372 bpu.io.out(2).ready := if4_fire 373 bpu.io.predecode.valid := if4_valid 374 bpu.io.predecode.bits.mask := if4_pd.mask 375 bpu.io.predecode.bits.pd := if4_pd.pd 376 bpu.io.predecode.bits.isFetchpcEqualFirstpc := if4_pc === if4_pd.pc(0) 377 bpu.io.branchInfo.ready := if4_fire 378 379 pd.io.in := io.icacheResp.bits 380 pd.io.prev.valid := if3_hasPrevHalfInstr 381 pd.io.prev.bits := prevHalfInstr.instr 382 // if a fetch packet triggers page fault, set the pf instruction to nop 383 when (!if3_hasPrevHalfInstr && io.icacheResp.bits.ipf) { 384 val instrs = Wire(Vec(FetchWidth, UInt(32.W))) 385 (0 until FetchWidth).foreach(i => instrs(i) := ZeroExt("b0010011".U, 32)) // nop 386 pd.io.in.data := instrs.asUInt 387 }.elsewhen (if3_hasPrevHalfInstr && (prevHalfInstr.ipf || io.icacheResp.bits.ipf)) { 388 pd.io.prev.bits := ZeroExt("b0010011".U, 16) 389 val instrs = Wire(Vec(FetchWidth, UInt(32.W))) 390 (0 until FetchWidth).foreach(i => instrs(i) := Cat(ZeroExt("b0010011".U, 16), Fill(16, 0.U(1.W)))) 391 pd.io.in.data := instrs.asUInt 392 393 when (io.icacheResp.bits.ipf && !prevHalfInstr.ipf) { crossPageIPF := true.B } // higher 16 bits page fault 394 } 395 396 io.fetchPacket.valid := if4_valid && !io.redirect.valid 397 io.fetchPacket.bits.instrs := if4_pd.instrs 398 io.fetchPacket.bits.mask := if4_pd.mask & (Fill(PredictWidth, !if4_bp.taken) | (Fill(PredictWidth, 1.U(1.W)) >> (~if4_bp.jmpIdx))) 399 io.fetchPacket.bits.pc := if4_pd.pc 400 (0 until PredictWidth).foreach(i => io.fetchPacket.bits.pnpc(i) := if4_pd.pc(i) + Mux(if4_pd.pd(i).isRVC, 2.U, 4.U)) 401 when (if4_bp.taken) { 402 io.fetchPacket.bits.pnpc(if4_bp.jmpIdx) := if4_bp.target 403 } 404 io.fetchPacket.bits.brInfo := bpu.io.branchInfo.bits 405 (0 until PredictWidth).foreach(i => io.fetchPacket.bits.brInfo(i).histPtr := finalPredHistPtr) 406 (0 until PredictWidth).foreach(i => io.fetchPacket.bits.brInfo(i).predHistPtr := if4_predHistPtr) 407 io.fetchPacket.bits.pd := if4_pd.pd 408 io.fetchPacket.bits.ipf := if4_ipf 409 io.fetchPacket.bits.crossPageIPFFix := if4_crossPageIPF 410 411 // debug info 412 if (IFUDebug) { 413 XSDebug(RegNext(reset.asBool) && !reset.asBool, "Reseting...\n") 414 XSDebug(io.icacheFlush(0).asBool, "Flush icache stage2...\n") 415 XSDebug(io.icacheFlush(1).asBool, "Flush icache stage3...\n") 416 XSDebug(io.redirect.valid, "Redirect from backend! isExcp=%d isFpp:%d isMisPred=%d isReplay=%d pc=%x\n", 417 io.redirect.bits.isException, io.redirect.bits.isFlushPipe, io.redirect.bits.isMisPred, io.redirect.bits.isReplay, io.redirect.bits.pc) 418 XSDebug(io.redirect.valid, p"Redirect from backend! target=${Hexadecimal(io.redirect.bits.target)} brTag=${io.redirect.bits.brTag}\n") 419 420 XSDebug("[IF1] v=%d fire=%d flush=%d pc=%x ptr=%d mask=%b\n", if1_valid, if1_fire, if1_flush, if1_npc, ptr, mask(if1_npc)) 421 XSDebug("[IF2] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x ptr=%d snpc=%x\n", if2_valid, if2_ready, if2_fire, if2_redirect, if2_flush, if2_pc, if2_histPtr, if2_snpc) 422 XSDebug("[IF3] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x ptr=%d crossPageIPF=%d sawNTBrs=%d\n", if3_valid, if3_ready, if3_fire, if3_redirect, if3_flush, if3_pc, if3_histPtr, crossPageIPF, if3_realGHInfo.sawNTBr) 423 XSDebug("[IF4] v=%d r=%d fire=%d redirect=%d flush=%d pc=%x ptr=%d crossPageIPF=%d sawNTBrs=%d\n", if4_valid, if4_ready, if4_fire, if4_redirect, if4_flush, if4_pc, if4_histPtr, if4_crossPageIPF, if4_realGHInfo.sawNTBr) 424 XSDebug("[IF1][icacheReq] v=%d r=%d addr=%x\n", io.icacheReq.valid, io.icacheReq.ready, io.icacheReq.bits.addr) 425 XSDebug("[IF1][ghr] headPtr=%d shiftPtr=%d newPtr=%d ptr=%d\n", if1_histPtr, shiftPtr, newPtr, ptr) 426 XSDebug("[IF1][ghr] hist=%b\n", hist.asUInt) 427 XSDebug("[IF1][ghr] extHist=%b\n\n", extHist.asUInt) 428 429 XSDebug("[IF2][bp] redirect=%d taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n\n", if2_bp.redirect, if2_bp.taken, if2_bp.jmpIdx, if2_bp.hasNotTakenBrs, if2_bp.target, if2_bp.saveHalfRVI) 430 // XSDebug("[IF2][GHInfo]: %s\n", if2_realGHInfo) 431 if2_realGHInfo.debug 432 433 XSDebug("[IF3][icacheResp] v=%d r=%d pc=%x mask=%b\n", io.icacheResp.valid, io.icacheResp.ready, io.icacheResp.bits.pc, io.icacheResp.bits.mask) 434 XSDebug("[IF3][bp] redirect=%d taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if3_bp.redirect, if3_bp.taken, if3_bp.jmpIdx, if3_bp.hasNotTakenBrs, if3_bp.target, if3_bp.saveHalfRVI) 435 // XSDebug("[IF3][prevHalfInstr] v=%d redirect=%d fetchpc=%x idx=%d tgt=%x taken=%d instr=%x\n\n", 436 // prev_half_valid, prev_half_redirect, prev_half_fetchpc, prev_half_idx, prev_half_tgt, prev_half_taken, prev_half_instr) 437 XSDebug("[IF3][ prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x tgt=%x instr=%x ipf=%d\n", 438 prevHalfInstr.valid, prevHalfInstr.taken, prevHalfInstr.fetchpc, prevHalfInstr.idx, prevHalfInstr.pc, prevHalfInstr.target, prevHalfInstr.instr, prevHalfInstr.ipf) 439 XSDebug("[IF3][if3_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x tgt=%x instr=%x ipf=%d\n\n", 440 if3_prevHalfInstr.valid, if3_prevHalfInstr.taken, if3_prevHalfInstr.fetchpc, if3_prevHalfInstr.idx, if3_prevHalfInstr.pc, if3_prevHalfInstr.target, if3_prevHalfInstr.instr, if3_prevHalfInstr.ipf) 441 // XSDebug("[IF3][GHInfo]: %s\n", if3_realGHInfo) 442 if3_realGHInfo.debug 443 444 XSDebug("[IF4][predecode] mask=%b\n", if4_pd.mask) 445 XSDebug("[IF4][bp] redirect=%d taken=%d jmpIdx=%d hasNTBrs=%d target=%x saveHalfRVI=%d\n", if4_bp.redirect, if4_bp.taken, if4_bp.jmpIdx, if4_bp.hasNotTakenBrs, if4_bp.target, if4_bp.saveHalfRVI) 446 XSDebug(if4_pd.pd(if4_bp.jmpIdx).isJal && if4_bp.taken, "[IF4] cfi is jal! instr=%x target=%x\n", if4_cfi_jal, if4_cfi_jal_tgt) 447 XSDebug("[IF4][if4_prevHalfInstr] v=%d taken=%d fetchpc=%x idx=%d pc=%x tgt=%x instr=%x ipf=%d\n", 448 if4_prevHalfInstr.valid, if4_prevHalfInstr.taken, if4_prevHalfInstr.fetchpc, if4_prevHalfInstr.idx, if4_prevHalfInstr.pc, if4_prevHalfInstr.target, if4_prevHalfInstr.instr, if4_prevHalfInstr.ipf) 449 // XSDebug("[IF4][GHInfo]: %s\n", if4_realGHInfo) 450 if4_realGHInfo.debug 451 XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] v=%d r=%d mask=%b ipf=%d crossPageIPF=%d\n", 452 io.fetchPacket.valid, io.fetchPacket.ready, io.fetchPacket.bits.mask, io.fetchPacket.bits.ipf, io.fetchPacket.bits.crossPageIPFFix) 453 for (i <- 0 until PredictWidth) { 454 XSDebug(io.fetchPacket.fire(), "[IF4][fetchPacket] %b %x pc=%x pnpc=%x pd: rvc=%d brType=%b call=%d ret=%d\n", 455 io.fetchPacket.bits.mask(i), 456 io.fetchPacket.bits.instrs(i), 457 io.fetchPacket.bits.pc(i), 458 io.fetchPacket.bits.pnpc(i), 459 io.fetchPacket.bits.pd(i).isRVC, 460 io.fetchPacket.bits.pd(i).brType, 461 io.fetchPacket.bits.pd(i).isCall, 462 io.fetchPacket.bits.pd(i).isRet 463 ) 464 } 465 } 466}